xref: /OK3568_Linux_fs/kernel/drivers/usb/phy/phy-fsl-usb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /* Copyright (C) 2007,2008 Freescale Semiconductor, Inc. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/usb/otg-fsm.h>
5*4882a593Smuzhiyun #include <linux/usb/otg.h>
6*4882a593Smuzhiyun #include <linux/ioctl.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /* USB Command Register Bit Masks */
9*4882a593Smuzhiyun #define USB_CMD_RUN_STOP		(0x1<<0)
10*4882a593Smuzhiyun #define USB_CMD_CTRL_RESET		(0x1<<1)
11*4882a593Smuzhiyun #define USB_CMD_PERIODIC_SCHEDULE_EN	(0x1<<4)
12*4882a593Smuzhiyun #define USB_CMD_ASYNC_SCHEDULE_EN	(0x1<<5)
13*4882a593Smuzhiyun #define USB_CMD_INT_AA_DOORBELL		(0x1<<6)
14*4882a593Smuzhiyun #define USB_CMD_ASP			(0x3<<8)
15*4882a593Smuzhiyun #define USB_CMD_ASYNC_SCH_PARK_EN	(0x1<<11)
16*4882a593Smuzhiyun #define USB_CMD_SUTW			(0x1<<13)
17*4882a593Smuzhiyun #define USB_CMD_ATDTW			(0x1<<14)
18*4882a593Smuzhiyun #define USB_CMD_ITC			(0xFF<<16)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* bit 15,3,2 are frame list size */
21*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_1024		(0x0<<15 | 0x0<<2)
22*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_512		(0x0<<15 | 0x1<<2)
23*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_256		(0x0<<15 | 0x2<<2)
24*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_128		(0x0<<15 | 0x3<<2)
25*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_64		(0x1<<15 | 0x0<<2)
26*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_32		(0x1<<15 | 0x1<<2)
27*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_16		(0x1<<15 | 0x2<<2)
28*4882a593Smuzhiyun #define USB_CMD_FRAME_SIZE_8		(0x1<<15 | 0x3<<2)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* bit 9-8 are async schedule park mode count */
31*4882a593Smuzhiyun #define USB_CMD_ASP_00			(0x0<<8)
32*4882a593Smuzhiyun #define USB_CMD_ASP_01			(0x1<<8)
33*4882a593Smuzhiyun #define USB_CMD_ASP_10			(0x2<<8)
34*4882a593Smuzhiyun #define USB_CMD_ASP_11			(0x3<<8)
35*4882a593Smuzhiyun #define USB_CMD_ASP_BIT_POS		(8)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* bit 23-16 are interrupt threshold control */
38*4882a593Smuzhiyun #define USB_CMD_ITC_NO_THRESHOLD	(0x00<<16)
39*4882a593Smuzhiyun #define USB_CMD_ITC_1_MICRO_FRM		(0x01<<16)
40*4882a593Smuzhiyun #define USB_CMD_ITC_2_MICRO_FRM		(0x02<<16)
41*4882a593Smuzhiyun #define USB_CMD_ITC_4_MICRO_FRM		(0x04<<16)
42*4882a593Smuzhiyun #define USB_CMD_ITC_8_MICRO_FRM		(0x08<<16)
43*4882a593Smuzhiyun #define USB_CMD_ITC_16_MICRO_FRM	(0x10<<16)
44*4882a593Smuzhiyun #define USB_CMD_ITC_32_MICRO_FRM	(0x20<<16)
45*4882a593Smuzhiyun #define USB_CMD_ITC_64_MICRO_FRM	(0x40<<16)
46*4882a593Smuzhiyun #define USB_CMD_ITC_BIT_POS		(16)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* USB Status Register Bit Masks */
49*4882a593Smuzhiyun #define USB_STS_INT			(0x1<<0)
50*4882a593Smuzhiyun #define USB_STS_ERR			(0x1<<1)
51*4882a593Smuzhiyun #define USB_STS_PORT_CHANGE		(0x1<<2)
52*4882a593Smuzhiyun #define USB_STS_FRM_LST_ROLL		(0x1<<3)
53*4882a593Smuzhiyun #define USB_STS_SYS_ERR			(0x1<<4)
54*4882a593Smuzhiyun #define USB_STS_IAA			(0x1<<5)
55*4882a593Smuzhiyun #define USB_STS_RESET_RECEIVED		(0x1<<6)
56*4882a593Smuzhiyun #define USB_STS_SOF			(0x1<<7)
57*4882a593Smuzhiyun #define USB_STS_DCSUSPEND		(0x1<<8)
58*4882a593Smuzhiyun #define USB_STS_HC_HALTED		(0x1<<12)
59*4882a593Smuzhiyun #define USB_STS_RCL			(0x1<<13)
60*4882a593Smuzhiyun #define USB_STS_PERIODIC_SCHEDULE	(0x1<<14)
61*4882a593Smuzhiyun #define USB_STS_ASYNC_SCHEDULE		(0x1<<15)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* USB Interrupt Enable Register Bit Masks */
64*4882a593Smuzhiyun #define USB_INTR_INT_EN			(0x1<<0)
65*4882a593Smuzhiyun #define USB_INTR_ERR_INT_EN		(0x1<<1)
66*4882a593Smuzhiyun #define USB_INTR_PC_DETECT_EN		(0x1<<2)
67*4882a593Smuzhiyun #define USB_INTR_FRM_LST_ROLL_EN	(0x1<<3)
68*4882a593Smuzhiyun #define USB_INTR_SYS_ERR_EN		(0x1<<4)
69*4882a593Smuzhiyun #define USB_INTR_ASYN_ADV_EN		(0x1<<5)
70*4882a593Smuzhiyun #define USB_INTR_RESET_EN		(0x1<<6)
71*4882a593Smuzhiyun #define USB_INTR_SOF_EN			(0x1<<7)
72*4882a593Smuzhiyun #define USB_INTR_DEVICE_SUSPEND		(0x1<<8)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Device Address bit masks */
75*4882a593Smuzhiyun #define USB_DEVICE_ADDRESS_MASK		(0x7F<<25)
76*4882a593Smuzhiyun #define USB_DEVICE_ADDRESS_BIT_POS	(25)
77*4882a593Smuzhiyun /* PORTSC  Register Bit Masks,Only one PORT in OTG mode*/
78*4882a593Smuzhiyun #define PORTSC_CURRENT_CONNECT_STATUS	(0x1<<0)
79*4882a593Smuzhiyun #define PORTSC_CONNECT_STATUS_CHANGE	(0x1<<1)
80*4882a593Smuzhiyun #define PORTSC_PORT_ENABLE		(0x1<<2)
81*4882a593Smuzhiyun #define PORTSC_PORT_EN_DIS_CHANGE	(0x1<<3)
82*4882a593Smuzhiyun #define PORTSC_OVER_CURRENT_ACT		(0x1<<4)
83*4882a593Smuzhiyun #define PORTSC_OVER_CUURENT_CHG		(0x1<<5)
84*4882a593Smuzhiyun #define PORTSC_PORT_FORCE_RESUME	(0x1<<6)
85*4882a593Smuzhiyun #define PORTSC_PORT_SUSPEND		(0x1<<7)
86*4882a593Smuzhiyun #define PORTSC_PORT_RESET		(0x1<<8)
87*4882a593Smuzhiyun #define PORTSC_LINE_STATUS_BITS		(0x3<<10)
88*4882a593Smuzhiyun #define PORTSC_PORT_POWER		(0x1<<12)
89*4882a593Smuzhiyun #define PORTSC_PORT_INDICTOR_CTRL	(0x3<<14)
90*4882a593Smuzhiyun #define PORTSC_PORT_TEST_CTRL		(0xF<<16)
91*4882a593Smuzhiyun #define PORTSC_WAKE_ON_CONNECT_EN	(0x1<<20)
92*4882a593Smuzhiyun #define PORTSC_WAKE_ON_CONNECT_DIS	(0x1<<21)
93*4882a593Smuzhiyun #define PORTSC_WAKE_ON_OVER_CURRENT	(0x1<<22)
94*4882a593Smuzhiyun #define PORTSC_PHY_LOW_POWER_SPD	(0x1<<23)
95*4882a593Smuzhiyun #define PORTSC_PORT_FORCE_FULL_SPEED	(0x1<<24)
96*4882a593Smuzhiyun #define PORTSC_PORT_SPEED_MASK		(0x3<<26)
97*4882a593Smuzhiyun #define PORTSC_TRANSCEIVER_WIDTH	(0x1<<28)
98*4882a593Smuzhiyun #define PORTSC_PHY_TYPE_SEL		(0x3<<30)
99*4882a593Smuzhiyun /* bit 11-10 are line status */
100*4882a593Smuzhiyun #define PORTSC_LINE_STATUS_SE0		(0x0<<10)
101*4882a593Smuzhiyun #define PORTSC_LINE_STATUS_JSTATE	(0x1<<10)
102*4882a593Smuzhiyun #define PORTSC_LINE_STATUS_KSTATE	(0x2<<10)
103*4882a593Smuzhiyun #define PORTSC_LINE_STATUS_UNDEF	(0x3<<10)
104*4882a593Smuzhiyun #define PORTSC_LINE_STATUS_BIT_POS	(10)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* bit 15-14 are port indicator control */
107*4882a593Smuzhiyun #define PORTSC_PIC_OFF			(0x0<<14)
108*4882a593Smuzhiyun #define PORTSC_PIC_AMBER		(0x1<<14)
109*4882a593Smuzhiyun #define PORTSC_PIC_GREEN		(0x2<<14)
110*4882a593Smuzhiyun #define PORTSC_PIC_UNDEF		(0x3<<14)
111*4882a593Smuzhiyun #define PORTSC_PIC_BIT_POS		(14)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* bit 19-16 are port test control */
114*4882a593Smuzhiyun #define PORTSC_PTC_DISABLE		(0x0<<16)
115*4882a593Smuzhiyun #define PORTSC_PTC_JSTATE		(0x1<<16)
116*4882a593Smuzhiyun #define PORTSC_PTC_KSTATE		(0x2<<16)
117*4882a593Smuzhiyun #define PORTSC_PTC_SEQNAK		(0x3<<16)
118*4882a593Smuzhiyun #define PORTSC_PTC_PACKET		(0x4<<16)
119*4882a593Smuzhiyun #define PORTSC_PTC_FORCE_EN		(0x5<<16)
120*4882a593Smuzhiyun #define PORTSC_PTC_BIT_POS		(16)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* bit 27-26 are port speed */
123*4882a593Smuzhiyun #define PORTSC_PORT_SPEED_FULL		(0x0<<26)
124*4882a593Smuzhiyun #define PORTSC_PORT_SPEED_LOW		(0x1<<26)
125*4882a593Smuzhiyun #define PORTSC_PORT_SPEED_HIGH		(0x2<<26)
126*4882a593Smuzhiyun #define PORTSC_PORT_SPEED_UNDEF		(0x3<<26)
127*4882a593Smuzhiyun #define PORTSC_SPEED_BIT_POS		(26)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* bit 28 is parallel transceiver width for UTMI interface */
130*4882a593Smuzhiyun #define PORTSC_PTW			(0x1<<28)
131*4882a593Smuzhiyun #define PORTSC_PTW_8BIT			(0x0<<28)
132*4882a593Smuzhiyun #define PORTSC_PTW_16BIT		(0x1<<28)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* bit 31-30 are port transceiver select */
135*4882a593Smuzhiyun #define PORTSC_PTS_UTMI			(0x0<<30)
136*4882a593Smuzhiyun #define PORTSC_PTS_ULPI			(0x2<<30)
137*4882a593Smuzhiyun #define PORTSC_PTS_FSLS_SERIAL		(0x3<<30)
138*4882a593Smuzhiyun #define PORTSC_PTS_BIT_POS		(30)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define PORTSC_W1C_BITS			\
141*4882a593Smuzhiyun 	(PORTSC_CONNECT_STATUS_CHANGE |	\
142*4882a593Smuzhiyun 	 PORTSC_PORT_EN_DIS_CHANGE    |	\
143*4882a593Smuzhiyun 	 PORTSC_OVER_CUURENT_CHG)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* OTG Status Control Register Bit Masks */
146*4882a593Smuzhiyun #define OTGSC_CTRL_VBUS_DISCHARGE	(0x1<<0)
147*4882a593Smuzhiyun #define OTGSC_CTRL_VBUS_CHARGE		(0x1<<1)
148*4882a593Smuzhiyun #define OTGSC_CTRL_OTG_TERMINATION	(0x1<<3)
149*4882a593Smuzhiyun #define OTGSC_CTRL_DATA_PULSING		(0x1<<4)
150*4882a593Smuzhiyun #define OTGSC_CTRL_ID_PULL_EN		(0x1<<5)
151*4882a593Smuzhiyun #define OTGSC_HA_DATA_PULSE		(0x1<<6)
152*4882a593Smuzhiyun #define OTGSC_HA_BA			(0x1<<7)
153*4882a593Smuzhiyun #define OTGSC_STS_USB_ID		(0x1<<8)
154*4882a593Smuzhiyun #define OTGSC_STS_A_VBUS_VALID		(0x1<<9)
155*4882a593Smuzhiyun #define OTGSC_STS_A_SESSION_VALID	(0x1<<10)
156*4882a593Smuzhiyun #define OTGSC_STS_B_SESSION_VALID	(0x1<<11)
157*4882a593Smuzhiyun #define OTGSC_STS_B_SESSION_END		(0x1<<12)
158*4882a593Smuzhiyun #define OTGSC_STS_1MS_TOGGLE		(0x1<<13)
159*4882a593Smuzhiyun #define OTGSC_STS_DATA_PULSING		(0x1<<14)
160*4882a593Smuzhiyun #define OTGSC_INTSTS_USB_ID		(0x1<<16)
161*4882a593Smuzhiyun #define OTGSC_INTSTS_A_VBUS_VALID	(0x1<<17)
162*4882a593Smuzhiyun #define OTGSC_INTSTS_A_SESSION_VALID	(0x1<<18)
163*4882a593Smuzhiyun #define OTGSC_INTSTS_B_SESSION_VALID	(0x1<<19)
164*4882a593Smuzhiyun #define OTGSC_INTSTS_B_SESSION_END	(0x1<<20)
165*4882a593Smuzhiyun #define OTGSC_INTSTS_1MS		(0x1<<21)
166*4882a593Smuzhiyun #define OTGSC_INTSTS_DATA_PULSING	(0x1<<22)
167*4882a593Smuzhiyun #define OTGSC_INTR_USB_ID_EN		(0x1<<24)
168*4882a593Smuzhiyun #define OTGSC_INTR_A_VBUS_VALID_EN	(0x1<<25)
169*4882a593Smuzhiyun #define OTGSC_INTR_A_SESSION_VALID_EN	(0x1<<26)
170*4882a593Smuzhiyun #define OTGSC_INTR_B_SESSION_VALID_EN	(0x1<<27)
171*4882a593Smuzhiyun #define OTGSC_INTR_B_SESSION_END_EN	(0x1<<28)
172*4882a593Smuzhiyun #define OTGSC_INTR_1MS_TIMER_EN		(0x1<<29)
173*4882a593Smuzhiyun #define OTGSC_INTR_DATA_PULSING_EN	(0x1<<30)
174*4882a593Smuzhiyun #define OTGSC_INTSTS_MASK		(0x00ff0000)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* USB MODE Register Bit Masks */
177*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_IDLE	(0x0<<0)
178*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_DEVICE	(0x2<<0)
179*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_HOST	(0x3<<0)
180*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_RSV		(0x1<<0)
181*4882a593Smuzhiyun #define  USB_MODE_SETUP_LOCK_OFF	(0x1<<3)
182*4882a593Smuzhiyun #define  USB_MODE_STREAM_DISABLE	(0x1<<4)
183*4882a593Smuzhiyun #define  USB_MODE_ES			(0x1<<2) /* Endian Select */
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* control Register Bit Masks */
186*4882a593Smuzhiyun #define  USB_CTRL_IOENB			(0x1<<2)
187*4882a593Smuzhiyun #define  USB_CTRL_ULPI_INT0EN		(0x1<<0)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* BCSR5 */
190*4882a593Smuzhiyun #define BCSR5_INT_USB			(0x02)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* USB module clk cfg */
193*4882a593Smuzhiyun #define SCCR_OFFS			(0xA08)
194*4882a593Smuzhiyun #define SCCR_USB_CLK_DISABLE		(0x00000000)	/* USB clk disable */
195*4882a593Smuzhiyun #define SCCR_USB_MPHCM_11		(0x00c00000)
196*4882a593Smuzhiyun #define SCCR_USB_MPHCM_01		(0x00400000)
197*4882a593Smuzhiyun #define SCCR_USB_MPHCM_10		(0x00800000)
198*4882a593Smuzhiyun #define SCCR_USB_DRCM_11		(0x00300000)
199*4882a593Smuzhiyun #define SCCR_USB_DRCM_01		(0x00100000)
200*4882a593Smuzhiyun #define SCCR_USB_DRCM_10		(0x00200000)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define SICRL_OFFS			(0x114)
203*4882a593Smuzhiyun #define SICRL_USB0			(0x40000000)
204*4882a593Smuzhiyun #define SICRL_USB1			(0x20000000)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define SICRH_OFFS			(0x118)
207*4882a593Smuzhiyun #define SICRH_USB_UTMI			(0x00020000)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* OTG interrupt enable bit masks */
210*4882a593Smuzhiyun #define  OTGSC_INTERRUPT_ENABLE_BITS_MASK  \
211*4882a593Smuzhiyun 	(OTGSC_INTR_USB_ID_EN            | \
212*4882a593Smuzhiyun 	OTGSC_INTR_1MS_TIMER_EN		 | \
213*4882a593Smuzhiyun 	OTGSC_INTR_A_VBUS_VALID_EN       | \
214*4882a593Smuzhiyun 	OTGSC_INTR_A_SESSION_VALID_EN    | \
215*4882a593Smuzhiyun 	OTGSC_INTR_B_SESSION_VALID_EN    | \
216*4882a593Smuzhiyun 	OTGSC_INTR_B_SESSION_END_EN      | \
217*4882a593Smuzhiyun 	OTGSC_INTR_DATA_PULSING_EN)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* OTG interrupt status bit masks */
220*4882a593Smuzhiyun #define  OTGSC_INTERRUPT_STATUS_BITS_MASK  \
221*4882a593Smuzhiyun 	(OTGSC_INTSTS_USB_ID          |    \
222*4882a593Smuzhiyun 	OTGSC_INTR_1MS_TIMER_EN       |    \
223*4882a593Smuzhiyun 	OTGSC_INTSTS_A_VBUS_VALID     |    \
224*4882a593Smuzhiyun 	OTGSC_INTSTS_A_SESSION_VALID  |    \
225*4882a593Smuzhiyun 	OTGSC_INTSTS_B_SESSION_VALID  |    \
226*4882a593Smuzhiyun 	OTGSC_INTSTS_B_SESSION_END    |    \
227*4882a593Smuzhiyun 	OTGSC_INTSTS_DATA_PULSING)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun  *  A-DEVICE timing  constants
231*4882a593Smuzhiyun  */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* Wait for VBUS Rise  */
234*4882a593Smuzhiyun #define TA_WAIT_VRISE	(100)	/* a_wait_vrise 100 ms, section: 6.6.5.1 */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Wait for B-Connect */
237*4882a593Smuzhiyun #define TA_WAIT_BCON	(10000)  /* a_wait_bcon > 1 sec, section: 6.6.5.2
238*4882a593Smuzhiyun 				  * This is only used to get out of
239*4882a593Smuzhiyun 				  * OTG_STATE_A_WAIT_BCON state if there was
240*4882a593Smuzhiyun 				  * no connection for these many milliseconds
241*4882a593Smuzhiyun 				  */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* A-Idle to B-Disconnect */
244*4882a593Smuzhiyun /* It is necessary for this timer to be more than 750 ms because of a bug in OPT
245*4882a593Smuzhiyun  * test 5.4 in which B OPT disconnects after 750 ms instead of 75ms as stated
246*4882a593Smuzhiyun  * in the test description
247*4882a593Smuzhiyun  */
248*4882a593Smuzhiyun #define TA_AIDL_BDIS	(5000)	/* a_suspend minimum 200 ms, section: 6.6.5.3 */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* B-Idle to A-Disconnect */
251*4882a593Smuzhiyun #define TA_BIDL_ADIS	(12)	/* 3 to 200 ms */
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* B-device timing constants */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /* Data-Line Pulse Time*/
257*4882a593Smuzhiyun #define TB_DATA_PLS	(10)	/* b_srp_init,continue 5~10ms, section:5.3.3 */
258*4882a593Smuzhiyun #define TB_DATA_PLS_MIN	(5)	/* minimum 5 ms */
259*4882a593Smuzhiyun #define TB_DATA_PLS_MAX	(10)	/* maximum 10 ms */
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /* SRP Initiate Time  */
262*4882a593Smuzhiyun #define TB_SRP_INIT	(100)	/* b_srp_init,maximum 100 ms, section:5.3.8 */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* SRP Fail Time  */
265*4882a593Smuzhiyun #define TB_SRP_FAIL	(7000)	/* b_srp_init,Fail time 5~30s, section:6.8.2.2*/
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* SRP result wait time */
268*4882a593Smuzhiyun #define TB_SRP_WAIT	(60)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* VBus time */
271*4882a593Smuzhiyun #define TB_VBUS_PLS	(30)	/* time to keep vbus pulsing asserted */
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* Discharge time */
274*4882a593Smuzhiyun /* This time should be less than 10ms. It varies from system to system. */
275*4882a593Smuzhiyun #define TB_VBUS_DSCHRG	(8)
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* A-SE0 to B-Reset  */
278*4882a593Smuzhiyun #define TB_ASE0_BRST	(20)	/* b_wait_acon, mini 3.125 ms,section:6.8.2.4 */
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* A bus suspend timer before we can switch to b_wait_aconn */
281*4882a593Smuzhiyun #define TB_A_SUSPEND	(7)
282*4882a593Smuzhiyun #define TB_BUS_RESUME	(12)
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* SE0 Time Before SRP */
285*4882a593Smuzhiyun #define TB_SE0_SRP	(2)	/* b_idle,minimum 2 ms, section:5.3.2 */
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define SET_OTG_STATE(phy, newstate)	((phy)->otg->state = newstate)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun struct usb_dr_mmap {
290*4882a593Smuzhiyun 	/* Capability register */
291*4882a593Smuzhiyun 	u8 res1[256];
292*4882a593Smuzhiyun 	u16 caplength;		/* Capability Register Length */
293*4882a593Smuzhiyun 	u16 hciversion;		/* Host Controller Interface Version */
294*4882a593Smuzhiyun 	u32 hcsparams;		/* Host Controller Structual Parameters */
295*4882a593Smuzhiyun 	u32 hccparams;		/* Host Controller Capability Parameters */
296*4882a593Smuzhiyun 	u8 res2[20];
297*4882a593Smuzhiyun 	u32 dciversion;		/* Device Controller Interface Version */
298*4882a593Smuzhiyun 	u32 dccparams;		/* Device Controller Capability Parameters */
299*4882a593Smuzhiyun 	u8 res3[24];
300*4882a593Smuzhiyun 	/* Operation register */
301*4882a593Smuzhiyun 	u32 usbcmd;		/* USB Command Register */
302*4882a593Smuzhiyun 	u32 usbsts;		/* USB Status Register */
303*4882a593Smuzhiyun 	u32 usbintr;		/* USB Interrupt Enable Register */
304*4882a593Smuzhiyun 	u32 frindex;		/* Frame Index Register */
305*4882a593Smuzhiyun 	u8 res4[4];
306*4882a593Smuzhiyun 	u32 deviceaddr;		/* Device Address */
307*4882a593Smuzhiyun 	u32 endpointlistaddr;	/* Endpoint List Address Register */
308*4882a593Smuzhiyun 	u8 res5[4];
309*4882a593Smuzhiyun 	u32 burstsize;		/* Master Interface Data Burst Size Register */
310*4882a593Smuzhiyun 	u32 txttfilltuning;	/* Transmit FIFO Tuning Controls Register */
311*4882a593Smuzhiyun 	u8 res6[8];
312*4882a593Smuzhiyun 	u32 ulpiview;		/* ULPI register access */
313*4882a593Smuzhiyun 	u8 res7[12];
314*4882a593Smuzhiyun 	u32 configflag;		/* Configure Flag Register */
315*4882a593Smuzhiyun 	u32 portsc;		/* Port 1 Status and Control Register */
316*4882a593Smuzhiyun 	u8 res8[28];
317*4882a593Smuzhiyun 	u32 otgsc;		/* On-The-Go Status and Control */
318*4882a593Smuzhiyun 	u32 usbmode;		/* USB Mode Register */
319*4882a593Smuzhiyun 	u32 endptsetupstat;	/* Endpoint Setup Status Register */
320*4882a593Smuzhiyun 	u32 endpointprime;	/* Endpoint Initialization Register */
321*4882a593Smuzhiyun 	u32 endptflush;		/* Endpoint Flush Register */
322*4882a593Smuzhiyun 	u32 endptstatus;	/* Endpoint Status Register */
323*4882a593Smuzhiyun 	u32 endptcomplete;	/* Endpoint Complete Register */
324*4882a593Smuzhiyun 	u32 endptctrl[6];	/* Endpoint Control Registers */
325*4882a593Smuzhiyun 	u8 res9[552];
326*4882a593Smuzhiyun 	u32 snoop1;
327*4882a593Smuzhiyun 	u32 snoop2;
328*4882a593Smuzhiyun 	u32 age_cnt_thresh;	/* Age Count Threshold Register */
329*4882a593Smuzhiyun 	u32 pri_ctrl;		/* Priority Control Register */
330*4882a593Smuzhiyun 	u32 si_ctrl;		/* System Interface Control Register */
331*4882a593Smuzhiyun 	u8 res10[236];
332*4882a593Smuzhiyun 	u32 control;		/* General Purpose Control Register */
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun struct fsl_otg_timer {
336*4882a593Smuzhiyun 	unsigned long expires;	/* Number of count increase to timeout */
337*4882a593Smuzhiyun 	unsigned long count;	/* Tick counter */
338*4882a593Smuzhiyun 	void (*function)(unsigned long);	/* Timeout function */
339*4882a593Smuzhiyun 	unsigned long data;	/* Data passed to function */
340*4882a593Smuzhiyun 	struct list_head list;
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
otg_timer_initializer(void (* function)(unsigned long),unsigned long expires,unsigned long data)343*4882a593Smuzhiyun inline struct fsl_otg_timer *otg_timer_initializer
344*4882a593Smuzhiyun (void (*function)(unsigned long), unsigned long expires, unsigned long data)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct fsl_otg_timer *timer;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	timer = kmalloc(sizeof(struct fsl_otg_timer), GFP_KERNEL);
349*4882a593Smuzhiyun 	if (!timer)
350*4882a593Smuzhiyun 		return NULL;
351*4882a593Smuzhiyun 	timer->function = function;
352*4882a593Smuzhiyun 	timer->expires = expires;
353*4882a593Smuzhiyun 	timer->data = data;
354*4882a593Smuzhiyun 	return timer;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun struct fsl_otg {
358*4882a593Smuzhiyun 	struct usb_phy phy;
359*4882a593Smuzhiyun 	struct otg_fsm fsm;
360*4882a593Smuzhiyun 	struct usb_dr_mmap *dr_mem_map;
361*4882a593Smuzhiyun 	struct delayed_work otg_event;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* used for usb host */
364*4882a593Smuzhiyun 	struct work_struct work_wq;
365*4882a593Smuzhiyun 	u8	host_working;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	int irq;
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun struct fsl_otg_config {
371*4882a593Smuzhiyun 	u8 otg_port;
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define FSL_OTG_NAME		"fsl-usb2-otg"
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun void fsl_otg_add_timer(struct otg_fsm *fsm, void *timer);
377*4882a593Smuzhiyun void fsl_otg_del_timer(struct otg_fsm *fsm, void *timer);
378*4882a593Smuzhiyun void fsl_otg_pulse_vbus(void);
379