xref: /OK3568_Linux_fs/kernel/drivers/usb/musb/ux500_dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/usb/musb/ux500_dma.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * U8500 DMA support code
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2009 STMicroelectronics
8*4882a593Smuzhiyun  * Copyright (C) 2011 ST-Ericsson SA
9*4882a593Smuzhiyun  * Authors:
10*4882a593Smuzhiyun  *	Mian Yousaf Kaukab <mian.yousaf.kaukab@stericsson.com>
11*4882a593Smuzhiyun  *	Praveena Nadahally <praveen.nadahally@stericsson.com>
12*4882a593Smuzhiyun  *	Rajaram Regupathy <ragupathy.rajaram@stericsson.com>
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/dmaengine.h>
20*4882a593Smuzhiyun #include <linux/pfn.h>
21*4882a593Smuzhiyun #include <linux/sizes.h>
22*4882a593Smuzhiyun #include <linux/platform_data/usb-musb-ux500.h>
23*4882a593Smuzhiyun #include "musb_core.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static const char *iep_chan_names[] = { "iep_1_9", "iep_2_10", "iep_3_11", "iep_4_12",
26*4882a593Smuzhiyun 					"iep_5_13", "iep_6_14", "iep_7_15", "iep_8" };
27*4882a593Smuzhiyun static const char *oep_chan_names[] = { "oep_1_9", "oep_2_10", "oep_3_11", "oep_4_12",
28*4882a593Smuzhiyun 					"oep_5_13", "oep_6_14", "oep_7_15", "oep_8" };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct ux500_dma_channel {
31*4882a593Smuzhiyun 	struct dma_channel channel;
32*4882a593Smuzhiyun 	struct ux500_dma_controller *controller;
33*4882a593Smuzhiyun 	struct musb_hw_ep *hw_ep;
34*4882a593Smuzhiyun 	struct dma_chan *dma_chan;
35*4882a593Smuzhiyun 	unsigned int cur_len;
36*4882a593Smuzhiyun 	dma_cookie_t cookie;
37*4882a593Smuzhiyun 	u8 ch_num;
38*4882a593Smuzhiyun 	u8 is_tx;
39*4882a593Smuzhiyun 	u8 is_allocated;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct ux500_dma_controller {
43*4882a593Smuzhiyun 	struct dma_controller controller;
44*4882a593Smuzhiyun 	struct ux500_dma_channel rx_channel[UX500_MUSB_DMA_NUM_RX_TX_CHANNELS];
45*4882a593Smuzhiyun 	struct ux500_dma_channel tx_channel[UX500_MUSB_DMA_NUM_RX_TX_CHANNELS];
46*4882a593Smuzhiyun 	void *private_data;
47*4882a593Smuzhiyun 	dma_addr_t phy_base;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Work function invoked from DMA callback to handle rx transfers. */
ux500_dma_callback(void * private_data)51*4882a593Smuzhiyun static void ux500_dma_callback(void *private_data)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct dma_channel *channel = private_data;
54*4882a593Smuzhiyun 	struct ux500_dma_channel *ux500_channel = channel->private_data;
55*4882a593Smuzhiyun 	struct musb_hw_ep       *hw_ep = ux500_channel->hw_ep;
56*4882a593Smuzhiyun 	struct musb *musb = hw_ep->musb;
57*4882a593Smuzhiyun 	unsigned long flags;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	dev_dbg(musb->controller, "DMA rx transfer done on hw_ep=%d\n",
60*4882a593Smuzhiyun 		hw_ep->epnum);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
63*4882a593Smuzhiyun 	ux500_channel->channel.actual_len = ux500_channel->cur_len;
64*4882a593Smuzhiyun 	ux500_channel->channel.status = MUSB_DMA_STATUS_FREE;
65*4882a593Smuzhiyun 	musb_dma_completion(musb, hw_ep->epnum, ux500_channel->is_tx);
66*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
ux500_configure_channel(struct dma_channel * channel,u16 packet_sz,u8 mode,dma_addr_t dma_addr,u32 len)70*4882a593Smuzhiyun static bool ux500_configure_channel(struct dma_channel *channel,
71*4882a593Smuzhiyun 				u16 packet_sz, u8 mode,
72*4882a593Smuzhiyun 				dma_addr_t dma_addr, u32 len)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct ux500_dma_channel *ux500_channel = channel->private_data;
75*4882a593Smuzhiyun 	struct musb_hw_ep *hw_ep = ux500_channel->hw_ep;
76*4882a593Smuzhiyun 	struct dma_chan *dma_chan = ux500_channel->dma_chan;
77*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *dma_desc;
78*4882a593Smuzhiyun 	enum dma_transfer_direction direction;
79*4882a593Smuzhiyun 	struct scatterlist sg;
80*4882a593Smuzhiyun 	struct dma_slave_config slave_conf;
81*4882a593Smuzhiyun 	enum dma_slave_buswidth addr_width;
82*4882a593Smuzhiyun 	struct musb *musb = ux500_channel->controller->private_data;
83*4882a593Smuzhiyun 	dma_addr_t usb_fifo_addr = (musb->io.fifo_offset(hw_ep->epnum) +
84*4882a593Smuzhiyun 					ux500_channel->controller->phy_base);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	dev_dbg(musb->controller,
87*4882a593Smuzhiyun 		"packet_sz=%d, mode=%d, dma_addr=0x%llx, len=%d is_tx=%d\n",
88*4882a593Smuzhiyun 		packet_sz, mode, (unsigned long long) dma_addr,
89*4882a593Smuzhiyun 		len, ux500_channel->is_tx);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ux500_channel->cur_len = len;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	sg_init_table(&sg, 1);
94*4882a593Smuzhiyun 	sg_set_page(&sg, pfn_to_page(PFN_DOWN(dma_addr)), len,
95*4882a593Smuzhiyun 					    offset_in_page(dma_addr));
96*4882a593Smuzhiyun 	sg_dma_address(&sg) = dma_addr;
97*4882a593Smuzhiyun 	sg_dma_len(&sg) = len;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	direction = ux500_channel->is_tx ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
100*4882a593Smuzhiyun 	addr_width = (len & 0x3) ? DMA_SLAVE_BUSWIDTH_1_BYTE :
101*4882a593Smuzhiyun 					DMA_SLAVE_BUSWIDTH_4_BYTES;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	slave_conf.direction = direction;
104*4882a593Smuzhiyun 	slave_conf.src_addr = usb_fifo_addr;
105*4882a593Smuzhiyun 	slave_conf.src_addr_width = addr_width;
106*4882a593Smuzhiyun 	slave_conf.src_maxburst = 16;
107*4882a593Smuzhiyun 	slave_conf.dst_addr = usb_fifo_addr;
108*4882a593Smuzhiyun 	slave_conf.dst_addr_width = addr_width;
109*4882a593Smuzhiyun 	slave_conf.dst_maxburst = 16;
110*4882a593Smuzhiyun 	slave_conf.device_fc = false;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	dmaengine_slave_config(dma_chan, &slave_conf);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	dma_desc = dmaengine_prep_slave_sg(dma_chan, &sg, 1, direction,
115*4882a593Smuzhiyun 					     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
116*4882a593Smuzhiyun 	if (!dma_desc)
117*4882a593Smuzhiyun 		return false;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	dma_desc->callback = ux500_dma_callback;
120*4882a593Smuzhiyun 	dma_desc->callback_param = channel;
121*4882a593Smuzhiyun 	ux500_channel->cookie = dma_desc->tx_submit(dma_desc);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	dma_async_issue_pending(dma_chan);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return true;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
ux500_dma_channel_allocate(struct dma_controller * c,struct musb_hw_ep * hw_ep,u8 is_tx)128*4882a593Smuzhiyun static struct dma_channel *ux500_dma_channel_allocate(struct dma_controller *c,
129*4882a593Smuzhiyun 				struct musb_hw_ep *hw_ep, u8 is_tx)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct ux500_dma_controller *controller = container_of(c,
132*4882a593Smuzhiyun 			struct ux500_dma_controller, controller);
133*4882a593Smuzhiyun 	struct ux500_dma_channel *ux500_channel = NULL;
134*4882a593Smuzhiyun 	struct musb *musb = controller->private_data;
135*4882a593Smuzhiyun 	u8 ch_num = hw_ep->epnum - 1;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* 8 DMA channels (0 - 7). Each DMA channel can only be allocated
138*4882a593Smuzhiyun 	 * to specified hw_ep. For example DMA channel 0 can only be allocated
139*4882a593Smuzhiyun 	 * to hw_ep 1 and 9.
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 	if (ch_num > 7)
142*4882a593Smuzhiyun 		ch_num -= 8;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (ch_num >= UX500_MUSB_DMA_NUM_RX_TX_CHANNELS)
145*4882a593Smuzhiyun 		return NULL;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ux500_channel = is_tx ? &(controller->tx_channel[ch_num]) :
148*4882a593Smuzhiyun 				&(controller->rx_channel[ch_num]) ;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Check if channel is already used. */
151*4882a593Smuzhiyun 	if (ux500_channel->is_allocated)
152*4882a593Smuzhiyun 		return NULL;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	ux500_channel->hw_ep = hw_ep;
155*4882a593Smuzhiyun 	ux500_channel->is_allocated = 1;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	dev_dbg(musb->controller, "hw_ep=%d, is_tx=0x%x, channel=%d\n",
158*4882a593Smuzhiyun 		hw_ep->epnum, is_tx, ch_num);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return &(ux500_channel->channel);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
ux500_dma_channel_release(struct dma_channel * channel)163*4882a593Smuzhiyun static void ux500_dma_channel_release(struct dma_channel *channel)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct ux500_dma_channel *ux500_channel = channel->private_data;
166*4882a593Smuzhiyun 	struct musb *musb = ux500_channel->controller->private_data;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	dev_dbg(musb->controller, "channel=%d\n", ux500_channel->ch_num);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (ux500_channel->is_allocated) {
171*4882a593Smuzhiyun 		ux500_channel->is_allocated = 0;
172*4882a593Smuzhiyun 		channel->status = MUSB_DMA_STATUS_FREE;
173*4882a593Smuzhiyun 		channel->actual_len = 0;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
ux500_dma_is_compatible(struct dma_channel * channel,u16 maxpacket,void * buf,u32 length)177*4882a593Smuzhiyun static int ux500_dma_is_compatible(struct dma_channel *channel,
178*4882a593Smuzhiyun 		u16 maxpacket, void *buf, u32 length)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	if ((maxpacket & 0x3)		||
181*4882a593Smuzhiyun 		((unsigned long int) buf & 0x3)	||
182*4882a593Smuzhiyun 		(length < 512)		||
183*4882a593Smuzhiyun 		(length & 0x3))
184*4882a593Smuzhiyun 		return false;
185*4882a593Smuzhiyun 	else
186*4882a593Smuzhiyun 		return true;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
ux500_dma_channel_program(struct dma_channel * channel,u16 packet_sz,u8 mode,dma_addr_t dma_addr,u32 len)189*4882a593Smuzhiyun static int ux500_dma_channel_program(struct dma_channel *channel,
190*4882a593Smuzhiyun 				u16 packet_sz, u8 mode,
191*4882a593Smuzhiyun 				dma_addr_t dma_addr, u32 len)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	int ret;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	BUG_ON(channel->status == MUSB_DMA_STATUS_UNKNOWN ||
196*4882a593Smuzhiyun 		channel->status == MUSB_DMA_STATUS_BUSY);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	channel->status = MUSB_DMA_STATUS_BUSY;
199*4882a593Smuzhiyun 	channel->actual_len = 0;
200*4882a593Smuzhiyun 	ret = ux500_configure_channel(channel, packet_sz, mode, dma_addr, len);
201*4882a593Smuzhiyun 	if (!ret)
202*4882a593Smuzhiyun 		channel->status = MUSB_DMA_STATUS_FREE;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
ux500_dma_channel_abort(struct dma_channel * channel)207*4882a593Smuzhiyun static int ux500_dma_channel_abort(struct dma_channel *channel)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct ux500_dma_channel *ux500_channel = channel->private_data;
210*4882a593Smuzhiyun 	struct ux500_dma_controller *controller = ux500_channel->controller;
211*4882a593Smuzhiyun 	struct musb *musb = controller->private_data;
212*4882a593Smuzhiyun 	void __iomem *epio = musb->endpoints[ux500_channel->hw_ep->epnum].regs;
213*4882a593Smuzhiyun 	u16 csr;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	dev_dbg(musb->controller, "channel=%d, is_tx=%d\n",
216*4882a593Smuzhiyun 		ux500_channel->ch_num, ux500_channel->is_tx);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (channel->status == MUSB_DMA_STATUS_BUSY) {
219*4882a593Smuzhiyun 		if (ux500_channel->is_tx) {
220*4882a593Smuzhiyun 			csr = musb_readw(epio, MUSB_TXCSR);
221*4882a593Smuzhiyun 			csr &= ~(MUSB_TXCSR_AUTOSET |
222*4882a593Smuzhiyun 				 MUSB_TXCSR_DMAENAB |
223*4882a593Smuzhiyun 				 MUSB_TXCSR_DMAMODE);
224*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR, csr);
225*4882a593Smuzhiyun 		} else {
226*4882a593Smuzhiyun 			csr = musb_readw(epio, MUSB_RXCSR);
227*4882a593Smuzhiyun 			csr &= ~(MUSB_RXCSR_AUTOCLEAR |
228*4882a593Smuzhiyun 				 MUSB_RXCSR_DMAENAB |
229*4882a593Smuzhiyun 				 MUSB_RXCSR_DMAMODE);
230*4882a593Smuzhiyun 			musb_writew(epio, MUSB_RXCSR, csr);
231*4882a593Smuzhiyun 		}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		dmaengine_terminate_all(ux500_channel->dma_chan);
234*4882a593Smuzhiyun 		channel->status = MUSB_DMA_STATUS_FREE;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
ux500_dma_controller_stop(struct ux500_dma_controller * controller)239*4882a593Smuzhiyun static void ux500_dma_controller_stop(struct ux500_dma_controller *controller)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct ux500_dma_channel *ux500_channel;
242*4882a593Smuzhiyun 	struct dma_channel *channel;
243*4882a593Smuzhiyun 	u8 ch_num;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	for (ch_num = 0; ch_num < UX500_MUSB_DMA_NUM_RX_TX_CHANNELS; ch_num++) {
246*4882a593Smuzhiyun 		channel = &controller->rx_channel[ch_num].channel;
247*4882a593Smuzhiyun 		ux500_channel = channel->private_data;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		ux500_dma_channel_release(channel);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		if (ux500_channel->dma_chan)
252*4882a593Smuzhiyun 			dma_release_channel(ux500_channel->dma_chan);
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	for (ch_num = 0; ch_num < UX500_MUSB_DMA_NUM_RX_TX_CHANNELS; ch_num++) {
256*4882a593Smuzhiyun 		channel = &controller->tx_channel[ch_num].channel;
257*4882a593Smuzhiyun 		ux500_channel = channel->private_data;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		ux500_dma_channel_release(channel);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		if (ux500_channel->dma_chan)
262*4882a593Smuzhiyun 			dma_release_channel(ux500_channel->dma_chan);
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
ux500_dma_controller_start(struct ux500_dma_controller * controller)266*4882a593Smuzhiyun static int ux500_dma_controller_start(struct ux500_dma_controller *controller)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct ux500_dma_channel *ux500_channel = NULL;
269*4882a593Smuzhiyun 	struct musb *musb = controller->private_data;
270*4882a593Smuzhiyun 	struct device *dev = musb->controller;
271*4882a593Smuzhiyun 	struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
272*4882a593Smuzhiyun 	struct ux500_musb_board_data *data;
273*4882a593Smuzhiyun 	struct dma_channel *dma_channel = NULL;
274*4882a593Smuzhiyun 	char **chan_names;
275*4882a593Smuzhiyun 	u32 ch_num;
276*4882a593Smuzhiyun 	u8 dir;
277*4882a593Smuzhiyun 	u8 is_tx = 0;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	void **param_array;
280*4882a593Smuzhiyun 	struct ux500_dma_channel *channel_array;
281*4882a593Smuzhiyun 	dma_cap_mask_t mask;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (!plat) {
284*4882a593Smuzhiyun 		dev_err(musb->controller, "No platform data\n");
285*4882a593Smuzhiyun 		return -EINVAL;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	data = plat->board_data;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	dma_cap_zero(mask);
291*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mask);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* Prepare the loop for RX channels */
294*4882a593Smuzhiyun 	channel_array = controller->rx_channel;
295*4882a593Smuzhiyun 	param_array = data ? data->dma_rx_param_array : NULL;
296*4882a593Smuzhiyun 	chan_names = (char **)iep_chan_names;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	for (dir = 0; dir < 2; dir++) {
299*4882a593Smuzhiyun 		for (ch_num = 0;
300*4882a593Smuzhiyun 		     ch_num < UX500_MUSB_DMA_NUM_RX_TX_CHANNELS;
301*4882a593Smuzhiyun 		     ch_num++) {
302*4882a593Smuzhiyun 			ux500_channel = &channel_array[ch_num];
303*4882a593Smuzhiyun 			ux500_channel->controller = controller;
304*4882a593Smuzhiyun 			ux500_channel->ch_num = ch_num;
305*4882a593Smuzhiyun 			ux500_channel->is_tx = is_tx;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 			dma_channel = &(ux500_channel->channel);
308*4882a593Smuzhiyun 			dma_channel->private_data = ux500_channel;
309*4882a593Smuzhiyun 			dma_channel->status = MUSB_DMA_STATUS_FREE;
310*4882a593Smuzhiyun 			dma_channel->max_len = SZ_16M;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 			ux500_channel->dma_chan =
313*4882a593Smuzhiyun 				dma_request_chan(dev, chan_names[ch_num]);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 			if (IS_ERR(ux500_channel->dma_chan))
316*4882a593Smuzhiyun 				ux500_channel->dma_chan =
317*4882a593Smuzhiyun 					dma_request_channel(mask,
318*4882a593Smuzhiyun 							    data ?
319*4882a593Smuzhiyun 							    data->dma_filter :
320*4882a593Smuzhiyun 							    NULL,
321*4882a593Smuzhiyun 							    param_array ?
322*4882a593Smuzhiyun 							    param_array[ch_num] :
323*4882a593Smuzhiyun 							    NULL);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 			if (!ux500_channel->dma_chan) {
326*4882a593Smuzhiyun 				ERR("Dma pipe allocation error dir=%d ch=%d\n",
327*4882a593Smuzhiyun 					dir, ch_num);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 				/* Release already allocated channels */
330*4882a593Smuzhiyun 				ux500_dma_controller_stop(controller);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 				return -EBUSY;
333*4882a593Smuzhiyun 			}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		/* Prepare the loop for TX channels */
338*4882a593Smuzhiyun 		channel_array = controller->tx_channel;
339*4882a593Smuzhiyun 		param_array = data ? data->dma_tx_param_array : NULL;
340*4882a593Smuzhiyun 		chan_names = (char **)oep_chan_names;
341*4882a593Smuzhiyun 		is_tx = 1;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
ux500_dma_controller_destroy(struct dma_controller * c)347*4882a593Smuzhiyun void ux500_dma_controller_destroy(struct dma_controller *c)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct ux500_dma_controller *controller = container_of(c,
350*4882a593Smuzhiyun 			struct ux500_dma_controller, controller);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ux500_dma_controller_stop(controller);
353*4882a593Smuzhiyun 	kfree(controller);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ux500_dma_controller_destroy);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun struct dma_controller *
ux500_dma_controller_create(struct musb * musb,void __iomem * base)358*4882a593Smuzhiyun ux500_dma_controller_create(struct musb *musb, void __iomem *base)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct ux500_dma_controller *controller;
361*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(musb->controller);
362*4882a593Smuzhiyun 	struct resource	*iomem;
363*4882a593Smuzhiyun 	int ret;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	controller = kzalloc(sizeof(*controller), GFP_KERNEL);
366*4882a593Smuzhiyun 	if (!controller)
367*4882a593Smuzhiyun 		goto kzalloc_fail;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	controller->private_data = musb;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Save physical address for DMA controller. */
372*4882a593Smuzhiyun 	iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
373*4882a593Smuzhiyun 	if (!iomem) {
374*4882a593Smuzhiyun 		dev_err(musb->controller, "no memory resource defined\n");
375*4882a593Smuzhiyun 		goto plat_get_fail;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	controller->phy_base = (dma_addr_t) iomem->start;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	controller->controller.channel_alloc = ux500_dma_channel_allocate;
381*4882a593Smuzhiyun 	controller->controller.channel_release = ux500_dma_channel_release;
382*4882a593Smuzhiyun 	controller->controller.channel_program = ux500_dma_channel_program;
383*4882a593Smuzhiyun 	controller->controller.channel_abort = ux500_dma_channel_abort;
384*4882a593Smuzhiyun 	controller->controller.is_compatible = ux500_dma_is_compatible;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = ux500_dma_controller_start(controller);
387*4882a593Smuzhiyun 	if (ret)
388*4882a593Smuzhiyun 		goto plat_get_fail;
389*4882a593Smuzhiyun 	return &controller->controller;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun plat_get_fail:
392*4882a593Smuzhiyun 	kfree(controller);
393*4882a593Smuzhiyun kzalloc_fail:
394*4882a593Smuzhiyun 	return NULL;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ux500_dma_controller_create);
397