1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * TUSB6010 USB 2.0 OTG Dual Role controller OMAP DMA interface
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006 Nokia Corporation
6*4882a593Smuzhiyun * Tony Lindgren <tony@atomide.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/usb.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/dmaengine.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "musb_core.h"
18*4882a593Smuzhiyun #include "tusb6010.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define to_chdat(c) ((struct tusb_omap_dma_ch *)(c)->private_data)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MAX_DMAREQ 5 /* REVISIT: Really 6, but req5 not OK */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct tusb_dma_data {
25*4882a593Smuzhiyun s8 dmareq;
26*4882a593Smuzhiyun struct dma_chan *chan;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct tusb_omap_dma_ch {
30*4882a593Smuzhiyun struct musb *musb;
31*4882a593Smuzhiyun void __iomem *tbase;
32*4882a593Smuzhiyun unsigned long phys_offset;
33*4882a593Smuzhiyun int epnum;
34*4882a593Smuzhiyun u8 tx;
35*4882a593Smuzhiyun struct musb_hw_ep *hw_ep;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct tusb_dma_data *dma_data;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct tusb_omap_dma *tusb_dma;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun dma_addr_t dma_addr;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun u32 len;
44*4882a593Smuzhiyun u16 packet_sz;
45*4882a593Smuzhiyun u16 transfer_packet_sz;
46*4882a593Smuzhiyun u32 transfer_len;
47*4882a593Smuzhiyun u32 completed_len;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct tusb_omap_dma {
51*4882a593Smuzhiyun struct dma_controller controller;
52*4882a593Smuzhiyun void __iomem *tbase;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct tusb_dma_data dma_pool[MAX_DMAREQ];
55*4882a593Smuzhiyun unsigned multichannel:1;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * Allocate dmareq0 to the current channel unless it's already taken
60*4882a593Smuzhiyun */
tusb_omap_use_shared_dmareq(struct tusb_omap_dma_ch * chdat)61*4882a593Smuzhiyun static inline int tusb_omap_use_shared_dmareq(struct tusb_omap_dma_ch *chdat)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun u32 reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (reg != 0) {
66*4882a593Smuzhiyun dev_dbg(chdat->musb->controller, "ep%i dmareq0 is busy for ep%i\n",
67*4882a593Smuzhiyun chdat->epnum, reg & 0xf);
68*4882a593Smuzhiyun return -EAGAIN;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (chdat->tx)
72*4882a593Smuzhiyun reg = (1 << 4) | chdat->epnum;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun reg = chdat->epnum;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, reg);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
tusb_omap_free_shared_dmareq(struct tusb_omap_dma_ch * chdat)81*4882a593Smuzhiyun static inline void tusb_omap_free_shared_dmareq(struct tusb_omap_dma_ch *chdat)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun u32 reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if ((reg & 0xf) != chdat->epnum) {
86*4882a593Smuzhiyun printk(KERN_ERR "ep%i trying to release dmareq0 for ep%i\n",
87*4882a593Smuzhiyun chdat->epnum, reg & 0xf);
88*4882a593Smuzhiyun return;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, 0);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * See also musb_dma_completion in plat_uds.c and musb_g_[tx|rx]() in
95*4882a593Smuzhiyun * musb_gadget.c.
96*4882a593Smuzhiyun */
tusb_omap_dma_cb(void * data)97*4882a593Smuzhiyun static void tusb_omap_dma_cb(void *data)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct dma_channel *channel = (struct dma_channel *)data;
100*4882a593Smuzhiyun struct tusb_omap_dma_ch *chdat = to_chdat(channel);
101*4882a593Smuzhiyun struct tusb_omap_dma *tusb_dma = chdat->tusb_dma;
102*4882a593Smuzhiyun struct musb *musb = chdat->musb;
103*4882a593Smuzhiyun struct device *dev = musb->controller;
104*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = chdat->hw_ep;
105*4882a593Smuzhiyun void __iomem *ep_conf = hw_ep->conf;
106*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
107*4882a593Smuzhiyun unsigned long remaining, flags, pio;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun dev_dbg(musb->controller, "ep%i %s dma callback\n",
112*4882a593Smuzhiyun chdat->epnum, chdat->tx ? "tx" : "rx");
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (chdat->tx)
115*4882a593Smuzhiyun remaining = musb_readl(ep_conf, TUSB_EP_TX_OFFSET);
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun remaining = musb_readl(ep_conf, TUSB_EP_RX_OFFSET);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun remaining = TUSB_EP_CONFIG_XFR_SIZE(remaining);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* HW issue #10: XFR_SIZE may get corrupt on DMA (both async & sync) */
122*4882a593Smuzhiyun if (unlikely(remaining > chdat->transfer_len)) {
123*4882a593Smuzhiyun dev_dbg(musb->controller, "Corrupt %s XFR_SIZE: 0x%08lx\n",
124*4882a593Smuzhiyun chdat->tx ? "tx" : "rx", remaining);
125*4882a593Smuzhiyun remaining = 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun channel->actual_len = chdat->transfer_len - remaining;
129*4882a593Smuzhiyun pio = chdat->len - channel->actual_len;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun dev_dbg(musb->controller, "DMA remaining %lu/%u\n", remaining, chdat->transfer_len);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Transfer remaining 1 - 31 bytes */
134*4882a593Smuzhiyun if (pio > 0 && pio < 32) {
135*4882a593Smuzhiyun u8 *buf;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun dev_dbg(musb->controller, "Using PIO for remaining %lu bytes\n", pio);
138*4882a593Smuzhiyun buf = phys_to_virt((u32)chdat->dma_addr) + chdat->transfer_len;
139*4882a593Smuzhiyun if (chdat->tx) {
140*4882a593Smuzhiyun dma_unmap_single(dev, chdat->dma_addr,
141*4882a593Smuzhiyun chdat->transfer_len,
142*4882a593Smuzhiyun DMA_TO_DEVICE);
143*4882a593Smuzhiyun musb_write_fifo(hw_ep, pio, buf);
144*4882a593Smuzhiyun } else {
145*4882a593Smuzhiyun dma_unmap_single(dev, chdat->dma_addr,
146*4882a593Smuzhiyun chdat->transfer_len,
147*4882a593Smuzhiyun DMA_FROM_DEVICE);
148*4882a593Smuzhiyun musb_read_fifo(hw_ep, pio, buf);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun channel->actual_len += pio;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (!tusb_dma->multichannel)
154*4882a593Smuzhiyun tusb_omap_free_shared_dmareq(chdat);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun channel->status = MUSB_DMA_STATUS_FREE;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun musb_dma_completion(musb, chdat->epnum, chdat->tx);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* We must terminate short tx transfers manually by setting TXPKTRDY.
161*4882a593Smuzhiyun * REVISIT: This same problem may occur with other MUSB dma as well.
162*4882a593Smuzhiyun * Easy to test with g_ether by pinging the MUSB board with ping -s54.
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun if ((chdat->transfer_len < chdat->packet_sz)
165*4882a593Smuzhiyun || (chdat->transfer_len % chdat->packet_sz != 0)) {
166*4882a593Smuzhiyun u16 csr;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (chdat->tx) {
169*4882a593Smuzhiyun dev_dbg(musb->controller, "terminating short tx packet\n");
170*4882a593Smuzhiyun musb_ep_select(mbase, chdat->epnum);
171*4882a593Smuzhiyun csr = musb_readw(hw_ep->regs, MUSB_TXCSR);
172*4882a593Smuzhiyun csr |= MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY
173*4882a593Smuzhiyun | MUSB_TXCSR_P_WZC_BITS;
174*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_TXCSR, csr);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
tusb_omap_dma_program(struct dma_channel * channel,u16 packet_sz,u8 rndis_mode,dma_addr_t dma_addr,u32 len)181*4882a593Smuzhiyun static int tusb_omap_dma_program(struct dma_channel *channel, u16 packet_sz,
182*4882a593Smuzhiyun u8 rndis_mode, dma_addr_t dma_addr, u32 len)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct tusb_omap_dma_ch *chdat = to_chdat(channel);
185*4882a593Smuzhiyun struct tusb_omap_dma *tusb_dma = chdat->tusb_dma;
186*4882a593Smuzhiyun struct musb *musb = chdat->musb;
187*4882a593Smuzhiyun struct device *dev = musb->controller;
188*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = chdat->hw_ep;
189*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
190*4882a593Smuzhiyun void __iomem *ep_conf = hw_ep->conf;
191*4882a593Smuzhiyun dma_addr_t fifo_addr = hw_ep->fifo_sync;
192*4882a593Smuzhiyun u32 dma_remaining;
193*4882a593Smuzhiyun u16 csr;
194*4882a593Smuzhiyun u32 psize;
195*4882a593Smuzhiyun struct tusb_dma_data *dma_data;
196*4882a593Smuzhiyun struct dma_async_tx_descriptor *dma_desc;
197*4882a593Smuzhiyun struct dma_slave_config dma_cfg;
198*4882a593Smuzhiyun enum dma_transfer_direction dma_dir;
199*4882a593Smuzhiyun u32 port_window;
200*4882a593Smuzhiyun int ret;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (unlikely(dma_addr & 0x1) || (len < 32) || (len > packet_sz))
203*4882a593Smuzhiyun return false;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun * HW issue #10: Async dma will eventually corrupt the XFR_SIZE
207*4882a593Smuzhiyun * register which will cause missed DMA interrupt. We could try to
208*4882a593Smuzhiyun * use a timer for the callback, but it is unsafe as the XFR_SIZE
209*4882a593Smuzhiyun * register is corrupt, and we won't know if the DMA worked.
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun if (dma_addr & 0x2)
212*4882a593Smuzhiyun return false;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * Because of HW issue #10, it seems like mixing sync DMA and async
216*4882a593Smuzhiyun * PIO access can confuse the DMA. Make sure XFR_SIZE is reset before
217*4882a593Smuzhiyun * using the channel for DMA.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun if (chdat->tx)
220*4882a593Smuzhiyun dma_remaining = musb_readl(ep_conf, TUSB_EP_TX_OFFSET);
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun dma_remaining = musb_readl(ep_conf, TUSB_EP_RX_OFFSET);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun dma_remaining = TUSB_EP_CONFIG_XFR_SIZE(dma_remaining);
225*4882a593Smuzhiyun if (dma_remaining) {
226*4882a593Smuzhiyun dev_dbg(musb->controller, "Busy %s dma, not using: %08x\n",
227*4882a593Smuzhiyun chdat->tx ? "tx" : "rx", dma_remaining);
228*4882a593Smuzhiyun return false;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun chdat->transfer_len = len & ~0x1f;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (len < packet_sz)
234*4882a593Smuzhiyun chdat->transfer_packet_sz = chdat->transfer_len;
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun chdat->transfer_packet_sz = packet_sz;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun dma_data = chdat->dma_data;
239*4882a593Smuzhiyun if (!tusb_dma->multichannel) {
240*4882a593Smuzhiyun if (tusb_omap_use_shared_dmareq(chdat) != 0) {
241*4882a593Smuzhiyun dev_dbg(musb->controller, "could not get dma for ep%i\n", chdat->epnum);
242*4882a593Smuzhiyun return false;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun if (dma_data->dmareq < 0) {
245*4882a593Smuzhiyun /* REVISIT: This should get blocked earlier, happens
246*4882a593Smuzhiyun * with MSC ErrorRecoveryTest
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun WARN_ON(1);
249*4882a593Smuzhiyun return false;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun chdat->packet_sz = packet_sz;
254*4882a593Smuzhiyun chdat->len = len;
255*4882a593Smuzhiyun channel->actual_len = 0;
256*4882a593Smuzhiyun chdat->dma_addr = dma_addr;
257*4882a593Smuzhiyun channel->status = MUSB_DMA_STATUS_BUSY;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Since we're recycling dma areas, we need to clean or invalidate */
260*4882a593Smuzhiyun if (chdat->tx) {
261*4882a593Smuzhiyun dma_dir = DMA_MEM_TO_DEV;
262*4882a593Smuzhiyun dma_map_single(dev, phys_to_virt(dma_addr), len,
263*4882a593Smuzhiyun DMA_TO_DEVICE);
264*4882a593Smuzhiyun } else {
265*4882a593Smuzhiyun dma_dir = DMA_DEV_TO_MEM;
266*4882a593Smuzhiyun dma_map_single(dev, phys_to_virt(dma_addr), len,
267*4882a593Smuzhiyun DMA_FROM_DEVICE);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun memset(&dma_cfg, 0, sizeof(dma_cfg));
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Use 16-bit transfer if dma_addr is not 32-bit aligned */
273*4882a593Smuzhiyun if ((dma_addr & 0x3) == 0) {
274*4882a593Smuzhiyun dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
275*4882a593Smuzhiyun dma_cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
276*4882a593Smuzhiyun port_window = 8;
277*4882a593Smuzhiyun } else {
278*4882a593Smuzhiyun dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
279*4882a593Smuzhiyun dma_cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
280*4882a593Smuzhiyun port_window = 16;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun fifo_addr = hw_ep->fifo_async;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun dev_dbg(musb->controller,
286*4882a593Smuzhiyun "ep%i %s dma: %pad len: %u(%u) packet_sz: %i(%i)\n",
287*4882a593Smuzhiyun chdat->epnum, chdat->tx ? "tx" : "rx", &dma_addr,
288*4882a593Smuzhiyun chdat->transfer_len, len, chdat->transfer_packet_sz, packet_sz);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun dma_cfg.src_addr = fifo_addr;
291*4882a593Smuzhiyun dma_cfg.dst_addr = fifo_addr;
292*4882a593Smuzhiyun dma_cfg.src_port_window_size = port_window;
293*4882a593Smuzhiyun dma_cfg.src_maxburst = port_window;
294*4882a593Smuzhiyun dma_cfg.dst_port_window_size = port_window;
295*4882a593Smuzhiyun dma_cfg.dst_maxburst = port_window;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ret = dmaengine_slave_config(dma_data->chan, &dma_cfg);
298*4882a593Smuzhiyun if (ret) {
299*4882a593Smuzhiyun dev_err(musb->controller, "DMA slave config failed: %d\n", ret);
300*4882a593Smuzhiyun return false;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun dma_desc = dmaengine_prep_slave_single(dma_data->chan, dma_addr,
304*4882a593Smuzhiyun chdat->transfer_len, dma_dir,
305*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
306*4882a593Smuzhiyun if (!dma_desc) {
307*4882a593Smuzhiyun dev_err(musb->controller, "DMA prep_slave_single failed\n");
308*4882a593Smuzhiyun return false;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun dma_desc->callback = tusb_omap_dma_cb;
312*4882a593Smuzhiyun dma_desc->callback_param = channel;
313*4882a593Smuzhiyun dmaengine_submit(dma_desc);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun dev_dbg(musb->controller,
316*4882a593Smuzhiyun "ep%i %s using %i-bit %s dma from %pad to %pad\n",
317*4882a593Smuzhiyun chdat->epnum, chdat->tx ? "tx" : "rx",
318*4882a593Smuzhiyun dma_cfg.src_addr_width * 8,
319*4882a593Smuzhiyun ((dma_addr & 0x3) == 0) ? "sync" : "async",
320*4882a593Smuzhiyun (dma_dir == DMA_MEM_TO_DEV) ? &dma_addr : &fifo_addr,
321*4882a593Smuzhiyun (dma_dir == DMA_MEM_TO_DEV) ? &fifo_addr : &dma_addr);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun * Prepare MUSB for DMA transfer
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun musb_ep_select(mbase, chdat->epnum);
327*4882a593Smuzhiyun if (chdat->tx) {
328*4882a593Smuzhiyun csr = musb_readw(hw_ep->regs, MUSB_TXCSR);
329*4882a593Smuzhiyun csr |= (MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB
330*4882a593Smuzhiyun | MUSB_TXCSR_DMAMODE | MUSB_TXCSR_MODE);
331*4882a593Smuzhiyun csr &= ~MUSB_TXCSR_P_UNDERRUN;
332*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_TXCSR, csr);
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
335*4882a593Smuzhiyun csr |= MUSB_RXCSR_DMAENAB;
336*4882a593Smuzhiyun csr &= ~(MUSB_RXCSR_AUTOCLEAR | MUSB_RXCSR_DMAMODE);
337*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_RXCSR,
338*4882a593Smuzhiyun csr | MUSB_RXCSR_P_WZC_BITS);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Start DMA transfer */
342*4882a593Smuzhiyun dma_async_issue_pending(dma_data->chan);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (chdat->tx) {
345*4882a593Smuzhiyun /* Send transfer_packet_sz packets at a time */
346*4882a593Smuzhiyun psize = musb_readl(ep_conf, TUSB_EP_MAX_PACKET_SIZE_OFFSET);
347*4882a593Smuzhiyun psize &= ~0x7ff;
348*4882a593Smuzhiyun psize |= chdat->transfer_packet_sz;
349*4882a593Smuzhiyun musb_writel(ep_conf, TUSB_EP_MAX_PACKET_SIZE_OFFSET, psize);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun musb_writel(ep_conf, TUSB_EP_TX_OFFSET,
352*4882a593Smuzhiyun TUSB_EP_CONFIG_XFR_SIZE(chdat->transfer_len));
353*4882a593Smuzhiyun } else {
354*4882a593Smuzhiyun /* Receive transfer_packet_sz packets at a time */
355*4882a593Smuzhiyun psize = musb_readl(ep_conf, TUSB_EP_MAX_PACKET_SIZE_OFFSET);
356*4882a593Smuzhiyun psize &= ~(0x7ff << 16);
357*4882a593Smuzhiyun psize |= (chdat->transfer_packet_sz << 16);
358*4882a593Smuzhiyun musb_writel(ep_conf, TUSB_EP_MAX_PACKET_SIZE_OFFSET, psize);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun musb_writel(ep_conf, TUSB_EP_RX_OFFSET,
361*4882a593Smuzhiyun TUSB_EP_CONFIG_XFR_SIZE(chdat->transfer_len));
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return true;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
tusb_omap_dma_abort(struct dma_channel * channel)367*4882a593Smuzhiyun static int tusb_omap_dma_abort(struct dma_channel *channel)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct tusb_omap_dma_ch *chdat = to_chdat(channel);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (chdat->dma_data)
372*4882a593Smuzhiyun dmaengine_terminate_all(chdat->dma_data->chan);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun channel->status = MUSB_DMA_STATUS_FREE;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
tusb_omap_dma_allocate_dmareq(struct tusb_omap_dma_ch * chdat)379*4882a593Smuzhiyun static inline int tusb_omap_dma_allocate_dmareq(struct tusb_omap_dma_ch *chdat)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun u32 reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
382*4882a593Smuzhiyun int i, dmareq_nr = -1;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun for (i = 0; i < MAX_DMAREQ; i++) {
385*4882a593Smuzhiyun int cur = (reg & (0xf << (i * 5))) >> (i * 5);
386*4882a593Smuzhiyun if (cur == 0) {
387*4882a593Smuzhiyun dmareq_nr = i;
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (dmareq_nr == -1)
393*4882a593Smuzhiyun return -EAGAIN;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun reg |= (chdat->epnum << (dmareq_nr * 5));
396*4882a593Smuzhiyun if (chdat->tx)
397*4882a593Smuzhiyun reg |= ((1 << 4) << (dmareq_nr * 5));
398*4882a593Smuzhiyun musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, reg);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun chdat->dma_data = &chdat->tusb_dma->dma_pool[dmareq_nr];
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
tusb_omap_dma_free_dmareq(struct tusb_omap_dma_ch * chdat)405*4882a593Smuzhiyun static inline void tusb_omap_dma_free_dmareq(struct tusb_omap_dma_ch *chdat)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun u32 reg;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (!chdat || !chdat->dma_data || chdat->dma_data->dmareq < 0)
410*4882a593Smuzhiyun return;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun reg = musb_readl(chdat->tbase, TUSB_DMA_EP_MAP);
413*4882a593Smuzhiyun reg &= ~(0x1f << (chdat->dma_data->dmareq * 5));
414*4882a593Smuzhiyun musb_writel(chdat->tbase, TUSB_DMA_EP_MAP, reg);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun chdat->dma_data = NULL;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static struct dma_channel *dma_channel_pool[MAX_DMAREQ];
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static struct dma_channel *
tusb_omap_dma_allocate(struct dma_controller * c,struct musb_hw_ep * hw_ep,u8 tx)422*4882a593Smuzhiyun tusb_omap_dma_allocate(struct dma_controller *c,
423*4882a593Smuzhiyun struct musb_hw_ep *hw_ep,
424*4882a593Smuzhiyun u8 tx)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun int ret, i;
427*4882a593Smuzhiyun struct tusb_omap_dma *tusb_dma;
428*4882a593Smuzhiyun struct musb *musb;
429*4882a593Smuzhiyun struct dma_channel *channel = NULL;
430*4882a593Smuzhiyun struct tusb_omap_dma_ch *chdat = NULL;
431*4882a593Smuzhiyun struct tusb_dma_data *dma_data = NULL;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun tusb_dma = container_of(c, struct tusb_omap_dma, controller);
434*4882a593Smuzhiyun musb = tusb_dma->controller.musb;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* REVISIT: Why does dmareq5 not work? */
437*4882a593Smuzhiyun if (hw_ep->epnum == 0) {
438*4882a593Smuzhiyun dev_dbg(musb->controller, "Not allowing DMA for ep0 %s\n", tx ? "tx" : "rx");
439*4882a593Smuzhiyun return NULL;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun for (i = 0; i < MAX_DMAREQ; i++) {
443*4882a593Smuzhiyun struct dma_channel *ch = dma_channel_pool[i];
444*4882a593Smuzhiyun if (ch->status == MUSB_DMA_STATUS_UNKNOWN) {
445*4882a593Smuzhiyun ch->status = MUSB_DMA_STATUS_FREE;
446*4882a593Smuzhiyun channel = ch;
447*4882a593Smuzhiyun chdat = ch->private_data;
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (!channel)
453*4882a593Smuzhiyun return NULL;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun chdat->musb = tusb_dma->controller.musb;
456*4882a593Smuzhiyun chdat->tbase = tusb_dma->tbase;
457*4882a593Smuzhiyun chdat->hw_ep = hw_ep;
458*4882a593Smuzhiyun chdat->epnum = hw_ep->epnum;
459*4882a593Smuzhiyun chdat->completed_len = 0;
460*4882a593Smuzhiyun chdat->tusb_dma = tusb_dma;
461*4882a593Smuzhiyun if (tx)
462*4882a593Smuzhiyun chdat->tx = 1;
463*4882a593Smuzhiyun else
464*4882a593Smuzhiyun chdat->tx = 0;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun channel->max_len = 0x7fffffff;
467*4882a593Smuzhiyun channel->desired_mode = 0;
468*4882a593Smuzhiyun channel->actual_len = 0;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun if (!chdat->dma_data) {
471*4882a593Smuzhiyun if (tusb_dma->multichannel) {
472*4882a593Smuzhiyun ret = tusb_omap_dma_allocate_dmareq(chdat);
473*4882a593Smuzhiyun if (ret != 0)
474*4882a593Smuzhiyun goto free_dmareq;
475*4882a593Smuzhiyun } else {
476*4882a593Smuzhiyun chdat->dma_data = &tusb_dma->dma_pool[0];
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun dma_data = chdat->dma_data;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun dev_dbg(musb->controller, "ep%i %s dma: %s dmareq%i\n",
483*4882a593Smuzhiyun chdat->epnum,
484*4882a593Smuzhiyun chdat->tx ? "tx" : "rx",
485*4882a593Smuzhiyun tusb_dma->multichannel ? "shared" : "dedicated",
486*4882a593Smuzhiyun dma_data->dmareq);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return channel;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun free_dmareq:
491*4882a593Smuzhiyun tusb_omap_dma_free_dmareq(chdat);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun dev_dbg(musb->controller, "ep%i: Could not get a DMA channel\n", chdat->epnum);
494*4882a593Smuzhiyun channel->status = MUSB_DMA_STATUS_UNKNOWN;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return NULL;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
tusb_omap_dma_release(struct dma_channel * channel)499*4882a593Smuzhiyun static void tusb_omap_dma_release(struct dma_channel *channel)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct tusb_omap_dma_ch *chdat = to_chdat(channel);
502*4882a593Smuzhiyun struct musb *musb = chdat->musb;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun dev_dbg(musb->controller, "Release for ep%i\n", chdat->epnum);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun channel->status = MUSB_DMA_STATUS_UNKNOWN;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun dmaengine_terminate_sync(chdat->dma_data->chan);
509*4882a593Smuzhiyun tusb_omap_dma_free_dmareq(chdat);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun channel = NULL;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
tusb_dma_controller_destroy(struct dma_controller * c)514*4882a593Smuzhiyun void tusb_dma_controller_destroy(struct dma_controller *c)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct tusb_omap_dma *tusb_dma;
517*4882a593Smuzhiyun int i;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun tusb_dma = container_of(c, struct tusb_omap_dma, controller);
520*4882a593Smuzhiyun for (i = 0; i < MAX_DMAREQ; i++) {
521*4882a593Smuzhiyun struct dma_channel *ch = dma_channel_pool[i];
522*4882a593Smuzhiyun if (ch) {
523*4882a593Smuzhiyun kfree(ch->private_data);
524*4882a593Smuzhiyun kfree(ch);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Free up the DMA channels */
528*4882a593Smuzhiyun if (tusb_dma && tusb_dma->dma_pool[i].chan)
529*4882a593Smuzhiyun dma_release_channel(tusb_dma->dma_pool[i].chan);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun kfree(tusb_dma);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tusb_dma_controller_destroy);
535*4882a593Smuzhiyun
tusb_omap_allocate_dma_pool(struct tusb_omap_dma * tusb_dma)536*4882a593Smuzhiyun static int tusb_omap_allocate_dma_pool(struct tusb_omap_dma *tusb_dma)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct musb *musb = tusb_dma->controller.musb;
539*4882a593Smuzhiyun int i;
540*4882a593Smuzhiyun int ret = 0;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun for (i = 0; i < MAX_DMAREQ; i++) {
543*4882a593Smuzhiyun struct tusb_dma_data *dma_data = &tusb_dma->dma_pool[i];
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /*
546*4882a593Smuzhiyun * Request DMA channels:
547*4882a593Smuzhiyun * - one channel in case of non multichannel mode
548*4882a593Smuzhiyun * - MAX_DMAREQ number of channels in multichannel mode
549*4882a593Smuzhiyun */
550*4882a593Smuzhiyun if (i == 0 || tusb_dma->multichannel) {
551*4882a593Smuzhiyun char ch_name[8];
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun sprintf(ch_name, "dmareq%d", i);
554*4882a593Smuzhiyun dma_data->chan = dma_request_chan(musb->controller,
555*4882a593Smuzhiyun ch_name);
556*4882a593Smuzhiyun if (IS_ERR(dma_data->chan)) {
557*4882a593Smuzhiyun dev_err(musb->controller,
558*4882a593Smuzhiyun "Failed to request %s\n", ch_name);
559*4882a593Smuzhiyun ret = PTR_ERR(dma_data->chan);
560*4882a593Smuzhiyun goto dma_error;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun dma_data->dmareq = i;
564*4882a593Smuzhiyun } else {
565*4882a593Smuzhiyun dma_data->dmareq = -1;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun return 0;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun dma_error:
572*4882a593Smuzhiyun for (; i >= 0; i--) {
573*4882a593Smuzhiyun struct tusb_dma_data *dma_data = &tusb_dma->dma_pool[i];
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (dma_data->dmareq >= 0)
576*4882a593Smuzhiyun dma_release_channel(dma_data->chan);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return ret;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun struct dma_controller *
tusb_dma_controller_create(struct musb * musb,void __iomem * base)583*4882a593Smuzhiyun tusb_dma_controller_create(struct musb *musb, void __iomem *base)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
586*4882a593Smuzhiyun struct tusb_omap_dma *tusb_dma;
587*4882a593Smuzhiyun int i;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* REVISIT: Get dmareq lines used from board-*.c */
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun musb_writel(musb->ctrl_base, TUSB_DMA_INT_MASK, 0x7fffffff);
592*4882a593Smuzhiyun musb_writel(musb->ctrl_base, TUSB_DMA_EP_MAP, 0);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun musb_writel(tbase, TUSB_DMA_REQ_CONF,
595*4882a593Smuzhiyun TUSB_DMA_REQ_CONF_BURST_SIZE(2)
596*4882a593Smuzhiyun | TUSB_DMA_REQ_CONF_DMA_REQ_EN(0x3f)
597*4882a593Smuzhiyun | TUSB_DMA_REQ_CONF_DMA_REQ_ASSER(2));
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun tusb_dma = kzalloc(sizeof(struct tusb_omap_dma), GFP_KERNEL);
600*4882a593Smuzhiyun if (!tusb_dma)
601*4882a593Smuzhiyun goto out;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun tusb_dma->controller.musb = musb;
604*4882a593Smuzhiyun tusb_dma->tbase = musb->ctrl_base;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun tusb_dma->controller.channel_alloc = tusb_omap_dma_allocate;
607*4882a593Smuzhiyun tusb_dma->controller.channel_release = tusb_omap_dma_release;
608*4882a593Smuzhiyun tusb_dma->controller.channel_program = tusb_omap_dma_program;
609*4882a593Smuzhiyun tusb_dma->controller.channel_abort = tusb_omap_dma_abort;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (musb->tusb_revision >= TUSB_REV_30)
612*4882a593Smuzhiyun tusb_dma->multichannel = 1;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun for (i = 0; i < MAX_DMAREQ; i++) {
615*4882a593Smuzhiyun struct dma_channel *ch;
616*4882a593Smuzhiyun struct tusb_omap_dma_ch *chdat;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ch = kzalloc(sizeof(struct dma_channel), GFP_KERNEL);
619*4882a593Smuzhiyun if (!ch)
620*4882a593Smuzhiyun goto cleanup;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun dma_channel_pool[i] = ch;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun chdat = kzalloc(sizeof(struct tusb_omap_dma_ch), GFP_KERNEL);
625*4882a593Smuzhiyun if (!chdat)
626*4882a593Smuzhiyun goto cleanup;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ch->status = MUSB_DMA_STATUS_UNKNOWN;
629*4882a593Smuzhiyun ch->private_data = chdat;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (tusb_omap_allocate_dma_pool(tusb_dma))
633*4882a593Smuzhiyun goto cleanup;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return &tusb_dma->controller;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun cleanup:
638*4882a593Smuzhiyun musb_dma_controller_destroy(&tusb_dma->controller);
639*4882a593Smuzhiyun out:
640*4882a593Smuzhiyun return NULL;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tusb_dma_controller_create);
643