1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * TUSB6010 USB 2.0 OTG Dual Role controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006 Nokia Corporation
6*4882a593Smuzhiyun * Tony Lindgren <tony@atomide.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Notes:
9*4882a593Smuzhiyun * - Driver assumes that interface to external host (main CPU) is
10*4882a593Smuzhiyun * configured for NOR FLASH interface instead of VLYNQ serial
11*4882a593Smuzhiyun * interface.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/prefetch.h>
19*4882a593Smuzhiyun #include <linux/usb.h>
20*4882a593Smuzhiyun #include <linux/irq.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/device.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/dma-mapping.h>
25*4882a593Smuzhiyun #include <linux/usb/usb_phy_generic.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "musb_core.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct tusb6010_glue {
30*4882a593Smuzhiyun struct device *dev;
31*4882a593Smuzhiyun struct platform_device *musb;
32*4882a593Smuzhiyun struct platform_device *phy;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static void tusb_musb_set_vbus(struct musb *musb, int is_on);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define TUSB_REV_MAJOR(reg_val) ((reg_val >> 4) & 0xf)
38*4882a593Smuzhiyun #define TUSB_REV_MINOR(reg_val) (reg_val & 0xf)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * Checks the revision. We need to use the DMA register as 3.0 does not
42*4882a593Smuzhiyun * have correct versions for TUSB_PRCM_REV or TUSB_INT_CTRL_REV.
43*4882a593Smuzhiyun */
tusb_get_revision(struct musb * musb)44*4882a593Smuzhiyun static u8 tusb_get_revision(struct musb *musb)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
47*4882a593Smuzhiyun u32 die_id;
48*4882a593Smuzhiyun u8 rev;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun rev = musb_readl(tbase, TUSB_DMA_CTRL_REV) & 0xff;
51*4882a593Smuzhiyun if (TUSB_REV_MAJOR(rev) == 3) {
52*4882a593Smuzhiyun die_id = TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase,
53*4882a593Smuzhiyun TUSB_DIDR1_HI));
54*4882a593Smuzhiyun if (die_id >= TUSB_DIDR1_HI_REV_31)
55*4882a593Smuzhiyun rev |= 1;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return rev;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
tusb_print_revision(struct musb * musb)61*4882a593Smuzhiyun static void tusb_print_revision(struct musb *musb)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
64*4882a593Smuzhiyun u8 rev;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun rev = musb->tusb_revision;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun pr_info("tusb: %s%i.%i %s%i.%i %s%i.%i %s%i.%i %s%i %s%i.%i\n",
69*4882a593Smuzhiyun "prcm",
70*4882a593Smuzhiyun TUSB_REV_MAJOR(musb_readl(tbase, TUSB_PRCM_REV)),
71*4882a593Smuzhiyun TUSB_REV_MINOR(musb_readl(tbase, TUSB_PRCM_REV)),
72*4882a593Smuzhiyun "int",
73*4882a593Smuzhiyun TUSB_REV_MAJOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
74*4882a593Smuzhiyun TUSB_REV_MINOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
75*4882a593Smuzhiyun "gpio",
76*4882a593Smuzhiyun TUSB_REV_MAJOR(musb_readl(tbase, TUSB_GPIO_REV)),
77*4882a593Smuzhiyun TUSB_REV_MINOR(musb_readl(tbase, TUSB_GPIO_REV)),
78*4882a593Smuzhiyun "dma",
79*4882a593Smuzhiyun TUSB_REV_MAJOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
80*4882a593Smuzhiyun TUSB_REV_MINOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
81*4882a593Smuzhiyun "dieid",
82*4882a593Smuzhiyun TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase, TUSB_DIDR1_HI)),
83*4882a593Smuzhiyun "rev",
84*4882a593Smuzhiyun TUSB_REV_MAJOR(rev), TUSB_REV_MINOR(rev));
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define WBUS_QUIRK_MASK (TUSB_PHY_OTG_CTRL_TESTM2 | TUSB_PHY_OTG_CTRL_TESTM1 \
88*4882a593Smuzhiyun | TUSB_PHY_OTG_CTRL_TESTM0)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Workaround for spontaneous WBUS wake-up issue #2 for tusb3.0.
92*4882a593Smuzhiyun * Disables power detection in PHY for the duration of idle.
93*4882a593Smuzhiyun */
tusb_wbus_quirk(struct musb * musb,int enabled)94*4882a593Smuzhiyun static void tusb_wbus_quirk(struct musb *musb, int enabled)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
97*4882a593Smuzhiyun static u32 phy_otg_ctrl, phy_otg_ena;
98*4882a593Smuzhiyun u32 tmp;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (enabled) {
101*4882a593Smuzhiyun phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
102*4882a593Smuzhiyun phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
103*4882a593Smuzhiyun tmp = TUSB_PHY_OTG_CTRL_WRPROTECT
104*4882a593Smuzhiyun | phy_otg_ena | WBUS_QUIRK_MASK;
105*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
106*4882a593Smuzhiyun tmp = phy_otg_ena & ~WBUS_QUIRK_MASK;
107*4882a593Smuzhiyun tmp |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_TESTM2;
108*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
109*4882a593Smuzhiyun dev_dbg(musb->controller, "Enabled tusb wbus quirk ctrl %08x ena %08x\n",
110*4882a593Smuzhiyun musb_readl(tbase, TUSB_PHY_OTG_CTRL),
111*4882a593Smuzhiyun musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
112*4882a593Smuzhiyun } else if (musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE)
113*4882a593Smuzhiyun & TUSB_PHY_OTG_CTRL_TESTM2) {
114*4882a593Smuzhiyun tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl;
115*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
116*4882a593Smuzhiyun tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena;
117*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
118*4882a593Smuzhiyun dev_dbg(musb->controller, "Disabled tusb wbus quirk ctrl %08x ena %08x\n",
119*4882a593Smuzhiyun musb_readl(tbase, TUSB_PHY_OTG_CTRL),
120*4882a593Smuzhiyun musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
121*4882a593Smuzhiyun phy_otg_ctrl = 0;
122*4882a593Smuzhiyun phy_otg_ena = 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
tusb_fifo_offset(u8 epnum)126*4882a593Smuzhiyun static u32 tusb_fifo_offset(u8 epnum)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun return 0x200 + (epnum * 0x20);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
tusb_ep_offset(u8 epnum,u16 offset)131*4882a593Smuzhiyun static u32 tusb_ep_offset(u8 epnum, u16 offset)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun return 0x10 + offset;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* TUSB mapping: "flat" plus ep0 special cases */
tusb_ep_select(void __iomem * mbase,u8 epnum)137*4882a593Smuzhiyun static void tusb_ep_select(void __iomem *mbase, u8 epnum)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun musb_writeb(mbase, MUSB_INDEX, epnum);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * TUSB6010 doesn't allow 8-bit access; 16-bit access is the minimum.
144*4882a593Smuzhiyun */
tusb_readb(void __iomem * addr,u32 offset)145*4882a593Smuzhiyun static u8 tusb_readb(void __iomem *addr, u32 offset)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun u16 tmp;
148*4882a593Smuzhiyun u8 val;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun tmp = __raw_readw(addr + (offset & ~1));
151*4882a593Smuzhiyun if (offset & 1)
152*4882a593Smuzhiyun val = (tmp >> 8);
153*4882a593Smuzhiyun else
154*4882a593Smuzhiyun val = tmp & 0xff;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return val;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
tusb_writeb(void __iomem * addr,u32 offset,u8 data)159*4882a593Smuzhiyun static void tusb_writeb(void __iomem *addr, u32 offset, u8 data)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun u16 tmp;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun tmp = __raw_readw(addr + (offset & ~1));
164*4882a593Smuzhiyun if (offset & 1)
165*4882a593Smuzhiyun tmp = (data << 8) | (tmp & 0xff);
166*4882a593Smuzhiyun else
167*4882a593Smuzhiyun tmp = (tmp & 0xff00) | data;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun __raw_writew(tmp, addr + (offset & ~1));
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * TUSB 6010 may use a parallel bus that doesn't support byte ops;
174*4882a593Smuzhiyun * so both loading and unloading FIFOs need explicit byte counts.
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static inline void
tusb_fifo_write_unaligned(void __iomem * fifo,const u8 * buf,u16 len)178*4882a593Smuzhiyun tusb_fifo_write_unaligned(void __iomem *fifo, const u8 *buf, u16 len)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun u32 val;
181*4882a593Smuzhiyun int i;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (len > 4) {
184*4882a593Smuzhiyun for (i = 0; i < (len >> 2); i++) {
185*4882a593Smuzhiyun memcpy(&val, buf, 4);
186*4882a593Smuzhiyun musb_writel(fifo, 0, val);
187*4882a593Smuzhiyun buf += 4;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun len %= 4;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun if (len > 0) {
192*4882a593Smuzhiyun /* Write the rest 1 - 3 bytes to FIFO */
193*4882a593Smuzhiyun val = 0;
194*4882a593Smuzhiyun memcpy(&val, buf, len);
195*4882a593Smuzhiyun musb_writel(fifo, 0, val);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
tusb_fifo_read_unaligned(void __iomem * fifo,void * buf,u16 len)199*4882a593Smuzhiyun static inline void tusb_fifo_read_unaligned(void __iomem *fifo,
200*4882a593Smuzhiyun void *buf, u16 len)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun u32 val;
203*4882a593Smuzhiyun int i;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (len > 4) {
206*4882a593Smuzhiyun for (i = 0; i < (len >> 2); i++) {
207*4882a593Smuzhiyun val = musb_readl(fifo, 0);
208*4882a593Smuzhiyun memcpy(buf, &val, 4);
209*4882a593Smuzhiyun buf += 4;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun len %= 4;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun if (len > 0) {
214*4882a593Smuzhiyun /* Read the rest 1 - 3 bytes from FIFO */
215*4882a593Smuzhiyun val = musb_readl(fifo, 0);
216*4882a593Smuzhiyun memcpy(buf, &val, len);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
tusb_write_fifo(struct musb_hw_ep * hw_ep,u16 len,const u8 * buf)220*4882a593Smuzhiyun static void tusb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *buf)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct musb *musb = hw_ep->musb;
223*4882a593Smuzhiyun void __iomem *ep_conf = hw_ep->conf;
224*4882a593Smuzhiyun void __iomem *fifo = hw_ep->fifo;
225*4882a593Smuzhiyun u8 epnum = hw_ep->epnum;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun prefetch(buf);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
230*4882a593Smuzhiyun 'T', epnum, fifo, len, buf);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (epnum)
233*4882a593Smuzhiyun musb_writel(ep_conf, TUSB_EP_TX_OFFSET,
234*4882a593Smuzhiyun TUSB_EP_CONFIG_XFR_SIZE(len));
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_DIR_TX |
237*4882a593Smuzhiyun TUSB_EP0_CONFIG_XFR_SIZE(len));
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (likely((0x01 & (unsigned long) buf) == 0)) {
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Best case is 32bit-aligned destination address */
242*4882a593Smuzhiyun if ((0x02 & (unsigned long) buf) == 0) {
243*4882a593Smuzhiyun if (len >= 4) {
244*4882a593Smuzhiyun iowrite32_rep(fifo, buf, len >> 2);
245*4882a593Smuzhiyun buf += (len & ~0x03);
246*4882a593Smuzhiyun len &= 0x03;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun } else {
249*4882a593Smuzhiyun if (len >= 2) {
250*4882a593Smuzhiyun u32 val;
251*4882a593Smuzhiyun int i;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Cannot use writesw, fifo is 32-bit */
254*4882a593Smuzhiyun for (i = 0; i < (len >> 2); i++) {
255*4882a593Smuzhiyun val = (u32)(*(u16 *)buf);
256*4882a593Smuzhiyun buf += 2;
257*4882a593Smuzhiyun val |= (*(u16 *)buf) << 16;
258*4882a593Smuzhiyun buf += 2;
259*4882a593Smuzhiyun musb_writel(fifo, 0, val);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun len &= 0x03;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (len > 0)
267*4882a593Smuzhiyun tusb_fifo_write_unaligned(fifo, buf, len);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
tusb_read_fifo(struct musb_hw_ep * hw_ep,u16 len,u8 * buf)270*4882a593Smuzhiyun static void tusb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *buf)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct musb *musb = hw_ep->musb;
273*4882a593Smuzhiyun void __iomem *ep_conf = hw_ep->conf;
274*4882a593Smuzhiyun void __iomem *fifo = hw_ep->fifo;
275*4882a593Smuzhiyun u8 epnum = hw_ep->epnum;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
278*4882a593Smuzhiyun 'R', epnum, fifo, len, buf);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (epnum)
281*4882a593Smuzhiyun musb_writel(ep_conf, TUSB_EP_RX_OFFSET,
282*4882a593Smuzhiyun TUSB_EP_CONFIG_XFR_SIZE(len));
283*4882a593Smuzhiyun else
284*4882a593Smuzhiyun musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_XFR_SIZE(len));
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (likely((0x01 & (unsigned long) buf) == 0)) {
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Best case is 32bit-aligned destination address */
289*4882a593Smuzhiyun if ((0x02 & (unsigned long) buf) == 0) {
290*4882a593Smuzhiyun if (len >= 4) {
291*4882a593Smuzhiyun ioread32_rep(fifo, buf, len >> 2);
292*4882a593Smuzhiyun buf += (len & ~0x03);
293*4882a593Smuzhiyun len &= 0x03;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun } else {
296*4882a593Smuzhiyun if (len >= 2) {
297*4882a593Smuzhiyun u32 val;
298*4882a593Smuzhiyun int i;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Cannot use readsw, fifo is 32-bit */
301*4882a593Smuzhiyun for (i = 0; i < (len >> 2); i++) {
302*4882a593Smuzhiyun val = musb_readl(fifo, 0);
303*4882a593Smuzhiyun *(u16 *)buf = (u16)(val & 0xffff);
304*4882a593Smuzhiyun buf += 2;
305*4882a593Smuzhiyun *(u16 *)buf = (u16)(val >> 16);
306*4882a593Smuzhiyun buf += 2;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun len &= 0x03;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (len > 0)
314*4882a593Smuzhiyun tusb_fifo_read_unaligned(fifo, buf, len);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static struct musb *the_musb;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* This is used by gadget drivers, and OTG transceiver logic, allowing
320*4882a593Smuzhiyun * at most mA current to be drawn from VBUS during a Default-B session
321*4882a593Smuzhiyun * (that is, while VBUS exceeds 4.4V). In Default-A (including pure host
322*4882a593Smuzhiyun * mode), or low power Default-B sessions, something else supplies power.
323*4882a593Smuzhiyun * Caller must take care of locking.
324*4882a593Smuzhiyun */
tusb_draw_power(struct usb_phy * x,unsigned mA)325*4882a593Smuzhiyun static int tusb_draw_power(struct usb_phy *x, unsigned mA)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct musb *musb = the_musb;
328*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
329*4882a593Smuzhiyun u32 reg;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* tps65030 seems to consume max 100mA, with maybe 60mA available
332*4882a593Smuzhiyun * (measured on one board) for things other than tps and tusb.
333*4882a593Smuzhiyun *
334*4882a593Smuzhiyun * Boards sharing the CPU clock with CLKIN will need to prevent
335*4882a593Smuzhiyun * certain idle sleep states while the USB link is active.
336*4882a593Smuzhiyun *
337*4882a593Smuzhiyun * REVISIT we could use VBUS to supply only _one_ of { 1.5V, 3.3V }.
338*4882a593Smuzhiyun * The actual current usage would be very board-specific. For now,
339*4882a593Smuzhiyun * it's simpler to just use an aggregate (also board-specific).
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun if (x->otg->default_a || mA < (musb->min_power << 1))
342*4882a593Smuzhiyun mA = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
345*4882a593Smuzhiyun if (mA) {
346*4882a593Smuzhiyun musb->is_bus_powered = 1;
347*4882a593Smuzhiyun reg |= TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN;
348*4882a593Smuzhiyun } else {
349*4882a593Smuzhiyun musb->is_bus_powered = 0;
350*4882a593Smuzhiyun reg &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun dev_dbg(musb->controller, "draw max %d mA VBUS\n", mA);
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* workaround for issue 13: change clock during chip idle
359*4882a593Smuzhiyun * (to be fixed in rev3 silicon) ... symptoms include disconnect
360*4882a593Smuzhiyun * or looping suspend/resume cycles
361*4882a593Smuzhiyun */
tusb_set_clock_source(struct musb * musb,unsigned mode)362*4882a593Smuzhiyun static void tusb_set_clock_source(struct musb *musb, unsigned mode)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
365*4882a593Smuzhiyun u32 reg;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun reg = musb_readl(tbase, TUSB_PRCM_CONF);
368*4882a593Smuzhiyun reg &= ~TUSB_PRCM_CONF_SYS_CLKSEL(0x3);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* 0 = refclk (clkin, XI)
371*4882a593Smuzhiyun * 1 = PHY 60 MHz (internal PLL)
372*4882a593Smuzhiyun * 2 = not supported
373*4882a593Smuzhiyun * 3 = what?
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun if (mode > 0)
376*4882a593Smuzhiyun reg |= TUSB_PRCM_CONF_SYS_CLKSEL(mode & 0x3);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_CONF, reg);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* FIXME tusb6010_platform_retime(mode == 0); */
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Idle TUSB6010 until next wake-up event; NOR access always wakes.
385*4882a593Smuzhiyun * Other code ensures that we idle unless we're connected _and_ the
386*4882a593Smuzhiyun * USB link is not suspended ... and tells us the relevant wakeup
387*4882a593Smuzhiyun * events. SW_EN for voltage is handled separately.
388*4882a593Smuzhiyun */
tusb_allow_idle(struct musb * musb,u32 wakeup_enables)389*4882a593Smuzhiyun static void tusb_allow_idle(struct musb *musb, u32 wakeup_enables)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
392*4882a593Smuzhiyun u32 reg;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if ((wakeup_enables & TUSB_PRCM_WBUS)
395*4882a593Smuzhiyun && (musb->tusb_revision == TUSB_REV_30))
396*4882a593Smuzhiyun tusb_wbus_quirk(musb, 1);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun tusb_set_clock_source(musb, 0);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun wakeup_enables |= TUSB_PRCM_WNORCS;
401*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_WAKEUP_MASK, ~wakeup_enables);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* REVISIT writeup of WID implies that if WID set and ID is grounded,
404*4882a593Smuzhiyun * TUSB_PHY_OTG_CTRL.TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP must be cleared.
405*4882a593Smuzhiyun * Presumably that's mostly to save power, hence WID is immaterial ...
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
409*4882a593Smuzhiyun /* issue 4: when driving vbus, use hipower (vbus_det) comparator */
410*4882a593Smuzhiyun if (is_host_active(musb)) {
411*4882a593Smuzhiyun reg |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
412*4882a593Smuzhiyun reg &= ~TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
413*4882a593Smuzhiyun } else {
414*4882a593Smuzhiyun reg |= TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
415*4882a593Smuzhiyun reg &= ~TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun reg |= TUSB_PRCM_MNGMT_PM_IDLE | TUSB_PRCM_MNGMT_DEV_IDLE;
418*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun dev_dbg(musb->controller, "idle, wake on %02x\n", wakeup_enables);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /*
424*4882a593Smuzhiyun * Updates cable VBUS status. Caller must take care of locking.
425*4882a593Smuzhiyun */
tusb_musb_vbus_status(struct musb * musb)426*4882a593Smuzhiyun static int tusb_musb_vbus_status(struct musb *musb)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
429*4882a593Smuzhiyun u32 otg_stat, prcm_mngmt;
430*4882a593Smuzhiyun int ret = 0;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
433*4882a593Smuzhiyun prcm_mngmt = musb_readl(tbase, TUSB_PRCM_MNGMT);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Temporarily enable VBUS detection if it was disabled for
436*4882a593Smuzhiyun * suspend mode. Unless it's enabled otg_stat and devctl will
437*4882a593Smuzhiyun * not show correct VBUS state.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun if (!(prcm_mngmt & TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN)) {
440*4882a593Smuzhiyun u32 tmp = prcm_mngmt;
441*4882a593Smuzhiyun tmp |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
442*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_MNGMT, tmp);
443*4882a593Smuzhiyun otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
444*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_MNGMT, prcm_mngmt);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID)
448*4882a593Smuzhiyun ret = 1;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return ret;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
musb_do_idle(struct timer_list * t)453*4882a593Smuzhiyun static void musb_do_idle(struct timer_list *t)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct musb *musb = from_timer(musb, t, dev_timer);
456*4882a593Smuzhiyun unsigned long flags;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun switch (musb->xceiv->otg->state) {
461*4882a593Smuzhiyun case OTG_STATE_A_WAIT_BCON:
462*4882a593Smuzhiyun if ((musb->a_wait_bcon != 0)
463*4882a593Smuzhiyun && (musb->idle_timeout == 0
464*4882a593Smuzhiyun || time_after(jiffies, musb->idle_timeout))) {
465*4882a593Smuzhiyun dev_dbg(musb->controller, "Nothing connected %s, turning off VBUS\n",
466*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state));
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun fallthrough;
469*4882a593Smuzhiyun case OTG_STATE_A_IDLE:
470*4882a593Smuzhiyun tusb_musb_set_vbus(musb, 0);
471*4882a593Smuzhiyun default:
472*4882a593Smuzhiyun break;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (!musb->is_active) {
476*4882a593Smuzhiyun u32 wakeups;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* wait until hub_wq handles port change status */
479*4882a593Smuzhiyun if (is_host_active(musb) && (musb->port1_status >> 16))
480*4882a593Smuzhiyun goto done;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (!musb->gadget_driver) {
483*4882a593Smuzhiyun wakeups = 0;
484*4882a593Smuzhiyun } else {
485*4882a593Smuzhiyun wakeups = TUSB_PRCM_WHOSTDISCON
486*4882a593Smuzhiyun | TUSB_PRCM_WBUS
487*4882a593Smuzhiyun | TUSB_PRCM_WVBUS;
488*4882a593Smuzhiyun wakeups |= TUSB_PRCM_WID;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun tusb_allow_idle(musb, wakeups);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun done:
493*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * Maybe put TUSB6010 into idle mode mode depending on USB link status,
498*4882a593Smuzhiyun * like "disconnected" or "suspended". We'll be woken out of it by
499*4882a593Smuzhiyun * connect, resume, or disconnect.
500*4882a593Smuzhiyun *
501*4882a593Smuzhiyun * Needs to be called as the last function everywhere where there is
502*4882a593Smuzhiyun * register access to TUSB6010 because of NOR flash wake-up.
503*4882a593Smuzhiyun * Caller should own controller spinlock.
504*4882a593Smuzhiyun *
505*4882a593Smuzhiyun * Delay because peripheral enables D+ pullup 3msec after SE0, and
506*4882a593Smuzhiyun * we don't want to treat that full speed J as a wakeup event.
507*4882a593Smuzhiyun * ... peripherals must draw only suspend current after 10 msec.
508*4882a593Smuzhiyun */
tusb_musb_try_idle(struct musb * musb,unsigned long timeout)509*4882a593Smuzhiyun static void tusb_musb_try_idle(struct musb *musb, unsigned long timeout)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
512*4882a593Smuzhiyun static unsigned long last_timer;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (timeout == 0)
515*4882a593Smuzhiyun timeout = default_timeout;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Never idle if active, or when VBUS timeout is not set as host */
518*4882a593Smuzhiyun if (musb->is_active || ((musb->a_wait_bcon == 0)
519*4882a593Smuzhiyun && (musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON))) {
520*4882a593Smuzhiyun dev_dbg(musb->controller, "%s active, deleting timer\n",
521*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state));
522*4882a593Smuzhiyun del_timer(&musb->dev_timer);
523*4882a593Smuzhiyun last_timer = jiffies;
524*4882a593Smuzhiyun return;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (time_after(last_timer, timeout)) {
528*4882a593Smuzhiyun if (!timer_pending(&musb->dev_timer))
529*4882a593Smuzhiyun last_timer = timeout;
530*4882a593Smuzhiyun else {
531*4882a593Smuzhiyun dev_dbg(musb->controller, "Longer idle timer already pending, ignoring\n");
532*4882a593Smuzhiyun return;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun last_timer = timeout;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun dev_dbg(musb->controller, "%s inactive, for idle timer for %lu ms\n",
538*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state),
539*4882a593Smuzhiyun (unsigned long)jiffies_to_msecs(timeout - jiffies));
540*4882a593Smuzhiyun mod_timer(&musb->dev_timer, timeout);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* ticks of 60 MHz clock */
544*4882a593Smuzhiyun #define DEVCLOCK 60000000
545*4882a593Smuzhiyun #define OTG_TIMER_MS(msecs) ((msecs) \
546*4882a593Smuzhiyun ? (TUSB_DEV_OTG_TIMER_VAL((DEVCLOCK/1000)*(msecs)) \
547*4882a593Smuzhiyun | TUSB_DEV_OTG_TIMER_ENABLE) \
548*4882a593Smuzhiyun : 0)
549*4882a593Smuzhiyun
tusb_musb_set_vbus(struct musb * musb,int is_on)550*4882a593Smuzhiyun static void tusb_musb_set_vbus(struct musb *musb, int is_on)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
553*4882a593Smuzhiyun u32 conf, prcm, timer;
554*4882a593Smuzhiyun u8 devctl;
555*4882a593Smuzhiyun struct usb_otg *otg = musb->xceiv->otg;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* HDRC controls CPEN, but beware current surges during device
558*4882a593Smuzhiyun * connect. They can trigger transient overcurrent conditions
559*4882a593Smuzhiyun * that must be ignored.
560*4882a593Smuzhiyun */
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun prcm = musb_readl(tbase, TUSB_PRCM_MNGMT);
563*4882a593Smuzhiyun conf = musb_readl(tbase, TUSB_DEV_CONF);
564*4882a593Smuzhiyun devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (is_on) {
567*4882a593Smuzhiyun timer = OTG_TIMER_MS(OTG_TIME_A_WAIT_VRISE);
568*4882a593Smuzhiyun otg->default_a = 1;
569*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
570*4882a593Smuzhiyun devctl |= MUSB_DEVCTL_SESSION;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun conf |= TUSB_DEV_CONF_USB_HOST_MODE;
573*4882a593Smuzhiyun MUSB_HST_MODE(musb);
574*4882a593Smuzhiyun } else {
575*4882a593Smuzhiyun u32 otg_stat;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun timer = 0;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* If ID pin is grounded, we want to be a_idle */
580*4882a593Smuzhiyun otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
581*4882a593Smuzhiyun if (!(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS)) {
582*4882a593Smuzhiyun switch (musb->xceiv->otg->state) {
583*4882a593Smuzhiyun case OTG_STATE_A_WAIT_VRISE:
584*4882a593Smuzhiyun case OTG_STATE_A_WAIT_BCON:
585*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
586*4882a593Smuzhiyun break;
587*4882a593Smuzhiyun case OTG_STATE_A_WAIT_VFALL:
588*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_IDLE;
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun default:
591*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_IDLE;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun musb->is_active = 0;
594*4882a593Smuzhiyun otg->default_a = 1;
595*4882a593Smuzhiyun MUSB_HST_MODE(musb);
596*4882a593Smuzhiyun } else {
597*4882a593Smuzhiyun musb->is_active = 0;
598*4882a593Smuzhiyun otg->default_a = 0;
599*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_B_IDLE;
600*4882a593Smuzhiyun MUSB_DEV_MODE(musb);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun devctl &= ~MUSB_DEVCTL_SESSION;
604*4882a593Smuzhiyun conf &= ~TUSB_DEV_CONF_USB_HOST_MODE;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun prcm &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_MNGMT, prcm);
609*4882a593Smuzhiyun musb_writel(tbase, TUSB_DEV_OTG_TIMER, timer);
610*4882a593Smuzhiyun musb_writel(tbase, TUSB_DEV_CONF, conf);
611*4882a593Smuzhiyun musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun dev_dbg(musb->controller, "VBUS %s, devctl %02x otg %3x conf %08x prcm %08x\n",
614*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state),
615*4882a593Smuzhiyun musb_readb(musb->mregs, MUSB_DEVCTL),
616*4882a593Smuzhiyun musb_readl(tbase, TUSB_DEV_OTG_STAT),
617*4882a593Smuzhiyun conf, prcm);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun * Sets the mode to OTG, peripheral or host by changing the ID detection.
622*4882a593Smuzhiyun * Caller must take care of locking.
623*4882a593Smuzhiyun *
624*4882a593Smuzhiyun * Note that if a mini-A cable is plugged in the ID line will stay down as
625*4882a593Smuzhiyun * the weak ID pull-up is not able to pull the ID up.
626*4882a593Smuzhiyun */
tusb_musb_set_mode(struct musb * musb,u8 musb_mode)627*4882a593Smuzhiyun static int tusb_musb_set_mode(struct musb *musb, u8 musb_mode)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
630*4882a593Smuzhiyun u32 otg_stat, phy_otg_ctrl, phy_otg_ena, dev_conf;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
633*4882a593Smuzhiyun phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
634*4882a593Smuzhiyun phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
635*4882a593Smuzhiyun dev_conf = musb_readl(tbase, TUSB_DEV_CONF);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun switch (musb_mode) {
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun case MUSB_HOST: /* Disable PHY ID detect, ground ID */
640*4882a593Smuzhiyun phy_otg_ctrl &= ~TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
641*4882a593Smuzhiyun phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
642*4882a593Smuzhiyun dev_conf |= TUSB_DEV_CONF_ID_SEL;
643*4882a593Smuzhiyun dev_conf &= ~TUSB_DEV_CONF_SOFT_ID;
644*4882a593Smuzhiyun break;
645*4882a593Smuzhiyun case MUSB_PERIPHERAL: /* Disable PHY ID detect, keep ID pull-up on */
646*4882a593Smuzhiyun phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
647*4882a593Smuzhiyun phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
648*4882a593Smuzhiyun dev_conf |= (TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun case MUSB_OTG: /* Use PHY ID detection */
651*4882a593Smuzhiyun phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
652*4882a593Smuzhiyun phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
653*4882a593Smuzhiyun dev_conf &= ~(TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun default:
657*4882a593Smuzhiyun dev_dbg(musb->controller, "Trying to set mode %i\n", musb_mode);
658*4882a593Smuzhiyun return -EINVAL;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL,
662*4882a593Smuzhiyun TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl);
663*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE,
664*4882a593Smuzhiyun TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena);
665*4882a593Smuzhiyun musb_writel(tbase, TUSB_DEV_CONF, dev_conf);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
668*4882a593Smuzhiyun if ((musb_mode == MUSB_PERIPHERAL) &&
669*4882a593Smuzhiyun !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS))
670*4882a593Smuzhiyun INFO("Cannot be peripheral with mini-A cable "
671*4882a593Smuzhiyun "otg_stat: %08x\n", otg_stat);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static inline unsigned long
tusb_otg_ints(struct musb * musb,u32 int_src,void __iomem * tbase)677*4882a593Smuzhiyun tusb_otg_ints(struct musb *musb, u32 int_src, void __iomem *tbase)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun u32 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
680*4882a593Smuzhiyun unsigned long idle_timeout = 0;
681*4882a593Smuzhiyun struct usb_otg *otg = musb->xceiv->otg;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* ID pin */
684*4882a593Smuzhiyun if ((int_src & TUSB_INT_SRC_ID_STATUS_CHNG)) {
685*4882a593Smuzhiyun int default_a;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun default_a = !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS);
688*4882a593Smuzhiyun dev_dbg(musb->controller, "Default-%c\n", default_a ? 'A' : 'B');
689*4882a593Smuzhiyun otg->default_a = default_a;
690*4882a593Smuzhiyun tusb_musb_set_vbus(musb, default_a);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Don't allow idling immediately */
693*4882a593Smuzhiyun if (default_a)
694*4882a593Smuzhiyun idle_timeout = jiffies + (HZ * 3);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* VBUS state change */
698*4882a593Smuzhiyun if (int_src & TUSB_INT_SRC_VBUS_SENSE_CHNG) {
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* B-dev state machine: no vbus ~= disconnect */
701*4882a593Smuzhiyun if (!otg->default_a) {
702*4882a593Smuzhiyun /* ? musb_root_disconnect(musb); */
703*4882a593Smuzhiyun musb->port1_status &=
704*4882a593Smuzhiyun ~(USB_PORT_STAT_CONNECTION
705*4882a593Smuzhiyun | USB_PORT_STAT_ENABLE
706*4882a593Smuzhiyun | USB_PORT_STAT_LOW_SPEED
707*4882a593Smuzhiyun | USB_PORT_STAT_HIGH_SPEED
708*4882a593Smuzhiyun | USB_PORT_STAT_TEST
709*4882a593Smuzhiyun );
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (otg_stat & TUSB_DEV_OTG_STAT_SESS_END) {
712*4882a593Smuzhiyun dev_dbg(musb->controller, "Forcing disconnect (no interrupt)\n");
713*4882a593Smuzhiyun if (musb->xceiv->otg->state != OTG_STATE_B_IDLE) {
714*4882a593Smuzhiyun /* INTR_DISCONNECT can hide... */
715*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_B_IDLE;
716*4882a593Smuzhiyun musb->int_usb |= MUSB_INTR_DISCONNECT;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun musb->is_active = 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun dev_dbg(musb->controller, "vbus change, %s, otg %03x\n",
721*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state), otg_stat);
722*4882a593Smuzhiyun idle_timeout = jiffies + (1 * HZ);
723*4882a593Smuzhiyun schedule_delayed_work(&musb->irq_work, 0);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun } else /* A-dev state machine */ {
726*4882a593Smuzhiyun dev_dbg(musb->controller, "vbus change, %s, otg %03x\n",
727*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state), otg_stat);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun switch (musb->xceiv->otg->state) {
730*4882a593Smuzhiyun case OTG_STATE_A_IDLE:
731*4882a593Smuzhiyun dev_dbg(musb->controller, "Got SRP, turning on VBUS\n");
732*4882a593Smuzhiyun musb_platform_set_vbus(musb, 1);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* CONNECT can wake if a_wait_bcon is set */
735*4882a593Smuzhiyun if (musb->a_wait_bcon != 0)
736*4882a593Smuzhiyun musb->is_active = 0;
737*4882a593Smuzhiyun else
738*4882a593Smuzhiyun musb->is_active = 1;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /*
741*4882a593Smuzhiyun * OPT FS A TD.4.6 needs few seconds for
742*4882a593Smuzhiyun * A_WAIT_VRISE
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun idle_timeout = jiffies + (2 * HZ);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun case OTG_STATE_A_WAIT_VRISE:
748*4882a593Smuzhiyun /* ignore; A-session-valid < VBUS_VALID/2,
749*4882a593Smuzhiyun * we monitor this with the timer
750*4882a593Smuzhiyun */
751*4882a593Smuzhiyun break;
752*4882a593Smuzhiyun case OTG_STATE_A_WAIT_VFALL:
753*4882a593Smuzhiyun /* REVISIT this irq triggers during short
754*4882a593Smuzhiyun * spikes caused by enumeration ...
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun if (musb->vbuserr_retry) {
757*4882a593Smuzhiyun musb->vbuserr_retry--;
758*4882a593Smuzhiyun tusb_musb_set_vbus(musb, 1);
759*4882a593Smuzhiyun } else {
760*4882a593Smuzhiyun musb->vbuserr_retry
761*4882a593Smuzhiyun = VBUSERR_RETRY_COUNT;
762*4882a593Smuzhiyun tusb_musb_set_vbus(musb, 0);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun default:
766*4882a593Smuzhiyun break;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* OTG timer expiration */
772*4882a593Smuzhiyun if (int_src & TUSB_INT_SRC_OTG_TIMEOUT) {
773*4882a593Smuzhiyun u8 devctl;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun dev_dbg(musb->controller, "%s timer, %03x\n",
776*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state), otg_stat);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun switch (musb->xceiv->otg->state) {
779*4882a593Smuzhiyun case OTG_STATE_A_WAIT_VRISE:
780*4882a593Smuzhiyun /* VBUS has probably been valid for a while now,
781*4882a593Smuzhiyun * but may well have bounced out of range a bit
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
784*4882a593Smuzhiyun if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID) {
785*4882a593Smuzhiyun if ((devctl & MUSB_DEVCTL_VBUS)
786*4882a593Smuzhiyun != MUSB_DEVCTL_VBUS) {
787*4882a593Smuzhiyun dev_dbg(musb->controller, "devctl %02x\n", devctl);
788*4882a593Smuzhiyun break;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
791*4882a593Smuzhiyun musb->is_active = 0;
792*4882a593Smuzhiyun idle_timeout = jiffies
793*4882a593Smuzhiyun + msecs_to_jiffies(musb->a_wait_bcon);
794*4882a593Smuzhiyun } else {
795*4882a593Smuzhiyun /* REVISIT report overcurrent to hub? */
796*4882a593Smuzhiyun ERR("vbus too slow, devctl %02x\n", devctl);
797*4882a593Smuzhiyun tusb_musb_set_vbus(musb, 0);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun case OTG_STATE_A_WAIT_BCON:
801*4882a593Smuzhiyun if (musb->a_wait_bcon != 0)
802*4882a593Smuzhiyun idle_timeout = jiffies
803*4882a593Smuzhiyun + msecs_to_jiffies(musb->a_wait_bcon);
804*4882a593Smuzhiyun break;
805*4882a593Smuzhiyun case OTG_STATE_A_SUSPEND:
806*4882a593Smuzhiyun break;
807*4882a593Smuzhiyun case OTG_STATE_B_WAIT_ACON:
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun default:
810*4882a593Smuzhiyun break;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun schedule_delayed_work(&musb->irq_work, 0);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return idle_timeout;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
tusb_musb_interrupt(int irq,void * __hci)818*4882a593Smuzhiyun static irqreturn_t tusb_musb_interrupt(int irq, void *__hci)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct musb *musb = __hci;
821*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
822*4882a593Smuzhiyun unsigned long flags, idle_timeout = 0;
823*4882a593Smuzhiyun u32 int_mask, int_src;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* Mask all interrupts to allow using both edge and level GPIO irq */
828*4882a593Smuzhiyun int_mask = musb_readl(tbase, TUSB_INT_MASK);
829*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun int_src = musb_readl(tbase, TUSB_INT_SRC) & ~TUSB_INT_SRC_RESERVED_BITS;
832*4882a593Smuzhiyun dev_dbg(musb->controller, "TUSB IRQ %08x\n", int_src);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun musb->int_usb = (u8) int_src;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /* Acknowledge wake-up source interrupts */
837*4882a593Smuzhiyun if (int_src & TUSB_INT_SRC_DEV_WAKEUP) {
838*4882a593Smuzhiyun u32 reg;
839*4882a593Smuzhiyun u32 i;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun if (musb->tusb_revision == TUSB_REV_30)
842*4882a593Smuzhiyun tusb_wbus_quirk(musb, 0);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* there are issues re-locking the PLL on wakeup ... */
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* work around issue 8 */
847*4882a593Smuzhiyun for (i = 0xf7f7f7; i > 0xf7f7f7 - 1000; i--) {
848*4882a593Smuzhiyun musb_writel(tbase, TUSB_SCRATCH_PAD, 0);
849*4882a593Smuzhiyun musb_writel(tbase, TUSB_SCRATCH_PAD, i);
850*4882a593Smuzhiyun reg = musb_readl(tbase, TUSB_SCRATCH_PAD);
851*4882a593Smuzhiyun if (reg == i)
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun dev_dbg(musb->controller, "TUSB NOR not ready\n");
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* work around issue 13 (2nd half) */
857*4882a593Smuzhiyun tusb_set_clock_source(musb, 1);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun reg = musb_readl(tbase, TUSB_PRCM_WAKEUP_SOURCE);
860*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_WAKEUP_CLEAR, reg);
861*4882a593Smuzhiyun if (reg & ~TUSB_PRCM_WNORCS) {
862*4882a593Smuzhiyun musb->is_active = 1;
863*4882a593Smuzhiyun schedule_delayed_work(&musb->irq_work, 0);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun dev_dbg(musb->controller, "wake %sactive %02x\n",
866*4882a593Smuzhiyun musb->is_active ? "" : "in", reg);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* REVISIT host side TUSB_PRCM_WHOSTDISCON, TUSB_PRCM_WBUS */
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (int_src & TUSB_INT_SRC_USB_IP_CONN)
872*4882a593Smuzhiyun del_timer(&musb->dev_timer);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* OTG state change reports (annoyingly) not issued by Mentor core */
875*4882a593Smuzhiyun if (int_src & (TUSB_INT_SRC_VBUS_SENSE_CHNG
876*4882a593Smuzhiyun | TUSB_INT_SRC_OTG_TIMEOUT
877*4882a593Smuzhiyun | TUSB_INT_SRC_ID_STATUS_CHNG))
878*4882a593Smuzhiyun idle_timeout = tusb_otg_ints(musb, int_src, tbase);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /*
881*4882a593Smuzhiyun * Just clear the DMA interrupt if it comes as the completion for both
882*4882a593Smuzhiyun * TX and RX is handled by the DMA callback in tusb6010_omap
883*4882a593Smuzhiyun */
884*4882a593Smuzhiyun if ((int_src & TUSB_INT_SRC_TXRX_DMA_DONE)) {
885*4882a593Smuzhiyun u32 dma_src = musb_readl(tbase, TUSB_DMA_INT_SRC);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun dev_dbg(musb->controller, "DMA IRQ %08x\n", dma_src);
888*4882a593Smuzhiyun musb_writel(tbase, TUSB_DMA_INT_CLEAR, dma_src);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* EP interrupts. In OCP mode tusb6010 mirrors the MUSB interrupts */
892*4882a593Smuzhiyun if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX)) {
893*4882a593Smuzhiyun u32 musb_src = musb_readl(tbase, TUSB_USBIP_INT_SRC);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun musb_writel(tbase, TUSB_USBIP_INT_CLEAR, musb_src);
896*4882a593Smuzhiyun musb->int_rx = (((musb_src >> 16) & 0xffff) << 1);
897*4882a593Smuzhiyun musb->int_tx = (musb_src & 0xffff);
898*4882a593Smuzhiyun } else {
899*4882a593Smuzhiyun musb->int_rx = 0;
900*4882a593Smuzhiyun musb->int_tx = 0;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX | 0xff))
904*4882a593Smuzhiyun musb_interrupt(musb);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* Acknowledge TUSB interrupts. Clear only non-reserved bits */
907*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_SRC_CLEAR,
908*4882a593Smuzhiyun int_src & ~TUSB_INT_MASK_RESERVED_BITS);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun tusb_musb_try_idle(musb, idle_timeout);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_MASK, int_mask);
913*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun return IRQ_HANDLED;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun static int dma_off;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /*
921*4882a593Smuzhiyun * Enables TUSB6010. Caller must take care of locking.
922*4882a593Smuzhiyun * REVISIT:
923*4882a593Smuzhiyun * - Check what is unnecessary in MGC_HdrcStart()
924*4882a593Smuzhiyun */
tusb_musb_enable(struct musb * musb)925*4882a593Smuzhiyun static void tusb_musb_enable(struct musb *musb)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* Setup TUSB6010 main interrupt mask. Enable all interrupts except SOF.
930*4882a593Smuzhiyun * REVISIT: Enable and deal with TUSB_INT_SRC_USB_IP_SOF */
931*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_MASK, TUSB_INT_SRC_USB_IP_SOF);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* Setup TUSB interrupt, disable DMA and GPIO interrupts */
934*4882a593Smuzhiyun musb_writel(tbase, TUSB_USBIP_INT_MASK, 0);
935*4882a593Smuzhiyun musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
936*4882a593Smuzhiyun musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* Clear all subsystem interrups */
939*4882a593Smuzhiyun musb_writel(tbase, TUSB_USBIP_INT_CLEAR, 0x7fffffff);
940*4882a593Smuzhiyun musb_writel(tbase, TUSB_DMA_INT_CLEAR, 0x7fffffff);
941*4882a593Smuzhiyun musb_writel(tbase, TUSB_GPIO_INT_CLEAR, 0x1ff);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* Acknowledge pending interrupt(s) */
944*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_SRC_CLEAR, ~TUSB_INT_MASK_RESERVED_BITS);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Only 0 clock cycles for minimum interrupt de-assertion time and
947*4882a593Smuzhiyun * interrupt polarity active low seems to work reliably here */
948*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_CTRL_CONF,
949*4882a593Smuzhiyun TUSB_INT_CTRL_CONF_INT_RELCYC(0));
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun irq_set_irq_type(musb->nIrq, IRQ_TYPE_LEVEL_LOW);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* maybe force into the Default-A OTG state machine */
954*4882a593Smuzhiyun if (!(musb_readl(tbase, TUSB_DEV_OTG_STAT)
955*4882a593Smuzhiyun & TUSB_DEV_OTG_STAT_ID_STATUS))
956*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_SRC_SET,
957*4882a593Smuzhiyun TUSB_INT_SRC_ID_STATUS_CHNG);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (is_dma_capable() && dma_off)
960*4882a593Smuzhiyun printk(KERN_WARNING "%s %s: dma not reactivated\n",
961*4882a593Smuzhiyun __FILE__, __func__);
962*4882a593Smuzhiyun else
963*4882a593Smuzhiyun dma_off = 1;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /*
967*4882a593Smuzhiyun * Disables TUSB6010. Caller must take care of locking.
968*4882a593Smuzhiyun */
tusb_musb_disable(struct musb * musb)969*4882a593Smuzhiyun static void tusb_musb_disable(struct musb *musb)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* FIXME stop DMA, IRQs, timers, ... */
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* disable all IRQs */
976*4882a593Smuzhiyun musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
977*4882a593Smuzhiyun musb_writel(tbase, TUSB_USBIP_INT_MASK, 0x7fffffff);
978*4882a593Smuzhiyun musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
979*4882a593Smuzhiyun musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun del_timer(&musb->dev_timer);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (is_dma_capable() && !dma_off) {
984*4882a593Smuzhiyun printk(KERN_WARNING "%s %s: dma still active\n",
985*4882a593Smuzhiyun __FILE__, __func__);
986*4882a593Smuzhiyun dma_off = 1;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /*
991*4882a593Smuzhiyun * Sets up TUSB6010 CPU interface specific signals and registers
992*4882a593Smuzhiyun * Note: Settings optimized for OMAP24xx
993*4882a593Smuzhiyun */
tusb_setup_cpu_interface(struct musb * musb)994*4882a593Smuzhiyun static void tusb_setup_cpu_interface(struct musb *musb)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /*
999*4882a593Smuzhiyun * Disable GPIO[5:0] pullups (used as output DMA requests)
1000*4882a593Smuzhiyun * Don't disable GPIO[7:6] as they are needed for wake-up.
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun musb_writel(tbase, TUSB_PULLUP_1_CTRL, 0x0000003F);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Disable all pullups on NOR IF, DMAREQ0 and DMAREQ1 */
1005*4882a593Smuzhiyun musb_writel(tbase, TUSB_PULLUP_2_CTRL, 0x01FFFFFF);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* Turn GPIO[5:0] to DMAREQ[5:0] signals */
1008*4882a593Smuzhiyun musb_writel(tbase, TUSB_GPIO_CONF, TUSB_GPIO_CONF_DMAREQ(0x3f));
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* Burst size 16x16 bits, all six DMA requests enabled, DMA request
1011*4882a593Smuzhiyun * de-assertion time 2 system clocks p 62 */
1012*4882a593Smuzhiyun musb_writel(tbase, TUSB_DMA_REQ_CONF,
1013*4882a593Smuzhiyun TUSB_DMA_REQ_CONF_BURST_SIZE(2) |
1014*4882a593Smuzhiyun TUSB_DMA_REQ_CONF_DMA_REQ_EN(0x3f) |
1015*4882a593Smuzhiyun TUSB_DMA_REQ_CONF_DMA_REQ_ASSER(2));
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* Set 0 wait count for synchronous burst access */
1018*4882a593Smuzhiyun musb_writel(tbase, TUSB_WAIT_COUNT, 1);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
tusb_musb_start(struct musb * musb)1021*4882a593Smuzhiyun static int tusb_musb_start(struct musb *musb)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun void __iomem *tbase = musb->ctrl_base;
1024*4882a593Smuzhiyun int ret = 0;
1025*4882a593Smuzhiyun unsigned long flags;
1026*4882a593Smuzhiyun u32 reg;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (musb->board_set_power)
1029*4882a593Smuzhiyun ret = musb->board_set_power(1);
1030*4882a593Smuzhiyun if (ret != 0) {
1031*4882a593Smuzhiyun printk(KERN_ERR "tusb: Cannot enable TUSB6010\n");
1032*4882a593Smuzhiyun return ret;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun if (musb_readl(tbase, TUSB_PROD_TEST_RESET) !=
1038*4882a593Smuzhiyun TUSB_PROD_TEST_RESET_VAL) {
1039*4882a593Smuzhiyun printk(KERN_ERR "tusb: Unable to detect TUSB6010\n");
1040*4882a593Smuzhiyun goto err;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun musb->tusb_revision = tusb_get_revision(musb);
1044*4882a593Smuzhiyun tusb_print_revision(musb);
1045*4882a593Smuzhiyun if (musb->tusb_revision < 2) {
1046*4882a593Smuzhiyun printk(KERN_ERR "tusb: Unsupported TUSB6010 revision %i\n",
1047*4882a593Smuzhiyun musb->tusb_revision);
1048*4882a593Smuzhiyun goto err;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* The uint bit for "USB non-PDR interrupt enable" has to be 1 when
1052*4882a593Smuzhiyun * NOR FLASH interface is used */
1053*4882a593Smuzhiyun musb_writel(tbase, TUSB_VLYNQ_CTRL, 8);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Select PHY free running 60MHz as a system clock */
1056*4882a593Smuzhiyun tusb_set_clock_source(musb, 1);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* VBus valid timer 1us, disable DFT/Debug and VLYNQ clocks for
1059*4882a593Smuzhiyun * power saving, enable VBus detect and session end comparators,
1060*4882a593Smuzhiyun * enable IDpullup, enable VBus charging */
1061*4882a593Smuzhiyun musb_writel(tbase, TUSB_PRCM_MNGMT,
1062*4882a593Smuzhiyun TUSB_PRCM_MNGMT_VBUS_VALID_TIMER(0xa) |
1063*4882a593Smuzhiyun TUSB_PRCM_MNGMT_VBUS_VALID_FLT_EN |
1064*4882a593Smuzhiyun TUSB_PRCM_MNGMT_OTG_SESS_END_EN |
1065*4882a593Smuzhiyun TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN |
1066*4882a593Smuzhiyun TUSB_PRCM_MNGMT_OTG_ID_PULLUP);
1067*4882a593Smuzhiyun tusb_setup_cpu_interface(musb);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* simplify: always sense/pullup ID pins, as if in OTG mode */
1070*4882a593Smuzhiyun reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
1071*4882a593Smuzhiyun reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
1072*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, reg);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
1075*4882a593Smuzhiyun reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
1076*4882a593Smuzhiyun musb_writel(tbase, TUSB_PHY_OTG_CTRL, reg);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return 0;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun err:
1083*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (musb->board_set_power)
1086*4882a593Smuzhiyun musb->board_set_power(0);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun return -ENODEV;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
tusb_musb_init(struct musb * musb)1091*4882a593Smuzhiyun static int tusb_musb_init(struct musb *musb)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct platform_device *pdev;
1094*4882a593Smuzhiyun struct resource *mem;
1095*4882a593Smuzhiyun void __iomem *sync = NULL;
1096*4882a593Smuzhiyun int ret;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
1099*4882a593Smuzhiyun if (IS_ERR_OR_NULL(musb->xceiv))
1100*4882a593Smuzhiyun return -EPROBE_DEFER;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun pdev = to_platform_device(musb->controller);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun /* dma address for async dma */
1105*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1106*4882a593Smuzhiyun if (!mem) {
1107*4882a593Smuzhiyun pr_debug("no async dma resource?\n");
1108*4882a593Smuzhiyun ret = -ENODEV;
1109*4882a593Smuzhiyun goto done;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun musb->async = mem->start;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* dma address for sync dma */
1114*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1115*4882a593Smuzhiyun if (!mem) {
1116*4882a593Smuzhiyun pr_debug("no sync dma resource?\n");
1117*4882a593Smuzhiyun ret = -ENODEV;
1118*4882a593Smuzhiyun goto done;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun musb->sync = mem->start;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun sync = ioremap(mem->start, resource_size(mem));
1123*4882a593Smuzhiyun if (!sync) {
1124*4882a593Smuzhiyun pr_debug("ioremap for sync failed\n");
1125*4882a593Smuzhiyun ret = -ENOMEM;
1126*4882a593Smuzhiyun goto done;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun musb->sync_va = sync;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* Offsets from base: VLYNQ at 0x000, MUSB regs at 0x400,
1131*4882a593Smuzhiyun * FIFOs at 0x600, TUSB at 0x800
1132*4882a593Smuzhiyun */
1133*4882a593Smuzhiyun musb->mregs += TUSB_BASE_OFFSET;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun ret = tusb_musb_start(musb);
1136*4882a593Smuzhiyun if (ret) {
1137*4882a593Smuzhiyun printk(KERN_ERR "Could not start tusb6010 (%d)\n",
1138*4882a593Smuzhiyun ret);
1139*4882a593Smuzhiyun goto done;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun musb->isr = tusb_musb_interrupt;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun musb->xceiv->set_power = tusb_draw_power;
1144*4882a593Smuzhiyun the_musb = musb;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun timer_setup(&musb->dev_timer, musb_do_idle, 0);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun done:
1149*4882a593Smuzhiyun if (ret < 0) {
1150*4882a593Smuzhiyun if (sync)
1151*4882a593Smuzhiyun iounmap(sync);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun usb_put_phy(musb->xceiv);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun return ret;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
tusb_musb_exit(struct musb * musb)1158*4882a593Smuzhiyun static int tusb_musb_exit(struct musb *musb)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun del_timer_sync(&musb->dev_timer);
1161*4882a593Smuzhiyun the_musb = NULL;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun if (musb->board_set_power)
1164*4882a593Smuzhiyun musb->board_set_power(0);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun iounmap(musb->sync_va);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun usb_put_phy(musb->xceiv);
1169*4882a593Smuzhiyun return 0;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun static const struct musb_platform_ops tusb_ops = {
1173*4882a593Smuzhiyun .quirks = MUSB_DMA_TUSB_OMAP | MUSB_IN_TUSB |
1174*4882a593Smuzhiyun MUSB_G_NO_SKB_RESERVE,
1175*4882a593Smuzhiyun .init = tusb_musb_init,
1176*4882a593Smuzhiyun .exit = tusb_musb_exit,
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun .ep_offset = tusb_ep_offset,
1179*4882a593Smuzhiyun .ep_select = tusb_ep_select,
1180*4882a593Smuzhiyun .fifo_offset = tusb_fifo_offset,
1181*4882a593Smuzhiyun .readb = tusb_readb,
1182*4882a593Smuzhiyun .writeb = tusb_writeb,
1183*4882a593Smuzhiyun .read_fifo = tusb_read_fifo,
1184*4882a593Smuzhiyun .write_fifo = tusb_write_fifo,
1185*4882a593Smuzhiyun #ifdef CONFIG_USB_TUSB_OMAP_DMA
1186*4882a593Smuzhiyun .dma_init = tusb_dma_controller_create,
1187*4882a593Smuzhiyun .dma_exit = tusb_dma_controller_destroy,
1188*4882a593Smuzhiyun #endif
1189*4882a593Smuzhiyun .enable = tusb_musb_enable,
1190*4882a593Smuzhiyun .disable = tusb_musb_disable,
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun .set_mode = tusb_musb_set_mode,
1193*4882a593Smuzhiyun .try_idle = tusb_musb_try_idle,
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun .vbus_status = tusb_musb_vbus_status,
1196*4882a593Smuzhiyun .set_vbus = tusb_musb_set_vbus,
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun static const struct platform_device_info tusb_dev_info = {
1200*4882a593Smuzhiyun .name = "musb-hdrc",
1201*4882a593Smuzhiyun .id = PLATFORM_DEVID_AUTO,
1202*4882a593Smuzhiyun .dma_mask = DMA_BIT_MASK(32),
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun
tusb_probe(struct platform_device * pdev)1205*4882a593Smuzhiyun static int tusb_probe(struct platform_device *pdev)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun struct resource musb_resources[3];
1208*4882a593Smuzhiyun struct musb_hdrc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1209*4882a593Smuzhiyun struct platform_device *musb;
1210*4882a593Smuzhiyun struct tusb6010_glue *glue;
1211*4882a593Smuzhiyun struct platform_device_info pinfo;
1212*4882a593Smuzhiyun int ret;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
1215*4882a593Smuzhiyun if (!glue)
1216*4882a593Smuzhiyun return -ENOMEM;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun glue->dev = &pdev->dev;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun pdata->platform_ops = &tusb_ops;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun usb_phy_generic_register();
1223*4882a593Smuzhiyun platform_set_drvdata(pdev, glue);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun memset(musb_resources, 0x00, sizeof(*musb_resources) *
1226*4882a593Smuzhiyun ARRAY_SIZE(musb_resources));
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun musb_resources[0].name = pdev->resource[0].name;
1229*4882a593Smuzhiyun musb_resources[0].start = pdev->resource[0].start;
1230*4882a593Smuzhiyun musb_resources[0].end = pdev->resource[0].end;
1231*4882a593Smuzhiyun musb_resources[0].flags = pdev->resource[0].flags;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun musb_resources[1].name = pdev->resource[1].name;
1234*4882a593Smuzhiyun musb_resources[1].start = pdev->resource[1].start;
1235*4882a593Smuzhiyun musb_resources[1].end = pdev->resource[1].end;
1236*4882a593Smuzhiyun musb_resources[1].flags = pdev->resource[1].flags;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun musb_resources[2].name = pdev->resource[2].name;
1239*4882a593Smuzhiyun musb_resources[2].start = pdev->resource[2].start;
1240*4882a593Smuzhiyun musb_resources[2].end = pdev->resource[2].end;
1241*4882a593Smuzhiyun musb_resources[2].flags = pdev->resource[2].flags;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun pinfo = tusb_dev_info;
1244*4882a593Smuzhiyun pinfo.parent = &pdev->dev;
1245*4882a593Smuzhiyun pinfo.res = musb_resources;
1246*4882a593Smuzhiyun pinfo.num_res = ARRAY_SIZE(musb_resources);
1247*4882a593Smuzhiyun pinfo.data = pdata;
1248*4882a593Smuzhiyun pinfo.size_data = sizeof(*pdata);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun glue->musb = musb = platform_device_register_full(&pinfo);
1251*4882a593Smuzhiyun if (IS_ERR(musb)) {
1252*4882a593Smuzhiyun ret = PTR_ERR(musb);
1253*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
1254*4882a593Smuzhiyun return ret;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun return 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
tusb_remove(struct platform_device * pdev)1260*4882a593Smuzhiyun static int tusb_remove(struct platform_device *pdev)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun struct tusb6010_glue *glue = platform_get_drvdata(pdev);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun platform_device_unregister(glue->musb);
1265*4882a593Smuzhiyun usb_phy_generic_unregister(glue->phy);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun return 0;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun static struct platform_driver tusb_driver = {
1271*4882a593Smuzhiyun .probe = tusb_probe,
1272*4882a593Smuzhiyun .remove = tusb_remove,
1273*4882a593Smuzhiyun .driver = {
1274*4882a593Smuzhiyun .name = "musb-tusb",
1275*4882a593Smuzhiyun },
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun MODULE_DESCRIPTION("TUSB6010 MUSB Glue Layer");
1279*4882a593Smuzhiyun MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
1280*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1281*4882a593Smuzhiyun module_platform_driver(tusb_driver);
1282