1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MUSB OTG driver register defines
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2005 Mentor Graphics Corporation
6*4882a593Smuzhiyun * Copyright (C) 2005-2006 by Texas Instruments
7*4882a593Smuzhiyun * Copyright (C) 2006-2007 Nokia Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __MUSB_REGS_H__
11*4882a593Smuzhiyun #define __MUSB_REGS_H__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * MUSB Register bits
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* POWER */
20*4882a593Smuzhiyun #define MUSB_POWER_ISOUPDATE 0x80
21*4882a593Smuzhiyun #define MUSB_POWER_SOFTCONN 0x40
22*4882a593Smuzhiyun #define MUSB_POWER_HSENAB 0x20
23*4882a593Smuzhiyun #define MUSB_POWER_HSMODE 0x10
24*4882a593Smuzhiyun #define MUSB_POWER_RESET 0x08
25*4882a593Smuzhiyun #define MUSB_POWER_RESUME 0x04
26*4882a593Smuzhiyun #define MUSB_POWER_SUSPENDM 0x02
27*4882a593Smuzhiyun #define MUSB_POWER_ENSUSPEND 0x01
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* INTRUSB */
30*4882a593Smuzhiyun #define MUSB_INTR_SUSPEND 0x01
31*4882a593Smuzhiyun #define MUSB_INTR_RESUME 0x02
32*4882a593Smuzhiyun #define MUSB_INTR_RESET 0x04
33*4882a593Smuzhiyun #define MUSB_INTR_BABBLE 0x04
34*4882a593Smuzhiyun #define MUSB_INTR_SOF 0x08
35*4882a593Smuzhiyun #define MUSB_INTR_CONNECT 0x10
36*4882a593Smuzhiyun #define MUSB_INTR_DISCONNECT 0x20
37*4882a593Smuzhiyun #define MUSB_INTR_SESSREQ 0x40
38*4882a593Smuzhiyun #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* DEVCTL */
41*4882a593Smuzhiyun #define MUSB_DEVCTL_BDEVICE 0x80
42*4882a593Smuzhiyun #define MUSB_DEVCTL_FSDEV 0x40
43*4882a593Smuzhiyun #define MUSB_DEVCTL_LSDEV 0x20
44*4882a593Smuzhiyun #define MUSB_DEVCTL_VBUS 0x18
45*4882a593Smuzhiyun #define MUSB_DEVCTL_VBUS_SHIFT 3
46*4882a593Smuzhiyun #define MUSB_DEVCTL_HM 0x04
47*4882a593Smuzhiyun #define MUSB_DEVCTL_HR 0x02
48*4882a593Smuzhiyun #define MUSB_DEVCTL_SESSION 0x01
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* BABBLE_CTL */
51*4882a593Smuzhiyun #define MUSB_BABBLE_FORCE_TXIDLE 0x80
52*4882a593Smuzhiyun #define MUSB_BABBLE_SW_SESSION_CTRL 0x40
53*4882a593Smuzhiyun #define MUSB_BABBLE_STUCK_J 0x20
54*4882a593Smuzhiyun #define MUSB_BABBLE_RCV_DISABLE 0x04
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* MUSB ULPI VBUSCONTROL */
57*4882a593Smuzhiyun #define MUSB_ULPI_USE_EXTVBUS 0x01
58*4882a593Smuzhiyun #define MUSB_ULPI_USE_EXTVBUSIND 0x02
59*4882a593Smuzhiyun /* ULPI_REG_CONTROL */
60*4882a593Smuzhiyun #define MUSB_ULPI_REG_REQ (1 << 0)
61*4882a593Smuzhiyun #define MUSB_ULPI_REG_CMPLT (1 << 1)
62*4882a593Smuzhiyun #define MUSB_ULPI_RDN_WR (1 << 2)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* TESTMODE */
65*4882a593Smuzhiyun #define MUSB_TEST_FORCE_HOST 0x80
66*4882a593Smuzhiyun #define MUSB_TEST_FIFO_ACCESS 0x40
67*4882a593Smuzhiyun #define MUSB_TEST_FORCE_FS 0x20
68*4882a593Smuzhiyun #define MUSB_TEST_FORCE_HS 0x10
69*4882a593Smuzhiyun #define MUSB_TEST_PACKET 0x08
70*4882a593Smuzhiyun #define MUSB_TEST_K 0x04
71*4882a593Smuzhiyun #define MUSB_TEST_J 0x02
72*4882a593Smuzhiyun #define MUSB_TEST_SE0_NAK 0x01
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
75*4882a593Smuzhiyun #define MUSB_FIFOSZ_DPB 0x10
76*4882a593Smuzhiyun /* Allocation size (8, 16, 32, ... 4096) */
77*4882a593Smuzhiyun #define MUSB_FIFOSZ_SIZE 0x0f
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* CSR0 */
80*4882a593Smuzhiyun #define MUSB_CSR0_FLUSHFIFO 0x0100
81*4882a593Smuzhiyun #define MUSB_CSR0_TXPKTRDY 0x0002
82*4882a593Smuzhiyun #define MUSB_CSR0_RXPKTRDY 0x0001
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* CSR0 in Peripheral mode */
85*4882a593Smuzhiyun #define MUSB_CSR0_P_SVDSETUPEND 0x0080
86*4882a593Smuzhiyun #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
87*4882a593Smuzhiyun #define MUSB_CSR0_P_SENDSTALL 0x0020
88*4882a593Smuzhiyun #define MUSB_CSR0_P_SETUPEND 0x0010
89*4882a593Smuzhiyun #define MUSB_CSR0_P_DATAEND 0x0008
90*4882a593Smuzhiyun #define MUSB_CSR0_P_SENTSTALL 0x0004
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* CSR0 in Host mode */
93*4882a593Smuzhiyun #define MUSB_CSR0_H_DIS_PING 0x0800
94*4882a593Smuzhiyun #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
95*4882a593Smuzhiyun #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
96*4882a593Smuzhiyun #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
97*4882a593Smuzhiyun #define MUSB_CSR0_H_STATUSPKT 0x0040
98*4882a593Smuzhiyun #define MUSB_CSR0_H_REQPKT 0x0020
99*4882a593Smuzhiyun #define MUSB_CSR0_H_ERROR 0x0010
100*4882a593Smuzhiyun #define MUSB_CSR0_H_SETUPPKT 0x0008
101*4882a593Smuzhiyun #define MUSB_CSR0_H_RXSTALL 0x0004
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
104*4882a593Smuzhiyun #define MUSB_CSR0_P_WZC_BITS \
105*4882a593Smuzhiyun (MUSB_CSR0_P_SENTSTALL)
106*4882a593Smuzhiyun #define MUSB_CSR0_H_WZC_BITS \
107*4882a593Smuzhiyun (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
108*4882a593Smuzhiyun | MUSB_CSR0_RXPKTRDY)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* TxType/RxType */
111*4882a593Smuzhiyun #define MUSB_TYPE_SPEED 0xc0
112*4882a593Smuzhiyun #define MUSB_TYPE_SPEED_SHIFT 6
113*4882a593Smuzhiyun #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
114*4882a593Smuzhiyun #define MUSB_TYPE_PROTO_SHIFT 4
115*4882a593Smuzhiyun #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* CONFIGDATA */
118*4882a593Smuzhiyun #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
119*4882a593Smuzhiyun #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
120*4882a593Smuzhiyun #define MUSB_CONFIGDATA_BIGENDIAN 0x20
121*4882a593Smuzhiyun #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
122*4882a593Smuzhiyun #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
123*4882a593Smuzhiyun #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
124*4882a593Smuzhiyun #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
125*4882a593Smuzhiyun #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* TXCSR in Peripheral and Host mode */
128*4882a593Smuzhiyun #define MUSB_TXCSR_AUTOSET 0x8000
129*4882a593Smuzhiyun #define MUSB_TXCSR_DMAENAB 0x1000
130*4882a593Smuzhiyun #define MUSB_TXCSR_FRCDATATOG 0x0800
131*4882a593Smuzhiyun #define MUSB_TXCSR_DMAMODE 0x0400
132*4882a593Smuzhiyun #define MUSB_TXCSR_CLRDATATOG 0x0040
133*4882a593Smuzhiyun #define MUSB_TXCSR_FLUSHFIFO 0x0008
134*4882a593Smuzhiyun #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
135*4882a593Smuzhiyun #define MUSB_TXCSR_TXPKTRDY 0x0001
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* TXCSR in Peripheral mode */
138*4882a593Smuzhiyun #define MUSB_TXCSR_P_ISO 0x4000
139*4882a593Smuzhiyun #define MUSB_TXCSR_P_INCOMPTX 0x0080
140*4882a593Smuzhiyun #define MUSB_TXCSR_P_SENTSTALL 0x0020
141*4882a593Smuzhiyun #define MUSB_TXCSR_P_SENDSTALL 0x0010
142*4882a593Smuzhiyun #define MUSB_TXCSR_P_UNDERRUN 0x0004
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* TXCSR in Host mode */
145*4882a593Smuzhiyun #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
146*4882a593Smuzhiyun #define MUSB_TXCSR_H_DATATOGGLE 0x0100
147*4882a593Smuzhiyun #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
148*4882a593Smuzhiyun #define MUSB_TXCSR_H_RXSTALL 0x0020
149*4882a593Smuzhiyun #define MUSB_TXCSR_H_ERROR 0x0004
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
152*4882a593Smuzhiyun #define MUSB_TXCSR_P_WZC_BITS \
153*4882a593Smuzhiyun (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
154*4882a593Smuzhiyun | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
155*4882a593Smuzhiyun #define MUSB_TXCSR_H_WZC_BITS \
156*4882a593Smuzhiyun (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
157*4882a593Smuzhiyun | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* RXCSR in Peripheral and Host mode */
160*4882a593Smuzhiyun #define MUSB_RXCSR_AUTOCLEAR 0x8000
161*4882a593Smuzhiyun #define MUSB_RXCSR_DMAENAB 0x2000
162*4882a593Smuzhiyun #define MUSB_RXCSR_DISNYET 0x1000
163*4882a593Smuzhiyun #define MUSB_RXCSR_PID_ERR 0x1000
164*4882a593Smuzhiyun #define MUSB_RXCSR_DMAMODE 0x0800
165*4882a593Smuzhiyun #define MUSB_RXCSR_INCOMPRX 0x0100
166*4882a593Smuzhiyun #define MUSB_RXCSR_CLRDATATOG 0x0080
167*4882a593Smuzhiyun #define MUSB_RXCSR_FLUSHFIFO 0x0010
168*4882a593Smuzhiyun #define MUSB_RXCSR_DATAERROR 0x0008
169*4882a593Smuzhiyun #define MUSB_RXCSR_FIFOFULL 0x0002
170*4882a593Smuzhiyun #define MUSB_RXCSR_RXPKTRDY 0x0001
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* RXCSR in Peripheral mode */
173*4882a593Smuzhiyun #define MUSB_RXCSR_P_ISO 0x4000
174*4882a593Smuzhiyun #define MUSB_RXCSR_P_SENTSTALL 0x0040
175*4882a593Smuzhiyun #define MUSB_RXCSR_P_SENDSTALL 0x0020
176*4882a593Smuzhiyun #define MUSB_RXCSR_P_OVERRUN 0x0004
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* RXCSR in Host mode */
179*4882a593Smuzhiyun #define MUSB_RXCSR_H_AUTOREQ 0x4000
180*4882a593Smuzhiyun #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
181*4882a593Smuzhiyun #define MUSB_RXCSR_H_DATATOGGLE 0x0200
182*4882a593Smuzhiyun #define MUSB_RXCSR_H_RXSTALL 0x0040
183*4882a593Smuzhiyun #define MUSB_RXCSR_H_REQPKT 0x0020
184*4882a593Smuzhiyun #define MUSB_RXCSR_H_ERROR 0x0004
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
187*4882a593Smuzhiyun #define MUSB_RXCSR_P_WZC_BITS \
188*4882a593Smuzhiyun (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
189*4882a593Smuzhiyun | MUSB_RXCSR_RXPKTRDY)
190*4882a593Smuzhiyun #define MUSB_RXCSR_H_WZC_BITS \
191*4882a593Smuzhiyun (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
192*4882a593Smuzhiyun | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* HUBADDR */
195*4882a593Smuzhiyun #define MUSB_HUBADDR_MULTI_TT 0x80
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Common USB registers
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define MUSB_FADDR 0x00 /* 8-bit */
203*4882a593Smuzhiyun #define MUSB_POWER 0x01 /* 8-bit */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define MUSB_INTRTX 0x02 /* 16-bit */
206*4882a593Smuzhiyun #define MUSB_INTRRX 0x04
207*4882a593Smuzhiyun #define MUSB_INTRTXE 0x06
208*4882a593Smuzhiyun #define MUSB_INTRRXE 0x08
209*4882a593Smuzhiyun #define MUSB_INTRUSB 0x0A /* 8 bit */
210*4882a593Smuzhiyun #define MUSB_INTRUSBE 0x0B /* 8 bit */
211*4882a593Smuzhiyun #define MUSB_FRAME 0x0C
212*4882a593Smuzhiyun #define MUSB_INDEX 0x0E /* 8 bit */
213*4882a593Smuzhiyun #define MUSB_TESTMODE 0x0F /* 8 bit */
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun * Additional Control Registers
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define MUSB_DEVCTL 0x60 /* 8 bit */
220*4882a593Smuzhiyun #define MUSB_BABBLE_CTL 0x61 /* 8 bit */
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* These are always controlled through the INDEX register */
223*4882a593Smuzhiyun #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
224*4882a593Smuzhiyun #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
225*4882a593Smuzhiyun #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
226*4882a593Smuzhiyun #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
229*4882a593Smuzhiyun #define MUSB_HWVERS 0x6C /* 8 bit */
230*4882a593Smuzhiyun #define MUSB_ULPI_BUSCONTROL 0x70 /* 8 bit */
231*4882a593Smuzhiyun #define MUSB_ULPI_INT_MASK 0x72 /* 8 bit */
232*4882a593Smuzhiyun #define MUSB_ULPI_INT_SRC 0x73 /* 8 bit */
233*4882a593Smuzhiyun #define MUSB_ULPI_REG_DATA 0x74 /* 8 bit */
234*4882a593Smuzhiyun #define MUSB_ULPI_REG_ADDR 0x75 /* 8 bit */
235*4882a593Smuzhiyun #define MUSB_ULPI_REG_CONTROL 0x76 /* 8 bit */
236*4882a593Smuzhiyun #define MUSB_ULPI_RAW_DATA 0x77 /* 8 bit */
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define MUSB_EPINFO 0x78 /* 8 bit */
239*4882a593Smuzhiyun #define MUSB_RAMINFO 0x79 /* 8 bit */
240*4882a593Smuzhiyun #define MUSB_LINKINFO 0x7a /* 8 bit */
241*4882a593Smuzhiyun #define MUSB_VPLEN 0x7b /* 8 bit */
242*4882a593Smuzhiyun #define MUSB_HS_EOF1 0x7c /* 8 bit */
243*4882a593Smuzhiyun #define MUSB_FS_EOF1 0x7d /* 8 bit */
244*4882a593Smuzhiyun #define MUSB_LS_EOF1 0x7e /* 8 bit */
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Offsets to endpoint registers */
247*4882a593Smuzhiyun #define MUSB_TXMAXP 0x00
248*4882a593Smuzhiyun #define MUSB_TXCSR 0x02
249*4882a593Smuzhiyun #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
250*4882a593Smuzhiyun #define MUSB_RXMAXP 0x04
251*4882a593Smuzhiyun #define MUSB_RXCSR 0x06
252*4882a593Smuzhiyun #define MUSB_RXCOUNT 0x08
253*4882a593Smuzhiyun #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
254*4882a593Smuzhiyun #define MUSB_TXTYPE 0x0A
255*4882a593Smuzhiyun #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
256*4882a593Smuzhiyun #define MUSB_TXINTERVAL 0x0B
257*4882a593Smuzhiyun #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
258*4882a593Smuzhiyun #define MUSB_RXTYPE 0x0C
259*4882a593Smuzhiyun #define MUSB_RXINTERVAL 0x0D
260*4882a593Smuzhiyun #define MUSB_FIFOSIZE 0x0F
261*4882a593Smuzhiyun #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun #include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define MUSB_TXCSR_MODE 0x2000
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* "bus control"/target registers, for host side multipoint (external hubs) */
268*4882a593Smuzhiyun #define MUSB_TXFUNCADDR 0x00
269*4882a593Smuzhiyun #define MUSB_TXHUBADDR 0x02
270*4882a593Smuzhiyun #define MUSB_TXHUBPORT 0x03
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define MUSB_RXFUNCADDR 0x04
273*4882a593Smuzhiyun #define MUSB_RXHUBADDR 0x06
274*4882a593Smuzhiyun #define MUSB_RXHUBPORT 0x07
275*4882a593Smuzhiyun
musb_read_configdata(void __iomem * mbase)276*4882a593Smuzhiyun static inline u8 musb_read_configdata(void __iomem *mbase)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun musb_writeb(mbase, MUSB_INDEX, 0);
279*4882a593Smuzhiyun return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
musb_write_rxfunaddr(struct musb * musb,u8 epnum,u8 qh_addr_reg)282*4882a593Smuzhiyun static inline void musb_write_rxfunaddr(struct musb *musb, u8 epnum,
283*4882a593Smuzhiyun u8 qh_addr_reg)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun musb_writeb(musb->mregs,
286*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_RXFUNCADDR),
287*4882a593Smuzhiyun qh_addr_reg);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
musb_write_rxhubaddr(struct musb * musb,u8 epnum,u8 qh_h_addr_reg)290*4882a593Smuzhiyun static inline void musb_write_rxhubaddr(struct musb *musb, u8 epnum,
291*4882a593Smuzhiyun u8 qh_h_addr_reg)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun musb_writeb(musb->mregs, musb->io.busctl_offset(epnum, MUSB_RXHUBADDR),
294*4882a593Smuzhiyun qh_h_addr_reg);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
musb_write_rxhubport(struct musb * musb,u8 epnum,u8 qh_h_port_reg)297*4882a593Smuzhiyun static inline void musb_write_rxhubport(struct musb *musb, u8 epnum,
298*4882a593Smuzhiyun u8 qh_h_port_reg)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun musb_writeb(musb->mregs, musb->io.busctl_offset(epnum, MUSB_RXHUBPORT),
301*4882a593Smuzhiyun qh_h_port_reg);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
musb_write_txfunaddr(struct musb * musb,u8 epnum,u8 qh_addr_reg)304*4882a593Smuzhiyun static inline void musb_write_txfunaddr(struct musb *musb, u8 epnum,
305*4882a593Smuzhiyun u8 qh_addr_reg)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun musb_writeb(musb->mregs,
308*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_TXFUNCADDR),
309*4882a593Smuzhiyun qh_addr_reg);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
musb_write_txhubaddr(struct musb * musb,u8 epnum,u8 qh_addr_reg)312*4882a593Smuzhiyun static inline void musb_write_txhubaddr(struct musb *musb, u8 epnum,
313*4882a593Smuzhiyun u8 qh_addr_reg)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun musb_writeb(musb->mregs, musb->io.busctl_offset(epnum, MUSB_TXHUBADDR),
316*4882a593Smuzhiyun qh_addr_reg);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
musb_write_txhubport(struct musb * musb,u8 epnum,u8 qh_h_port_reg)319*4882a593Smuzhiyun static inline void musb_write_txhubport(struct musb *musb, u8 epnum,
320*4882a593Smuzhiyun u8 qh_h_port_reg)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun musb_writeb(musb->mregs, musb->io.busctl_offset(epnum, MUSB_TXHUBPORT),
323*4882a593Smuzhiyun qh_h_port_reg);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
musb_read_rxfunaddr(struct musb * musb,u8 epnum)326*4882a593Smuzhiyun static inline u8 musb_read_rxfunaddr(struct musb *musb, u8 epnum)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun return musb_readb(musb->mregs,
329*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_RXFUNCADDR));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
musb_read_rxhubaddr(struct musb * musb,u8 epnum)332*4882a593Smuzhiyun static inline u8 musb_read_rxhubaddr(struct musb *musb, u8 epnum)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun return musb_readb(musb->mregs,
335*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_RXHUBADDR));
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
musb_read_rxhubport(struct musb * musb,u8 epnum)338*4882a593Smuzhiyun static inline u8 musb_read_rxhubport(struct musb *musb, u8 epnum)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun return musb_readb(musb->mregs,
341*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_RXHUBPORT));
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
musb_read_txfunaddr(struct musb * musb,u8 epnum)344*4882a593Smuzhiyun static inline u8 musb_read_txfunaddr(struct musb *musb, u8 epnum)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun return musb_readb(musb->mregs,
347*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_TXFUNCADDR));
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
musb_read_txhubaddr(struct musb * musb,u8 epnum)350*4882a593Smuzhiyun static inline u8 musb_read_txhubaddr(struct musb *musb, u8 epnum)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return musb_readb(musb->mregs,
353*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_TXHUBADDR));
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
musb_read_txhubport(struct musb * musb,u8 epnum)356*4882a593Smuzhiyun static inline u8 musb_read_txhubport(struct musb *musb, u8 epnum)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun return musb_readb(musb->mregs,
359*4882a593Smuzhiyun musb->io.busctl_offset(epnum, MUSB_TXHUBPORT));
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #endif /* __MUSB_REGS_H__ */
363