xref: /OK3568_Linux_fs/kernel/drivers/usb/musb/musb_gadget.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MUSB OTG driver peripheral support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2005 Mentor Graphics Corporation
6*4882a593Smuzhiyun  * Copyright (C) 2005-2006 by Texas Instruments
7*4882a593Smuzhiyun  * Copyright (C) 2006-2007 Nokia Corporation
8*4882a593Smuzhiyun  * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/list.h>
13*4882a593Smuzhiyun #include <linux/timer.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/smp.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "musb_core.h"
22*4882a593Smuzhiyun #include "musb_trace.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define is_buffer_mapped(req) (is_dma_capable() && \
28*4882a593Smuzhiyun 					(req->map_state != UN_MAPPED))
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Maps the buffer to dma  */
31*4882a593Smuzhiyun 
map_dma_buffer(struct musb_request * request,struct musb * musb,struct musb_ep * musb_ep)32*4882a593Smuzhiyun static inline void map_dma_buffer(struct musb_request *request,
33*4882a593Smuzhiyun 			struct musb *musb, struct musb_ep *musb_ep)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	int compatible = true;
36*4882a593Smuzhiyun 	struct dma_controller *dma = musb->dma_controller;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	request->map_state = UN_MAPPED;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	if (!is_dma_capable() || !musb_ep->dma)
41*4882a593Smuzhiyun 		return;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* Check if DMA engine can handle this request.
44*4882a593Smuzhiyun 	 * DMA code must reject the USB request explicitly.
45*4882a593Smuzhiyun 	 * Default behaviour is to map the request.
46*4882a593Smuzhiyun 	 */
47*4882a593Smuzhiyun 	if (dma->is_compatible)
48*4882a593Smuzhiyun 		compatible = dma->is_compatible(musb_ep->dma,
49*4882a593Smuzhiyun 				musb_ep->packet_sz, request->request.buf,
50*4882a593Smuzhiyun 				request->request.length);
51*4882a593Smuzhiyun 	if (!compatible)
52*4882a593Smuzhiyun 		return;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (request->request.dma == DMA_ADDR_INVALID) {
55*4882a593Smuzhiyun 		dma_addr_t dma_addr;
56*4882a593Smuzhiyun 		int ret;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 		dma_addr = dma_map_single(
59*4882a593Smuzhiyun 				musb->controller,
60*4882a593Smuzhiyun 				request->request.buf,
61*4882a593Smuzhiyun 				request->request.length,
62*4882a593Smuzhiyun 				request->tx
63*4882a593Smuzhiyun 					? DMA_TO_DEVICE
64*4882a593Smuzhiyun 					: DMA_FROM_DEVICE);
65*4882a593Smuzhiyun 		ret = dma_mapping_error(musb->controller, dma_addr);
66*4882a593Smuzhiyun 		if (ret)
67*4882a593Smuzhiyun 			return;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 		request->request.dma = dma_addr;
70*4882a593Smuzhiyun 		request->map_state = MUSB_MAPPED;
71*4882a593Smuzhiyun 	} else {
72*4882a593Smuzhiyun 		dma_sync_single_for_device(musb->controller,
73*4882a593Smuzhiyun 			request->request.dma,
74*4882a593Smuzhiyun 			request->request.length,
75*4882a593Smuzhiyun 			request->tx
76*4882a593Smuzhiyun 				? DMA_TO_DEVICE
77*4882a593Smuzhiyun 				: DMA_FROM_DEVICE);
78*4882a593Smuzhiyun 		request->map_state = PRE_MAPPED;
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Unmap the buffer from dma and maps it back to cpu */
unmap_dma_buffer(struct musb_request * request,struct musb * musb)83*4882a593Smuzhiyun static inline void unmap_dma_buffer(struct musb_request *request,
84*4882a593Smuzhiyun 				struct musb *musb)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct musb_ep *musb_ep = request->ep;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (!is_buffer_mapped(request) || !musb_ep->dma)
89*4882a593Smuzhiyun 		return;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (request->request.dma == DMA_ADDR_INVALID) {
92*4882a593Smuzhiyun 		dev_vdbg(musb->controller,
93*4882a593Smuzhiyun 				"not unmapping a never mapped buffer\n");
94*4882a593Smuzhiyun 		return;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 	if (request->map_state == MUSB_MAPPED) {
97*4882a593Smuzhiyun 		dma_unmap_single(musb->controller,
98*4882a593Smuzhiyun 			request->request.dma,
99*4882a593Smuzhiyun 			request->request.length,
100*4882a593Smuzhiyun 			request->tx
101*4882a593Smuzhiyun 				? DMA_TO_DEVICE
102*4882a593Smuzhiyun 				: DMA_FROM_DEVICE);
103*4882a593Smuzhiyun 		request->request.dma = DMA_ADDR_INVALID;
104*4882a593Smuzhiyun 	} else { /* PRE_MAPPED */
105*4882a593Smuzhiyun 		dma_sync_single_for_cpu(musb->controller,
106*4882a593Smuzhiyun 			request->request.dma,
107*4882a593Smuzhiyun 			request->request.length,
108*4882a593Smuzhiyun 			request->tx
109*4882a593Smuzhiyun 				? DMA_TO_DEVICE
110*4882a593Smuzhiyun 				: DMA_FROM_DEVICE);
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 	request->map_state = UN_MAPPED;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * Immediately complete a request.
117*4882a593Smuzhiyun  *
118*4882a593Smuzhiyun  * @param request the request to complete
119*4882a593Smuzhiyun  * @param status the status to complete the request with
120*4882a593Smuzhiyun  * Context: controller locked, IRQs blocked.
121*4882a593Smuzhiyun  */
musb_g_giveback(struct musb_ep * ep,struct usb_request * request,int status)122*4882a593Smuzhiyun void musb_g_giveback(
123*4882a593Smuzhiyun 	struct musb_ep		*ep,
124*4882a593Smuzhiyun 	struct usb_request	*request,
125*4882a593Smuzhiyun 	int			status)
126*4882a593Smuzhiyun __releases(ep->musb->lock)
127*4882a593Smuzhiyun __acquires(ep->musb->lock)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct musb_request	*req;
130*4882a593Smuzhiyun 	struct musb		*musb;
131*4882a593Smuzhiyun 	int			busy = ep->busy;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	req = to_musb_request(request);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	list_del(&req->list);
136*4882a593Smuzhiyun 	if (req->request.status == -EINPROGRESS)
137*4882a593Smuzhiyun 		req->request.status = status;
138*4882a593Smuzhiyun 	musb = req->musb;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	ep->busy = 1;
141*4882a593Smuzhiyun 	spin_unlock(&musb->lock);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (!dma_mapping_error(&musb->g.dev, request->dma))
144*4882a593Smuzhiyun 		unmap_dma_buffer(req, musb);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	trace_musb_req_gb(req);
147*4882a593Smuzhiyun 	usb_gadget_giveback_request(&req->ep->end_point, &req->request);
148*4882a593Smuzhiyun 	spin_lock(&musb->lock);
149*4882a593Smuzhiyun 	ep->busy = busy;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * Abort requests queued to an endpoint using the status. Synchronous.
156*4882a593Smuzhiyun  * caller locked controller and blocked irqs, and selected this ep.
157*4882a593Smuzhiyun  */
nuke(struct musb_ep * ep,const int status)158*4882a593Smuzhiyun static void nuke(struct musb_ep *ep, const int status)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct musb		*musb = ep->musb;
161*4882a593Smuzhiyun 	struct musb_request	*req = NULL;
162*4882a593Smuzhiyun 	void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	ep->busy = 1;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (is_dma_capable() && ep->dma) {
167*4882a593Smuzhiyun 		struct dma_controller	*c = ep->musb->dma_controller;
168*4882a593Smuzhiyun 		int value;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		if (ep->is_in) {
171*4882a593Smuzhiyun 			/*
172*4882a593Smuzhiyun 			 * The programming guide says that we must not clear
173*4882a593Smuzhiyun 			 * the DMAMODE bit before DMAENAB, so we only
174*4882a593Smuzhiyun 			 * clear it in the second write...
175*4882a593Smuzhiyun 			 */
176*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR,
177*4882a593Smuzhiyun 				    MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
178*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR,
179*4882a593Smuzhiyun 					0 | MUSB_TXCSR_FLUSHFIFO);
180*4882a593Smuzhiyun 		} else {
181*4882a593Smuzhiyun 			musb_writew(epio, MUSB_RXCSR,
182*4882a593Smuzhiyun 					0 | MUSB_RXCSR_FLUSHFIFO);
183*4882a593Smuzhiyun 			musb_writew(epio, MUSB_RXCSR,
184*4882a593Smuzhiyun 					0 | MUSB_RXCSR_FLUSHFIFO);
185*4882a593Smuzhiyun 		}
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		value = c->channel_abort(ep->dma);
188*4882a593Smuzhiyun 		musb_dbg(musb, "%s: abort DMA --> %d", ep->name, value);
189*4882a593Smuzhiyun 		c->channel_release(ep->dma);
190*4882a593Smuzhiyun 		ep->dma = NULL;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	while (!list_empty(&ep->req_list)) {
194*4882a593Smuzhiyun 		req = list_first_entry(&ep->req_list, struct musb_request, list);
195*4882a593Smuzhiyun 		musb_g_giveback(ep, &req->request, status);
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* Data transfers - pure PIO, pure DMA, or mixed mode */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * This assumes the separate CPPI engine is responding to DMA requests
205*4882a593Smuzhiyun  * from the usb core ... sequenced a bit differently from mentor dma.
206*4882a593Smuzhiyun  */
207*4882a593Smuzhiyun 
max_ep_writesize(struct musb * musb,struct musb_ep * ep)208*4882a593Smuzhiyun static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	if (can_bulk_split(musb, ep->type))
211*4882a593Smuzhiyun 		return ep->hw_ep->max_packet_sz_tx;
212*4882a593Smuzhiyun 	else
213*4882a593Smuzhiyun 		return ep->packet_sz;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun  * An endpoint is transmitting data. This can be called either from
218*4882a593Smuzhiyun  * the IRQ routine or from ep.queue() to kickstart a request on an
219*4882a593Smuzhiyun  * endpoint.
220*4882a593Smuzhiyun  *
221*4882a593Smuzhiyun  * Context: controller locked, IRQs blocked, endpoint selected
222*4882a593Smuzhiyun  */
txstate(struct musb * musb,struct musb_request * req)223*4882a593Smuzhiyun static void txstate(struct musb *musb, struct musb_request *req)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	u8			epnum = req->epnum;
226*4882a593Smuzhiyun 	struct musb_ep		*musb_ep;
227*4882a593Smuzhiyun 	void __iomem		*epio = musb->endpoints[epnum].regs;
228*4882a593Smuzhiyun 	struct usb_request	*request;
229*4882a593Smuzhiyun 	u16			fifo_count = 0, csr;
230*4882a593Smuzhiyun 	int			use_dma = 0;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	musb_ep = req->ep;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Check if EP is disabled */
235*4882a593Smuzhiyun 	if (!musb_ep->desc) {
236*4882a593Smuzhiyun 		musb_dbg(musb, "ep:%s disabled - ignore request",
237*4882a593Smuzhiyun 						musb_ep->end_point.name);
238*4882a593Smuzhiyun 		return;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* we shouldn't get here while DMA is active ... but we do ... */
242*4882a593Smuzhiyun 	if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
243*4882a593Smuzhiyun 		musb_dbg(musb, "dma pending...");
244*4882a593Smuzhiyun 		return;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* read TXCSR before */
248*4882a593Smuzhiyun 	csr = musb_readw(epio, MUSB_TXCSR);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	request = &req->request;
251*4882a593Smuzhiyun 	fifo_count = min(max_ep_writesize(musb, musb_ep),
252*4882a593Smuzhiyun 			(int)(request->length - request->actual));
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (csr & MUSB_TXCSR_TXPKTRDY) {
255*4882a593Smuzhiyun 		musb_dbg(musb, "%s old packet still ready , txcsr %03x",
256*4882a593Smuzhiyun 				musb_ep->end_point.name, csr);
257*4882a593Smuzhiyun 		return;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (csr & MUSB_TXCSR_P_SENDSTALL) {
261*4882a593Smuzhiyun 		musb_dbg(musb, "%s stalling, txcsr %03x",
262*4882a593Smuzhiyun 				musb_ep->end_point.name, csr);
263*4882a593Smuzhiyun 		return;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	musb_dbg(musb, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x",
267*4882a593Smuzhiyun 			epnum, musb_ep->packet_sz, fifo_count,
268*4882a593Smuzhiyun 			csr);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #ifndef	CONFIG_MUSB_PIO_ONLY
271*4882a593Smuzhiyun 	if (is_buffer_mapped(req)) {
272*4882a593Smuzhiyun 		struct dma_controller	*c = musb->dma_controller;
273*4882a593Smuzhiyun 		size_t request_size;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		/* setup DMA, then program endpoint CSR */
276*4882a593Smuzhiyun 		request_size = min_t(size_t, request->length - request->actual,
277*4882a593Smuzhiyun 					musb_ep->dma->max_len);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		/* MUSB_TXCSR_P_ISO is still set correctly */
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
284*4882a593Smuzhiyun 			if (request_size < musb_ep->packet_sz)
285*4882a593Smuzhiyun 				musb_ep->dma->desired_mode = 0;
286*4882a593Smuzhiyun 			else
287*4882a593Smuzhiyun 				musb_ep->dma->desired_mode = 1;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 			use_dma = use_dma && c->channel_program(
290*4882a593Smuzhiyun 					musb_ep->dma, musb_ep->packet_sz,
291*4882a593Smuzhiyun 					musb_ep->dma->desired_mode,
292*4882a593Smuzhiyun 					request->dma + request->actual, request_size);
293*4882a593Smuzhiyun 			if (use_dma) {
294*4882a593Smuzhiyun 				if (musb_ep->dma->desired_mode == 0) {
295*4882a593Smuzhiyun 					/*
296*4882a593Smuzhiyun 					 * We must not clear the DMAMODE bit
297*4882a593Smuzhiyun 					 * before the DMAENAB bit -- and the
298*4882a593Smuzhiyun 					 * latter doesn't always get cleared
299*4882a593Smuzhiyun 					 * before we get here...
300*4882a593Smuzhiyun 					 */
301*4882a593Smuzhiyun 					csr &= ~(MUSB_TXCSR_AUTOSET
302*4882a593Smuzhiyun 						| MUSB_TXCSR_DMAENAB);
303*4882a593Smuzhiyun 					musb_writew(epio, MUSB_TXCSR, csr
304*4882a593Smuzhiyun 						| MUSB_TXCSR_P_WZC_BITS);
305*4882a593Smuzhiyun 					csr &= ~MUSB_TXCSR_DMAMODE;
306*4882a593Smuzhiyun 					csr |= (MUSB_TXCSR_DMAENAB |
307*4882a593Smuzhiyun 							MUSB_TXCSR_MODE);
308*4882a593Smuzhiyun 					/* against programming guide */
309*4882a593Smuzhiyun 				} else {
310*4882a593Smuzhiyun 					csr |= (MUSB_TXCSR_DMAENAB
311*4882a593Smuzhiyun 							| MUSB_TXCSR_DMAMODE
312*4882a593Smuzhiyun 							| MUSB_TXCSR_MODE);
313*4882a593Smuzhiyun 					/*
314*4882a593Smuzhiyun 					 * Enable Autoset according to table
315*4882a593Smuzhiyun 					 * below
316*4882a593Smuzhiyun 					 * bulk_split hb_mult	Autoset_Enable
317*4882a593Smuzhiyun 					 *	0	0	Yes(Normal)
318*4882a593Smuzhiyun 					 *	0	>0	No(High BW ISO)
319*4882a593Smuzhiyun 					 *	1	0	Yes(HS bulk)
320*4882a593Smuzhiyun 					 *	1	>0	Yes(FS bulk)
321*4882a593Smuzhiyun 					 */
322*4882a593Smuzhiyun 					if (!musb_ep->hb_mult ||
323*4882a593Smuzhiyun 					    can_bulk_split(musb,
324*4882a593Smuzhiyun 							   musb_ep->type))
325*4882a593Smuzhiyun 						csr |= MUSB_TXCSR_AUTOSET;
326*4882a593Smuzhiyun 				}
327*4882a593Smuzhiyun 				csr &= ~MUSB_TXCSR_P_UNDERRUN;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 				musb_writew(epio, MUSB_TXCSR, csr);
330*4882a593Smuzhiyun 			}
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		if (is_cppi_enabled(musb)) {
334*4882a593Smuzhiyun 			/* program endpoint CSR first, then setup DMA */
335*4882a593Smuzhiyun 			csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
336*4882a593Smuzhiyun 			csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
337*4882a593Smuzhiyun 				MUSB_TXCSR_MODE;
338*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
339*4882a593Smuzhiyun 						~MUSB_TXCSR_P_UNDERRUN) | csr);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 			/* ensure writebuffer is empty */
342*4882a593Smuzhiyun 			csr = musb_readw(epio, MUSB_TXCSR);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 			/*
345*4882a593Smuzhiyun 			 * NOTE host side sets DMAENAB later than this; both are
346*4882a593Smuzhiyun 			 * OK since the transfer dma glue (between CPPI and
347*4882a593Smuzhiyun 			 * Mentor fifos) just tells CPPI it could start. Data
348*4882a593Smuzhiyun 			 * only moves to the USB TX fifo when both fifos are
349*4882a593Smuzhiyun 			 * ready.
350*4882a593Smuzhiyun 			 */
351*4882a593Smuzhiyun 			/*
352*4882a593Smuzhiyun 			 * "mode" is irrelevant here; handle terminating ZLPs
353*4882a593Smuzhiyun 			 * like PIO does, since the hardware RNDIS mode seems
354*4882a593Smuzhiyun 			 * unreliable except for the
355*4882a593Smuzhiyun 			 * last-packet-is-already-short case.
356*4882a593Smuzhiyun 			 */
357*4882a593Smuzhiyun 			use_dma = use_dma && c->channel_program(
358*4882a593Smuzhiyun 					musb_ep->dma, musb_ep->packet_sz,
359*4882a593Smuzhiyun 					0,
360*4882a593Smuzhiyun 					request->dma + request->actual,
361*4882a593Smuzhiyun 					request_size);
362*4882a593Smuzhiyun 			if (!use_dma) {
363*4882a593Smuzhiyun 				c->channel_release(musb_ep->dma);
364*4882a593Smuzhiyun 				musb_ep->dma = NULL;
365*4882a593Smuzhiyun 				csr &= ~MUSB_TXCSR_DMAENAB;
366*4882a593Smuzhiyun 				musb_writew(epio, MUSB_TXCSR, csr);
367*4882a593Smuzhiyun 				/* invariant: prequest->buf is non-null */
368*4882a593Smuzhiyun 			}
369*4882a593Smuzhiyun 		} else if (tusb_dma_omap(musb))
370*4882a593Smuzhiyun 			use_dma = use_dma && c->channel_program(
371*4882a593Smuzhiyun 					musb_ep->dma, musb_ep->packet_sz,
372*4882a593Smuzhiyun 					request->zero,
373*4882a593Smuzhiyun 					request->dma + request->actual,
374*4882a593Smuzhiyun 					request_size);
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun #endif
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (!use_dma) {
379*4882a593Smuzhiyun 		/*
380*4882a593Smuzhiyun 		 * Unmap the dma buffer back to cpu if dma channel
381*4882a593Smuzhiyun 		 * programming fails
382*4882a593Smuzhiyun 		 */
383*4882a593Smuzhiyun 		unmap_dma_buffer(req, musb);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		musb_write_fifo(musb_ep->hw_ep, fifo_count,
386*4882a593Smuzhiyun 				(u8 *) (request->buf + request->actual));
387*4882a593Smuzhiyun 		request->actual += fifo_count;
388*4882a593Smuzhiyun 		csr |= MUSB_TXCSR_TXPKTRDY;
389*4882a593Smuzhiyun 		csr &= ~MUSB_TXCSR_P_UNDERRUN;
390*4882a593Smuzhiyun 		musb_writew(epio, MUSB_TXCSR, csr);
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* host may already have the data when this message shows... */
394*4882a593Smuzhiyun 	musb_dbg(musb, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d",
395*4882a593Smuzhiyun 			musb_ep->end_point.name, use_dma ? "dma" : "pio",
396*4882a593Smuzhiyun 			request->actual, request->length,
397*4882a593Smuzhiyun 			musb_readw(epio, MUSB_TXCSR),
398*4882a593Smuzhiyun 			fifo_count,
399*4882a593Smuzhiyun 			musb_readw(epio, MUSB_TXMAXP));
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun  * FIFO state update (e.g. data ready).
404*4882a593Smuzhiyun  * Called from IRQ,  with controller locked.
405*4882a593Smuzhiyun  */
musb_g_tx(struct musb * musb,u8 epnum)406*4882a593Smuzhiyun void musb_g_tx(struct musb *musb, u8 epnum)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	u16			csr;
409*4882a593Smuzhiyun 	struct musb_request	*req;
410*4882a593Smuzhiyun 	struct usb_request	*request;
411*4882a593Smuzhiyun 	u8 __iomem		*mbase = musb->mregs;
412*4882a593Smuzhiyun 	struct musb_ep		*musb_ep = &musb->endpoints[epnum].ep_in;
413*4882a593Smuzhiyun 	void __iomem		*epio = musb->endpoints[epnum].regs;
414*4882a593Smuzhiyun 	struct dma_channel	*dma;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	musb_ep_select(mbase, epnum);
417*4882a593Smuzhiyun 	req = next_request(musb_ep);
418*4882a593Smuzhiyun 	request = &req->request;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	csr = musb_readw(epio, MUSB_TXCSR);
421*4882a593Smuzhiyun 	musb_dbg(musb, "<== %s, txcsr %04x", musb_ep->end_point.name, csr);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	dma = is_dma_capable() ? musb_ep->dma : NULL;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/*
426*4882a593Smuzhiyun 	 * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
427*4882a593Smuzhiyun 	 * probably rates reporting as a host error.
428*4882a593Smuzhiyun 	 */
429*4882a593Smuzhiyun 	if (csr & MUSB_TXCSR_P_SENTSTALL) {
430*4882a593Smuzhiyun 		csr |=	MUSB_TXCSR_P_WZC_BITS;
431*4882a593Smuzhiyun 		csr &= ~MUSB_TXCSR_P_SENTSTALL;
432*4882a593Smuzhiyun 		musb_writew(epio, MUSB_TXCSR, csr);
433*4882a593Smuzhiyun 		return;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (csr & MUSB_TXCSR_P_UNDERRUN) {
437*4882a593Smuzhiyun 		/* We NAKed, no big deal... little reason to care. */
438*4882a593Smuzhiyun 		csr |=	 MUSB_TXCSR_P_WZC_BITS;
439*4882a593Smuzhiyun 		csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
440*4882a593Smuzhiyun 		musb_writew(epio, MUSB_TXCSR, csr);
441*4882a593Smuzhiyun 		dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
442*4882a593Smuzhiyun 				epnum, request);
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
446*4882a593Smuzhiyun 		/*
447*4882a593Smuzhiyun 		 * SHOULD NOT HAPPEN... has with CPPI though, after
448*4882a593Smuzhiyun 		 * changing SENDSTALL (and other cases); harmless?
449*4882a593Smuzhiyun 		 */
450*4882a593Smuzhiyun 		musb_dbg(musb, "%s dma still busy?", musb_ep->end_point.name);
451*4882a593Smuzhiyun 		return;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (request) {
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 		trace_musb_req_tx(req);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 		if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
459*4882a593Smuzhiyun 			csr |= MUSB_TXCSR_P_WZC_BITS;
460*4882a593Smuzhiyun 			csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
461*4882a593Smuzhiyun 				 MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
462*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR, csr);
463*4882a593Smuzhiyun 			/* Ensure writebuffer is empty. */
464*4882a593Smuzhiyun 			csr = musb_readw(epio, MUSB_TXCSR);
465*4882a593Smuzhiyun 			request->actual += musb_ep->dma->actual_len;
466*4882a593Smuzhiyun 			musb_dbg(musb, "TXCSR%d %04x, DMA off, len %zu, req %p",
467*4882a593Smuzhiyun 				epnum, csr, musb_ep->dma->actual_len, request);
468*4882a593Smuzhiyun 		}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		/*
471*4882a593Smuzhiyun 		 * First, maybe a terminating short packet. Some DMA
472*4882a593Smuzhiyun 		 * engines might handle this by themselves.
473*4882a593Smuzhiyun 		 */
474*4882a593Smuzhiyun 		if ((request->zero && request->length)
475*4882a593Smuzhiyun 			&& (request->length % musb_ep->packet_sz == 0)
476*4882a593Smuzhiyun 			&& (request->actual == request->length)) {
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 			/*
479*4882a593Smuzhiyun 			 * On DMA completion, FIFO may not be
480*4882a593Smuzhiyun 			 * available yet...
481*4882a593Smuzhiyun 			 */
482*4882a593Smuzhiyun 			if (csr & MUSB_TXCSR_TXPKTRDY)
483*4882a593Smuzhiyun 				return;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
486*4882a593Smuzhiyun 					| MUSB_TXCSR_TXPKTRDY);
487*4882a593Smuzhiyun 			request->zero = 0;
488*4882a593Smuzhiyun 		}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		if (request->actual == request->length) {
491*4882a593Smuzhiyun 			musb_g_giveback(musb_ep, request, 0);
492*4882a593Smuzhiyun 			/*
493*4882a593Smuzhiyun 			 * In the giveback function the MUSB lock is
494*4882a593Smuzhiyun 			 * released and acquired after sometime. During
495*4882a593Smuzhiyun 			 * this time period the INDEX register could get
496*4882a593Smuzhiyun 			 * changed by the gadget_queue function especially
497*4882a593Smuzhiyun 			 * on SMP systems. Reselect the INDEX to be sure
498*4882a593Smuzhiyun 			 * we are reading/modifying the right registers
499*4882a593Smuzhiyun 			 */
500*4882a593Smuzhiyun 			musb_ep_select(mbase, epnum);
501*4882a593Smuzhiyun 			req = musb_ep->desc ? next_request(musb_ep) : NULL;
502*4882a593Smuzhiyun 			if (!req) {
503*4882a593Smuzhiyun 				musb_dbg(musb, "%s idle now",
504*4882a593Smuzhiyun 					musb_ep->end_point.name);
505*4882a593Smuzhiyun 				return;
506*4882a593Smuzhiyun 			}
507*4882a593Smuzhiyun 		}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		txstate(musb, req);
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun /* ------------------------------------------------------------ */
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun  * Context: controller locked, IRQs blocked, endpoint selected
517*4882a593Smuzhiyun  */
rxstate(struct musb * musb,struct musb_request * req)518*4882a593Smuzhiyun static void rxstate(struct musb *musb, struct musb_request *req)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	const u8		epnum = req->epnum;
521*4882a593Smuzhiyun 	struct usb_request	*request = &req->request;
522*4882a593Smuzhiyun 	struct musb_ep		*musb_ep;
523*4882a593Smuzhiyun 	void __iomem		*epio = musb->endpoints[epnum].regs;
524*4882a593Smuzhiyun 	unsigned		len = 0;
525*4882a593Smuzhiyun 	u16			fifo_count;
526*4882a593Smuzhiyun 	u16			csr = musb_readw(epio, MUSB_RXCSR);
527*4882a593Smuzhiyun 	struct musb_hw_ep	*hw_ep = &musb->endpoints[epnum];
528*4882a593Smuzhiyun 	u8			use_mode_1;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if (hw_ep->is_shared_fifo)
531*4882a593Smuzhiyun 		musb_ep = &hw_ep->ep_in;
532*4882a593Smuzhiyun 	else
533*4882a593Smuzhiyun 		musb_ep = &hw_ep->ep_out;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	fifo_count = musb_ep->packet_sz;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/* Check if EP is disabled */
538*4882a593Smuzhiyun 	if (!musb_ep->desc) {
539*4882a593Smuzhiyun 		musb_dbg(musb, "ep:%s disabled - ignore request",
540*4882a593Smuzhiyun 						musb_ep->end_point.name);
541*4882a593Smuzhiyun 		return;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/* We shouldn't get here while DMA is active, but we do... */
545*4882a593Smuzhiyun 	if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
546*4882a593Smuzhiyun 		musb_dbg(musb, "DMA pending...");
547*4882a593Smuzhiyun 		return;
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (csr & MUSB_RXCSR_P_SENDSTALL) {
551*4882a593Smuzhiyun 		musb_dbg(musb, "%s stalling, RXCSR %04x",
552*4882a593Smuzhiyun 		    musb_ep->end_point.name, csr);
553*4882a593Smuzhiyun 		return;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
557*4882a593Smuzhiyun 		struct dma_controller	*c = musb->dma_controller;
558*4882a593Smuzhiyun 		struct dma_channel	*channel = musb_ep->dma;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		/* NOTE:  CPPI won't actually stop advancing the DMA
561*4882a593Smuzhiyun 		 * queue after short packet transfers, so this is almost
562*4882a593Smuzhiyun 		 * always going to run as IRQ-per-packet DMA so that
563*4882a593Smuzhiyun 		 * faults will be handled correctly.
564*4882a593Smuzhiyun 		 */
565*4882a593Smuzhiyun 		if (c->channel_program(channel,
566*4882a593Smuzhiyun 				musb_ep->packet_sz,
567*4882a593Smuzhiyun 				!request->short_not_ok,
568*4882a593Smuzhiyun 				request->dma + request->actual,
569*4882a593Smuzhiyun 				request->length - request->actual)) {
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 			/* make sure that if an rxpkt arrived after the irq,
572*4882a593Smuzhiyun 			 * the cppi engine will be ready to take it as soon
573*4882a593Smuzhiyun 			 * as DMA is enabled
574*4882a593Smuzhiyun 			 */
575*4882a593Smuzhiyun 			csr &= ~(MUSB_RXCSR_AUTOCLEAR
576*4882a593Smuzhiyun 					| MUSB_RXCSR_DMAMODE);
577*4882a593Smuzhiyun 			csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
578*4882a593Smuzhiyun 			musb_writew(epio, MUSB_RXCSR, csr);
579*4882a593Smuzhiyun 			return;
580*4882a593Smuzhiyun 		}
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (csr & MUSB_RXCSR_RXPKTRDY) {
584*4882a593Smuzhiyun 		fifo_count = musb_readw(epio, MUSB_RXCOUNT);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		/*
587*4882a593Smuzhiyun 		 * Enable Mode 1 on RX transfers only when short_not_ok flag
588*4882a593Smuzhiyun 		 * is set. Currently short_not_ok flag is set only from
589*4882a593Smuzhiyun 		 * file_storage and f_mass_storage drivers
590*4882a593Smuzhiyun 		 */
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
593*4882a593Smuzhiyun 			use_mode_1 = 1;
594*4882a593Smuzhiyun 		else
595*4882a593Smuzhiyun 			use_mode_1 = 0;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		if (request->actual < request->length) {
598*4882a593Smuzhiyun 			if (!is_buffer_mapped(req))
599*4882a593Smuzhiyun 				goto buffer_aint_mapped;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 			if (musb_dma_inventra(musb)) {
602*4882a593Smuzhiyun 				struct dma_controller	*c;
603*4882a593Smuzhiyun 				struct dma_channel	*channel;
604*4882a593Smuzhiyun 				int			use_dma = 0;
605*4882a593Smuzhiyun 				unsigned int transfer_size;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 				c = musb->dma_controller;
608*4882a593Smuzhiyun 				channel = musb_ep->dma;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
611*4882a593Smuzhiyun 	 * mode 0 only. So we do not get endpoint interrupts due to DMA
612*4882a593Smuzhiyun 	 * completion. We only get interrupts from DMA controller.
613*4882a593Smuzhiyun 	 *
614*4882a593Smuzhiyun 	 * We could operate in DMA mode 1 if we knew the size of the tranfer
615*4882a593Smuzhiyun 	 * in advance. For mass storage class, request->length = what the host
616*4882a593Smuzhiyun 	 * sends, so that'd work.  But for pretty much everything else,
617*4882a593Smuzhiyun 	 * request->length is routinely more than what the host sends. For
618*4882a593Smuzhiyun 	 * most these gadgets, end of is signified either by a short packet,
619*4882a593Smuzhiyun 	 * or filling the last byte of the buffer.  (Sending extra data in
620*4882a593Smuzhiyun 	 * that last pckate should trigger an overflow fault.)  But in mode 1,
621*4882a593Smuzhiyun 	 * we don't get DMA completion interrupt for short packets.
622*4882a593Smuzhiyun 	 *
623*4882a593Smuzhiyun 	 * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
624*4882a593Smuzhiyun 	 * to get endpoint interrupt on every DMA req, but that didn't seem
625*4882a593Smuzhiyun 	 * to work reliably.
626*4882a593Smuzhiyun 	 *
627*4882a593Smuzhiyun 	 * REVISIT an updated g_file_storage can set req->short_not_ok, which
628*4882a593Smuzhiyun 	 * then becomes usable as a runtime "use mode 1" hint...
629*4882a593Smuzhiyun 	 */
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 				/* Experimental: Mode1 works with mass storage use cases */
632*4882a593Smuzhiyun 				if (use_mode_1) {
633*4882a593Smuzhiyun 					csr |= MUSB_RXCSR_AUTOCLEAR;
634*4882a593Smuzhiyun 					musb_writew(epio, MUSB_RXCSR, csr);
635*4882a593Smuzhiyun 					csr |= MUSB_RXCSR_DMAENAB;
636*4882a593Smuzhiyun 					musb_writew(epio, MUSB_RXCSR, csr);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 					/*
639*4882a593Smuzhiyun 					 * this special sequence (enabling and then
640*4882a593Smuzhiyun 					 * disabling MUSB_RXCSR_DMAMODE) is required
641*4882a593Smuzhiyun 					 * to get DMAReq to activate
642*4882a593Smuzhiyun 					 */
643*4882a593Smuzhiyun 					musb_writew(epio, MUSB_RXCSR,
644*4882a593Smuzhiyun 						csr | MUSB_RXCSR_DMAMODE);
645*4882a593Smuzhiyun 					musb_writew(epio, MUSB_RXCSR, csr);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 					transfer_size = min_t(unsigned int,
648*4882a593Smuzhiyun 							request->length -
649*4882a593Smuzhiyun 							request->actual,
650*4882a593Smuzhiyun 							channel->max_len);
651*4882a593Smuzhiyun 					musb_ep->dma->desired_mode = 1;
652*4882a593Smuzhiyun 				} else {
653*4882a593Smuzhiyun 					if (!musb_ep->hb_mult &&
654*4882a593Smuzhiyun 						musb_ep->hw_ep->rx_double_buffered)
655*4882a593Smuzhiyun 						csr |= MUSB_RXCSR_AUTOCLEAR;
656*4882a593Smuzhiyun 					csr |= MUSB_RXCSR_DMAENAB;
657*4882a593Smuzhiyun 					musb_writew(epio, MUSB_RXCSR, csr);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 					transfer_size = min(request->length - request->actual,
660*4882a593Smuzhiyun 							(unsigned)fifo_count);
661*4882a593Smuzhiyun 					musb_ep->dma->desired_mode = 0;
662*4882a593Smuzhiyun 				}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 				use_dma = c->channel_program(
665*4882a593Smuzhiyun 						channel,
666*4882a593Smuzhiyun 						musb_ep->packet_sz,
667*4882a593Smuzhiyun 						channel->desired_mode,
668*4882a593Smuzhiyun 						request->dma
669*4882a593Smuzhiyun 						+ request->actual,
670*4882a593Smuzhiyun 						transfer_size);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 				if (use_dma)
673*4882a593Smuzhiyun 					return;
674*4882a593Smuzhiyun 			}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 			if ((musb_dma_ux500(musb)) &&
677*4882a593Smuzhiyun 				(request->actual < request->length)) {
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 				struct dma_controller *c;
680*4882a593Smuzhiyun 				struct dma_channel *channel;
681*4882a593Smuzhiyun 				unsigned int transfer_size = 0;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 				c = musb->dma_controller;
684*4882a593Smuzhiyun 				channel = musb_ep->dma;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 				/* In case first packet is short */
687*4882a593Smuzhiyun 				if (fifo_count < musb_ep->packet_sz)
688*4882a593Smuzhiyun 					transfer_size = fifo_count;
689*4882a593Smuzhiyun 				else if (request->short_not_ok)
690*4882a593Smuzhiyun 					transfer_size =	min_t(unsigned int,
691*4882a593Smuzhiyun 							request->length -
692*4882a593Smuzhiyun 							request->actual,
693*4882a593Smuzhiyun 							channel->max_len);
694*4882a593Smuzhiyun 				else
695*4882a593Smuzhiyun 					transfer_size = min_t(unsigned int,
696*4882a593Smuzhiyun 							request->length -
697*4882a593Smuzhiyun 							request->actual,
698*4882a593Smuzhiyun 							(unsigned)fifo_count);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 				csr &= ~MUSB_RXCSR_DMAMODE;
701*4882a593Smuzhiyun 				csr |= (MUSB_RXCSR_DMAENAB |
702*4882a593Smuzhiyun 					MUSB_RXCSR_AUTOCLEAR);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 				musb_writew(epio, MUSB_RXCSR, csr);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 				if (transfer_size <= musb_ep->packet_sz) {
707*4882a593Smuzhiyun 					musb_ep->dma->desired_mode = 0;
708*4882a593Smuzhiyun 				} else {
709*4882a593Smuzhiyun 					musb_ep->dma->desired_mode = 1;
710*4882a593Smuzhiyun 					/* Mode must be set after DMAENAB */
711*4882a593Smuzhiyun 					csr |= MUSB_RXCSR_DMAMODE;
712*4882a593Smuzhiyun 					musb_writew(epio, MUSB_RXCSR, csr);
713*4882a593Smuzhiyun 				}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 				if (c->channel_program(channel,
716*4882a593Smuzhiyun 							musb_ep->packet_sz,
717*4882a593Smuzhiyun 							channel->desired_mode,
718*4882a593Smuzhiyun 							request->dma
719*4882a593Smuzhiyun 							+ request->actual,
720*4882a593Smuzhiyun 							transfer_size))
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 					return;
723*4882a593Smuzhiyun 			}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 			len = request->length - request->actual;
726*4882a593Smuzhiyun 			musb_dbg(musb, "%s OUT/RX pio fifo %d/%d, maxpacket %d",
727*4882a593Smuzhiyun 					musb_ep->end_point.name,
728*4882a593Smuzhiyun 					fifo_count, len,
729*4882a593Smuzhiyun 					musb_ep->packet_sz);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 			fifo_count = min_t(unsigned, len, fifo_count);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 			if (tusb_dma_omap(musb)) {
734*4882a593Smuzhiyun 				struct dma_controller *c = musb->dma_controller;
735*4882a593Smuzhiyun 				struct dma_channel *channel = musb_ep->dma;
736*4882a593Smuzhiyun 				u32 dma_addr = request->dma + request->actual;
737*4882a593Smuzhiyun 				int ret;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 				ret = c->channel_program(channel,
740*4882a593Smuzhiyun 						musb_ep->packet_sz,
741*4882a593Smuzhiyun 						channel->desired_mode,
742*4882a593Smuzhiyun 						dma_addr,
743*4882a593Smuzhiyun 						fifo_count);
744*4882a593Smuzhiyun 				if (ret)
745*4882a593Smuzhiyun 					return;
746*4882a593Smuzhiyun 			}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 			/*
749*4882a593Smuzhiyun 			 * Unmap the dma buffer back to cpu if dma channel
750*4882a593Smuzhiyun 			 * programming fails. This buffer is mapped if the
751*4882a593Smuzhiyun 			 * channel allocation is successful
752*4882a593Smuzhiyun 			 */
753*4882a593Smuzhiyun 			unmap_dma_buffer(req, musb);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 			/*
756*4882a593Smuzhiyun 			 * Clear DMAENAB and AUTOCLEAR for the
757*4882a593Smuzhiyun 			 * PIO mode transfer
758*4882a593Smuzhiyun 			 */
759*4882a593Smuzhiyun 			csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
760*4882a593Smuzhiyun 			musb_writew(epio, MUSB_RXCSR, csr);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun buffer_aint_mapped:
763*4882a593Smuzhiyun 			fifo_count = min_t(unsigned int,
764*4882a593Smuzhiyun 					request->length - request->actual,
765*4882a593Smuzhiyun 					(unsigned int)fifo_count);
766*4882a593Smuzhiyun 			musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
767*4882a593Smuzhiyun 					(request->buf + request->actual));
768*4882a593Smuzhiyun 			request->actual += fifo_count;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 			/* REVISIT if we left anything in the fifo, flush
771*4882a593Smuzhiyun 			 * it and report -EOVERFLOW
772*4882a593Smuzhiyun 			 */
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 			/* ack the read! */
775*4882a593Smuzhiyun 			csr |= MUSB_RXCSR_P_WZC_BITS;
776*4882a593Smuzhiyun 			csr &= ~MUSB_RXCSR_RXPKTRDY;
777*4882a593Smuzhiyun 			musb_writew(epio, MUSB_RXCSR, csr);
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	/* reach the end or short packet detected */
782*4882a593Smuzhiyun 	if (request->actual == request->length ||
783*4882a593Smuzhiyun 	    fifo_count < musb_ep->packet_sz)
784*4882a593Smuzhiyun 		musb_g_giveback(musb_ep, request, 0);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /*
788*4882a593Smuzhiyun  * Data ready for a request; called from IRQ
789*4882a593Smuzhiyun  */
musb_g_rx(struct musb * musb,u8 epnum)790*4882a593Smuzhiyun void musb_g_rx(struct musb *musb, u8 epnum)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	u16			csr;
793*4882a593Smuzhiyun 	struct musb_request	*req;
794*4882a593Smuzhiyun 	struct usb_request	*request;
795*4882a593Smuzhiyun 	void __iomem		*mbase = musb->mregs;
796*4882a593Smuzhiyun 	struct musb_ep		*musb_ep;
797*4882a593Smuzhiyun 	void __iomem		*epio = musb->endpoints[epnum].regs;
798*4882a593Smuzhiyun 	struct dma_channel	*dma;
799*4882a593Smuzhiyun 	struct musb_hw_ep	*hw_ep = &musb->endpoints[epnum];
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (hw_ep->is_shared_fifo)
802*4882a593Smuzhiyun 		musb_ep = &hw_ep->ep_in;
803*4882a593Smuzhiyun 	else
804*4882a593Smuzhiyun 		musb_ep = &hw_ep->ep_out;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	musb_ep_select(mbase, epnum);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	req = next_request(musb_ep);
809*4882a593Smuzhiyun 	if (!req)
810*4882a593Smuzhiyun 		return;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	trace_musb_req_rx(req);
813*4882a593Smuzhiyun 	request = &req->request;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	csr = musb_readw(epio, MUSB_RXCSR);
816*4882a593Smuzhiyun 	dma = is_dma_capable() ? musb_ep->dma : NULL;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	musb_dbg(musb, "<== %s, rxcsr %04x%s %p", musb_ep->end_point.name,
819*4882a593Smuzhiyun 			csr, dma ? " (dma)" : "", request);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	if (csr & MUSB_RXCSR_P_SENTSTALL) {
822*4882a593Smuzhiyun 		csr |= MUSB_RXCSR_P_WZC_BITS;
823*4882a593Smuzhiyun 		csr &= ~MUSB_RXCSR_P_SENTSTALL;
824*4882a593Smuzhiyun 		musb_writew(epio, MUSB_RXCSR, csr);
825*4882a593Smuzhiyun 		return;
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (csr & MUSB_RXCSR_P_OVERRUN) {
829*4882a593Smuzhiyun 		/* csr |= MUSB_RXCSR_P_WZC_BITS; */
830*4882a593Smuzhiyun 		csr &= ~MUSB_RXCSR_P_OVERRUN;
831*4882a593Smuzhiyun 		musb_writew(epio, MUSB_RXCSR, csr);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 		musb_dbg(musb, "%s iso overrun on %p", musb_ep->name, request);
834*4882a593Smuzhiyun 		if (request->status == -EINPROGRESS)
835*4882a593Smuzhiyun 			request->status = -EOVERFLOW;
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 	if (csr & MUSB_RXCSR_INCOMPRX) {
838*4882a593Smuzhiyun 		/* REVISIT not necessarily an error */
839*4882a593Smuzhiyun 		musb_dbg(musb, "%s, incomprx", musb_ep->end_point.name);
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
843*4882a593Smuzhiyun 		/* "should not happen"; likely RXPKTRDY pending for DMA */
844*4882a593Smuzhiyun 		musb_dbg(musb, "%s busy, csr %04x",
845*4882a593Smuzhiyun 			musb_ep->end_point.name, csr);
846*4882a593Smuzhiyun 		return;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
850*4882a593Smuzhiyun 		csr &= ~(MUSB_RXCSR_AUTOCLEAR
851*4882a593Smuzhiyun 				| MUSB_RXCSR_DMAENAB
852*4882a593Smuzhiyun 				| MUSB_RXCSR_DMAMODE);
853*4882a593Smuzhiyun 		musb_writew(epio, MUSB_RXCSR,
854*4882a593Smuzhiyun 			MUSB_RXCSR_P_WZC_BITS | csr);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		request->actual += musb_ep->dma->actual_len;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
859*4882a593Smuzhiyun 	defined(CONFIG_USB_UX500_DMA)
860*4882a593Smuzhiyun 		/* Autoclear doesn't clear RxPktRdy for short packets */
861*4882a593Smuzhiyun 		if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
862*4882a593Smuzhiyun 				|| (dma->actual_len
863*4882a593Smuzhiyun 					& (musb_ep->packet_sz - 1))) {
864*4882a593Smuzhiyun 			/* ack the read! */
865*4882a593Smuzhiyun 			csr &= ~MUSB_RXCSR_RXPKTRDY;
866*4882a593Smuzhiyun 			musb_writew(epio, MUSB_RXCSR, csr);
867*4882a593Smuzhiyun 		}
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		/* incomplete, and not short? wait for next IN packet */
870*4882a593Smuzhiyun 		if ((request->actual < request->length)
871*4882a593Smuzhiyun 				&& (musb_ep->dma->actual_len
872*4882a593Smuzhiyun 					== musb_ep->packet_sz)) {
873*4882a593Smuzhiyun 			/* In double buffer case, continue to unload fifo if
874*4882a593Smuzhiyun  			 * there is Rx packet in FIFO.
875*4882a593Smuzhiyun  			 **/
876*4882a593Smuzhiyun 			csr = musb_readw(epio, MUSB_RXCSR);
877*4882a593Smuzhiyun 			if ((csr & MUSB_RXCSR_RXPKTRDY) &&
878*4882a593Smuzhiyun 				hw_ep->rx_double_buffered)
879*4882a593Smuzhiyun 				goto exit;
880*4882a593Smuzhiyun 			return;
881*4882a593Smuzhiyun 		}
882*4882a593Smuzhiyun #endif
883*4882a593Smuzhiyun 		musb_g_giveback(musb_ep, request, 0);
884*4882a593Smuzhiyun 		/*
885*4882a593Smuzhiyun 		 * In the giveback function the MUSB lock is
886*4882a593Smuzhiyun 		 * released and acquired after sometime. During
887*4882a593Smuzhiyun 		 * this time period the INDEX register could get
888*4882a593Smuzhiyun 		 * changed by the gadget_queue function especially
889*4882a593Smuzhiyun 		 * on SMP systems. Reselect the INDEX to be sure
890*4882a593Smuzhiyun 		 * we are reading/modifying the right registers
891*4882a593Smuzhiyun 		 */
892*4882a593Smuzhiyun 		musb_ep_select(mbase, epnum);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 		req = next_request(musb_ep);
895*4882a593Smuzhiyun 		if (!req)
896*4882a593Smuzhiyun 			return;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
899*4882a593Smuzhiyun 	defined(CONFIG_USB_UX500_DMA)
900*4882a593Smuzhiyun exit:
901*4882a593Smuzhiyun #endif
902*4882a593Smuzhiyun 	/* Analyze request */
903*4882a593Smuzhiyun 	rxstate(musb, req);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun /* ------------------------------------------------------------ */
907*4882a593Smuzhiyun 
musb_gadget_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)908*4882a593Smuzhiyun static int musb_gadget_enable(struct usb_ep *ep,
909*4882a593Smuzhiyun 			const struct usb_endpoint_descriptor *desc)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	unsigned long		flags;
912*4882a593Smuzhiyun 	struct musb_ep		*musb_ep;
913*4882a593Smuzhiyun 	struct musb_hw_ep	*hw_ep;
914*4882a593Smuzhiyun 	void __iomem		*regs;
915*4882a593Smuzhiyun 	struct musb		*musb;
916*4882a593Smuzhiyun 	void __iomem	*mbase;
917*4882a593Smuzhiyun 	u8		epnum;
918*4882a593Smuzhiyun 	u16		csr;
919*4882a593Smuzhiyun 	unsigned	tmp;
920*4882a593Smuzhiyun 	int		status = -EINVAL;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (!ep || !desc)
923*4882a593Smuzhiyun 		return -EINVAL;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	musb_ep = to_musb_ep(ep);
926*4882a593Smuzhiyun 	hw_ep = musb_ep->hw_ep;
927*4882a593Smuzhiyun 	regs = hw_ep->regs;
928*4882a593Smuzhiyun 	musb = musb_ep->musb;
929*4882a593Smuzhiyun 	mbase = musb->mregs;
930*4882a593Smuzhiyun 	epnum = musb_ep->current_epnum;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	if (musb_ep->desc) {
935*4882a593Smuzhiyun 		status = -EBUSY;
936*4882a593Smuzhiyun 		goto fail;
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 	musb_ep->type = usb_endpoint_type(desc);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* check direction and (later) maxpacket size against endpoint */
941*4882a593Smuzhiyun 	if (usb_endpoint_num(desc) != epnum)
942*4882a593Smuzhiyun 		goto fail;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/* REVISIT this rules out high bandwidth periodic transfers */
945*4882a593Smuzhiyun 	tmp = usb_endpoint_maxp_mult(desc) - 1;
946*4882a593Smuzhiyun 	if (tmp) {
947*4882a593Smuzhiyun 		int ok;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 		if (usb_endpoint_dir_in(desc))
950*4882a593Smuzhiyun 			ok = musb->hb_iso_tx;
951*4882a593Smuzhiyun 		else
952*4882a593Smuzhiyun 			ok = musb->hb_iso_rx;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 		if (!ok) {
955*4882a593Smuzhiyun 			musb_dbg(musb, "no support for high bandwidth ISO");
956*4882a593Smuzhiyun 			goto fail;
957*4882a593Smuzhiyun 		}
958*4882a593Smuzhiyun 		musb_ep->hb_mult = tmp;
959*4882a593Smuzhiyun 	} else {
960*4882a593Smuzhiyun 		musb_ep->hb_mult = 0;
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	musb_ep->packet_sz = usb_endpoint_maxp(desc);
964*4882a593Smuzhiyun 	tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* enable the interrupts for the endpoint, set the endpoint
967*4882a593Smuzhiyun 	 * packet size (or fail), set the mode, clear the fifo
968*4882a593Smuzhiyun 	 */
969*4882a593Smuzhiyun 	musb_ep_select(mbase, epnum);
970*4882a593Smuzhiyun 	if (usb_endpoint_dir_in(desc)) {
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		if (hw_ep->is_shared_fifo)
973*4882a593Smuzhiyun 			musb_ep->is_in = 1;
974*4882a593Smuzhiyun 		if (!musb_ep->is_in)
975*4882a593Smuzhiyun 			goto fail;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 		if (tmp > hw_ep->max_packet_sz_tx) {
978*4882a593Smuzhiyun 			musb_dbg(musb, "packet size beyond hardware FIFO size");
979*4882a593Smuzhiyun 			goto fail;
980*4882a593Smuzhiyun 		}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 		musb->intrtxe |= (1 << epnum);
983*4882a593Smuzhiyun 		musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 		/* REVISIT if can_bulk_split(), use by updating "tmp";
986*4882a593Smuzhiyun 		 * likewise high bandwidth periodic tx
987*4882a593Smuzhiyun 		 */
988*4882a593Smuzhiyun 		/* Set TXMAXP with the FIFO size of the endpoint
989*4882a593Smuzhiyun 		 * to disable double buffering mode.
990*4882a593Smuzhiyun 		 */
991*4882a593Smuzhiyun 		if (can_bulk_split(musb, musb_ep->type))
992*4882a593Smuzhiyun 			musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
993*4882a593Smuzhiyun 						musb_ep->packet_sz) - 1;
994*4882a593Smuzhiyun 		musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
995*4882a593Smuzhiyun 				| (musb_ep->hb_mult << 11));
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 		csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
998*4882a593Smuzhiyun 		if (musb_readw(regs, MUSB_TXCSR)
999*4882a593Smuzhiyun 				& MUSB_TXCSR_FIFONOTEMPTY)
1000*4882a593Smuzhiyun 			csr |= MUSB_TXCSR_FLUSHFIFO;
1001*4882a593Smuzhiyun 		if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1002*4882a593Smuzhiyun 			csr |= MUSB_TXCSR_P_ISO;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 		/* set twice in case of double buffering */
1005*4882a593Smuzhiyun 		musb_writew(regs, MUSB_TXCSR, csr);
1006*4882a593Smuzhiyun 		/* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1007*4882a593Smuzhiyun 		musb_writew(regs, MUSB_TXCSR, csr);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	} else {
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		if (hw_ep->is_shared_fifo)
1012*4882a593Smuzhiyun 			musb_ep->is_in = 0;
1013*4882a593Smuzhiyun 		if (musb_ep->is_in)
1014*4882a593Smuzhiyun 			goto fail;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		if (tmp > hw_ep->max_packet_sz_rx) {
1017*4882a593Smuzhiyun 			musb_dbg(musb, "packet size beyond hardware FIFO size");
1018*4882a593Smuzhiyun 			goto fail;
1019*4882a593Smuzhiyun 		}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		musb->intrrxe |= (1 << epnum);
1022*4882a593Smuzhiyun 		musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 		/* REVISIT if can_bulk_combine() use by updating "tmp"
1025*4882a593Smuzhiyun 		 * likewise high bandwidth periodic rx
1026*4882a593Smuzhiyun 		 */
1027*4882a593Smuzhiyun 		/* Set RXMAXP with the FIFO size of the endpoint
1028*4882a593Smuzhiyun 		 * to disable double buffering mode.
1029*4882a593Smuzhiyun 		 */
1030*4882a593Smuzhiyun 		musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
1031*4882a593Smuzhiyun 				| (musb_ep->hb_mult << 11));
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 		/* force shared fifo to OUT-only mode */
1034*4882a593Smuzhiyun 		if (hw_ep->is_shared_fifo) {
1035*4882a593Smuzhiyun 			csr = musb_readw(regs, MUSB_TXCSR);
1036*4882a593Smuzhiyun 			csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
1037*4882a593Smuzhiyun 			musb_writew(regs, MUSB_TXCSR, csr);
1038*4882a593Smuzhiyun 		}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 		csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
1041*4882a593Smuzhiyun 		if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1042*4882a593Smuzhiyun 			csr |= MUSB_RXCSR_P_ISO;
1043*4882a593Smuzhiyun 		else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
1044*4882a593Smuzhiyun 			csr |= MUSB_RXCSR_DISNYET;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 		/* set twice in case of double buffering */
1047*4882a593Smuzhiyun 		musb_writew(regs, MUSB_RXCSR, csr);
1048*4882a593Smuzhiyun 		musb_writew(regs, MUSB_RXCSR, csr);
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* NOTE:  all the I/O code _should_ work fine without DMA, in case
1052*4882a593Smuzhiyun 	 * for some reason you run out of channels here.
1053*4882a593Smuzhiyun 	 */
1054*4882a593Smuzhiyun 	if (is_dma_capable() && musb->dma_controller) {
1055*4882a593Smuzhiyun 		struct dma_controller	*c = musb->dma_controller;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 		musb_ep->dma = c->channel_alloc(c, hw_ep,
1058*4882a593Smuzhiyun 				(desc->bEndpointAddress & USB_DIR_IN));
1059*4882a593Smuzhiyun 	} else
1060*4882a593Smuzhiyun 		musb_ep->dma = NULL;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	musb_ep->desc = desc;
1063*4882a593Smuzhiyun 	musb_ep->busy = 0;
1064*4882a593Smuzhiyun 	musb_ep->wedged = 0;
1065*4882a593Smuzhiyun 	status = 0;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
1068*4882a593Smuzhiyun 			musb_driver_name, musb_ep->end_point.name,
1069*4882a593Smuzhiyun 			musb_ep_xfertype_string(musb_ep->type),
1070*4882a593Smuzhiyun 			musb_ep->is_in ? "IN" : "OUT",
1071*4882a593Smuzhiyun 			musb_ep->dma ? "dma, " : "",
1072*4882a593Smuzhiyun 			musb_ep->packet_sz);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	schedule_delayed_work(&musb->irq_work, 0);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun fail:
1077*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1078*4882a593Smuzhiyun 	return status;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun /*
1082*4882a593Smuzhiyun  * Disable an endpoint flushing all requests queued.
1083*4882a593Smuzhiyun  */
musb_gadget_disable(struct usb_ep * ep)1084*4882a593Smuzhiyun static int musb_gadget_disable(struct usb_ep *ep)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	unsigned long	flags;
1087*4882a593Smuzhiyun 	struct musb	*musb;
1088*4882a593Smuzhiyun 	u8		epnum;
1089*4882a593Smuzhiyun 	struct musb_ep	*musb_ep;
1090*4882a593Smuzhiyun 	void __iomem	*epio;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	musb_ep = to_musb_ep(ep);
1093*4882a593Smuzhiyun 	musb = musb_ep->musb;
1094*4882a593Smuzhiyun 	epnum = musb_ep->current_epnum;
1095*4882a593Smuzhiyun 	epio = musb->endpoints[epnum].regs;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1098*4882a593Smuzhiyun 	musb_ep_select(musb->mregs, epnum);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	/* zero the endpoint sizes */
1101*4882a593Smuzhiyun 	if (musb_ep->is_in) {
1102*4882a593Smuzhiyun 		musb->intrtxe &= ~(1 << epnum);
1103*4882a593Smuzhiyun 		musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
1104*4882a593Smuzhiyun 		musb_writew(epio, MUSB_TXMAXP, 0);
1105*4882a593Smuzhiyun 	} else {
1106*4882a593Smuzhiyun 		musb->intrrxe &= ~(1 << epnum);
1107*4882a593Smuzhiyun 		musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
1108*4882a593Smuzhiyun 		musb_writew(epio, MUSB_RXMAXP, 0);
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	/* abort all pending DMA and requests */
1112*4882a593Smuzhiyun 	nuke(musb_ep, -ESHUTDOWN);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	musb_ep->desc = NULL;
1115*4882a593Smuzhiyun 	musb_ep->end_point.desc = NULL;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	schedule_delayed_work(&musb->irq_work, 0);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	spin_unlock_irqrestore(&(musb->lock), flags);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	musb_dbg(musb, "%s", musb_ep->end_point.name);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return 0;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun /*
1127*4882a593Smuzhiyun  * Allocate a request for an endpoint.
1128*4882a593Smuzhiyun  * Reused by ep0 code.
1129*4882a593Smuzhiyun  */
musb_alloc_request(struct usb_ep * ep,gfp_t gfp_flags)1130*4882a593Smuzhiyun struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1133*4882a593Smuzhiyun 	struct musb_request	*request = NULL;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	request = kzalloc(sizeof *request, gfp_flags);
1136*4882a593Smuzhiyun 	if (!request)
1137*4882a593Smuzhiyun 		return NULL;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	request->request.dma = DMA_ADDR_INVALID;
1140*4882a593Smuzhiyun 	request->epnum = musb_ep->current_epnum;
1141*4882a593Smuzhiyun 	request->ep = musb_ep;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	trace_musb_req_alloc(request);
1144*4882a593Smuzhiyun 	return &request->request;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun /*
1148*4882a593Smuzhiyun  * Free a request
1149*4882a593Smuzhiyun  * Reused by ep0 code.
1150*4882a593Smuzhiyun  */
musb_free_request(struct usb_ep * ep,struct usb_request * req)1151*4882a593Smuzhiyun void musb_free_request(struct usb_ep *ep, struct usb_request *req)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun 	struct musb_request *request = to_musb_request(req);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	trace_musb_req_free(request);
1156*4882a593Smuzhiyun 	kfree(request);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun static LIST_HEAD(buffers);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun struct free_record {
1162*4882a593Smuzhiyun 	struct list_head	list;
1163*4882a593Smuzhiyun 	struct device		*dev;
1164*4882a593Smuzhiyun 	unsigned		bytes;
1165*4882a593Smuzhiyun 	dma_addr_t		dma;
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun /*
1169*4882a593Smuzhiyun  * Context: controller locked, IRQs blocked.
1170*4882a593Smuzhiyun  */
musb_ep_restart(struct musb * musb,struct musb_request * req)1171*4882a593Smuzhiyun void musb_ep_restart(struct musb *musb, struct musb_request *req)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	trace_musb_req_start(req);
1174*4882a593Smuzhiyun 	musb_ep_select(musb->mregs, req->epnum);
1175*4882a593Smuzhiyun 	if (req->tx)
1176*4882a593Smuzhiyun 		txstate(musb, req);
1177*4882a593Smuzhiyun 	else
1178*4882a593Smuzhiyun 		rxstate(musb, req);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun 
musb_ep_restart_resume_work(struct musb * musb,void * data)1181*4882a593Smuzhiyun static int musb_ep_restart_resume_work(struct musb *musb, void *data)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	struct musb_request *req = data;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	musb_ep_restart(musb, req);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun 
musb_gadget_queue(struct usb_ep * ep,struct usb_request * req,gfp_t gfp_flags)1190*4882a593Smuzhiyun static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
1191*4882a593Smuzhiyun 			gfp_t gfp_flags)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun 	struct musb_ep		*musb_ep;
1194*4882a593Smuzhiyun 	struct musb_request	*request;
1195*4882a593Smuzhiyun 	struct musb		*musb;
1196*4882a593Smuzhiyun 	int			status;
1197*4882a593Smuzhiyun 	unsigned long		lockflags;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (!ep || !req)
1200*4882a593Smuzhiyun 		return -EINVAL;
1201*4882a593Smuzhiyun 	if (!req->buf)
1202*4882a593Smuzhiyun 		return -ENODATA;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	musb_ep = to_musb_ep(ep);
1205*4882a593Smuzhiyun 	musb = musb_ep->musb;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	request = to_musb_request(req);
1208*4882a593Smuzhiyun 	request->musb = musb;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	if (request->ep != musb_ep)
1211*4882a593Smuzhiyun 		return -EINVAL;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	status = pm_runtime_get(musb->controller);
1214*4882a593Smuzhiyun 	if ((status != -EINPROGRESS) && status < 0) {
1215*4882a593Smuzhiyun 		dev_err(musb->controller,
1216*4882a593Smuzhiyun 			"pm runtime get failed in %s\n",
1217*4882a593Smuzhiyun 			__func__);
1218*4882a593Smuzhiyun 		pm_runtime_put_noidle(musb->controller);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		return status;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 	status = 0;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	trace_musb_req_enq(request);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* request is mine now... */
1227*4882a593Smuzhiyun 	request->request.actual = 0;
1228*4882a593Smuzhiyun 	request->request.status = -EINPROGRESS;
1229*4882a593Smuzhiyun 	request->epnum = musb_ep->current_epnum;
1230*4882a593Smuzhiyun 	request->tx = musb_ep->is_in;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	map_dma_buffer(request, musb, musb_ep);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, lockflags);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	/* don't queue if the ep is down */
1237*4882a593Smuzhiyun 	if (!musb_ep->desc) {
1238*4882a593Smuzhiyun 		musb_dbg(musb, "req %p queued to %s while ep %s",
1239*4882a593Smuzhiyun 				req, ep->name, "disabled");
1240*4882a593Smuzhiyun 		status = -ESHUTDOWN;
1241*4882a593Smuzhiyun 		unmap_dma_buffer(request, musb);
1242*4882a593Smuzhiyun 		goto unlock;
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	/* add request to the list */
1246*4882a593Smuzhiyun 	list_add_tail(&request->list, &musb_ep->req_list);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	/* it this is the head of the queue, start i/o ... */
1249*4882a593Smuzhiyun 	if (!musb_ep->busy && &request->list == musb_ep->req_list.next) {
1250*4882a593Smuzhiyun 		status = musb_queue_resume_work(musb,
1251*4882a593Smuzhiyun 						musb_ep_restart_resume_work,
1252*4882a593Smuzhiyun 						request);
1253*4882a593Smuzhiyun 		if (status < 0) {
1254*4882a593Smuzhiyun 			dev_err(musb->controller, "%s resume work: %i\n",
1255*4882a593Smuzhiyun 				__func__, status);
1256*4882a593Smuzhiyun 			list_del(&request->list);
1257*4882a593Smuzhiyun 		}
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun unlock:
1261*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, lockflags);
1262*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(musb->controller);
1263*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(musb->controller);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	return status;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
musb_gadget_dequeue(struct usb_ep * ep,struct usb_request * request)1268*4882a593Smuzhiyun static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1271*4882a593Smuzhiyun 	struct musb_request	*req = to_musb_request(request);
1272*4882a593Smuzhiyun 	struct musb_request	*r;
1273*4882a593Smuzhiyun 	unsigned long		flags;
1274*4882a593Smuzhiyun 	int			status = 0;
1275*4882a593Smuzhiyun 	struct musb		*musb = musb_ep->musb;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (!ep || !request || req->ep != musb_ep)
1278*4882a593Smuzhiyun 		return -EINVAL;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	trace_musb_req_deq(req);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	list_for_each_entry(r, &musb_ep->req_list, list) {
1285*4882a593Smuzhiyun 		if (r == req)
1286*4882a593Smuzhiyun 			break;
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 	if (r != req) {
1289*4882a593Smuzhiyun 		dev_err(musb->controller, "request %p not queued to %s\n",
1290*4882a593Smuzhiyun 				request, ep->name);
1291*4882a593Smuzhiyun 		status = -EINVAL;
1292*4882a593Smuzhiyun 		goto done;
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	/* if the hardware doesn't have the request, easy ... */
1296*4882a593Smuzhiyun 	if (musb_ep->req_list.next != &req->list || musb_ep->busy)
1297*4882a593Smuzhiyun 		musb_g_giveback(musb_ep, request, -ECONNRESET);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	/* ... else abort the dma transfer ... */
1300*4882a593Smuzhiyun 	else if (is_dma_capable() && musb_ep->dma) {
1301*4882a593Smuzhiyun 		struct dma_controller	*c = musb->dma_controller;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 		musb_ep_select(musb->mregs, musb_ep->current_epnum);
1304*4882a593Smuzhiyun 		if (c->channel_abort)
1305*4882a593Smuzhiyun 			status = c->channel_abort(musb_ep->dma);
1306*4882a593Smuzhiyun 		else
1307*4882a593Smuzhiyun 			status = -EBUSY;
1308*4882a593Smuzhiyun 		if (status == 0)
1309*4882a593Smuzhiyun 			musb_g_giveback(musb_ep, request, -ECONNRESET);
1310*4882a593Smuzhiyun 	} else {
1311*4882a593Smuzhiyun 		/* NOTE: by sticking to easily tested hardware/driver states,
1312*4882a593Smuzhiyun 		 * we leave counting of in-flight packets imprecise.
1313*4882a593Smuzhiyun 		 */
1314*4882a593Smuzhiyun 		musb_g_giveback(musb_ep, request, -ECONNRESET);
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun done:
1318*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1319*4882a593Smuzhiyun 	return status;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun /*
1323*4882a593Smuzhiyun  * Set or clear the halt bit of an endpoint. A halted endpoint won't tx/rx any
1324*4882a593Smuzhiyun  * data but will queue requests.
1325*4882a593Smuzhiyun  *
1326*4882a593Smuzhiyun  * exported to ep0 code
1327*4882a593Smuzhiyun  */
musb_gadget_set_halt(struct usb_ep * ep,int value)1328*4882a593Smuzhiyun static int musb_gadget_set_halt(struct usb_ep *ep, int value)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1331*4882a593Smuzhiyun 	u8			epnum = musb_ep->current_epnum;
1332*4882a593Smuzhiyun 	struct musb		*musb = musb_ep->musb;
1333*4882a593Smuzhiyun 	void __iomem		*epio = musb->endpoints[epnum].regs;
1334*4882a593Smuzhiyun 	void __iomem		*mbase;
1335*4882a593Smuzhiyun 	unsigned long		flags;
1336*4882a593Smuzhiyun 	u16			csr;
1337*4882a593Smuzhiyun 	struct musb_request	*request;
1338*4882a593Smuzhiyun 	int			status = 0;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	if (!ep)
1341*4882a593Smuzhiyun 		return -EINVAL;
1342*4882a593Smuzhiyun 	mbase = musb->mregs;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
1347*4882a593Smuzhiyun 		status = -EINVAL;
1348*4882a593Smuzhiyun 		goto done;
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	musb_ep_select(mbase, epnum);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	request = next_request(musb_ep);
1354*4882a593Smuzhiyun 	if (value) {
1355*4882a593Smuzhiyun 		if (request) {
1356*4882a593Smuzhiyun 			musb_dbg(musb, "request in progress, cannot halt %s",
1357*4882a593Smuzhiyun 			    ep->name);
1358*4882a593Smuzhiyun 			status = -EAGAIN;
1359*4882a593Smuzhiyun 			goto done;
1360*4882a593Smuzhiyun 		}
1361*4882a593Smuzhiyun 		/* Cannot portably stall with non-empty FIFO */
1362*4882a593Smuzhiyun 		if (musb_ep->is_in) {
1363*4882a593Smuzhiyun 			csr = musb_readw(epio, MUSB_TXCSR);
1364*4882a593Smuzhiyun 			if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1365*4882a593Smuzhiyun 				musb_dbg(musb, "FIFO busy, cannot halt %s",
1366*4882a593Smuzhiyun 						ep->name);
1367*4882a593Smuzhiyun 				status = -EAGAIN;
1368*4882a593Smuzhiyun 				goto done;
1369*4882a593Smuzhiyun 			}
1370*4882a593Smuzhiyun 		}
1371*4882a593Smuzhiyun 	} else
1372*4882a593Smuzhiyun 		musb_ep->wedged = 0;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* set/clear the stall and toggle bits */
1375*4882a593Smuzhiyun 	musb_dbg(musb, "%s: %s stall", ep->name, value ? "set" : "clear");
1376*4882a593Smuzhiyun 	if (musb_ep->is_in) {
1377*4882a593Smuzhiyun 		csr = musb_readw(epio, MUSB_TXCSR);
1378*4882a593Smuzhiyun 		csr |= MUSB_TXCSR_P_WZC_BITS
1379*4882a593Smuzhiyun 			| MUSB_TXCSR_CLRDATATOG;
1380*4882a593Smuzhiyun 		if (value)
1381*4882a593Smuzhiyun 			csr |= MUSB_TXCSR_P_SENDSTALL;
1382*4882a593Smuzhiyun 		else
1383*4882a593Smuzhiyun 			csr &= ~(MUSB_TXCSR_P_SENDSTALL
1384*4882a593Smuzhiyun 				| MUSB_TXCSR_P_SENTSTALL);
1385*4882a593Smuzhiyun 		csr &= ~MUSB_TXCSR_TXPKTRDY;
1386*4882a593Smuzhiyun 		musb_writew(epio, MUSB_TXCSR, csr);
1387*4882a593Smuzhiyun 	} else {
1388*4882a593Smuzhiyun 		csr = musb_readw(epio, MUSB_RXCSR);
1389*4882a593Smuzhiyun 		csr |= MUSB_RXCSR_P_WZC_BITS
1390*4882a593Smuzhiyun 			| MUSB_RXCSR_FLUSHFIFO
1391*4882a593Smuzhiyun 			| MUSB_RXCSR_CLRDATATOG;
1392*4882a593Smuzhiyun 		if (value)
1393*4882a593Smuzhiyun 			csr |= MUSB_RXCSR_P_SENDSTALL;
1394*4882a593Smuzhiyun 		else
1395*4882a593Smuzhiyun 			csr &= ~(MUSB_RXCSR_P_SENDSTALL
1396*4882a593Smuzhiyun 				| MUSB_RXCSR_P_SENTSTALL);
1397*4882a593Smuzhiyun 		musb_writew(epio, MUSB_RXCSR, csr);
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	/* maybe start the first request in the queue */
1401*4882a593Smuzhiyun 	if (!musb_ep->busy && !value && request) {
1402*4882a593Smuzhiyun 		musb_dbg(musb, "restarting the request");
1403*4882a593Smuzhiyun 		musb_ep_restart(musb, request);
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun done:
1407*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1408*4882a593Smuzhiyun 	return status;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun /*
1412*4882a593Smuzhiyun  * Sets the halt feature with the clear requests ignored
1413*4882a593Smuzhiyun  */
musb_gadget_set_wedge(struct usb_ep * ep)1414*4882a593Smuzhiyun static int musb_gadget_set_wedge(struct usb_ep *ep)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	if (!ep)
1419*4882a593Smuzhiyun 		return -EINVAL;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	musb_ep->wedged = 1;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	return usb_ep_set_halt(ep);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun 
musb_gadget_fifo_status(struct usb_ep * ep)1426*4882a593Smuzhiyun static int musb_gadget_fifo_status(struct usb_ep *ep)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1429*4882a593Smuzhiyun 	void __iomem		*epio = musb_ep->hw_ep->regs;
1430*4882a593Smuzhiyun 	int			retval = -EINVAL;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	if (musb_ep->desc && !musb_ep->is_in) {
1433*4882a593Smuzhiyun 		struct musb		*musb = musb_ep->musb;
1434*4882a593Smuzhiyun 		int			epnum = musb_ep->current_epnum;
1435*4882a593Smuzhiyun 		void __iomem		*mbase = musb->mregs;
1436*4882a593Smuzhiyun 		unsigned long		flags;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 		spin_lock_irqsave(&musb->lock, flags);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 		musb_ep_select(mbase, epnum);
1441*4882a593Smuzhiyun 		/* FIXME return zero unless RXPKTRDY is set */
1442*4882a593Smuzhiyun 		retval = musb_readw(epio, MUSB_RXCOUNT);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 		spin_unlock_irqrestore(&musb->lock, flags);
1445*4882a593Smuzhiyun 	}
1446*4882a593Smuzhiyun 	return retval;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun 
musb_gadget_fifo_flush(struct usb_ep * ep)1449*4882a593Smuzhiyun static void musb_gadget_fifo_flush(struct usb_ep *ep)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun 	struct musb_ep	*musb_ep = to_musb_ep(ep);
1452*4882a593Smuzhiyun 	struct musb	*musb = musb_ep->musb;
1453*4882a593Smuzhiyun 	u8		epnum = musb_ep->current_epnum;
1454*4882a593Smuzhiyun 	void __iomem	*epio = musb->endpoints[epnum].regs;
1455*4882a593Smuzhiyun 	void __iomem	*mbase;
1456*4882a593Smuzhiyun 	unsigned long	flags;
1457*4882a593Smuzhiyun 	u16		csr;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	mbase = musb->mregs;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1462*4882a593Smuzhiyun 	musb_ep_select(mbase, (u8) epnum);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	/* disable interrupts */
1465*4882a593Smuzhiyun 	musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	if (musb_ep->is_in) {
1468*4882a593Smuzhiyun 		csr = musb_readw(epio, MUSB_TXCSR);
1469*4882a593Smuzhiyun 		if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1470*4882a593Smuzhiyun 			csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
1471*4882a593Smuzhiyun 			/*
1472*4882a593Smuzhiyun 			 * Setting both TXPKTRDY and FLUSHFIFO makes controller
1473*4882a593Smuzhiyun 			 * to interrupt current FIFO loading, but not flushing
1474*4882a593Smuzhiyun 			 * the already loaded ones.
1475*4882a593Smuzhiyun 			 */
1476*4882a593Smuzhiyun 			csr &= ~MUSB_TXCSR_TXPKTRDY;
1477*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR, csr);
1478*4882a593Smuzhiyun 			/* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1479*4882a593Smuzhiyun 			musb_writew(epio, MUSB_TXCSR, csr);
1480*4882a593Smuzhiyun 		}
1481*4882a593Smuzhiyun 	} else {
1482*4882a593Smuzhiyun 		csr = musb_readw(epio, MUSB_RXCSR);
1483*4882a593Smuzhiyun 		csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
1484*4882a593Smuzhiyun 		musb_writew(epio, MUSB_RXCSR, csr);
1485*4882a593Smuzhiyun 		musb_writew(epio, MUSB_RXCSR, csr);
1486*4882a593Smuzhiyun 	}
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	/* re-enable interrupt */
1489*4882a593Smuzhiyun 	musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
1490*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun static const struct usb_ep_ops musb_ep_ops = {
1494*4882a593Smuzhiyun 	.enable		= musb_gadget_enable,
1495*4882a593Smuzhiyun 	.disable	= musb_gadget_disable,
1496*4882a593Smuzhiyun 	.alloc_request	= musb_alloc_request,
1497*4882a593Smuzhiyun 	.free_request	= musb_free_request,
1498*4882a593Smuzhiyun 	.queue		= musb_gadget_queue,
1499*4882a593Smuzhiyun 	.dequeue	= musb_gadget_dequeue,
1500*4882a593Smuzhiyun 	.set_halt	= musb_gadget_set_halt,
1501*4882a593Smuzhiyun 	.set_wedge	= musb_gadget_set_wedge,
1502*4882a593Smuzhiyun 	.fifo_status	= musb_gadget_fifo_status,
1503*4882a593Smuzhiyun 	.fifo_flush	= musb_gadget_fifo_flush
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1507*4882a593Smuzhiyun 
musb_gadget_get_frame(struct usb_gadget * gadget)1508*4882a593Smuzhiyun static int musb_gadget_get_frame(struct usb_gadget *gadget)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun 	struct musb	*musb = gadget_to_musb(gadget);
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	return (int)musb_readw(musb->mregs, MUSB_FRAME);
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun 
musb_gadget_wakeup(struct usb_gadget * gadget)1515*4882a593Smuzhiyun static int musb_gadget_wakeup(struct usb_gadget *gadget)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun 	struct musb	*musb = gadget_to_musb(gadget);
1518*4882a593Smuzhiyun 	void __iomem	*mregs = musb->mregs;
1519*4882a593Smuzhiyun 	unsigned long	flags;
1520*4882a593Smuzhiyun 	int		status = -EINVAL;
1521*4882a593Smuzhiyun 	u8		power, devctl;
1522*4882a593Smuzhiyun 	int		retries;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	switch (musb->xceiv->otg->state) {
1527*4882a593Smuzhiyun 	case OTG_STATE_B_PERIPHERAL:
1528*4882a593Smuzhiyun 		/* NOTE:  OTG state machine doesn't include B_SUSPENDED;
1529*4882a593Smuzhiyun 		 * that's part of the standard usb 1.1 state machine, and
1530*4882a593Smuzhiyun 		 * doesn't affect OTG transitions.
1531*4882a593Smuzhiyun 		 */
1532*4882a593Smuzhiyun 		if (musb->may_wakeup && musb->is_suspended)
1533*4882a593Smuzhiyun 			break;
1534*4882a593Smuzhiyun 		goto done;
1535*4882a593Smuzhiyun 	case OTG_STATE_B_IDLE:
1536*4882a593Smuzhiyun 		/* Start SRP ... OTG not required. */
1537*4882a593Smuzhiyun 		devctl = musb_readb(mregs, MUSB_DEVCTL);
1538*4882a593Smuzhiyun 		musb_dbg(musb, "Sending SRP: devctl: %02x", devctl);
1539*4882a593Smuzhiyun 		devctl |= MUSB_DEVCTL_SESSION;
1540*4882a593Smuzhiyun 		musb_writeb(mregs, MUSB_DEVCTL, devctl);
1541*4882a593Smuzhiyun 		devctl = musb_readb(mregs, MUSB_DEVCTL);
1542*4882a593Smuzhiyun 		retries = 100;
1543*4882a593Smuzhiyun 		while (!(devctl & MUSB_DEVCTL_SESSION)) {
1544*4882a593Smuzhiyun 			devctl = musb_readb(mregs, MUSB_DEVCTL);
1545*4882a593Smuzhiyun 			if (retries-- < 1)
1546*4882a593Smuzhiyun 				break;
1547*4882a593Smuzhiyun 		}
1548*4882a593Smuzhiyun 		retries = 10000;
1549*4882a593Smuzhiyun 		while (devctl & MUSB_DEVCTL_SESSION) {
1550*4882a593Smuzhiyun 			devctl = musb_readb(mregs, MUSB_DEVCTL);
1551*4882a593Smuzhiyun 			if (retries-- < 1)
1552*4882a593Smuzhiyun 				break;
1553*4882a593Smuzhiyun 		}
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 		spin_unlock_irqrestore(&musb->lock, flags);
1556*4882a593Smuzhiyun 		otg_start_srp(musb->xceiv->otg);
1557*4882a593Smuzhiyun 		spin_lock_irqsave(&musb->lock, flags);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 		/* Block idling for at least 1s */
1560*4882a593Smuzhiyun 		musb_platform_try_idle(musb,
1561*4882a593Smuzhiyun 			jiffies + msecs_to_jiffies(1 * HZ));
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 		status = 0;
1564*4882a593Smuzhiyun 		goto done;
1565*4882a593Smuzhiyun 	default:
1566*4882a593Smuzhiyun 		musb_dbg(musb, "Unhandled wake: %s",
1567*4882a593Smuzhiyun 			usb_otg_state_string(musb->xceiv->otg->state));
1568*4882a593Smuzhiyun 		goto done;
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	status = 0;
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	power = musb_readb(mregs, MUSB_POWER);
1574*4882a593Smuzhiyun 	power |= MUSB_POWER_RESUME;
1575*4882a593Smuzhiyun 	musb_writeb(mregs, MUSB_POWER, power);
1576*4882a593Smuzhiyun 	musb_dbg(musb, "issue wakeup");
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	/* FIXME do this next chunk in a timer callback, no udelay */
1579*4882a593Smuzhiyun 	mdelay(2);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	power = musb_readb(mregs, MUSB_POWER);
1582*4882a593Smuzhiyun 	power &= ~MUSB_POWER_RESUME;
1583*4882a593Smuzhiyun 	musb_writeb(mregs, MUSB_POWER, power);
1584*4882a593Smuzhiyun done:
1585*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1586*4882a593Smuzhiyun 	return status;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun static int
musb_gadget_set_self_powered(struct usb_gadget * gadget,int is_selfpowered)1590*4882a593Smuzhiyun musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	gadget->is_selfpowered = !!is_selfpowered;
1593*4882a593Smuzhiyun 	return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
musb_pullup(struct musb * musb,int is_on)1596*4882a593Smuzhiyun static void musb_pullup(struct musb *musb, int is_on)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	u8 power;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	power = musb_readb(musb->mregs, MUSB_POWER);
1601*4882a593Smuzhiyun 	if (is_on)
1602*4882a593Smuzhiyun 		power |= MUSB_POWER_SOFTCONN;
1603*4882a593Smuzhiyun 	else
1604*4882a593Smuzhiyun 		power &= ~MUSB_POWER_SOFTCONN;
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	/* FIXME if on, HdrcStart; if off, HdrcStop */
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	musb_dbg(musb, "gadget D+ pullup %s",
1609*4882a593Smuzhiyun 		is_on ? "on" : "off");
1610*4882a593Smuzhiyun 	musb_writeb(musb->mregs, MUSB_POWER, power);
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun #if 0
1614*4882a593Smuzhiyun static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun 	musb_dbg(musb, "<= %s =>\n", __func__);
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	/*
1619*4882a593Smuzhiyun 	 * FIXME iff driver's softconnect flag is set (as it is during probe,
1620*4882a593Smuzhiyun 	 * though that can clear it), just musb_pullup().
1621*4882a593Smuzhiyun 	 */
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	return -EINVAL;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun #endif
1626*4882a593Smuzhiyun 
musb_gadget_vbus_draw(struct usb_gadget * gadget,unsigned mA)1627*4882a593Smuzhiyun static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun 	struct musb	*musb = gadget_to_musb(gadget);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	if (!musb->xceiv->set_power)
1632*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1633*4882a593Smuzhiyun 	return usb_phy_set_power(musb->xceiv, mA);
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun 
musb_gadget_work(struct work_struct * work)1636*4882a593Smuzhiyun static void musb_gadget_work(struct work_struct *work)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun 	struct musb *musb;
1639*4882a593Smuzhiyun 	unsigned long flags;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	musb = container_of(work, struct musb, gadget_work.work);
1642*4882a593Smuzhiyun 	pm_runtime_get_sync(musb->controller);
1643*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1644*4882a593Smuzhiyun 	musb_pullup(musb, musb->softconnect);
1645*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1646*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(musb->controller);
1647*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(musb->controller);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
musb_gadget_pullup(struct usb_gadget * gadget,int is_on)1650*4882a593Smuzhiyun static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	struct musb	*musb = gadget_to_musb(gadget);
1653*4882a593Smuzhiyun 	unsigned long	flags;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	is_on = !!is_on;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	/* NOTE: this assumes we are sensing vbus; we'd rather
1658*4882a593Smuzhiyun 	 * not pullup unless the B-session is active.
1659*4882a593Smuzhiyun 	 */
1660*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1661*4882a593Smuzhiyun 	if (is_on != musb->softconnect) {
1662*4882a593Smuzhiyun 		musb->softconnect = is_on;
1663*4882a593Smuzhiyun 		schedule_delayed_work(&musb->gadget_work, 0);
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	return 0;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun static int musb_gadget_start(struct usb_gadget *g,
1671*4882a593Smuzhiyun 		struct usb_gadget_driver *driver);
1672*4882a593Smuzhiyun static int musb_gadget_stop(struct usb_gadget *g);
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun static const struct usb_gadget_ops musb_gadget_operations = {
1675*4882a593Smuzhiyun 	.get_frame		= musb_gadget_get_frame,
1676*4882a593Smuzhiyun 	.wakeup			= musb_gadget_wakeup,
1677*4882a593Smuzhiyun 	.set_selfpowered	= musb_gadget_set_self_powered,
1678*4882a593Smuzhiyun 	/* .vbus_session		= musb_gadget_vbus_session, */
1679*4882a593Smuzhiyun 	.vbus_draw		= musb_gadget_vbus_draw,
1680*4882a593Smuzhiyun 	.pullup			= musb_gadget_pullup,
1681*4882a593Smuzhiyun 	.udc_start		= musb_gadget_start,
1682*4882a593Smuzhiyun 	.udc_stop		= musb_gadget_stop,
1683*4882a593Smuzhiyun };
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun /* Registration */
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun /* Only this registration code "knows" the rule (from USB standards)
1690*4882a593Smuzhiyun  * about there being only one external upstream port.  It assumes
1691*4882a593Smuzhiyun  * all peripheral ports are external...
1692*4882a593Smuzhiyun  */
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun static void
init_peripheral_ep(struct musb * musb,struct musb_ep * ep,u8 epnum,int is_in)1695*4882a593Smuzhiyun init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun 	struct musb_hw_ep	*hw_ep = musb->endpoints + epnum;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	memset(ep, 0, sizeof *ep);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	ep->current_epnum = epnum;
1702*4882a593Smuzhiyun 	ep->musb = musb;
1703*4882a593Smuzhiyun 	ep->hw_ep = hw_ep;
1704*4882a593Smuzhiyun 	ep->is_in = is_in;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ep->req_list);
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	sprintf(ep->name, "ep%d%s", epnum,
1709*4882a593Smuzhiyun 			(!epnum || hw_ep->is_shared_fifo) ? "" : (
1710*4882a593Smuzhiyun 				is_in ? "in" : "out"));
1711*4882a593Smuzhiyun 	ep->end_point.name = ep->name;
1712*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ep->end_point.ep_list);
1713*4882a593Smuzhiyun 	if (!epnum) {
1714*4882a593Smuzhiyun 		usb_ep_set_maxpacket_limit(&ep->end_point, 64);
1715*4882a593Smuzhiyun 		ep->end_point.caps.type_control = true;
1716*4882a593Smuzhiyun 		ep->end_point.ops = &musb_g_ep0_ops;
1717*4882a593Smuzhiyun 		musb->g.ep0 = &ep->end_point;
1718*4882a593Smuzhiyun 	} else {
1719*4882a593Smuzhiyun 		if (is_in)
1720*4882a593Smuzhiyun 			usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
1721*4882a593Smuzhiyun 		else
1722*4882a593Smuzhiyun 			usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
1723*4882a593Smuzhiyun 		ep->end_point.caps.type_iso = true;
1724*4882a593Smuzhiyun 		ep->end_point.caps.type_bulk = true;
1725*4882a593Smuzhiyun 		ep->end_point.caps.type_int = true;
1726*4882a593Smuzhiyun 		ep->end_point.ops = &musb_ep_ops;
1727*4882a593Smuzhiyun 		list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
1728*4882a593Smuzhiyun 	}
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	if (!epnum || hw_ep->is_shared_fifo) {
1731*4882a593Smuzhiyun 		ep->end_point.caps.dir_in = true;
1732*4882a593Smuzhiyun 		ep->end_point.caps.dir_out = true;
1733*4882a593Smuzhiyun 	} else if (is_in)
1734*4882a593Smuzhiyun 		ep->end_point.caps.dir_in = true;
1735*4882a593Smuzhiyun 	else
1736*4882a593Smuzhiyun 		ep->end_point.caps.dir_out = true;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun /*
1740*4882a593Smuzhiyun  * Initialize the endpoints exposed to peripheral drivers, with backlinks
1741*4882a593Smuzhiyun  * to the rest of the driver state.
1742*4882a593Smuzhiyun  */
musb_g_init_endpoints(struct musb * musb)1743*4882a593Smuzhiyun static inline void musb_g_init_endpoints(struct musb *musb)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun 	u8			epnum;
1746*4882a593Smuzhiyun 	struct musb_hw_ep	*hw_ep;
1747*4882a593Smuzhiyun 	unsigned		count = 0;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	/* initialize endpoint list just once */
1750*4882a593Smuzhiyun 	INIT_LIST_HEAD(&(musb->g.ep_list));
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	for (epnum = 0, hw_ep = musb->endpoints;
1753*4882a593Smuzhiyun 			epnum < musb->nr_endpoints;
1754*4882a593Smuzhiyun 			epnum++, hw_ep++) {
1755*4882a593Smuzhiyun 		if (hw_ep->is_shared_fifo /* || !epnum */) {
1756*4882a593Smuzhiyun 			init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
1757*4882a593Smuzhiyun 			count++;
1758*4882a593Smuzhiyun 		} else {
1759*4882a593Smuzhiyun 			if (hw_ep->max_packet_sz_tx) {
1760*4882a593Smuzhiyun 				init_peripheral_ep(musb, &hw_ep->ep_in,
1761*4882a593Smuzhiyun 							epnum, 1);
1762*4882a593Smuzhiyun 				count++;
1763*4882a593Smuzhiyun 			}
1764*4882a593Smuzhiyun 			if (hw_ep->max_packet_sz_rx) {
1765*4882a593Smuzhiyun 				init_peripheral_ep(musb, &hw_ep->ep_out,
1766*4882a593Smuzhiyun 							epnum, 0);
1767*4882a593Smuzhiyun 				count++;
1768*4882a593Smuzhiyun 			}
1769*4882a593Smuzhiyun 		}
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun /* called once during driver setup to initialize and link into
1774*4882a593Smuzhiyun  * the driver model; memory is zeroed.
1775*4882a593Smuzhiyun  */
musb_gadget_setup(struct musb * musb)1776*4882a593Smuzhiyun int musb_gadget_setup(struct musb *musb)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun 	int status;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	/* REVISIT minor race:  if (erroneously) setting up two
1781*4882a593Smuzhiyun 	 * musb peripherals at the same time, only the bus lock
1782*4882a593Smuzhiyun 	 * is probably held.
1783*4882a593Smuzhiyun 	 */
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	musb->g.ops = &musb_gadget_operations;
1786*4882a593Smuzhiyun 	musb->g.max_speed = USB_SPEED_HIGH;
1787*4882a593Smuzhiyun 	musb->g.speed = USB_SPEED_UNKNOWN;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	MUSB_DEV_MODE(musb);
1790*4882a593Smuzhiyun 	musb->xceiv->otg->state = OTG_STATE_B_IDLE;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	/* this "gadget" abstracts/virtualizes the controller */
1793*4882a593Smuzhiyun 	musb->g.name = musb_driver_name;
1794*4882a593Smuzhiyun 	/* don't support otg protocols */
1795*4882a593Smuzhiyun 	musb->g.is_otg = 0;
1796*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&musb->gadget_work, musb_gadget_work);
1797*4882a593Smuzhiyun 	musb_g_init_endpoints(musb);
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	musb->is_active = 0;
1800*4882a593Smuzhiyun 	musb_platform_try_idle(musb, 0);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	status = usb_add_gadget_udc(musb->controller, &musb->g);
1803*4882a593Smuzhiyun 	if (status)
1804*4882a593Smuzhiyun 		goto err;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	return 0;
1807*4882a593Smuzhiyun err:
1808*4882a593Smuzhiyun 	musb->g.dev.parent = NULL;
1809*4882a593Smuzhiyun 	device_unregister(&musb->g.dev);
1810*4882a593Smuzhiyun 	return status;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
musb_gadget_cleanup(struct musb * musb)1813*4882a593Smuzhiyun void musb_gadget_cleanup(struct musb *musb)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun 	if (musb->port_mode == MUSB_HOST)
1816*4882a593Smuzhiyun 		return;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	cancel_delayed_work_sync(&musb->gadget_work);
1819*4882a593Smuzhiyun 	usb_del_gadget_udc(&musb->g);
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun /*
1823*4882a593Smuzhiyun  * Register the gadget driver. Used by gadget drivers when
1824*4882a593Smuzhiyun  * registering themselves with the controller.
1825*4882a593Smuzhiyun  *
1826*4882a593Smuzhiyun  * -EINVAL something went wrong (not driver)
1827*4882a593Smuzhiyun  * -EBUSY another gadget is already using the controller
1828*4882a593Smuzhiyun  * -ENOMEM no memory to perform the operation
1829*4882a593Smuzhiyun  *
1830*4882a593Smuzhiyun  * @param driver the gadget driver
1831*4882a593Smuzhiyun  * @return <0 if error, 0 if everything is fine
1832*4882a593Smuzhiyun  */
musb_gadget_start(struct usb_gadget * g,struct usb_gadget_driver * driver)1833*4882a593Smuzhiyun static int musb_gadget_start(struct usb_gadget *g,
1834*4882a593Smuzhiyun 		struct usb_gadget_driver *driver)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun 	struct musb		*musb = gadget_to_musb(g);
1837*4882a593Smuzhiyun 	struct usb_otg		*otg = musb->xceiv->otg;
1838*4882a593Smuzhiyun 	unsigned long		flags;
1839*4882a593Smuzhiyun 	int			retval = 0;
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	if (driver->max_speed < USB_SPEED_HIGH) {
1842*4882a593Smuzhiyun 		retval = -EINVAL;
1843*4882a593Smuzhiyun 		goto err;
1844*4882a593Smuzhiyun 	}
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	pm_runtime_get_sync(musb->controller);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	musb->softconnect = 0;
1849*4882a593Smuzhiyun 	musb->gadget_driver = driver;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1852*4882a593Smuzhiyun 	musb->is_active = 1;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	otg_set_peripheral(otg, &musb->g);
1855*4882a593Smuzhiyun 	musb->xceiv->otg->state = OTG_STATE_B_IDLE;
1856*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	musb_start(musb);
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	/* REVISIT:  funcall to other code, which also
1861*4882a593Smuzhiyun 	 * handles power budgeting ... this way also
1862*4882a593Smuzhiyun 	 * ensures HdrcStart is indirectly called.
1863*4882a593Smuzhiyun 	 */
1864*4882a593Smuzhiyun 	if (musb->xceiv->last_event == USB_EVENT_ID)
1865*4882a593Smuzhiyun 		musb_platform_set_vbus(musb, 1);
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(musb->controller);
1868*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(musb->controller);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	return 0;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun err:
1873*4882a593Smuzhiyun 	return retval;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun /*
1877*4882a593Smuzhiyun  * Unregister the gadget driver. Used by gadget drivers when
1878*4882a593Smuzhiyun  * unregistering themselves from the controller.
1879*4882a593Smuzhiyun  *
1880*4882a593Smuzhiyun  * @param driver the gadget driver to unregister
1881*4882a593Smuzhiyun  */
musb_gadget_stop(struct usb_gadget * g)1882*4882a593Smuzhiyun static int musb_gadget_stop(struct usb_gadget *g)
1883*4882a593Smuzhiyun {
1884*4882a593Smuzhiyun 	struct musb	*musb = gadget_to_musb(g);
1885*4882a593Smuzhiyun 	unsigned long	flags;
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	pm_runtime_get_sync(musb->controller);
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 	/*
1890*4882a593Smuzhiyun 	 * REVISIT always use otg_set_peripheral() here too;
1891*4882a593Smuzhiyun 	 * this needs to shut down the OTG engine.
1892*4882a593Smuzhiyun 	 */
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	musb_hnp_stop(musb);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	(void) musb_gadget_vbus_draw(&musb->g, 0);
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
1901*4882a593Smuzhiyun 	musb_stop(musb);
1902*4882a593Smuzhiyun 	otg_set_peripheral(musb->xceiv->otg, NULL);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	musb->is_active = 0;
1905*4882a593Smuzhiyun 	musb->gadget_driver = NULL;
1906*4882a593Smuzhiyun 	musb_platform_try_idle(musb, 0);
1907*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	/*
1910*4882a593Smuzhiyun 	 * FIXME we need to be able to register another
1911*4882a593Smuzhiyun 	 * gadget driver here and have everything work;
1912*4882a593Smuzhiyun 	 * that currently misbehaves.
1913*4882a593Smuzhiyun 	 */
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	/* Force check of devctl register for PM runtime */
1916*4882a593Smuzhiyun 	schedule_delayed_work(&musb->irq_work, 0);
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(musb->controller);
1919*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(musb->controller);
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	return 0;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun /* lifecycle operations called through plat_uds.c */
1927*4882a593Smuzhiyun 
musb_g_resume(struct musb * musb)1928*4882a593Smuzhiyun void musb_g_resume(struct musb *musb)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun 	musb->is_suspended = 0;
1931*4882a593Smuzhiyun 	switch (musb->xceiv->otg->state) {
1932*4882a593Smuzhiyun 	case OTG_STATE_B_IDLE:
1933*4882a593Smuzhiyun 		break;
1934*4882a593Smuzhiyun 	case OTG_STATE_B_WAIT_ACON:
1935*4882a593Smuzhiyun 	case OTG_STATE_B_PERIPHERAL:
1936*4882a593Smuzhiyun 		musb->is_active = 1;
1937*4882a593Smuzhiyun 		if (musb->gadget_driver && musb->gadget_driver->resume) {
1938*4882a593Smuzhiyun 			spin_unlock(&musb->lock);
1939*4882a593Smuzhiyun 			musb->gadget_driver->resume(&musb->g);
1940*4882a593Smuzhiyun 			spin_lock(&musb->lock);
1941*4882a593Smuzhiyun 		}
1942*4882a593Smuzhiyun 		break;
1943*4882a593Smuzhiyun 	default:
1944*4882a593Smuzhiyun 		WARNING("unhandled RESUME transition (%s)\n",
1945*4882a593Smuzhiyun 				usb_otg_state_string(musb->xceiv->otg->state));
1946*4882a593Smuzhiyun 	}
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun /* called when SOF packets stop for 3+ msec */
musb_g_suspend(struct musb * musb)1950*4882a593Smuzhiyun void musb_g_suspend(struct musb *musb)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun 	u8	devctl;
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1955*4882a593Smuzhiyun 	musb_dbg(musb, "musb_g_suspend: devctl %02x", devctl);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	switch (musb->xceiv->otg->state) {
1958*4882a593Smuzhiyun 	case OTG_STATE_B_IDLE:
1959*4882a593Smuzhiyun 		if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
1960*4882a593Smuzhiyun 			musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
1961*4882a593Smuzhiyun 		break;
1962*4882a593Smuzhiyun 	case OTG_STATE_B_PERIPHERAL:
1963*4882a593Smuzhiyun 		musb->is_suspended = 1;
1964*4882a593Smuzhiyun 		if (musb->gadget_driver && musb->gadget_driver->suspend) {
1965*4882a593Smuzhiyun 			spin_unlock(&musb->lock);
1966*4882a593Smuzhiyun 			musb->gadget_driver->suspend(&musb->g);
1967*4882a593Smuzhiyun 			spin_lock(&musb->lock);
1968*4882a593Smuzhiyun 		}
1969*4882a593Smuzhiyun 		break;
1970*4882a593Smuzhiyun 	default:
1971*4882a593Smuzhiyun 		/* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
1972*4882a593Smuzhiyun 		 * A_PERIPHERAL may need care too
1973*4882a593Smuzhiyun 		 */
1974*4882a593Smuzhiyun 		WARNING("unhandled SUSPEND transition (%s)",
1975*4882a593Smuzhiyun 				usb_otg_state_string(musb->xceiv->otg->state));
1976*4882a593Smuzhiyun 	}
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun /* Called during SRP */
musb_g_wakeup(struct musb * musb)1980*4882a593Smuzhiyun void musb_g_wakeup(struct musb *musb)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun 	musb_gadget_wakeup(&musb->g);
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun /* called when VBUS drops below session threshold, and in other cases */
musb_g_disconnect(struct musb * musb)1986*4882a593Smuzhiyun void musb_g_disconnect(struct musb *musb)
1987*4882a593Smuzhiyun {
1988*4882a593Smuzhiyun 	void __iomem	*mregs = musb->mregs;
1989*4882a593Smuzhiyun 	u8	devctl = musb_readb(mregs, MUSB_DEVCTL);
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	musb_dbg(musb, "musb_g_disconnect: devctl %02x", devctl);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	/* clear HR */
1994*4882a593Smuzhiyun 	musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	/* don't draw vbus until new b-default session */
1997*4882a593Smuzhiyun 	(void) musb_gadget_vbus_draw(&musb->g, 0);
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	musb->g.speed = USB_SPEED_UNKNOWN;
2000*4882a593Smuzhiyun 	if (musb->gadget_driver && musb->gadget_driver->disconnect) {
2001*4882a593Smuzhiyun 		spin_unlock(&musb->lock);
2002*4882a593Smuzhiyun 		musb->gadget_driver->disconnect(&musb->g);
2003*4882a593Smuzhiyun 		spin_lock(&musb->lock);
2004*4882a593Smuzhiyun 	}
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	switch (musb->xceiv->otg->state) {
2007*4882a593Smuzhiyun 	default:
2008*4882a593Smuzhiyun 		musb_dbg(musb, "Unhandled disconnect %s, setting a_idle",
2009*4882a593Smuzhiyun 			usb_otg_state_string(musb->xceiv->otg->state));
2010*4882a593Smuzhiyun 		musb->xceiv->otg->state = OTG_STATE_A_IDLE;
2011*4882a593Smuzhiyun 		MUSB_HST_MODE(musb);
2012*4882a593Smuzhiyun 		break;
2013*4882a593Smuzhiyun 	case OTG_STATE_A_PERIPHERAL:
2014*4882a593Smuzhiyun 		musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
2015*4882a593Smuzhiyun 		MUSB_HST_MODE(musb);
2016*4882a593Smuzhiyun 		break;
2017*4882a593Smuzhiyun 	case OTG_STATE_B_WAIT_ACON:
2018*4882a593Smuzhiyun 	case OTG_STATE_B_HOST:
2019*4882a593Smuzhiyun 	case OTG_STATE_B_PERIPHERAL:
2020*4882a593Smuzhiyun 	case OTG_STATE_B_IDLE:
2021*4882a593Smuzhiyun 		musb->xceiv->otg->state = OTG_STATE_B_IDLE;
2022*4882a593Smuzhiyun 		break;
2023*4882a593Smuzhiyun 	case OTG_STATE_B_SRP_INIT:
2024*4882a593Smuzhiyun 		break;
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	musb->is_active = 0;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun 
musb_g_reset(struct musb * musb)2030*4882a593Smuzhiyun void musb_g_reset(struct musb *musb)
2031*4882a593Smuzhiyun __releases(musb->lock)
2032*4882a593Smuzhiyun __acquires(musb->lock)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun 	void __iomem	*mbase = musb->mregs;
2035*4882a593Smuzhiyun 	u8		devctl = musb_readb(mbase, MUSB_DEVCTL);
2036*4882a593Smuzhiyun 	u8		power;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	musb_dbg(musb, "<== %s driver '%s'",
2039*4882a593Smuzhiyun 			(devctl & MUSB_DEVCTL_BDEVICE)
2040*4882a593Smuzhiyun 				? "B-Device" : "A-Device",
2041*4882a593Smuzhiyun 			musb->gadget_driver
2042*4882a593Smuzhiyun 				? musb->gadget_driver->driver.name
2043*4882a593Smuzhiyun 				: NULL
2044*4882a593Smuzhiyun 			);
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	/* report reset, if we didn't already (flushing EP state) */
2047*4882a593Smuzhiyun 	if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
2048*4882a593Smuzhiyun 		spin_unlock(&musb->lock);
2049*4882a593Smuzhiyun 		usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
2050*4882a593Smuzhiyun 		spin_lock(&musb->lock);
2051*4882a593Smuzhiyun 	}
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	/* clear HR */
2054*4882a593Smuzhiyun 	else if (devctl & MUSB_DEVCTL_HR)
2055*4882a593Smuzhiyun 		musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	/* what speed did we negotiate? */
2059*4882a593Smuzhiyun 	power = musb_readb(mbase, MUSB_POWER);
2060*4882a593Smuzhiyun 	musb->g.speed = (power & MUSB_POWER_HSMODE)
2061*4882a593Smuzhiyun 			? USB_SPEED_HIGH : USB_SPEED_FULL;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	/* start in USB_STATE_DEFAULT */
2064*4882a593Smuzhiyun 	musb->is_active = 1;
2065*4882a593Smuzhiyun 	musb->is_suspended = 0;
2066*4882a593Smuzhiyun 	MUSB_DEV_MODE(musb);
2067*4882a593Smuzhiyun 	musb->address = 0;
2068*4882a593Smuzhiyun 	musb->ep0_state = MUSB_EP0_STAGE_SETUP;
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	musb->may_wakeup = 0;
2071*4882a593Smuzhiyun 	musb->g.b_hnp_enable = 0;
2072*4882a593Smuzhiyun 	musb->g.a_alt_hnp_support = 0;
2073*4882a593Smuzhiyun 	musb->g.a_hnp_support = 0;
2074*4882a593Smuzhiyun 	musb->g.quirk_zlp_not_supp = 1;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	/* Normal reset, as B-Device;
2077*4882a593Smuzhiyun 	 * or else after HNP, as A-Device
2078*4882a593Smuzhiyun 	 */
2079*4882a593Smuzhiyun 	if (!musb->g.is_otg) {
2080*4882a593Smuzhiyun 		/* USB device controllers that are not OTG compatible
2081*4882a593Smuzhiyun 		 * may not have DEVCTL register in silicon.
2082*4882a593Smuzhiyun 		 * In that case, do not rely on devctl for setting
2083*4882a593Smuzhiyun 		 * peripheral mode.
2084*4882a593Smuzhiyun 		 */
2085*4882a593Smuzhiyun 		musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
2086*4882a593Smuzhiyun 		musb->g.is_a_peripheral = 0;
2087*4882a593Smuzhiyun 	} else if (devctl & MUSB_DEVCTL_BDEVICE) {
2088*4882a593Smuzhiyun 		musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
2089*4882a593Smuzhiyun 		musb->g.is_a_peripheral = 0;
2090*4882a593Smuzhiyun 	} else {
2091*4882a593Smuzhiyun 		musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
2092*4882a593Smuzhiyun 		musb->g.is_a_peripheral = 1;
2093*4882a593Smuzhiyun 	}
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	/* start with default limits on VBUS power draw */
2096*4882a593Smuzhiyun 	(void) musb_gadget_vbus_draw(&musb->g, 8);
2097*4882a593Smuzhiyun }
2098