xref: /OK3568_Linux_fs/kernel/drivers/usb/musb/jz4740.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Ingenic JZ4740 "glue layer"
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013, Apelete Seketeli <apelete@seketeli.net>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/usb/role.h>
16*4882a593Smuzhiyun #include <linux/usb/usb_phy_generic.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "musb_core.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun struct jz4740_glue {
21*4882a593Smuzhiyun 	struct platform_device	*pdev;
22*4882a593Smuzhiyun 	struct musb		*musb;
23*4882a593Smuzhiyun 	struct clk		*clk;
24*4882a593Smuzhiyun 	struct usb_role_switch	*role_sw;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
jz4740_musb_interrupt(int irq,void * __hci)27*4882a593Smuzhiyun static irqreturn_t jz4740_musb_interrupt(int irq, void *__hci)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	unsigned long	flags;
30*4882a593Smuzhiyun 	irqreturn_t	retval = IRQ_NONE, retval_dma = IRQ_NONE;
31*4882a593Smuzhiyun 	struct musb	*musb = __hci;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_USB_INVENTRA_DMA) && musb->dma_controller)
34*4882a593Smuzhiyun 		retval_dma = dma_controller_irq(irq, musb->dma_controller);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	spin_lock_irqsave(&musb->lock, flags);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
39*4882a593Smuzhiyun 	musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
40*4882a593Smuzhiyun 	musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/*
43*4882a593Smuzhiyun 	 * The controller is gadget only, the state of the host mode IRQ bits is
44*4882a593Smuzhiyun 	 * undefined. Mask them to make sure that the musb driver core will
45*4882a593Smuzhiyun 	 * never see them set
46*4882a593Smuzhiyun 	 */
47*4882a593Smuzhiyun 	musb->int_usb &= MUSB_INTR_SUSPEND | MUSB_INTR_RESUME |
48*4882a593Smuzhiyun 			 MUSB_INTR_RESET | MUSB_INTR_SOF;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (musb->int_usb || musb->int_tx || musb->int_rx)
51*4882a593Smuzhiyun 		retval = musb_interrupt(musb);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	spin_unlock_irqrestore(&musb->lock, flags);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (retval == IRQ_HANDLED || retval_dma == IRQ_HANDLED)
56*4882a593Smuzhiyun 		return IRQ_HANDLED;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return IRQ_NONE;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static struct musb_fifo_cfg jz4740_musb_fifo_cfg[] = {
62*4882a593Smuzhiyun 	{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
63*4882a593Smuzhiyun 	{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
64*4882a593Smuzhiyun 	{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 64, },
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static const struct musb_hdrc_config jz4740_musb_config = {
68*4882a593Smuzhiyun 	/* Silicon does not implement USB OTG. */
69*4882a593Smuzhiyun 	.multipoint	= 0,
70*4882a593Smuzhiyun 	/* Max EPs scanned, driver will decide which EP can be used. */
71*4882a593Smuzhiyun 	.num_eps	= 4,
72*4882a593Smuzhiyun 	/* RAMbits needed to configure EPs from table */
73*4882a593Smuzhiyun 	.ram_bits	= 9,
74*4882a593Smuzhiyun 	.fifo_cfg	= jz4740_musb_fifo_cfg,
75*4882a593Smuzhiyun 	.fifo_cfg_size	= ARRAY_SIZE(jz4740_musb_fifo_cfg),
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
jz4740_musb_role_switch_set(struct usb_role_switch * sw,enum usb_role role)78*4882a593Smuzhiyun static int jz4740_musb_role_switch_set(struct usb_role_switch *sw,
79*4882a593Smuzhiyun 				       enum usb_role role)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct jz4740_glue *glue = usb_role_switch_get_drvdata(sw);
82*4882a593Smuzhiyun 	struct usb_phy *phy = glue->musb->xceiv;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	switch (role) {
85*4882a593Smuzhiyun 	case USB_ROLE_NONE:
86*4882a593Smuzhiyun 		atomic_notifier_call_chain(&phy->notifier, USB_EVENT_NONE, phy);
87*4882a593Smuzhiyun 		break;
88*4882a593Smuzhiyun 	case USB_ROLE_DEVICE:
89*4882a593Smuzhiyun 		atomic_notifier_call_chain(&phy->notifier, USB_EVENT_VBUS, phy);
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	case USB_ROLE_HOST:
92*4882a593Smuzhiyun 		atomic_notifier_call_chain(&phy->notifier, USB_EVENT_ID, phy);
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
jz4740_musb_init(struct musb * musb)99*4882a593Smuzhiyun static int jz4740_musb_init(struct musb *musb)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct device *dev = musb->controller->parent;
102*4882a593Smuzhiyun 	struct jz4740_glue *glue = dev_get_drvdata(dev);
103*4882a593Smuzhiyun 	struct usb_role_switch_desc role_sw_desc = {
104*4882a593Smuzhiyun 		.set = jz4740_musb_role_switch_set,
105*4882a593Smuzhiyun 		.driver_data = glue,
106*4882a593Smuzhiyun 		.fwnode = dev_fwnode(dev),
107*4882a593Smuzhiyun 	};
108*4882a593Smuzhiyun 	int err;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	glue->musb = musb;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (dev->of_node)
113*4882a593Smuzhiyun 		musb->xceiv = devm_usb_get_phy_by_phandle(dev, "phys", 0);
114*4882a593Smuzhiyun 	else
115*4882a593Smuzhiyun 		musb->xceiv = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
116*4882a593Smuzhiyun 	if (IS_ERR(musb->xceiv)) {
117*4882a593Smuzhiyun 		err = PTR_ERR(musb->xceiv);
118*4882a593Smuzhiyun 		if (err != -EPROBE_DEFER)
119*4882a593Smuzhiyun 			dev_err(dev, "No transceiver configured: %d", err);
120*4882a593Smuzhiyun 		return err;
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	glue->role_sw = usb_role_switch_register(dev, &role_sw_desc);
124*4882a593Smuzhiyun 	if (IS_ERR(glue->role_sw)) {
125*4882a593Smuzhiyun 		dev_err(dev, "Failed to register USB role switch");
126*4882a593Smuzhiyun 		return PTR_ERR(glue->role_sw);
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/*
130*4882a593Smuzhiyun 	 * Silicon does not implement ConfigData register.
131*4882a593Smuzhiyun 	 * Set dyn_fifo to avoid reading EP config from hardware.
132*4882a593Smuzhiyun 	 */
133*4882a593Smuzhiyun 	musb->dyn_fifo = true;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	musb->isr = jz4740_musb_interrupt;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
jz4740_musb_exit(struct musb * musb)140*4882a593Smuzhiyun static int jz4740_musb_exit(struct musb *musb)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct jz4740_glue *glue = dev_get_drvdata(musb->controller->parent);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	usb_role_switch_unregister(glue->role_sw);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct musb_platform_ops jz4740_musb_ops = {
150*4882a593Smuzhiyun 	.quirks		= MUSB_DMA_INVENTRA | MUSB_INDEXED_EP,
151*4882a593Smuzhiyun 	.fifo_mode	= 2,
152*4882a593Smuzhiyun 	.init		= jz4740_musb_init,
153*4882a593Smuzhiyun 	.exit		= jz4740_musb_exit,
154*4882a593Smuzhiyun #ifdef CONFIG_USB_INVENTRA_DMA
155*4882a593Smuzhiyun 	.dma_init	= musbhs_dma_controller_create_noirq,
156*4882a593Smuzhiyun 	.dma_exit	= musbhs_dma_controller_destroy,
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const struct musb_hdrc_platform_data jz4740_musb_pdata = {
161*4882a593Smuzhiyun 	.mode		= MUSB_PERIPHERAL,
162*4882a593Smuzhiyun 	.config		= &jz4740_musb_config,
163*4882a593Smuzhiyun 	.platform_ops	= &jz4740_musb_ops,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static struct musb_fifo_cfg jz4770_musb_fifo_cfg[] = {
167*4882a593Smuzhiyun 	{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
168*4882a593Smuzhiyun 	{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
169*4882a593Smuzhiyun 	{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
170*4882a593Smuzhiyun 	{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
171*4882a593Smuzhiyun 	{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
172*4882a593Smuzhiyun 	{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
173*4882a593Smuzhiyun 	{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
174*4882a593Smuzhiyun 	{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
175*4882a593Smuzhiyun 	{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
176*4882a593Smuzhiyun 	{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static struct musb_hdrc_config jz4770_musb_config = {
180*4882a593Smuzhiyun 	.multipoint	= 1,
181*4882a593Smuzhiyun 	.num_eps	= 11,
182*4882a593Smuzhiyun 	.ram_bits	= 11,
183*4882a593Smuzhiyun 	.fifo_cfg	= jz4770_musb_fifo_cfg,
184*4882a593Smuzhiyun 	.fifo_cfg_size	= ARRAY_SIZE(jz4770_musb_fifo_cfg),
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const struct musb_hdrc_platform_data jz4770_musb_pdata = {
188*4882a593Smuzhiyun 	.mode		= MUSB_PERIPHERAL, /* TODO: support OTG */
189*4882a593Smuzhiyun 	.config		= &jz4770_musb_config,
190*4882a593Smuzhiyun 	.platform_ops	= &jz4740_musb_ops,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
jz4740_probe(struct platform_device * pdev)193*4882a593Smuzhiyun static int jz4740_probe(struct platform_device *pdev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct device			*dev = &pdev->dev;
196*4882a593Smuzhiyun 	const struct musb_hdrc_platform_data *pdata;
197*4882a593Smuzhiyun 	struct platform_device		*musb;
198*4882a593Smuzhiyun 	struct jz4740_glue		*glue;
199*4882a593Smuzhiyun 	struct clk			*clk;
200*4882a593Smuzhiyun 	int				ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	glue = devm_kzalloc(dev, sizeof(*glue), GFP_KERNEL);
203*4882a593Smuzhiyun 	if (!glue)
204*4882a593Smuzhiyun 		return -ENOMEM;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	pdata = of_device_get_match_data(dev);
207*4882a593Smuzhiyun 	if (!pdata) {
208*4882a593Smuzhiyun 		dev_err(dev, "missing platform data");
209*4882a593Smuzhiyun 		return -EINVAL;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	musb = platform_device_alloc("musb-hdrc", PLATFORM_DEVID_AUTO);
213*4882a593Smuzhiyun 	if (!musb) {
214*4882a593Smuzhiyun 		dev_err(dev, "failed to allocate musb device");
215*4882a593Smuzhiyun 		return -ENOMEM;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	clk = devm_clk_get(dev, "udc");
219*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
220*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock");
221*4882a593Smuzhiyun 		ret = PTR_ERR(clk);
222*4882a593Smuzhiyun 		goto err_platform_device_put;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	ret = clk_prepare_enable(clk);
226*4882a593Smuzhiyun 	if (ret) {
227*4882a593Smuzhiyun 		dev_err(dev, "failed to enable clock");
228*4882a593Smuzhiyun 		goto err_platform_device_put;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	musb->dev.parent		= dev;
232*4882a593Smuzhiyun 	musb->dev.dma_mask		= &musb->dev.coherent_dma_mask;
233*4882a593Smuzhiyun 	musb->dev.coherent_dma_mask	= DMA_BIT_MASK(32);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	glue->pdev			= musb;
236*4882a593Smuzhiyun 	glue->clk			= clk;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	platform_set_drvdata(pdev, glue);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	ret = platform_device_add_resources(musb, pdev->resource,
241*4882a593Smuzhiyun 					    pdev->num_resources);
242*4882a593Smuzhiyun 	if (ret) {
243*4882a593Smuzhiyun 		dev_err(dev, "failed to add resources");
244*4882a593Smuzhiyun 		goto err_clk_disable;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
248*4882a593Smuzhiyun 	if (ret) {
249*4882a593Smuzhiyun 		dev_err(dev, "failed to add platform_data");
250*4882a593Smuzhiyun 		goto err_clk_disable;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	ret = platform_device_add(musb);
254*4882a593Smuzhiyun 	if (ret) {
255*4882a593Smuzhiyun 		dev_err(dev, "failed to register musb device");
256*4882a593Smuzhiyun 		goto err_clk_disable;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun err_clk_disable:
262*4882a593Smuzhiyun 	clk_disable_unprepare(clk);
263*4882a593Smuzhiyun err_platform_device_put:
264*4882a593Smuzhiyun 	platform_device_put(musb);
265*4882a593Smuzhiyun 	return ret;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
jz4740_remove(struct platform_device * pdev)268*4882a593Smuzhiyun static int jz4740_remove(struct platform_device *pdev)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct jz4740_glue *glue = platform_get_drvdata(pdev);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	platform_device_unregister(glue->pdev);
273*4882a593Smuzhiyun 	clk_disable_unprepare(glue->clk);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static const struct of_device_id jz4740_musb_of_match[] = {
279*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4740-musb", .data = &jz4740_musb_pdata },
280*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4770-musb", .data = &jz4770_musb_pdata },
281*4882a593Smuzhiyun 	{ /* sentinel */ },
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4740_musb_of_match);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static struct platform_driver jz4740_driver = {
286*4882a593Smuzhiyun 	.probe		= jz4740_probe,
287*4882a593Smuzhiyun 	.remove		= jz4740_remove,
288*4882a593Smuzhiyun 	.driver		= {
289*4882a593Smuzhiyun 		.name	= "musb-jz4740",
290*4882a593Smuzhiyun 		.of_match_table = jz4740_musb_of_match,
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun MODULE_DESCRIPTION("JZ4740 MUSB Glue Layer");
295*4882a593Smuzhiyun MODULE_AUTHOR("Apelete Seketeli <apelete@seketeli.net>");
296*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
297*4882a593Smuzhiyun module_platform_driver(jz4740_driver);
298