1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2005-2006 by Texas Instruments
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file is part of the Inventra Controller Driver for Linux.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/sched.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/usb/usb_phy_generic.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <mach/cputype.h>
22*4882a593Smuzhiyun #include <mach/hardware.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/mach-types.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "musb_core.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "davinci.h"
29*4882a593Smuzhiyun #include "cppi_dma.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define USB_PHY_CTRL IO_ADDRESS(USBPHY_CTL_PADDR)
33*4882a593Smuzhiyun #define DM355_DEEPSLEEP IO_ADDRESS(DM355_DEEPSLEEP_PADDR)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct davinci_glue {
36*4882a593Smuzhiyun struct device *dev;
37*4882a593Smuzhiyun struct platform_device *musb;
38*4882a593Smuzhiyun struct clk *clk;
39*4882a593Smuzhiyun bool vbus_state;
40*4882a593Smuzhiyun struct gpio_desc *vbus;
41*4882a593Smuzhiyun struct work_struct vbus_work;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* REVISIT (PM) we should be able to keep the PHY in low power mode most
45*4882a593Smuzhiyun * of the time (24 MHZ oscillator and PLL off, etc) by setting POWER.D0
46*4882a593Smuzhiyun * and, when in host mode, autosuspending idle root ports... PHYPLLON
47*4882a593Smuzhiyun * (overriding SUSPENDM?) then likely needs to stay off.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
phy_on(void)50*4882a593Smuzhiyun static inline void phy_on(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* power everything up; start the on-chip PHY and its PLL */
55*4882a593Smuzhiyun phy_ctrl &= ~(USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN);
56*4882a593Smuzhiyun phy_ctrl |= USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON;
57*4882a593Smuzhiyun __raw_writel(phy_ctrl, USB_PHY_CTRL);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* wait for PLL to lock before proceeding */
60*4882a593Smuzhiyun while ((__raw_readl(USB_PHY_CTRL) & USBPHY_PHYCLKGD) == 0)
61*4882a593Smuzhiyun cpu_relax();
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
phy_off(void)64*4882a593Smuzhiyun static inline void phy_off(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* powerdown the on-chip PHY, its PLL, and the OTG block */
69*4882a593Smuzhiyun phy_ctrl &= ~(USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON);
70*4882a593Smuzhiyun phy_ctrl |= USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN;
71*4882a593Smuzhiyun __raw_writel(phy_ctrl, USB_PHY_CTRL);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static int dma_off = 1;
75*4882a593Smuzhiyun
davinci_musb_enable(struct musb * musb)76*4882a593Smuzhiyun static void davinci_musb_enable(struct musb *musb)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u32 tmp, old, val;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* workaround: setup irqs through both register sets */
81*4882a593Smuzhiyun tmp = (musb->epmask & DAVINCI_USB_TX_ENDPTS_MASK)
82*4882a593Smuzhiyun << DAVINCI_USB_TXINT_SHIFT;
83*4882a593Smuzhiyun musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
84*4882a593Smuzhiyun old = tmp;
85*4882a593Smuzhiyun tmp = (musb->epmask & (0xfffe & DAVINCI_USB_RX_ENDPTS_MASK))
86*4882a593Smuzhiyun << DAVINCI_USB_RXINT_SHIFT;
87*4882a593Smuzhiyun musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
88*4882a593Smuzhiyun tmp |= old;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun val = ~MUSB_INTR_SOF;
91*4882a593Smuzhiyun tmp |= ((val & 0x01ff) << DAVINCI_USB_USBINT_SHIFT);
92*4882a593Smuzhiyun musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (is_dma_capable() && !dma_off)
95*4882a593Smuzhiyun printk(KERN_WARNING "%s %s: dma not reactivated\n",
96*4882a593Smuzhiyun __FILE__, __func__);
97*4882a593Smuzhiyun else
98*4882a593Smuzhiyun dma_off = 0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* force a DRVVBUS irq so we can start polling for ID change */
101*4882a593Smuzhiyun musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
102*4882a593Smuzhiyun DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Disable the HDRC and flush interrupts
107*4882a593Smuzhiyun */
davinci_musb_disable(struct musb * musb)108*4882a593Smuzhiyun static void davinci_musb_disable(struct musb *musb)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun /* because we don't set CTRLR.UINT, "important" to:
111*4882a593Smuzhiyun * - not read/write INTRUSB/INTRUSBE
112*4882a593Smuzhiyun * - (except during initial setup, as workaround)
113*4882a593Smuzhiyun * - use INTSETR/INTCLRR instead
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_CLR_REG,
116*4882a593Smuzhiyun DAVINCI_USB_USBINT_MASK
117*4882a593Smuzhiyun | DAVINCI_USB_TXINT_MASK
118*4882a593Smuzhiyun | DAVINCI_USB_RXINT_MASK);
119*4882a593Smuzhiyun musb_writel(musb->ctrl_base, DAVINCI_USB_EOI_REG, 0);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (is_dma_capable() && !dma_off)
122*4882a593Smuzhiyun WARNING("dma still active\n");
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define portstate(stmt) stmt
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * VBUS SWITCHING IS BOARD-SPECIFIC ... at least for the DM6446 EVM,
130*4882a593Smuzhiyun * which doesn't wire DRVVBUS to the FET that switches it. Unclear
131*4882a593Smuzhiyun * if that's a problem with the DM6446 chip or just with that board.
132*4882a593Smuzhiyun *
133*4882a593Smuzhiyun * In either case, the DM355 EVM automates DRVVBUS the normal way,
134*4882a593Smuzhiyun * when J10 is out, and TI documents it as handling OTG.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* I2C operations are always synchronous, and require a task context.
138*4882a593Smuzhiyun * With unloaded systems, using the shared workqueue seems to suffice
139*4882a593Smuzhiyun * to satisfy the 100msec A_WAIT_VRISE timeout...
140*4882a593Smuzhiyun */
evm_deferred_drvvbus(struct work_struct * work)141*4882a593Smuzhiyun static void evm_deferred_drvvbus(struct work_struct *work)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct davinci_glue *glue = container_of(work, struct davinci_glue,
144*4882a593Smuzhiyun vbus_work);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun gpiod_set_value_cansleep(glue->vbus, glue->vbus_state);
147*4882a593Smuzhiyun glue->vbus_state = !glue->vbus_state;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
davinci_musb_source_power(struct musb * musb,int is_on,int immediate)150*4882a593Smuzhiyun static void davinci_musb_source_power(struct musb *musb, int is_on,
151*4882a593Smuzhiyun int immediate)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct davinci_glue *glue = dev_get_drvdata(musb->controller->parent);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* This GPIO handling is entirely optional */
156*4882a593Smuzhiyun if (!glue->vbus)
157*4882a593Smuzhiyun return;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (is_on)
160*4882a593Smuzhiyun is_on = 1;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (glue->vbus_state == is_on)
163*4882a593Smuzhiyun return;
164*4882a593Smuzhiyun /* 0/1 vs "-1 == unknown/init" */
165*4882a593Smuzhiyun glue->vbus_state = !is_on;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (machine_is_davinci_evm()) {
168*4882a593Smuzhiyun if (immediate)
169*4882a593Smuzhiyun gpiod_set_value_cansleep(glue->vbus, glue->vbus_state);
170*4882a593Smuzhiyun else
171*4882a593Smuzhiyun schedule_work(&glue->vbus_work);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun if (immediate)
174*4882a593Smuzhiyun glue->vbus_state = is_on;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
davinci_musb_set_vbus(struct musb * musb,int is_on)177*4882a593Smuzhiyun static void davinci_musb_set_vbus(struct musb *musb, int is_on)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun WARN_ON(is_on && is_peripheral_active(musb));
180*4882a593Smuzhiyun davinci_musb_source_power(musb, is_on, 0);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define POLL_SECONDS 2
185*4882a593Smuzhiyun
otg_timer(struct timer_list * t)186*4882a593Smuzhiyun static void otg_timer(struct timer_list *t)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct musb *musb = from_timer(musb, t, dev_timer);
189*4882a593Smuzhiyun void __iomem *mregs = musb->mregs;
190*4882a593Smuzhiyun u8 devctl;
191*4882a593Smuzhiyun unsigned long flags;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* We poll because DaVinci's won't expose several OTG-critical
194*4882a593Smuzhiyun * status change events (from the transceiver) otherwise.
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun devctl = musb_readb(mregs, MUSB_DEVCTL);
197*4882a593Smuzhiyun dev_dbg(musb->controller, "poll devctl %02x (%s)\n", devctl,
198*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state));
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
201*4882a593Smuzhiyun switch (musb->xceiv->otg->state) {
202*4882a593Smuzhiyun case OTG_STATE_A_WAIT_VFALL:
203*4882a593Smuzhiyun /* Wait till VBUS falls below SessionEnd (~0.2V); the 1.3 RTL
204*4882a593Smuzhiyun * seems to mis-handle session "start" otherwise (or in our
205*4882a593Smuzhiyun * case "recover"), in routine "VBUS was valid by the time
206*4882a593Smuzhiyun * VBUSERR got reported during enumeration" cases.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun if (devctl & MUSB_DEVCTL_VBUS) {
209*4882a593Smuzhiyun mod_timer(&musb->dev_timer, jiffies + POLL_SECONDS * HZ);
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
213*4882a593Smuzhiyun musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
214*4882a593Smuzhiyun MUSB_INTR_VBUSERROR << DAVINCI_USB_USBINT_SHIFT);
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case OTG_STATE_B_IDLE:
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun * There's no ID-changed IRQ, so we have no good way to tell
219*4882a593Smuzhiyun * when to switch to the A-Default state machine (by setting
220*4882a593Smuzhiyun * the DEVCTL.SESSION flag).
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun * Workaround: whenever we're in B_IDLE, try setting the
223*4882a593Smuzhiyun * session flag every few seconds. If it works, ID was
224*4882a593Smuzhiyun * grounded and we're now in the A-Default state machine.
225*4882a593Smuzhiyun *
226*4882a593Smuzhiyun * NOTE setting the session flag is _supposed_ to trigger
227*4882a593Smuzhiyun * SRP, but clearly it doesn't.
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun musb_writeb(mregs, MUSB_DEVCTL,
230*4882a593Smuzhiyun devctl | MUSB_DEVCTL_SESSION);
231*4882a593Smuzhiyun devctl = musb_readb(mregs, MUSB_DEVCTL);
232*4882a593Smuzhiyun if (devctl & MUSB_DEVCTL_BDEVICE)
233*4882a593Smuzhiyun mod_timer(&musb->dev_timer, jiffies + POLL_SECONDS * HZ);
234*4882a593Smuzhiyun else
235*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_IDLE;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun default:
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
davinci_musb_interrupt(int irq,void * __hci)243*4882a593Smuzhiyun static irqreturn_t davinci_musb_interrupt(int irq, void *__hci)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun unsigned long flags;
246*4882a593Smuzhiyun irqreturn_t retval = IRQ_NONE;
247*4882a593Smuzhiyun struct musb *musb = __hci;
248*4882a593Smuzhiyun struct usb_otg *otg = musb->xceiv->otg;
249*4882a593Smuzhiyun void __iomem *tibase = musb->ctrl_base;
250*4882a593Smuzhiyun struct cppi *cppi;
251*4882a593Smuzhiyun u32 tmp;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* NOTE: DaVinci shadows the Mentor IRQs. Don't manage them through
256*4882a593Smuzhiyun * the Mentor registers (except for setup), use the TI ones and EOI.
257*4882a593Smuzhiyun *
258*4882a593Smuzhiyun * Docs describe irq "vector" registers associated with the CPPI and
259*4882a593Smuzhiyun * USB EOI registers. These hold a bitmask corresponding to the
260*4882a593Smuzhiyun * current IRQ, not an irq handler address. Would using those bits
261*4882a593Smuzhiyun * resolve some of the races observed in this dispatch code??
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* CPPI interrupts share the same IRQ line, but have their own
265*4882a593Smuzhiyun * mask, state, "vector", and EOI registers.
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun cppi = container_of(musb->dma_controller, struct cppi, controller);
268*4882a593Smuzhiyun if (is_cppi_enabled(musb) && musb->dma_controller && !cppi->irq)
269*4882a593Smuzhiyun retval = cppi_interrupt(irq, __hci);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* ack and handle non-CPPI interrupts */
272*4882a593Smuzhiyun tmp = musb_readl(tibase, DAVINCI_USB_INT_SRC_MASKED_REG);
273*4882a593Smuzhiyun musb_writel(tibase, DAVINCI_USB_INT_SRC_CLR_REG, tmp);
274*4882a593Smuzhiyun dev_dbg(musb->controller, "IRQ %08x\n", tmp);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun musb->int_rx = (tmp & DAVINCI_USB_RXINT_MASK)
277*4882a593Smuzhiyun >> DAVINCI_USB_RXINT_SHIFT;
278*4882a593Smuzhiyun musb->int_tx = (tmp & DAVINCI_USB_TXINT_MASK)
279*4882a593Smuzhiyun >> DAVINCI_USB_TXINT_SHIFT;
280*4882a593Smuzhiyun musb->int_usb = (tmp & DAVINCI_USB_USBINT_MASK)
281*4882a593Smuzhiyun >> DAVINCI_USB_USBINT_SHIFT;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* DRVVBUS irqs are the only proxy we have (a very poor one!) for
284*4882a593Smuzhiyun * DaVinci's missing ID change IRQ. We need an ID change IRQ to
285*4882a593Smuzhiyun * switch appropriately between halves of the OTG state machine.
286*4882a593Smuzhiyun * Managing DEVCTL.SESSION per Mentor docs requires we know its
287*4882a593Smuzhiyun * value, but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
288*4882a593Smuzhiyun * Also, DRVVBUS pulses for SRP (but not at 5V) ...
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun if (tmp & (DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT)) {
291*4882a593Smuzhiyun int drvvbus = musb_readl(tibase, DAVINCI_USB_STAT_REG);
292*4882a593Smuzhiyun void __iomem *mregs = musb->mregs;
293*4882a593Smuzhiyun u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
294*4882a593Smuzhiyun int err = musb->int_usb & MUSB_INTR_VBUSERROR;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun err = musb->int_usb & MUSB_INTR_VBUSERROR;
297*4882a593Smuzhiyun if (err) {
298*4882a593Smuzhiyun /* The Mentor core doesn't debounce VBUS as needed
299*4882a593Smuzhiyun * to cope with device connect current spikes. This
300*4882a593Smuzhiyun * means it's not uncommon for bus-powered devices
301*4882a593Smuzhiyun * to get VBUS errors during enumeration.
302*4882a593Smuzhiyun *
303*4882a593Smuzhiyun * This is a workaround, but newer RTL from Mentor
304*4882a593Smuzhiyun * seems to allow a better one: "re"starting sessions
305*4882a593Smuzhiyun * without waiting (on EVM, a **long** time) for VBUS
306*4882a593Smuzhiyun * to stop registering in devctl.
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun musb->int_usb &= ~MUSB_INTR_VBUSERROR;
309*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
310*4882a593Smuzhiyun mod_timer(&musb->dev_timer, jiffies + POLL_SECONDS * HZ);
311*4882a593Smuzhiyun WARNING("VBUS error workaround (delay coming)\n");
312*4882a593Smuzhiyun } else if (drvvbus) {
313*4882a593Smuzhiyun MUSB_HST_MODE(musb);
314*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
315*4882a593Smuzhiyun portstate(musb->port1_status |= USB_PORT_STAT_POWER);
316*4882a593Smuzhiyun del_timer(&musb->dev_timer);
317*4882a593Smuzhiyun } else {
318*4882a593Smuzhiyun musb->is_active = 0;
319*4882a593Smuzhiyun MUSB_DEV_MODE(musb);
320*4882a593Smuzhiyun musb->xceiv->otg->state = OTG_STATE_B_IDLE;
321*4882a593Smuzhiyun portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* NOTE: this must complete poweron within 100 msec
325*4882a593Smuzhiyun * (OTG_TIME_A_WAIT_VRISE) but we don't check for that.
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun davinci_musb_source_power(musb, drvvbus, 0);
328*4882a593Smuzhiyun dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
329*4882a593Smuzhiyun drvvbus ? "on" : "off",
330*4882a593Smuzhiyun usb_otg_state_string(musb->xceiv->otg->state),
331*4882a593Smuzhiyun err ? " ERROR" : "",
332*4882a593Smuzhiyun devctl);
333*4882a593Smuzhiyun retval = IRQ_HANDLED;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (musb->int_tx || musb->int_rx || musb->int_usb)
337*4882a593Smuzhiyun retval |= musb_interrupt(musb);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* irq stays asserted until EOI is written */
340*4882a593Smuzhiyun musb_writel(tibase, DAVINCI_USB_EOI_REG, 0);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* poll for ID change */
343*4882a593Smuzhiyun if (musb->xceiv->otg->state == OTG_STATE_B_IDLE)
344*4882a593Smuzhiyun mod_timer(&musb->dev_timer, jiffies + POLL_SECONDS * HZ);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return retval;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
davinci_musb_set_mode(struct musb * musb,u8 mode)351*4882a593Smuzhiyun static int davinci_musb_set_mode(struct musb *musb, u8 mode)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun /* EVM can't do this (right?) */
354*4882a593Smuzhiyun return -EIO;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
davinci_musb_init(struct musb * musb)357*4882a593Smuzhiyun static int davinci_musb_init(struct musb *musb)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun void __iomem *tibase = musb->ctrl_base;
360*4882a593Smuzhiyun u32 revision;
361*4882a593Smuzhiyun int ret = -ENODEV;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
364*4882a593Smuzhiyun if (IS_ERR_OR_NULL(musb->xceiv)) {
365*4882a593Smuzhiyun ret = -EPROBE_DEFER;
366*4882a593Smuzhiyun goto unregister;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun musb->mregs += DAVINCI_BASE_OFFSET;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* returns zero if e.g. not clocked */
372*4882a593Smuzhiyun revision = musb_readl(tibase, DAVINCI_USB_VERSION_REG);
373*4882a593Smuzhiyun if (revision == 0)
374*4882a593Smuzhiyun goto fail;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun timer_setup(&musb->dev_timer, otg_timer, 0);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun davinci_musb_source_power(musb, 0, 1);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* dm355 EVM swaps D+/D- for signal integrity, and
381*4882a593Smuzhiyun * is clocked from the main 24 MHz crystal.
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun if (machine_is_davinci_dm355_evm()) {
384*4882a593Smuzhiyun u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun phy_ctrl &= ~(3 << 9);
387*4882a593Smuzhiyun phy_ctrl |= USBPHY_DATAPOL;
388*4882a593Smuzhiyun __raw_writel(phy_ctrl, USB_PHY_CTRL);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* On dm355, the default-A state machine needs DRVVBUS control.
392*4882a593Smuzhiyun * If we won't be a host, there's no need to turn it on.
393*4882a593Smuzhiyun */
394*4882a593Smuzhiyun if (cpu_is_davinci_dm355()) {
395*4882a593Smuzhiyun u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun deepsleep &= ~DRVVBUS_FORCE;
398*4882a593Smuzhiyun __raw_writel(deepsleep, DM355_DEEPSLEEP);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* reset the controller */
402*4882a593Smuzhiyun musb_writel(tibase, DAVINCI_USB_CTRL_REG, 0x1);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* start the on-chip PHY and its PLL */
405*4882a593Smuzhiyun phy_on();
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun msleep(5);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* NOTE: irqs are in mixed mode, not bypass to pure-musb */
410*4882a593Smuzhiyun pr_debug("DaVinci OTG revision %08x phy %03x control %02x\n",
411*4882a593Smuzhiyun revision, __raw_readl(USB_PHY_CTRL),
412*4882a593Smuzhiyun musb_readb(tibase, DAVINCI_USB_CTRL_REG));
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun musb->isr = davinci_musb_interrupt;
415*4882a593Smuzhiyun return 0;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun fail:
418*4882a593Smuzhiyun usb_put_phy(musb->xceiv);
419*4882a593Smuzhiyun unregister:
420*4882a593Smuzhiyun usb_phy_generic_unregister();
421*4882a593Smuzhiyun return ret;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
davinci_musb_exit(struct musb * musb)424*4882a593Smuzhiyun static int davinci_musb_exit(struct musb *musb)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun int maxdelay = 30;
427*4882a593Smuzhiyun u8 devctl, warn = 0;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun del_timer_sync(&musb->dev_timer);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* force VBUS off */
432*4882a593Smuzhiyun if (cpu_is_davinci_dm355()) {
433*4882a593Smuzhiyun u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun deepsleep &= ~DRVVBUS_FORCE;
436*4882a593Smuzhiyun deepsleep |= DRVVBUS_OVERRIDE;
437*4882a593Smuzhiyun __raw_writel(deepsleep, DM355_DEEPSLEEP);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun davinci_musb_source_power(musb, 0 /*off*/, 1);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun * delay, to avoid problems with module reload.
444*4882a593Smuzhiyun * if there's no peripheral connected, this can take a
445*4882a593Smuzhiyun * long time to fall, especially on EVM with huge C133.
446*4882a593Smuzhiyun */
447*4882a593Smuzhiyun do {
448*4882a593Smuzhiyun devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
449*4882a593Smuzhiyun if (!(devctl & MUSB_DEVCTL_VBUS))
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun if ((devctl & MUSB_DEVCTL_VBUS) != warn) {
452*4882a593Smuzhiyun warn = devctl & MUSB_DEVCTL_VBUS;
453*4882a593Smuzhiyun dev_dbg(musb->controller, "VBUS %d\n",
454*4882a593Smuzhiyun warn >> MUSB_DEVCTL_VBUS_SHIFT);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun msleep(1000);
457*4882a593Smuzhiyun maxdelay--;
458*4882a593Smuzhiyun } while (maxdelay > 0);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* in OTG mode, another host might be connected */
461*4882a593Smuzhiyun if (devctl & MUSB_DEVCTL_VBUS)
462*4882a593Smuzhiyun dev_dbg(musb->controller, "VBUS off timeout (devctl %02x)\n", devctl);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun phy_off();
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun usb_put_phy(musb->xceiv);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static const struct musb_platform_ops davinci_ops = {
472*4882a593Smuzhiyun .quirks = MUSB_DMA_CPPI,
473*4882a593Smuzhiyun .init = davinci_musb_init,
474*4882a593Smuzhiyun .exit = davinci_musb_exit,
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #ifdef CONFIG_USB_TI_CPPI_DMA
477*4882a593Smuzhiyun .dma_init = cppi_dma_controller_create,
478*4882a593Smuzhiyun .dma_exit = cppi_dma_controller_destroy,
479*4882a593Smuzhiyun #endif
480*4882a593Smuzhiyun .enable = davinci_musb_enable,
481*4882a593Smuzhiyun .disable = davinci_musb_disable,
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun .set_mode = davinci_musb_set_mode,
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun .set_vbus = davinci_musb_set_vbus,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static const struct platform_device_info davinci_dev_info = {
489*4882a593Smuzhiyun .name = "musb-hdrc",
490*4882a593Smuzhiyun .id = PLATFORM_DEVID_AUTO,
491*4882a593Smuzhiyun .dma_mask = DMA_BIT_MASK(32),
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
davinci_probe(struct platform_device * pdev)494*4882a593Smuzhiyun static int davinci_probe(struct platform_device *pdev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct resource musb_resources[3];
497*4882a593Smuzhiyun struct musb_hdrc_platform_data *pdata = dev_get_platdata(&pdev->dev);
498*4882a593Smuzhiyun struct platform_device *musb;
499*4882a593Smuzhiyun struct davinci_glue *glue;
500*4882a593Smuzhiyun struct platform_device_info pinfo;
501*4882a593Smuzhiyun struct clk *clk;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun int ret = -ENOMEM;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
506*4882a593Smuzhiyun if (!glue)
507*4882a593Smuzhiyun goto err0;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, "usb");
510*4882a593Smuzhiyun if (IS_ERR(clk)) {
511*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock\n");
512*4882a593Smuzhiyun ret = PTR_ERR(clk);
513*4882a593Smuzhiyun goto err0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun ret = clk_enable(clk);
517*4882a593Smuzhiyun if (ret) {
518*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable clock\n");
519*4882a593Smuzhiyun goto err0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun glue->dev = &pdev->dev;
523*4882a593Smuzhiyun glue->clk = clk;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun pdata->platform_ops = &davinci_ops;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun glue->vbus = devm_gpiod_get_optional(&pdev->dev, NULL, GPIOD_OUT_LOW);
528*4882a593Smuzhiyun if (IS_ERR(glue->vbus)) {
529*4882a593Smuzhiyun ret = PTR_ERR(glue->vbus);
530*4882a593Smuzhiyun goto err0;
531*4882a593Smuzhiyun } else {
532*4882a593Smuzhiyun glue->vbus_state = -1;
533*4882a593Smuzhiyun INIT_WORK(&glue->vbus_work, evm_deferred_drvvbus);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun usb_phy_generic_register();
537*4882a593Smuzhiyun platform_set_drvdata(pdev, glue);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun memset(musb_resources, 0x00, sizeof(*musb_resources) *
540*4882a593Smuzhiyun ARRAY_SIZE(musb_resources));
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun musb_resources[0].name = pdev->resource[0].name;
543*4882a593Smuzhiyun musb_resources[0].start = pdev->resource[0].start;
544*4882a593Smuzhiyun musb_resources[0].end = pdev->resource[0].end;
545*4882a593Smuzhiyun musb_resources[0].flags = pdev->resource[0].flags;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun musb_resources[1].name = pdev->resource[1].name;
548*4882a593Smuzhiyun musb_resources[1].start = pdev->resource[1].start;
549*4882a593Smuzhiyun musb_resources[1].end = pdev->resource[1].end;
550*4882a593Smuzhiyun musb_resources[1].flags = pdev->resource[1].flags;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * For DM6467 3 resources are passed. A placeholder for the 3rd
554*4882a593Smuzhiyun * resource is always there, so it's safe to always copy it...
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun musb_resources[2].name = pdev->resource[2].name;
557*4882a593Smuzhiyun musb_resources[2].start = pdev->resource[2].start;
558*4882a593Smuzhiyun musb_resources[2].end = pdev->resource[2].end;
559*4882a593Smuzhiyun musb_resources[2].flags = pdev->resource[2].flags;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun pinfo = davinci_dev_info;
562*4882a593Smuzhiyun pinfo.parent = &pdev->dev;
563*4882a593Smuzhiyun pinfo.res = musb_resources;
564*4882a593Smuzhiyun pinfo.num_res = ARRAY_SIZE(musb_resources);
565*4882a593Smuzhiyun pinfo.data = pdata;
566*4882a593Smuzhiyun pinfo.size_data = sizeof(*pdata);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun glue->musb = musb = platform_device_register_full(&pinfo);
569*4882a593Smuzhiyun if (IS_ERR(musb)) {
570*4882a593Smuzhiyun ret = PTR_ERR(musb);
571*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
572*4882a593Smuzhiyun goto err1;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun err1:
578*4882a593Smuzhiyun clk_disable(clk);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun err0:
581*4882a593Smuzhiyun return ret;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
davinci_remove(struct platform_device * pdev)584*4882a593Smuzhiyun static int davinci_remove(struct platform_device *pdev)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct davinci_glue *glue = platform_get_drvdata(pdev);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun platform_device_unregister(glue->musb);
589*4882a593Smuzhiyun usb_phy_generic_unregister();
590*4882a593Smuzhiyun clk_disable(glue->clk);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun static struct platform_driver davinci_driver = {
596*4882a593Smuzhiyun .probe = davinci_probe,
597*4882a593Smuzhiyun .remove = davinci_remove,
598*4882a593Smuzhiyun .driver = {
599*4882a593Smuzhiyun .name = "musb-davinci",
600*4882a593Smuzhiyun },
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun MODULE_DESCRIPTION("DaVinci MUSB Glue Layer");
604*4882a593Smuzhiyun MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
605*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
606*4882a593Smuzhiyun module_platform_driver(davinci_driver);
607