xref: /OK3568_Linux_fs/kernel/drivers/usb/mtu3/mtu3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * mtu3.h - MediaTek USB3 DRD header
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 MediaTek Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __MTU3_H__
11*4882a593Smuzhiyun #define __MTU3_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/dmapool.h>
15*4882a593Smuzhiyun #include <linux/extcon.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/phy/phy.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/usb.h>
21*4882a593Smuzhiyun #include <linux/usb/ch9.h>
22*4882a593Smuzhiyun #include <linux/usb/gadget.h>
23*4882a593Smuzhiyun #include <linux/usb/otg.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct mtu3;
26*4882a593Smuzhiyun struct mtu3_ep;
27*4882a593Smuzhiyun struct mtu3_request;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "mtu3_hw_regs.h"
30*4882a593Smuzhiyun #include "mtu3_qmu.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define	MU3D_EP_TXCR0(epnum)	(U3D_TX1CSR0 + (((epnum) - 1) * 0x10))
33*4882a593Smuzhiyun #define	MU3D_EP_TXCR1(epnum)	(U3D_TX1CSR1 + (((epnum) - 1) * 0x10))
34*4882a593Smuzhiyun #define	MU3D_EP_TXCR2(epnum)	(U3D_TX1CSR2 + (((epnum) - 1) * 0x10))
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define	MU3D_EP_RXCR0(epnum)	(U3D_RX1CSR0 + (((epnum) - 1) * 0x10))
37*4882a593Smuzhiyun #define	MU3D_EP_RXCR1(epnum)	(U3D_RX1CSR1 + (((epnum) - 1) * 0x10))
38*4882a593Smuzhiyun #define	MU3D_EP_RXCR2(epnum)	(U3D_RX1CSR2 + (((epnum) - 1) * 0x10))
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define USB_QMU_TQHIAR(epnum)	(U3D_TXQHIAR1 + (((epnum) - 1) * 0x4))
41*4882a593Smuzhiyun #define USB_QMU_RQHIAR(epnum)	(U3D_RXQHIAR1 + (((epnum) - 1) * 0x4))
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define USB_QMU_RQCSR(epnum)	(U3D_RXQCSR1 + (((epnum) - 1) * 0x10))
44*4882a593Smuzhiyun #define USB_QMU_RQSAR(epnum)	(U3D_RXQSAR1 + (((epnum) - 1) * 0x10))
45*4882a593Smuzhiyun #define USB_QMU_RQCPR(epnum)	(U3D_RXQCPR1 + (((epnum) - 1) * 0x10))
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define USB_QMU_TQCSR(epnum)	(U3D_TXQCSR1 + (((epnum) - 1) * 0x10))
48*4882a593Smuzhiyun #define USB_QMU_TQSAR(epnum)	(U3D_TXQSAR1 + (((epnum) - 1) * 0x10))
49*4882a593Smuzhiyun #define USB_QMU_TQCPR(epnum)	(U3D_TXQCPR1 + (((epnum) - 1) * 0x10))
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define SSUSB_U3_CTRL(p)	(U3D_SSUSB_U3_CTRL_0P + ((p) * 0x08))
52*4882a593Smuzhiyun #define SSUSB_U2_CTRL(p)	(U3D_SSUSB_U2_CTRL_0P + ((p) * 0x08))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MTU3_DRIVER_NAME	"mtu3"
55*4882a593Smuzhiyun #define	DMA_ADDR_INVALID	(~(dma_addr_t)0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define MTU3_EP_ENABLED		BIT(0)
58*4882a593Smuzhiyun #define MTU3_EP_STALL		BIT(1)
59*4882a593Smuzhiyun #define MTU3_EP_WEDGE		BIT(2)
60*4882a593Smuzhiyun #define MTU3_EP_BUSY		BIT(3)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MTU3_U3_IP_SLOT_DEFAULT 2
63*4882a593Smuzhiyun #define MTU3_U2_IP_SLOT_DEFAULT 1
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /**
66*4882a593Smuzhiyun  * IP TRUNK version
67*4882a593Smuzhiyun  * from 0x1003 version, USB3 Gen2 is supported, two changes affect driver:
68*4882a593Smuzhiyun  * 1. MAXPKT and MULTI bits layout of TXCSR1 and RXCSR1 are adjusted,
69*4882a593Smuzhiyun  *    but not backward compatible
70*4882a593Smuzhiyun  * 2. QMU extend buffer length supported
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun #define MTU3_TRUNK_VERS_1003	0x1003
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /**
75*4882a593Smuzhiyun  * Normally the device works on HS or SS, to simplify fifo management,
76*4882a593Smuzhiyun  * devide fifo into some 512B parts, use bitmap to manage it; And
77*4882a593Smuzhiyun  * 128 bits size of bitmap is large enough, that means it can manage
78*4882a593Smuzhiyun  * up to 64KB fifo size.
79*4882a593Smuzhiyun  * NOTE: MTU3_EP_FIFO_UNIT should be power of two
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define MTU3_EP_FIFO_UNIT		(1 << 9)
82*4882a593Smuzhiyun #define MTU3_FIFO_BIT_SIZE		128
83*4882a593Smuzhiyun #define MTU3_U2_IP_EP0_FIFO_SIZE	64
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /**
86*4882a593Smuzhiyun  * Maximum size of ep0 response buffer for ch9 requests,
87*4882a593Smuzhiyun  * the SET_SEL request uses 6 so far, and GET_STATUS is 2
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun #define EP0_RESPONSE_BUF  6
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* device operated link and speed got from DEVICE_CONF register */
92*4882a593Smuzhiyun enum mtu3_speed {
93*4882a593Smuzhiyun 	MTU3_SPEED_INACTIVE = 0,
94*4882a593Smuzhiyun 	MTU3_SPEED_FULL = 1,
95*4882a593Smuzhiyun 	MTU3_SPEED_HIGH = 3,
96*4882a593Smuzhiyun 	MTU3_SPEED_SUPER = 4,
97*4882a593Smuzhiyun 	MTU3_SPEED_SUPER_PLUS = 5,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /**
101*4882a593Smuzhiyun  * @MU3D_EP0_STATE_SETUP: waits for SETUP or received a SETUP
102*4882a593Smuzhiyun  *		without data stage.
103*4882a593Smuzhiyun  * @MU3D_EP0_STATE_TX: IN data stage
104*4882a593Smuzhiyun  * @MU3D_EP0_STATE_RX: OUT data stage
105*4882a593Smuzhiyun  * @MU3D_EP0_STATE_TX_END: the last IN data is transferred, and
106*4882a593Smuzhiyun  *		waits for its completion interrupt
107*4882a593Smuzhiyun  * @MU3D_EP0_STATE_STALL: ep0 is in stall status, will be auto-cleared
108*4882a593Smuzhiyun  *		after receives a SETUP.
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun enum mtu3_g_ep0_state {
111*4882a593Smuzhiyun 	MU3D_EP0_STATE_SETUP = 1,
112*4882a593Smuzhiyun 	MU3D_EP0_STATE_TX,
113*4882a593Smuzhiyun 	MU3D_EP0_STATE_RX,
114*4882a593Smuzhiyun 	MU3D_EP0_STATE_TX_END,
115*4882a593Smuzhiyun 	MU3D_EP0_STATE_STALL,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /**
119*4882a593Smuzhiyun  * MTU3_DR_FORCE_NONE: automatically switch host and periperal mode
120*4882a593Smuzhiyun  *		by IDPIN signal.
121*4882a593Smuzhiyun  * MTU3_DR_FORCE_HOST: force to enter host mode and override OTG
122*4882a593Smuzhiyun  *		IDPIN signal.
123*4882a593Smuzhiyun  * MTU3_DR_FORCE_DEVICE: force to enter peripheral mode.
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun enum mtu3_dr_force_mode {
126*4882a593Smuzhiyun 	MTU3_DR_FORCE_NONE = 0,
127*4882a593Smuzhiyun 	MTU3_DR_FORCE_HOST,
128*4882a593Smuzhiyun 	MTU3_DR_FORCE_DEVICE,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun  * @base: the base address of fifo
133*4882a593Smuzhiyun  * @limit: the bitmap size in bits
134*4882a593Smuzhiyun  * @bitmap: fifo bitmap in unit of @MTU3_EP_FIFO_UNIT
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun struct mtu3_fifo_info {
137*4882a593Smuzhiyun 	u32 base;
138*4882a593Smuzhiyun 	u32 limit;
139*4882a593Smuzhiyun 	DECLARE_BITMAP(bitmap, MTU3_FIFO_BIT_SIZE);
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /**
143*4882a593Smuzhiyun  * General Purpose Descriptor (GPD):
144*4882a593Smuzhiyun  *	The format of TX GPD is a little different from RX one.
145*4882a593Smuzhiyun  *	And the size of GPD is 16 bytes.
146*4882a593Smuzhiyun  *
147*4882a593Smuzhiyun  * @dw0_info:
148*4882a593Smuzhiyun  *	bit0: Hardware Own (HWO)
149*4882a593Smuzhiyun  *	bit1: Buffer Descriptor Present (BDP), always 0, BD is not supported
150*4882a593Smuzhiyun  *	bit2: Bypass (BPS), 1: HW skips this GPD if HWO = 1
151*4882a593Smuzhiyun  *	bit6: [EL] Zero Length Packet (ZLP), moved from @dw3_info[29]
152*4882a593Smuzhiyun  *	bit7: Interrupt On Completion (IOC)
153*4882a593Smuzhiyun  *	bit[31:16]: ([EL] bit[31:12]) allow data buffer length (RX ONLY),
154*4882a593Smuzhiyun  *		the buffer length of the data to receive
155*4882a593Smuzhiyun  *	bit[23:16]: ([EL] bit[31:24]) extension address (TX ONLY),
156*4882a593Smuzhiyun  *		lower 4 bits are extension bits of @buffer,
157*4882a593Smuzhiyun  *		upper 4 bits are extension bits of @next_gpd
158*4882a593Smuzhiyun  * @next_gpd: Physical address of the next GPD
159*4882a593Smuzhiyun  * @buffer: Physical address of the data buffer
160*4882a593Smuzhiyun  * @dw3_info:
161*4882a593Smuzhiyun  *	bit[15:0]: ([EL] bit[19:0]) data buffer length,
162*4882a593Smuzhiyun  *		(TX): the buffer length of the data to transmit
163*4882a593Smuzhiyun  *		(RX): The total length of data received
164*4882a593Smuzhiyun  *	bit[23:16]: ([EL] bit[31:24]) extension address (RX ONLY),
165*4882a593Smuzhiyun  *		lower 4 bits are extension bits of @buffer,
166*4882a593Smuzhiyun  *		upper 4 bits are extension bits of @next_gpd
167*4882a593Smuzhiyun  *	bit29: ([EL] abandoned) Zero Length Packet (ZLP) (TX ONLY)
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun struct qmu_gpd {
170*4882a593Smuzhiyun 	__le32 dw0_info;
171*4882a593Smuzhiyun 	__le32 next_gpd;
172*4882a593Smuzhiyun 	__le32 buffer;
173*4882a593Smuzhiyun 	__le32 dw3_info;
174*4882a593Smuzhiyun } __packed;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun * dma: physical base address of GPD segment
178*4882a593Smuzhiyun * start: virtual base address of GPD segment
179*4882a593Smuzhiyun * end: the last GPD element
180*4882a593Smuzhiyun * enqueue: the first empty GPD to use
181*4882a593Smuzhiyun * dequeue: the first completed GPD serviced by ISR
182*4882a593Smuzhiyun * NOTE: the size of GPD ring should be >= 2
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun struct mtu3_gpd_ring {
185*4882a593Smuzhiyun 	dma_addr_t dma;
186*4882a593Smuzhiyun 	struct qmu_gpd *start;
187*4882a593Smuzhiyun 	struct qmu_gpd *end;
188*4882a593Smuzhiyun 	struct qmu_gpd *enqueue;
189*4882a593Smuzhiyun 	struct qmu_gpd *dequeue;
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /**
193*4882a593Smuzhiyun * @vbus: vbus 5V used by host mode
194*4882a593Smuzhiyun * @edev: external connector used to detect vbus and iddig changes
195*4882a593Smuzhiyun * @vbus_nb: notifier for vbus detection
196*4882a593Smuzhiyun * @vbus_work : work of vbus detection notifier, used to avoid sleep in
197*4882a593Smuzhiyun *		notifier callback which is atomic context
198*4882a593Smuzhiyun * @vbus_event : event of vbus detecion notifier
199*4882a593Smuzhiyun * @id_nb : notifier for iddig(idpin) detection
200*4882a593Smuzhiyun * @id_work : work of iddig detection notifier
201*4882a593Smuzhiyun * @id_event : event of iddig detecion notifier
202*4882a593Smuzhiyun * @role_sw : use USB Role Switch to support dual-role switch, can't use
203*4882a593Smuzhiyun *		extcon at the same time, and extcon is deprecated.
204*4882a593Smuzhiyun * @role_sw_used : true when the USB Role Switch is used.
205*4882a593Smuzhiyun * @is_u3_drd: whether port0 supports usb3.0 dual-role device or not
206*4882a593Smuzhiyun * @manual_drd_enabled: it's true when supports dual-role device by debugfs
207*4882a593Smuzhiyun *		to switch host/device modes depending on user input.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun struct otg_switch_mtk {
210*4882a593Smuzhiyun 	struct regulator *vbus;
211*4882a593Smuzhiyun 	struct extcon_dev *edev;
212*4882a593Smuzhiyun 	struct notifier_block vbus_nb;
213*4882a593Smuzhiyun 	struct work_struct vbus_work;
214*4882a593Smuzhiyun 	unsigned long vbus_event;
215*4882a593Smuzhiyun 	struct notifier_block id_nb;
216*4882a593Smuzhiyun 	struct work_struct id_work;
217*4882a593Smuzhiyun 	unsigned long id_event;
218*4882a593Smuzhiyun 	struct usb_role_switch *role_sw;
219*4882a593Smuzhiyun 	bool role_sw_used;
220*4882a593Smuzhiyun 	bool is_u3_drd;
221*4882a593Smuzhiyun 	bool manual_drd_enabled;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /**
225*4882a593Smuzhiyun  * @mac_base: register base address of device MAC, exclude xHCI's
226*4882a593Smuzhiyun  * @ippc_base: register base address of IP Power and Clock interface (IPPC)
227*4882a593Smuzhiyun  * @vusb33: usb3.3V shared by device/host IP
228*4882a593Smuzhiyun  * @sys_clk: system clock of mtu3, shared by device/host IP
229*4882a593Smuzhiyun  * @ref_clk: reference clock
230*4882a593Smuzhiyun  * @mcu_clk: mcu_bus_ck clock for AHB bus etc
231*4882a593Smuzhiyun  * @dma_clk: dma_bus_ck clock for AXI bus etc
232*4882a593Smuzhiyun  * @dr_mode: works in which mode:
233*4882a593Smuzhiyun  *		host only, device only or dual-role mode
234*4882a593Smuzhiyun  * @u2_ports: number of usb2.0 host ports
235*4882a593Smuzhiyun  * @u3_ports: number of usb3.0 host ports
236*4882a593Smuzhiyun  * @u3p_dis_msk: mask of disabling usb3 ports, for example, bit0==1 to
237*4882a593Smuzhiyun  *		disable u3port0, bit1==1 to disable u3port1,... etc
238*4882a593Smuzhiyun  * @dbgfs_root: only used when supports manual dual-role switch via debugfs
239*4882a593Smuzhiyun  * @uwk_en: it's true when supports remote wakeup in host mode
240*4882a593Smuzhiyun  * @uwk: syscon including usb wakeup glue layer between SSUSB IP and SPM
241*4882a593Smuzhiyun  * @uwk_reg_base: the base address of the wakeup glue layer in @uwk
242*4882a593Smuzhiyun  * @uwk_vers: the version of the wakeup glue layer
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun struct ssusb_mtk {
245*4882a593Smuzhiyun 	struct device *dev;
246*4882a593Smuzhiyun 	struct mtu3 *u3d;
247*4882a593Smuzhiyun 	void __iomem *mac_base;
248*4882a593Smuzhiyun 	void __iomem *ippc_base;
249*4882a593Smuzhiyun 	struct phy **phys;
250*4882a593Smuzhiyun 	int num_phys;
251*4882a593Smuzhiyun 	/* common power & clock */
252*4882a593Smuzhiyun 	struct regulator *vusb33;
253*4882a593Smuzhiyun 	struct clk *sys_clk;
254*4882a593Smuzhiyun 	struct clk *ref_clk;
255*4882a593Smuzhiyun 	struct clk *mcu_clk;
256*4882a593Smuzhiyun 	struct clk *dma_clk;
257*4882a593Smuzhiyun 	/* otg */
258*4882a593Smuzhiyun 	struct otg_switch_mtk otg_switch;
259*4882a593Smuzhiyun 	enum usb_dr_mode dr_mode;
260*4882a593Smuzhiyun 	bool is_host;
261*4882a593Smuzhiyun 	int u2_ports;
262*4882a593Smuzhiyun 	int u3_ports;
263*4882a593Smuzhiyun 	int u3p_dis_msk;
264*4882a593Smuzhiyun 	struct dentry *dbgfs_root;
265*4882a593Smuzhiyun 	/* usb wakeup for host mode */
266*4882a593Smuzhiyun 	bool uwk_en;
267*4882a593Smuzhiyun 	struct regmap *uwk;
268*4882a593Smuzhiyun 	u32 uwk_reg_base;
269*4882a593Smuzhiyun 	u32 uwk_vers;
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /**
273*4882a593Smuzhiyun  * @fifo_size: it is (@slot + 1) * @fifo_seg_size
274*4882a593Smuzhiyun  * @fifo_seg_size: it is roundup_pow_of_two(@maxp)
275*4882a593Smuzhiyun  */
276*4882a593Smuzhiyun struct mtu3_ep {
277*4882a593Smuzhiyun 	struct usb_ep ep;
278*4882a593Smuzhiyun 	char name[12];
279*4882a593Smuzhiyun 	struct mtu3 *mtu;
280*4882a593Smuzhiyun 	u8 epnum;
281*4882a593Smuzhiyun 	u8 type;
282*4882a593Smuzhiyun 	u8 is_in;
283*4882a593Smuzhiyun 	u16 maxp;
284*4882a593Smuzhiyun 	int slot;
285*4882a593Smuzhiyun 	u32 fifo_size;
286*4882a593Smuzhiyun 	u32 fifo_addr;
287*4882a593Smuzhiyun 	u32 fifo_seg_size;
288*4882a593Smuzhiyun 	struct mtu3_fifo_info *fifo;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	struct list_head req_list;
291*4882a593Smuzhiyun 	struct mtu3_gpd_ring gpd_ring;
292*4882a593Smuzhiyun 	const struct usb_ss_ep_comp_descriptor *comp_desc;
293*4882a593Smuzhiyun 	const struct usb_endpoint_descriptor *desc;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	int flags;
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun struct mtu3_request {
299*4882a593Smuzhiyun 	struct usb_request request;
300*4882a593Smuzhiyun 	struct list_head list;
301*4882a593Smuzhiyun 	struct mtu3_ep *mep;
302*4882a593Smuzhiyun 	struct mtu3 *mtu;
303*4882a593Smuzhiyun 	struct qmu_gpd *gpd;
304*4882a593Smuzhiyun 	int epnum;
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
dev_to_ssusb(struct device * dev)307*4882a593Smuzhiyun static inline struct ssusb_mtk *dev_to_ssusb(struct device *dev)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	return dev_get_drvdata(dev);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun  * struct mtu3 - device driver instance data.
314*4882a593Smuzhiyun  * @slot: MTU3_U2_IP_SLOT_DEFAULT for U2 IP only,
315*4882a593Smuzhiyun  *		MTU3_U3_IP_SLOT_DEFAULT for U3 IP
316*4882a593Smuzhiyun  * @may_wakeup: means device's remote wakeup is enabled
317*4882a593Smuzhiyun  * @is_self_powered: is reported in device status and the config descriptor
318*4882a593Smuzhiyun  * @delayed_status: true when function drivers ask for delayed status
319*4882a593Smuzhiyun  * @gen2cp: compatible with USB3 Gen2 IP
320*4882a593Smuzhiyun  * @ep0_req: dummy request used while handling standard USB requests
321*4882a593Smuzhiyun  *		for GET_STATUS and SET_SEL
322*4882a593Smuzhiyun  * @setup_buf: ep0 response buffer for GET_STATUS and SET_SEL requests
323*4882a593Smuzhiyun  */
324*4882a593Smuzhiyun struct mtu3 {
325*4882a593Smuzhiyun 	spinlock_t lock;
326*4882a593Smuzhiyun 	struct ssusb_mtk *ssusb;
327*4882a593Smuzhiyun 	struct device *dev;
328*4882a593Smuzhiyun 	void __iomem *mac_base;
329*4882a593Smuzhiyun 	void __iomem *ippc_base;
330*4882a593Smuzhiyun 	int irq;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	struct mtu3_fifo_info tx_fifo;
333*4882a593Smuzhiyun 	struct mtu3_fifo_info rx_fifo;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	struct mtu3_ep *ep_array;
336*4882a593Smuzhiyun 	struct mtu3_ep *in_eps;
337*4882a593Smuzhiyun 	struct mtu3_ep *out_eps;
338*4882a593Smuzhiyun 	struct mtu3_ep *ep0;
339*4882a593Smuzhiyun 	int num_eps;
340*4882a593Smuzhiyun 	int slot;
341*4882a593Smuzhiyun 	int active_ep;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	struct dma_pool	*qmu_gpd_pool;
344*4882a593Smuzhiyun 	enum mtu3_g_ep0_state ep0_state;
345*4882a593Smuzhiyun 	struct usb_gadget g;	/* the gadget */
346*4882a593Smuzhiyun 	struct usb_gadget_driver *gadget_driver;
347*4882a593Smuzhiyun 	struct mtu3_request ep0_req;
348*4882a593Smuzhiyun 	u8 setup_buf[EP0_RESPONSE_BUF];
349*4882a593Smuzhiyun 	enum usb_device_speed max_speed;
350*4882a593Smuzhiyun 	enum usb_device_speed speed;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	unsigned is_active:1;
353*4882a593Smuzhiyun 	unsigned may_wakeup:1;
354*4882a593Smuzhiyun 	unsigned is_self_powered:1;
355*4882a593Smuzhiyun 	unsigned test_mode:1;
356*4882a593Smuzhiyun 	unsigned softconnect:1;
357*4882a593Smuzhiyun 	unsigned u1_enable:1;
358*4882a593Smuzhiyun 	unsigned u2_enable:1;
359*4882a593Smuzhiyun 	unsigned is_u3_ip:1;
360*4882a593Smuzhiyun 	unsigned delayed_status:1;
361*4882a593Smuzhiyun 	unsigned gen2cp:1;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	u8 address;
364*4882a593Smuzhiyun 	u8 test_mode_nr;
365*4882a593Smuzhiyun 	u32 hw_version;
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
gadget_to_mtu3(struct usb_gadget * g)368*4882a593Smuzhiyun static inline struct mtu3 *gadget_to_mtu3(struct usb_gadget *g)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	return container_of(g, struct mtu3, g);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
to_mtu3_request(struct usb_request * req)373*4882a593Smuzhiyun static inline struct mtu3_request *to_mtu3_request(struct usb_request *req)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	return req ? container_of(req, struct mtu3_request, request) : NULL;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
to_mtu3_ep(struct usb_ep * ep)378*4882a593Smuzhiyun static inline struct mtu3_ep *to_mtu3_ep(struct usb_ep *ep)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	return ep ? container_of(ep, struct mtu3_ep, ep) : NULL;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
next_request(struct mtu3_ep * mep)383*4882a593Smuzhiyun static inline struct mtu3_request *next_request(struct mtu3_ep *mep)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	return list_first_entry_or_null(&mep->req_list, struct mtu3_request,
386*4882a593Smuzhiyun 					list);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
mtu3_writel(void __iomem * base,u32 offset,u32 data)389*4882a593Smuzhiyun static inline void mtu3_writel(void __iomem *base, u32 offset, u32 data)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	writel(data, base + offset);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
mtu3_readl(void __iomem * base,u32 offset)394*4882a593Smuzhiyun static inline u32 mtu3_readl(void __iomem *base, u32 offset)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	return readl(base + offset);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
mtu3_setbits(void __iomem * base,u32 offset,u32 bits)399*4882a593Smuzhiyun static inline void mtu3_setbits(void __iomem *base, u32 offset, u32 bits)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	void __iomem *addr = base + offset;
402*4882a593Smuzhiyun 	u32 tmp = readl(addr);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	writel((tmp | (bits)), addr);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
mtu3_clrbits(void __iomem * base,u32 offset,u32 bits)407*4882a593Smuzhiyun static inline void mtu3_clrbits(void __iomem *base, u32 offset, u32 bits)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	void __iomem *addr = base + offset;
410*4882a593Smuzhiyun 	u32 tmp = readl(addr);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	writel((tmp & ~(bits)), addr);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun int ssusb_check_clocks(struct ssusb_mtk *ssusb, u32 ex_clks);
416*4882a593Smuzhiyun struct usb_request *mtu3_alloc_request(struct usb_ep *ep, gfp_t gfp_flags);
417*4882a593Smuzhiyun void mtu3_free_request(struct usb_ep *ep, struct usb_request *req);
418*4882a593Smuzhiyun void mtu3_req_complete(struct mtu3_ep *mep,
419*4882a593Smuzhiyun 		struct usb_request *req, int status);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
422*4882a593Smuzhiyun 		int interval, int burst, int mult);
423*4882a593Smuzhiyun void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep);
424*4882a593Smuzhiyun void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set);
425*4882a593Smuzhiyun void mtu3_ep0_setup(struct mtu3 *mtu);
426*4882a593Smuzhiyun void mtu3_start(struct mtu3 *mtu);
427*4882a593Smuzhiyun void mtu3_stop(struct mtu3 *mtu);
428*4882a593Smuzhiyun void mtu3_dev_on_off(struct mtu3 *mtu, int is_on);
429*4882a593Smuzhiyun void mtu3_set_speed(struct mtu3 *mtu, enum usb_device_speed speed);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun int mtu3_gadget_setup(struct mtu3 *mtu);
432*4882a593Smuzhiyun void mtu3_gadget_cleanup(struct mtu3 *mtu);
433*4882a593Smuzhiyun void mtu3_gadget_reset(struct mtu3 *mtu);
434*4882a593Smuzhiyun void mtu3_gadget_suspend(struct mtu3 *mtu);
435*4882a593Smuzhiyun void mtu3_gadget_resume(struct mtu3 *mtu);
436*4882a593Smuzhiyun void mtu3_gadget_disconnect(struct mtu3 *mtu);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun irqreturn_t mtu3_ep0_isr(struct mtu3 *mtu);
439*4882a593Smuzhiyun extern const struct usb_ep_ops mtu3_ep0_ops;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #endif
442