1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the NXP ISP1760 chip
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * However, the code might contain some bugs. What doesn't work for sure is:
6*4882a593Smuzhiyun * - ISO
7*4882a593Smuzhiyun * - OTG
8*4882a593Smuzhiyun e The interrupt line is configured as active low, level.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * (c) 2007 Sebastian Siewior <bigeasy@linutronix.de>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * (c) 2011 Arvid Brodin <arvid.brodin@enea.com>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/list.h>
20*4882a593Smuzhiyun #include <linux/usb.h>
21*4882a593Smuzhiyun #include <linux/usb/hcd.h>
22*4882a593Smuzhiyun #include <linux/debugfs.h>
23*4882a593Smuzhiyun #include <linux/uaccess.h>
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include <linux/iopoll.h>
26*4882a593Smuzhiyun #include <linux/mm.h>
27*4882a593Smuzhiyun #include <linux/timer.h>
28*4882a593Smuzhiyun #include <asm/unaligned.h>
29*4882a593Smuzhiyun #include <asm/cacheflush.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "isp1760-core.h"
32*4882a593Smuzhiyun #include "isp1760-hcd.h"
33*4882a593Smuzhiyun #include "isp1760-regs.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static struct kmem_cache *qtd_cachep;
36*4882a593Smuzhiyun static struct kmem_cache *qh_cachep;
37*4882a593Smuzhiyun static struct kmem_cache *urb_listitem_cachep;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun typedef void (packet_enqueue)(struct usb_hcd *hcd, struct isp1760_qh *qh,
40*4882a593Smuzhiyun struct isp1760_qtd *qtd);
41*4882a593Smuzhiyun
hcd_to_priv(struct usb_hcd * hcd)42*4882a593Smuzhiyun static inline struct isp1760_hcd *hcd_to_priv(struct usb_hcd *hcd)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun return *(struct isp1760_hcd **)hcd->hcd_priv;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* urb state*/
48*4882a593Smuzhiyun #define DELETE_URB (0x0008)
49*4882a593Smuzhiyun #define NO_TRANSFER_ACTIVE (0xffffffff)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Philips Proprietary Transfer Descriptor (PTD) */
52*4882a593Smuzhiyun typedef __u32 __bitwise __dw;
53*4882a593Smuzhiyun struct ptd {
54*4882a593Smuzhiyun __dw dw0;
55*4882a593Smuzhiyun __dw dw1;
56*4882a593Smuzhiyun __dw dw2;
57*4882a593Smuzhiyun __dw dw3;
58*4882a593Smuzhiyun __dw dw4;
59*4882a593Smuzhiyun __dw dw5;
60*4882a593Smuzhiyun __dw dw6;
61*4882a593Smuzhiyun __dw dw7;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun #define PTD_OFFSET 0x0400
64*4882a593Smuzhiyun #define ISO_PTD_OFFSET 0x0400
65*4882a593Smuzhiyun #define INT_PTD_OFFSET 0x0800
66*4882a593Smuzhiyun #define ATL_PTD_OFFSET 0x0c00
67*4882a593Smuzhiyun #define PAYLOAD_OFFSET 0x1000
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* ATL */
71*4882a593Smuzhiyun /* DW0 */
72*4882a593Smuzhiyun #define DW0_VALID_BIT 1
73*4882a593Smuzhiyun #define FROM_DW0_VALID(x) ((x) & 0x01)
74*4882a593Smuzhiyun #define TO_DW0_LENGTH(x) (((u32) x) << 3)
75*4882a593Smuzhiyun #define TO_DW0_MAXPACKET(x) (((u32) x) << 18)
76*4882a593Smuzhiyun #define TO_DW0_MULTI(x) (((u32) x) << 29)
77*4882a593Smuzhiyun #define TO_DW0_ENDPOINT(x) (((u32) x) << 31)
78*4882a593Smuzhiyun /* DW1 */
79*4882a593Smuzhiyun #define TO_DW1_DEVICE_ADDR(x) (((u32) x) << 3)
80*4882a593Smuzhiyun #define TO_DW1_PID_TOKEN(x) (((u32) x) << 10)
81*4882a593Smuzhiyun #define DW1_TRANS_BULK ((u32) 2 << 12)
82*4882a593Smuzhiyun #define DW1_TRANS_INT ((u32) 3 << 12)
83*4882a593Smuzhiyun #define DW1_TRANS_SPLIT ((u32) 1 << 14)
84*4882a593Smuzhiyun #define DW1_SE_USB_LOSPEED ((u32) 2 << 16)
85*4882a593Smuzhiyun #define TO_DW1_PORT_NUM(x) (((u32) x) << 18)
86*4882a593Smuzhiyun #define TO_DW1_HUB_NUM(x) (((u32) x) << 25)
87*4882a593Smuzhiyun /* DW2 */
88*4882a593Smuzhiyun #define TO_DW2_DATA_START_ADDR(x) (((u32) x) << 8)
89*4882a593Smuzhiyun #define TO_DW2_RL(x) ((x) << 25)
90*4882a593Smuzhiyun #define FROM_DW2_RL(x) (((x) >> 25) & 0xf)
91*4882a593Smuzhiyun /* DW3 */
92*4882a593Smuzhiyun #define FROM_DW3_NRBYTESTRANSFERRED(x) ((x) & 0x7fff)
93*4882a593Smuzhiyun #define FROM_DW3_SCS_NRBYTESTRANSFERRED(x) ((x) & 0x07ff)
94*4882a593Smuzhiyun #define TO_DW3_NAKCOUNT(x) ((x) << 19)
95*4882a593Smuzhiyun #define FROM_DW3_NAKCOUNT(x) (((x) >> 19) & 0xf)
96*4882a593Smuzhiyun #define TO_DW3_CERR(x) ((x) << 23)
97*4882a593Smuzhiyun #define FROM_DW3_CERR(x) (((x) >> 23) & 0x3)
98*4882a593Smuzhiyun #define TO_DW3_DATA_TOGGLE(x) ((x) << 25)
99*4882a593Smuzhiyun #define FROM_DW3_DATA_TOGGLE(x) (((x) >> 25) & 0x1)
100*4882a593Smuzhiyun #define TO_DW3_PING(x) ((x) << 26)
101*4882a593Smuzhiyun #define FROM_DW3_PING(x) (((x) >> 26) & 0x1)
102*4882a593Smuzhiyun #define DW3_ERROR_BIT (1 << 28)
103*4882a593Smuzhiyun #define DW3_BABBLE_BIT (1 << 29)
104*4882a593Smuzhiyun #define DW3_HALT_BIT (1 << 30)
105*4882a593Smuzhiyun #define DW3_ACTIVE_BIT (1 << 31)
106*4882a593Smuzhiyun #define FROM_DW3_ACTIVE(x) (((x) >> 31) & 0x01)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define INT_UNDERRUN (1 << 2)
109*4882a593Smuzhiyun #define INT_BABBLE (1 << 1)
110*4882a593Smuzhiyun #define INT_EXACT (1 << 0)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define SETUP_PID (2)
113*4882a593Smuzhiyun #define IN_PID (1)
114*4882a593Smuzhiyun #define OUT_PID (0)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Errata 1 */
117*4882a593Smuzhiyun #define RL_COUNTER (0)
118*4882a593Smuzhiyun #define NAK_COUNTER (0)
119*4882a593Smuzhiyun #define ERR_COUNTER (2)
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun struct isp1760_qtd {
122*4882a593Smuzhiyun u8 packet_type;
123*4882a593Smuzhiyun void *data_buffer;
124*4882a593Smuzhiyun u32 payload_addr;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* the rest is HCD-private */
127*4882a593Smuzhiyun struct list_head qtd_list;
128*4882a593Smuzhiyun struct urb *urb;
129*4882a593Smuzhiyun size_t length;
130*4882a593Smuzhiyun size_t actual_length;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* QTD_ENQUEUED: waiting for transfer (inactive) */
133*4882a593Smuzhiyun /* QTD_PAYLOAD_ALLOC: chip mem has been allocated for payload */
134*4882a593Smuzhiyun /* QTD_XFER_STARTED: valid ptd has been written to isp176x - only
135*4882a593Smuzhiyun interrupt handler may touch this qtd! */
136*4882a593Smuzhiyun /* QTD_XFER_COMPLETE: payload has been transferred successfully */
137*4882a593Smuzhiyun /* QTD_RETIRE: transfer error/abort qtd */
138*4882a593Smuzhiyun #define QTD_ENQUEUED 0
139*4882a593Smuzhiyun #define QTD_PAYLOAD_ALLOC 1
140*4882a593Smuzhiyun #define QTD_XFER_STARTED 2
141*4882a593Smuzhiyun #define QTD_XFER_COMPLETE 3
142*4882a593Smuzhiyun #define QTD_RETIRE 4
143*4882a593Smuzhiyun u32 status;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Queue head, one for each active endpoint */
147*4882a593Smuzhiyun struct isp1760_qh {
148*4882a593Smuzhiyun struct list_head qh_list;
149*4882a593Smuzhiyun struct list_head qtd_list;
150*4882a593Smuzhiyun u32 toggle;
151*4882a593Smuzhiyun u32 ping;
152*4882a593Smuzhiyun int slot;
153*4882a593Smuzhiyun int tt_buffer_dirty; /* See USB2.0 spec section 11.17.5 */
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct urb_listitem {
157*4882a593Smuzhiyun struct list_head urb_list;
158*4882a593Smuzhiyun struct urb *urb;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Access functions for isp176x registers (addresses 0..0x03FF).
163*4882a593Smuzhiyun */
reg_read32(void __iomem * base,u32 reg)164*4882a593Smuzhiyun static u32 reg_read32(void __iomem *base, u32 reg)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return isp1760_read32(base, reg);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
reg_write32(void __iomem * base,u32 reg,u32 val)169*4882a593Smuzhiyun static void reg_write32(void __iomem *base, u32 reg, u32 val)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun isp1760_write32(base, reg, val);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun * Access functions for isp176x memory (offset >= 0x0400).
176*4882a593Smuzhiyun *
177*4882a593Smuzhiyun * bank_reads8() reads memory locations prefetched by an earlier write to
178*4882a593Smuzhiyun * HC_MEMORY_REG (see isp176x datasheet). Unless you want to do fancy multi-
179*4882a593Smuzhiyun * bank optimizations, you should use the more generic mem_reads8() below.
180*4882a593Smuzhiyun *
181*4882a593Smuzhiyun * For access to ptd memory, use the specialized ptd_read() and ptd_write()
182*4882a593Smuzhiyun * below.
183*4882a593Smuzhiyun *
184*4882a593Smuzhiyun * These functions copy via MMIO data to/from the device. memcpy_{to|from}io()
185*4882a593Smuzhiyun * doesn't quite work because some people have to enforce 32-bit access
186*4882a593Smuzhiyun */
bank_reads8(void __iomem * src_base,u32 src_offset,u32 bank_addr,__u32 * dst,u32 bytes)187*4882a593Smuzhiyun static void bank_reads8(void __iomem *src_base, u32 src_offset, u32 bank_addr,
188*4882a593Smuzhiyun __u32 *dst, u32 bytes)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun __u32 __iomem *src;
191*4882a593Smuzhiyun u32 val;
192*4882a593Smuzhiyun __u8 *src_byteptr;
193*4882a593Smuzhiyun __u8 *dst_byteptr;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun src = src_base + (bank_addr | src_offset);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (src_offset < PAYLOAD_OFFSET) {
198*4882a593Smuzhiyun while (bytes >= 4) {
199*4882a593Smuzhiyun *dst = le32_to_cpu(__raw_readl(src));
200*4882a593Smuzhiyun bytes -= 4;
201*4882a593Smuzhiyun src++;
202*4882a593Smuzhiyun dst++;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun } else {
205*4882a593Smuzhiyun while (bytes >= 4) {
206*4882a593Smuzhiyun *dst = __raw_readl(src);
207*4882a593Smuzhiyun bytes -= 4;
208*4882a593Smuzhiyun src++;
209*4882a593Smuzhiyun dst++;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (!bytes)
214*4882a593Smuzhiyun return;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* in case we have 3, 2 or 1 by left. The dst buffer may not be fully
217*4882a593Smuzhiyun * allocated.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun if (src_offset < PAYLOAD_OFFSET)
220*4882a593Smuzhiyun val = le32_to_cpu(__raw_readl(src));
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun val = __raw_readl(src);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun dst_byteptr = (void *) dst;
225*4882a593Smuzhiyun src_byteptr = (void *) &val;
226*4882a593Smuzhiyun while (bytes > 0) {
227*4882a593Smuzhiyun *dst_byteptr = *src_byteptr;
228*4882a593Smuzhiyun dst_byteptr++;
229*4882a593Smuzhiyun src_byteptr++;
230*4882a593Smuzhiyun bytes--;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
mem_reads8(void __iomem * src_base,u32 src_offset,void * dst,u32 bytes)234*4882a593Smuzhiyun static void mem_reads8(void __iomem *src_base, u32 src_offset, void *dst,
235*4882a593Smuzhiyun u32 bytes)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun reg_write32(src_base, HC_MEMORY_REG, src_offset + ISP_BANK(0));
238*4882a593Smuzhiyun ndelay(90);
239*4882a593Smuzhiyun bank_reads8(src_base, src_offset, ISP_BANK(0), dst, bytes);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
mem_writes8(void __iomem * dst_base,u32 dst_offset,__u32 const * src,u32 bytes)242*4882a593Smuzhiyun static void mem_writes8(void __iomem *dst_base, u32 dst_offset,
243*4882a593Smuzhiyun __u32 const *src, u32 bytes)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun __u32 __iomem *dst;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun dst = dst_base + dst_offset;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (dst_offset < PAYLOAD_OFFSET) {
250*4882a593Smuzhiyun while (bytes >= 4) {
251*4882a593Smuzhiyun __raw_writel(cpu_to_le32(*src), dst);
252*4882a593Smuzhiyun bytes -= 4;
253*4882a593Smuzhiyun src++;
254*4882a593Smuzhiyun dst++;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun } else {
257*4882a593Smuzhiyun while (bytes >= 4) {
258*4882a593Smuzhiyun __raw_writel(*src, dst);
259*4882a593Smuzhiyun bytes -= 4;
260*4882a593Smuzhiyun src++;
261*4882a593Smuzhiyun dst++;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (!bytes)
266*4882a593Smuzhiyun return;
267*4882a593Smuzhiyun /* in case we have 3, 2 or 1 bytes left. The buffer is allocated and the
268*4882a593Smuzhiyun * extra bytes should not be read by the HW.
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (dst_offset < PAYLOAD_OFFSET)
272*4882a593Smuzhiyun __raw_writel(cpu_to_le32(*src), dst);
273*4882a593Smuzhiyun else
274*4882a593Smuzhiyun __raw_writel(*src, dst);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Read and write ptds. 'ptd_offset' should be one of ISO_PTD_OFFSET,
279*4882a593Smuzhiyun * INT_PTD_OFFSET, and ATL_PTD_OFFSET. 'slot' should be less than 32.
280*4882a593Smuzhiyun */
ptd_read(void __iomem * base,u32 ptd_offset,u32 slot,struct ptd * ptd)281*4882a593Smuzhiyun static void ptd_read(void __iomem *base, u32 ptd_offset, u32 slot,
282*4882a593Smuzhiyun struct ptd *ptd)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun reg_write32(base, HC_MEMORY_REG,
285*4882a593Smuzhiyun ISP_BANK(0) + ptd_offset + slot*sizeof(*ptd));
286*4882a593Smuzhiyun ndelay(90);
287*4882a593Smuzhiyun bank_reads8(base, ptd_offset + slot*sizeof(*ptd), ISP_BANK(0),
288*4882a593Smuzhiyun (void *) ptd, sizeof(*ptd));
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
ptd_write(void __iomem * base,u32 ptd_offset,u32 slot,struct ptd * ptd)291*4882a593Smuzhiyun static void ptd_write(void __iomem *base, u32 ptd_offset, u32 slot,
292*4882a593Smuzhiyun struct ptd *ptd)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun mem_writes8(base, ptd_offset + slot*sizeof(*ptd) + sizeof(ptd->dw0),
295*4882a593Smuzhiyun &ptd->dw1, 7*sizeof(ptd->dw1));
296*4882a593Smuzhiyun /* Make sure dw0 gets written last (after other dw's and after payload)
297*4882a593Smuzhiyun since it contains the enable bit */
298*4882a593Smuzhiyun wmb();
299*4882a593Smuzhiyun mem_writes8(base, ptd_offset + slot*sizeof(*ptd), &ptd->dw0,
300*4882a593Smuzhiyun sizeof(ptd->dw0));
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* memory management of the 60kb on the chip from 0x1000 to 0xffff */
init_memory(struct isp1760_hcd * priv)305*4882a593Smuzhiyun static void init_memory(struct isp1760_hcd *priv)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun int i, curr;
308*4882a593Smuzhiyun u32 payload_addr;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun payload_addr = PAYLOAD_OFFSET;
311*4882a593Smuzhiyun for (i = 0; i < BLOCK_1_NUM; i++) {
312*4882a593Smuzhiyun priv->memory_pool[i].start = payload_addr;
313*4882a593Smuzhiyun priv->memory_pool[i].size = BLOCK_1_SIZE;
314*4882a593Smuzhiyun priv->memory_pool[i].free = 1;
315*4882a593Smuzhiyun payload_addr += priv->memory_pool[i].size;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun curr = i;
319*4882a593Smuzhiyun for (i = 0; i < BLOCK_2_NUM; i++) {
320*4882a593Smuzhiyun priv->memory_pool[curr + i].start = payload_addr;
321*4882a593Smuzhiyun priv->memory_pool[curr + i].size = BLOCK_2_SIZE;
322*4882a593Smuzhiyun priv->memory_pool[curr + i].free = 1;
323*4882a593Smuzhiyun payload_addr += priv->memory_pool[curr + i].size;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun curr = i;
327*4882a593Smuzhiyun for (i = 0; i < BLOCK_3_NUM; i++) {
328*4882a593Smuzhiyun priv->memory_pool[curr + i].start = payload_addr;
329*4882a593Smuzhiyun priv->memory_pool[curr + i].size = BLOCK_3_SIZE;
330*4882a593Smuzhiyun priv->memory_pool[curr + i].free = 1;
331*4882a593Smuzhiyun payload_addr += priv->memory_pool[curr + i].size;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun WARN_ON(payload_addr - priv->memory_pool[0].start > PAYLOAD_AREA_SIZE);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
alloc_mem(struct usb_hcd * hcd,struct isp1760_qtd * qtd)337*4882a593Smuzhiyun static void alloc_mem(struct usb_hcd *hcd, struct isp1760_qtd *qtd)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
340*4882a593Smuzhiyun int i;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun WARN_ON(qtd->payload_addr);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (!qtd->length)
345*4882a593Smuzhiyun return;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun for (i = 0; i < BLOCKS; i++) {
348*4882a593Smuzhiyun if (priv->memory_pool[i].size >= qtd->length &&
349*4882a593Smuzhiyun priv->memory_pool[i].free) {
350*4882a593Smuzhiyun priv->memory_pool[i].free = 0;
351*4882a593Smuzhiyun qtd->payload_addr = priv->memory_pool[i].start;
352*4882a593Smuzhiyun return;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
free_mem(struct usb_hcd * hcd,struct isp1760_qtd * qtd)357*4882a593Smuzhiyun static void free_mem(struct usb_hcd *hcd, struct isp1760_qtd *qtd)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
360*4882a593Smuzhiyun int i;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (!qtd->payload_addr)
363*4882a593Smuzhiyun return;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun for (i = 0; i < BLOCKS; i++) {
366*4882a593Smuzhiyun if (priv->memory_pool[i].start == qtd->payload_addr) {
367*4882a593Smuzhiyun WARN_ON(priv->memory_pool[i].free);
368*4882a593Smuzhiyun priv->memory_pool[i].free = 1;
369*4882a593Smuzhiyun qtd->payload_addr = 0;
370*4882a593Smuzhiyun return;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun dev_err(hcd->self.controller, "%s: Invalid pointer: %08x\n",
375*4882a593Smuzhiyun __func__, qtd->payload_addr);
376*4882a593Smuzhiyun WARN_ON(1);
377*4882a593Smuzhiyun qtd->payload_addr = 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
handshake(struct usb_hcd * hcd,u32 reg,u32 mask,u32 done,int usec)380*4882a593Smuzhiyun static int handshake(struct usb_hcd *hcd, u32 reg,
381*4882a593Smuzhiyun u32 mask, u32 done, int usec)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun u32 result;
384*4882a593Smuzhiyun int ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(hcd->regs + reg, result,
387*4882a593Smuzhiyun ((result & mask) == done ||
388*4882a593Smuzhiyun result == U32_MAX), 1, usec);
389*4882a593Smuzhiyun if (result == U32_MAX)
390*4882a593Smuzhiyun return -ENODEV;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return ret;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* reset a non-running (STS_HALT == 1) controller */
ehci_reset(struct usb_hcd * hcd)396*4882a593Smuzhiyun static int ehci_reset(struct usb_hcd *hcd)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun u32 command = reg_read32(hcd->regs, HC_USBCMD);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun command |= CMD_RESET;
403*4882a593Smuzhiyun reg_write32(hcd->regs, HC_USBCMD, command);
404*4882a593Smuzhiyun hcd->state = HC_STATE_HALT;
405*4882a593Smuzhiyun priv->next_statechange = jiffies;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun return handshake(hcd, HC_USBCMD, CMD_RESET, 0, 250 * 1000);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
qh_alloc(gfp_t flags)410*4882a593Smuzhiyun static struct isp1760_qh *qh_alloc(gfp_t flags)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct isp1760_qh *qh;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun qh = kmem_cache_zalloc(qh_cachep, flags);
415*4882a593Smuzhiyun if (!qh)
416*4882a593Smuzhiyun return NULL;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun INIT_LIST_HEAD(&qh->qh_list);
419*4882a593Smuzhiyun INIT_LIST_HEAD(&qh->qtd_list);
420*4882a593Smuzhiyun qh->slot = -1;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return qh;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
qh_free(struct isp1760_qh * qh)425*4882a593Smuzhiyun static void qh_free(struct isp1760_qh *qh)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun WARN_ON(!list_empty(&qh->qtd_list));
428*4882a593Smuzhiyun WARN_ON(qh->slot > -1);
429*4882a593Smuzhiyun kmem_cache_free(qh_cachep, qh);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* one-time init, only for memory state */
priv_init(struct usb_hcd * hcd)433*4882a593Smuzhiyun static int priv_init(struct usb_hcd *hcd)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
436*4882a593Smuzhiyun u32 hcc_params;
437*4882a593Smuzhiyun int i;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun spin_lock_init(&priv->lock);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun for (i = 0; i < QH_END; i++)
442*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->qh_list[i]);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun * hw default: 1K periodic list heads, one per frame.
446*4882a593Smuzhiyun * periodic_size can shrink by USBCMD update if hcc_params allows.
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun priv->periodic_size = DEFAULT_I_TDPS;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* controllers may cache some of the periodic schedule ... */
451*4882a593Smuzhiyun hcc_params = reg_read32(hcd->regs, HC_HCCPARAMS);
452*4882a593Smuzhiyun /* full frame cache */
453*4882a593Smuzhiyun if (HCC_ISOC_CACHE(hcc_params))
454*4882a593Smuzhiyun priv->i_thresh = 8;
455*4882a593Smuzhiyun else /* N microframes cached */
456*4882a593Smuzhiyun priv->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
isp1760_hc_setup(struct usb_hcd * hcd)461*4882a593Smuzhiyun static int isp1760_hc_setup(struct usb_hcd *hcd)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
464*4882a593Smuzhiyun int result;
465*4882a593Smuzhiyun u32 scratch, hwmode;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun reg_write32(hcd->regs, HC_SCRATCH_REG, 0xdeadbabe);
468*4882a593Smuzhiyun /* Change bus pattern */
469*4882a593Smuzhiyun scratch = reg_read32(hcd->regs, HC_CHIP_ID_REG);
470*4882a593Smuzhiyun scratch = reg_read32(hcd->regs, HC_SCRATCH_REG);
471*4882a593Smuzhiyun if (scratch != 0xdeadbabe) {
472*4882a593Smuzhiyun dev_err(hcd->self.controller, "Scratch test failed.\n");
473*4882a593Smuzhiyun return -ENODEV;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /*
477*4882a593Smuzhiyun * The RESET_HC bit in the SW_RESET register is supposed to reset the
478*4882a593Smuzhiyun * host controller without touching the CPU interface registers, but at
479*4882a593Smuzhiyun * least on the ISP1761 it seems to behave as the RESET_ALL bit and
480*4882a593Smuzhiyun * reset the whole device. We thus can't use it here, so let's reset
481*4882a593Smuzhiyun * the host controller through the EHCI USB Command register. The device
482*4882a593Smuzhiyun * has been reset in core code anyway, so this shouldn't matter.
483*4882a593Smuzhiyun */
484*4882a593Smuzhiyun reg_write32(hcd->regs, HC_BUFFER_STATUS_REG, 0);
485*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
486*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
487*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ISO_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun result = ehci_reset(hcd);
490*4882a593Smuzhiyun if (result)
491*4882a593Smuzhiyun return result;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* Step 11 passed */
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* ATL reset */
496*4882a593Smuzhiyun hwmode = reg_read32(hcd->regs, HC_HW_MODE_CTRL) & ~ALL_ATX_RESET;
497*4882a593Smuzhiyun reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode | ALL_ATX_RESET);
498*4882a593Smuzhiyun mdelay(10);
499*4882a593Smuzhiyun reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INTERRUPT_ENABLE, INTERRUPT_ENABLE_MASK);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun priv->hcs_params = reg_read32(hcd->regs, HC_HCSPARAMS);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return priv_init(hcd);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
base_to_chip(u32 base)508*4882a593Smuzhiyun static u32 base_to_chip(u32 base)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun return ((base - 0x400) >> 3);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
last_qtd_of_urb(struct isp1760_qtd * qtd,struct isp1760_qh * qh)513*4882a593Smuzhiyun static int last_qtd_of_urb(struct isp1760_qtd *qtd, struct isp1760_qh *qh)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun struct urb *urb;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (list_is_last(&qtd->qtd_list, &qh->qtd_list))
518*4882a593Smuzhiyun return 1;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun urb = qtd->urb;
521*4882a593Smuzhiyun qtd = list_entry(qtd->qtd_list.next, typeof(*qtd), qtd_list);
522*4882a593Smuzhiyun return (qtd->urb != urb);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* magic numbers that can affect system performance */
526*4882a593Smuzhiyun #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
527*4882a593Smuzhiyun #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
528*4882a593Smuzhiyun #define EHCI_TUNE_RL_TT 0
529*4882a593Smuzhiyun #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
530*4882a593Smuzhiyun #define EHCI_TUNE_MULT_TT 1
531*4882a593Smuzhiyun #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
532*4882a593Smuzhiyun
create_ptd_atl(struct isp1760_qh * qh,struct isp1760_qtd * qtd,struct ptd * ptd)533*4882a593Smuzhiyun static void create_ptd_atl(struct isp1760_qh *qh,
534*4882a593Smuzhiyun struct isp1760_qtd *qtd, struct ptd *ptd)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun u32 maxpacket;
537*4882a593Smuzhiyun u32 multi;
538*4882a593Smuzhiyun u32 rl = RL_COUNTER;
539*4882a593Smuzhiyun u32 nak = NAK_COUNTER;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun memset(ptd, 0, sizeof(*ptd));
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* according to 3.6.2, max packet len can not be > 0x400 */
544*4882a593Smuzhiyun maxpacket = usb_maxpacket(qtd->urb->dev, qtd->urb->pipe,
545*4882a593Smuzhiyun usb_pipeout(qtd->urb->pipe));
546*4882a593Smuzhiyun multi = 1 + ((maxpacket >> 11) & 0x3);
547*4882a593Smuzhiyun maxpacket &= 0x7ff;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* DW0 */
550*4882a593Smuzhiyun ptd->dw0 = DW0_VALID_BIT;
551*4882a593Smuzhiyun ptd->dw0 |= TO_DW0_LENGTH(qtd->length);
552*4882a593Smuzhiyun ptd->dw0 |= TO_DW0_MAXPACKET(maxpacket);
553*4882a593Smuzhiyun ptd->dw0 |= TO_DW0_ENDPOINT(usb_pipeendpoint(qtd->urb->pipe));
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* DW1 */
556*4882a593Smuzhiyun ptd->dw1 = usb_pipeendpoint(qtd->urb->pipe) >> 1;
557*4882a593Smuzhiyun ptd->dw1 |= TO_DW1_DEVICE_ADDR(usb_pipedevice(qtd->urb->pipe));
558*4882a593Smuzhiyun ptd->dw1 |= TO_DW1_PID_TOKEN(qtd->packet_type);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (usb_pipebulk(qtd->urb->pipe))
561*4882a593Smuzhiyun ptd->dw1 |= DW1_TRANS_BULK;
562*4882a593Smuzhiyun else if (usb_pipeint(qtd->urb->pipe))
563*4882a593Smuzhiyun ptd->dw1 |= DW1_TRANS_INT;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (qtd->urb->dev->speed != USB_SPEED_HIGH) {
566*4882a593Smuzhiyun /* split transaction */
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun ptd->dw1 |= DW1_TRANS_SPLIT;
569*4882a593Smuzhiyun if (qtd->urb->dev->speed == USB_SPEED_LOW)
570*4882a593Smuzhiyun ptd->dw1 |= DW1_SE_USB_LOSPEED;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun ptd->dw1 |= TO_DW1_PORT_NUM(qtd->urb->dev->ttport);
573*4882a593Smuzhiyun ptd->dw1 |= TO_DW1_HUB_NUM(qtd->urb->dev->tt->hub->devnum);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* SE bit for Split INT transfers */
576*4882a593Smuzhiyun if (usb_pipeint(qtd->urb->pipe) &&
577*4882a593Smuzhiyun (qtd->urb->dev->speed == USB_SPEED_LOW))
578*4882a593Smuzhiyun ptd->dw1 |= 2 << 16;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun rl = 0;
581*4882a593Smuzhiyun nak = 0;
582*4882a593Smuzhiyun } else {
583*4882a593Smuzhiyun ptd->dw0 |= TO_DW0_MULTI(multi);
584*4882a593Smuzhiyun if (usb_pipecontrol(qtd->urb->pipe) ||
585*4882a593Smuzhiyun usb_pipebulk(qtd->urb->pipe))
586*4882a593Smuzhiyun ptd->dw3 |= TO_DW3_PING(qh->ping);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun /* DW2 */
589*4882a593Smuzhiyun ptd->dw2 = 0;
590*4882a593Smuzhiyun ptd->dw2 |= TO_DW2_DATA_START_ADDR(base_to_chip(qtd->payload_addr));
591*4882a593Smuzhiyun ptd->dw2 |= TO_DW2_RL(rl);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* DW3 */
594*4882a593Smuzhiyun ptd->dw3 |= TO_DW3_NAKCOUNT(nak);
595*4882a593Smuzhiyun ptd->dw3 |= TO_DW3_DATA_TOGGLE(qh->toggle);
596*4882a593Smuzhiyun if (usb_pipecontrol(qtd->urb->pipe)) {
597*4882a593Smuzhiyun if (qtd->data_buffer == qtd->urb->setup_packet)
598*4882a593Smuzhiyun ptd->dw3 &= ~TO_DW3_DATA_TOGGLE(1);
599*4882a593Smuzhiyun else if (last_qtd_of_urb(qtd, qh))
600*4882a593Smuzhiyun ptd->dw3 |= TO_DW3_DATA_TOGGLE(1);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun ptd->dw3 |= DW3_ACTIVE_BIT;
604*4882a593Smuzhiyun /* Cerr */
605*4882a593Smuzhiyun ptd->dw3 |= TO_DW3_CERR(ERR_COUNTER);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
transform_add_int(struct isp1760_qh * qh,struct isp1760_qtd * qtd,struct ptd * ptd)608*4882a593Smuzhiyun static void transform_add_int(struct isp1760_qh *qh,
609*4882a593Smuzhiyun struct isp1760_qtd *qtd, struct ptd *ptd)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun u32 usof;
612*4882a593Smuzhiyun u32 period;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /*
615*4882a593Smuzhiyun * Most of this is guessing. ISP1761 datasheet is quite unclear, and
616*4882a593Smuzhiyun * the algorithm from the original Philips driver code, which was
617*4882a593Smuzhiyun * pretty much used in this driver before as well, is quite horrendous
618*4882a593Smuzhiyun * and, i believe, incorrect. The code below follows the datasheet and
619*4882a593Smuzhiyun * USB2.0 spec as far as I can tell, and plug/unplug seems to be much
620*4882a593Smuzhiyun * more reliable this way (fingers crossed...).
621*4882a593Smuzhiyun */
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (qtd->urb->dev->speed == USB_SPEED_HIGH) {
624*4882a593Smuzhiyun /* urb->interval is in units of microframes (1/8 ms) */
625*4882a593Smuzhiyun period = qtd->urb->interval >> 3;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (qtd->urb->interval > 4)
628*4882a593Smuzhiyun usof = 0x01; /* One bit set =>
629*4882a593Smuzhiyun interval 1 ms * uFrame-match */
630*4882a593Smuzhiyun else if (qtd->urb->interval > 2)
631*4882a593Smuzhiyun usof = 0x22; /* Two bits set => interval 1/2 ms */
632*4882a593Smuzhiyun else if (qtd->urb->interval > 1)
633*4882a593Smuzhiyun usof = 0x55; /* Four bits set => interval 1/4 ms */
634*4882a593Smuzhiyun else
635*4882a593Smuzhiyun usof = 0xff; /* All bits set => interval 1/8 ms */
636*4882a593Smuzhiyun } else {
637*4882a593Smuzhiyun /* urb->interval is in units of frames (1 ms) */
638*4882a593Smuzhiyun period = qtd->urb->interval;
639*4882a593Smuzhiyun usof = 0x0f; /* Execute Start Split on any of the
640*4882a593Smuzhiyun four first uFrames */
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun * First 8 bits in dw5 is uSCS and "specifies which uSOF the
644*4882a593Smuzhiyun * complete split needs to be sent. Valid only for IN." Also,
645*4882a593Smuzhiyun * "All bits can be set to one for every transfer." (p 82,
646*4882a593Smuzhiyun * ISP1761 data sheet.) 0x1c is from Philips driver. Where did
647*4882a593Smuzhiyun * that number come from? 0xff seems to work fine...
648*4882a593Smuzhiyun */
649*4882a593Smuzhiyun /* ptd->dw5 = 0x1c; */
650*4882a593Smuzhiyun ptd->dw5 = 0xff; /* Execute Complete Split on any uFrame */
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun period = period >> 1;/* Ensure equal or shorter period than requested */
654*4882a593Smuzhiyun period &= 0xf8; /* Mask off too large values and lowest unused 3 bits */
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun ptd->dw2 |= period;
657*4882a593Smuzhiyun ptd->dw4 = usof;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
create_ptd_int(struct isp1760_qh * qh,struct isp1760_qtd * qtd,struct ptd * ptd)660*4882a593Smuzhiyun static void create_ptd_int(struct isp1760_qh *qh,
661*4882a593Smuzhiyun struct isp1760_qtd *qtd, struct ptd *ptd)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun create_ptd_atl(qh, qtd, ptd);
664*4882a593Smuzhiyun transform_add_int(qh, qtd, ptd);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
isp1760_urb_done(struct usb_hcd * hcd,struct urb * urb)667*4882a593Smuzhiyun static void isp1760_urb_done(struct usb_hcd *hcd, struct urb *urb)
668*4882a593Smuzhiyun __releases(priv->lock)
669*4882a593Smuzhiyun __acquires(priv->lock)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (!urb->unlinked) {
674*4882a593Smuzhiyun if (urb->status == -EINPROGRESS)
675*4882a593Smuzhiyun urb->status = 0;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (usb_pipein(urb->pipe) && usb_pipetype(urb->pipe) != PIPE_CONTROL) {
679*4882a593Smuzhiyun void *ptr;
680*4882a593Smuzhiyun for (ptr = urb->transfer_buffer;
681*4882a593Smuzhiyun ptr < urb->transfer_buffer + urb->transfer_buffer_length;
682*4882a593Smuzhiyun ptr += PAGE_SIZE)
683*4882a593Smuzhiyun flush_dcache_page(virt_to_page(ptr));
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* complete() can reenter this HCD */
687*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(hcd, urb);
688*4882a593Smuzhiyun spin_unlock(&priv->lock);
689*4882a593Smuzhiyun usb_hcd_giveback_urb(hcd, urb, urb->status);
690*4882a593Smuzhiyun spin_lock(&priv->lock);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
qtd_alloc(gfp_t flags,struct urb * urb,u8 packet_type)693*4882a593Smuzhiyun static struct isp1760_qtd *qtd_alloc(gfp_t flags, struct urb *urb,
694*4882a593Smuzhiyun u8 packet_type)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct isp1760_qtd *qtd;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun qtd = kmem_cache_zalloc(qtd_cachep, flags);
699*4882a593Smuzhiyun if (!qtd)
700*4882a593Smuzhiyun return NULL;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun INIT_LIST_HEAD(&qtd->qtd_list);
703*4882a593Smuzhiyun qtd->urb = urb;
704*4882a593Smuzhiyun qtd->packet_type = packet_type;
705*4882a593Smuzhiyun qtd->status = QTD_ENQUEUED;
706*4882a593Smuzhiyun qtd->actual_length = 0;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return qtd;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
qtd_free(struct isp1760_qtd * qtd)711*4882a593Smuzhiyun static void qtd_free(struct isp1760_qtd *qtd)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun WARN_ON(qtd->payload_addr);
714*4882a593Smuzhiyun kmem_cache_free(qtd_cachep, qtd);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
start_bus_transfer(struct usb_hcd * hcd,u32 ptd_offset,int slot,struct isp1760_slotinfo * slots,struct isp1760_qtd * qtd,struct isp1760_qh * qh,struct ptd * ptd)717*4882a593Smuzhiyun static void start_bus_transfer(struct usb_hcd *hcd, u32 ptd_offset, int slot,
718*4882a593Smuzhiyun struct isp1760_slotinfo *slots,
719*4882a593Smuzhiyun struct isp1760_qtd *qtd, struct isp1760_qh *qh,
720*4882a593Smuzhiyun struct ptd *ptd)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
723*4882a593Smuzhiyun int skip_map;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun WARN_ON((slot < 0) || (slot > 31));
726*4882a593Smuzhiyun WARN_ON(qtd->length && !qtd->payload_addr);
727*4882a593Smuzhiyun WARN_ON(slots[slot].qtd);
728*4882a593Smuzhiyun WARN_ON(slots[slot].qh);
729*4882a593Smuzhiyun WARN_ON(qtd->status != QTD_PAYLOAD_ALLOC);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Make sure done map has not triggered from some unlinked transfer */
732*4882a593Smuzhiyun if (ptd_offset == ATL_PTD_OFFSET) {
733*4882a593Smuzhiyun priv->atl_done_map |= reg_read32(hcd->regs,
734*4882a593Smuzhiyun HC_ATL_PTD_DONEMAP_REG);
735*4882a593Smuzhiyun priv->atl_done_map &= ~(1 << slot);
736*4882a593Smuzhiyun } else {
737*4882a593Smuzhiyun priv->int_done_map |= reg_read32(hcd->regs,
738*4882a593Smuzhiyun HC_INT_PTD_DONEMAP_REG);
739*4882a593Smuzhiyun priv->int_done_map &= ~(1 << slot);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun qh->slot = slot;
743*4882a593Smuzhiyun qtd->status = QTD_XFER_STARTED;
744*4882a593Smuzhiyun slots[slot].timestamp = jiffies;
745*4882a593Smuzhiyun slots[slot].qtd = qtd;
746*4882a593Smuzhiyun slots[slot].qh = qh;
747*4882a593Smuzhiyun ptd_write(hcd->regs, ptd_offset, slot, ptd);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (ptd_offset == ATL_PTD_OFFSET) {
750*4882a593Smuzhiyun skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
751*4882a593Smuzhiyun skip_map &= ~(1 << qh->slot);
752*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, skip_map);
753*4882a593Smuzhiyun } else {
754*4882a593Smuzhiyun skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
755*4882a593Smuzhiyun skip_map &= ~(1 << qh->slot);
756*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, skip_map);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
is_short_bulk(struct isp1760_qtd * qtd)760*4882a593Smuzhiyun static int is_short_bulk(struct isp1760_qtd *qtd)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun return (usb_pipebulk(qtd->urb->pipe) &&
763*4882a593Smuzhiyun (qtd->actual_length < qtd->length));
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
collect_qtds(struct usb_hcd * hcd,struct isp1760_qh * qh,struct list_head * urb_list)766*4882a593Smuzhiyun static void collect_qtds(struct usb_hcd *hcd, struct isp1760_qh *qh,
767*4882a593Smuzhiyun struct list_head *urb_list)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun int last_qtd;
770*4882a593Smuzhiyun struct isp1760_qtd *qtd, *qtd_next;
771*4882a593Smuzhiyun struct urb_listitem *urb_listitem;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun list_for_each_entry_safe(qtd, qtd_next, &qh->qtd_list, qtd_list) {
774*4882a593Smuzhiyun if (qtd->status < QTD_XFER_COMPLETE)
775*4882a593Smuzhiyun break;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun last_qtd = last_qtd_of_urb(qtd, qh);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if ((!last_qtd) && (qtd->status == QTD_RETIRE))
780*4882a593Smuzhiyun qtd_next->status = QTD_RETIRE;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (qtd->status == QTD_XFER_COMPLETE) {
783*4882a593Smuzhiyun if (qtd->actual_length) {
784*4882a593Smuzhiyun switch (qtd->packet_type) {
785*4882a593Smuzhiyun case IN_PID:
786*4882a593Smuzhiyun mem_reads8(hcd->regs, qtd->payload_addr,
787*4882a593Smuzhiyun qtd->data_buffer,
788*4882a593Smuzhiyun qtd->actual_length);
789*4882a593Smuzhiyun fallthrough;
790*4882a593Smuzhiyun case OUT_PID:
791*4882a593Smuzhiyun qtd->urb->actual_length +=
792*4882a593Smuzhiyun qtd->actual_length;
793*4882a593Smuzhiyun fallthrough;
794*4882a593Smuzhiyun case SETUP_PID:
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (is_short_bulk(qtd)) {
800*4882a593Smuzhiyun if (qtd->urb->transfer_flags & URB_SHORT_NOT_OK)
801*4882a593Smuzhiyun qtd->urb->status = -EREMOTEIO;
802*4882a593Smuzhiyun if (!last_qtd)
803*4882a593Smuzhiyun qtd_next->status = QTD_RETIRE;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (qtd->payload_addr)
808*4882a593Smuzhiyun free_mem(hcd, qtd);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun if (last_qtd) {
811*4882a593Smuzhiyun if ((qtd->status == QTD_RETIRE) &&
812*4882a593Smuzhiyun (qtd->urb->status == -EINPROGRESS))
813*4882a593Smuzhiyun qtd->urb->status = -EPIPE;
814*4882a593Smuzhiyun /* Defer calling of urb_done() since it releases lock */
815*4882a593Smuzhiyun urb_listitem = kmem_cache_zalloc(urb_listitem_cachep,
816*4882a593Smuzhiyun GFP_ATOMIC);
817*4882a593Smuzhiyun if (unlikely(!urb_listitem))
818*4882a593Smuzhiyun break; /* Try again on next call */
819*4882a593Smuzhiyun urb_listitem->urb = qtd->urb;
820*4882a593Smuzhiyun list_add_tail(&urb_listitem->urb_list, urb_list);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun list_del(&qtd->qtd_list);
824*4882a593Smuzhiyun qtd_free(qtd);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun #define ENQUEUE_DEPTH 2
enqueue_qtds(struct usb_hcd * hcd,struct isp1760_qh * qh)829*4882a593Smuzhiyun static void enqueue_qtds(struct usb_hcd *hcd, struct isp1760_qh *qh)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
832*4882a593Smuzhiyun int ptd_offset;
833*4882a593Smuzhiyun struct isp1760_slotinfo *slots;
834*4882a593Smuzhiyun int curr_slot, free_slot;
835*4882a593Smuzhiyun int n;
836*4882a593Smuzhiyun struct ptd ptd;
837*4882a593Smuzhiyun struct isp1760_qtd *qtd;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (unlikely(list_empty(&qh->qtd_list))) {
840*4882a593Smuzhiyun WARN_ON(1);
841*4882a593Smuzhiyun return;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* Make sure this endpoint's TT buffer is clean before queueing ptds */
845*4882a593Smuzhiyun if (qh->tt_buffer_dirty)
846*4882a593Smuzhiyun return;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (usb_pipeint(list_entry(qh->qtd_list.next, struct isp1760_qtd,
849*4882a593Smuzhiyun qtd_list)->urb->pipe)) {
850*4882a593Smuzhiyun ptd_offset = INT_PTD_OFFSET;
851*4882a593Smuzhiyun slots = priv->int_slots;
852*4882a593Smuzhiyun } else {
853*4882a593Smuzhiyun ptd_offset = ATL_PTD_OFFSET;
854*4882a593Smuzhiyun slots = priv->atl_slots;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun free_slot = -1;
858*4882a593Smuzhiyun for (curr_slot = 0; curr_slot < 32; curr_slot++) {
859*4882a593Smuzhiyun if ((free_slot == -1) && (slots[curr_slot].qtd == NULL))
860*4882a593Smuzhiyun free_slot = curr_slot;
861*4882a593Smuzhiyun if (slots[curr_slot].qh == qh)
862*4882a593Smuzhiyun break;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun n = 0;
866*4882a593Smuzhiyun list_for_each_entry(qtd, &qh->qtd_list, qtd_list) {
867*4882a593Smuzhiyun if (qtd->status == QTD_ENQUEUED) {
868*4882a593Smuzhiyun WARN_ON(qtd->payload_addr);
869*4882a593Smuzhiyun alloc_mem(hcd, qtd);
870*4882a593Smuzhiyun if ((qtd->length) && (!qtd->payload_addr))
871*4882a593Smuzhiyun break;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if ((qtd->length) &&
874*4882a593Smuzhiyun ((qtd->packet_type == SETUP_PID) ||
875*4882a593Smuzhiyun (qtd->packet_type == OUT_PID))) {
876*4882a593Smuzhiyun mem_writes8(hcd->regs, qtd->payload_addr,
877*4882a593Smuzhiyun qtd->data_buffer, qtd->length);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun qtd->status = QTD_PAYLOAD_ALLOC;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun if (qtd->status == QTD_PAYLOAD_ALLOC) {
884*4882a593Smuzhiyun /*
885*4882a593Smuzhiyun if ((curr_slot > 31) && (free_slot == -1))
886*4882a593Smuzhiyun dev_dbg(hcd->self.controller, "%s: No slot "
887*4882a593Smuzhiyun "available for transfer\n", __func__);
888*4882a593Smuzhiyun */
889*4882a593Smuzhiyun /* Start xfer for this endpoint if not already done */
890*4882a593Smuzhiyun if ((curr_slot > 31) && (free_slot > -1)) {
891*4882a593Smuzhiyun if (usb_pipeint(qtd->urb->pipe))
892*4882a593Smuzhiyun create_ptd_int(qh, qtd, &ptd);
893*4882a593Smuzhiyun else
894*4882a593Smuzhiyun create_ptd_atl(qh, qtd, &ptd);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun start_bus_transfer(hcd, ptd_offset, free_slot,
897*4882a593Smuzhiyun slots, qtd, qh, &ptd);
898*4882a593Smuzhiyun curr_slot = free_slot;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun n++;
902*4882a593Smuzhiyun if (n >= ENQUEUE_DEPTH)
903*4882a593Smuzhiyun break;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
schedule_ptds(struct usb_hcd * hcd)908*4882a593Smuzhiyun static void schedule_ptds(struct usb_hcd *hcd)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct isp1760_hcd *priv;
911*4882a593Smuzhiyun struct isp1760_qh *qh, *qh_next;
912*4882a593Smuzhiyun struct list_head *ep_queue;
913*4882a593Smuzhiyun LIST_HEAD(urb_list);
914*4882a593Smuzhiyun struct urb_listitem *urb_listitem, *urb_listitem_next;
915*4882a593Smuzhiyun int i;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (!hcd) {
918*4882a593Smuzhiyun WARN_ON(1);
919*4882a593Smuzhiyun return;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun priv = hcd_to_priv(hcd);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /*
925*4882a593Smuzhiyun * check finished/retired xfers, transfer payloads, call urb_done()
926*4882a593Smuzhiyun */
927*4882a593Smuzhiyun for (i = 0; i < QH_END; i++) {
928*4882a593Smuzhiyun ep_queue = &priv->qh_list[i];
929*4882a593Smuzhiyun list_for_each_entry_safe(qh, qh_next, ep_queue, qh_list) {
930*4882a593Smuzhiyun collect_qtds(hcd, qh, &urb_list);
931*4882a593Smuzhiyun if (list_empty(&qh->qtd_list))
932*4882a593Smuzhiyun list_del(&qh->qh_list);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun list_for_each_entry_safe(urb_listitem, urb_listitem_next, &urb_list,
937*4882a593Smuzhiyun urb_list) {
938*4882a593Smuzhiyun isp1760_urb_done(hcd, urb_listitem->urb);
939*4882a593Smuzhiyun kmem_cache_free(urb_listitem_cachep, urb_listitem);
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /*
943*4882a593Smuzhiyun * Schedule packets for transfer.
944*4882a593Smuzhiyun *
945*4882a593Smuzhiyun * According to USB2.0 specification:
946*4882a593Smuzhiyun *
947*4882a593Smuzhiyun * 1st prio: interrupt xfers, up to 80 % of bandwidth
948*4882a593Smuzhiyun * 2nd prio: control xfers
949*4882a593Smuzhiyun * 3rd prio: bulk xfers
950*4882a593Smuzhiyun *
951*4882a593Smuzhiyun * ... but let's use a simpler scheme here (mostly because ISP1761 doc
952*4882a593Smuzhiyun * is very unclear on how to prioritize traffic):
953*4882a593Smuzhiyun *
954*4882a593Smuzhiyun * 1) Enqueue any queued control transfers, as long as payload chip mem
955*4882a593Smuzhiyun * and PTD ATL slots are available.
956*4882a593Smuzhiyun * 2) Enqueue any queued INT transfers, as long as payload chip mem
957*4882a593Smuzhiyun * and PTD INT slots are available.
958*4882a593Smuzhiyun * 3) Enqueue any queued bulk transfers, as long as payload chip mem
959*4882a593Smuzhiyun * and PTD ATL slots are available.
960*4882a593Smuzhiyun *
961*4882a593Smuzhiyun * Use double buffering (ENQUEUE_DEPTH==2) as a compromise between
962*4882a593Smuzhiyun * conservation of chip mem and performance.
963*4882a593Smuzhiyun *
964*4882a593Smuzhiyun * I'm sure this scheme could be improved upon!
965*4882a593Smuzhiyun */
966*4882a593Smuzhiyun for (i = 0; i < QH_END; i++) {
967*4882a593Smuzhiyun ep_queue = &priv->qh_list[i];
968*4882a593Smuzhiyun list_for_each_entry_safe(qh, qh_next, ep_queue, qh_list)
969*4882a593Smuzhiyun enqueue_qtds(hcd, qh);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun #define PTD_STATE_QTD_DONE 1
974*4882a593Smuzhiyun #define PTD_STATE_QTD_RELOAD 2
975*4882a593Smuzhiyun #define PTD_STATE_URB_RETIRE 3
976*4882a593Smuzhiyun
check_int_transfer(struct usb_hcd * hcd,struct ptd * ptd,struct urb * urb)977*4882a593Smuzhiyun static int check_int_transfer(struct usb_hcd *hcd, struct ptd *ptd,
978*4882a593Smuzhiyun struct urb *urb)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun __dw dw4;
981*4882a593Smuzhiyun int i;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun dw4 = ptd->dw4;
984*4882a593Smuzhiyun dw4 >>= 8;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* FIXME: ISP1761 datasheet does not say what to do with these. Do we
987*4882a593Smuzhiyun need to handle these errors? Is it done in hardware? */
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (ptd->dw3 & DW3_HALT_BIT) {
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun urb->status = -EPROTO; /* Default unknown error */
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
994*4882a593Smuzhiyun switch (dw4 & 0x7) {
995*4882a593Smuzhiyun case INT_UNDERRUN:
996*4882a593Smuzhiyun dev_dbg(hcd->self.controller, "%s: underrun "
997*4882a593Smuzhiyun "during uFrame %d\n",
998*4882a593Smuzhiyun __func__, i);
999*4882a593Smuzhiyun urb->status = -ECOMM; /* Could not write data */
1000*4882a593Smuzhiyun break;
1001*4882a593Smuzhiyun case INT_EXACT:
1002*4882a593Smuzhiyun dev_dbg(hcd->self.controller, "%s: transaction "
1003*4882a593Smuzhiyun "error during uFrame %d\n",
1004*4882a593Smuzhiyun __func__, i);
1005*4882a593Smuzhiyun urb->status = -EPROTO; /* timeout, bad CRC, PID
1006*4882a593Smuzhiyun error etc. */
1007*4882a593Smuzhiyun break;
1008*4882a593Smuzhiyun case INT_BABBLE:
1009*4882a593Smuzhiyun dev_dbg(hcd->self.controller, "%s: babble "
1010*4882a593Smuzhiyun "error during uFrame %d\n",
1011*4882a593Smuzhiyun __func__, i);
1012*4882a593Smuzhiyun urb->status = -EOVERFLOW;
1013*4882a593Smuzhiyun break;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun dw4 >>= 3;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun return PTD_STATE_URB_RETIRE;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun return PTD_STATE_QTD_DONE;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
check_atl_transfer(struct usb_hcd * hcd,struct ptd * ptd,struct urb * urb)1024*4882a593Smuzhiyun static int check_atl_transfer(struct usb_hcd *hcd, struct ptd *ptd,
1025*4882a593Smuzhiyun struct urb *urb)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun WARN_ON(!ptd);
1028*4882a593Smuzhiyun if (ptd->dw3 & DW3_HALT_BIT) {
1029*4882a593Smuzhiyun if (ptd->dw3 & DW3_BABBLE_BIT)
1030*4882a593Smuzhiyun urb->status = -EOVERFLOW;
1031*4882a593Smuzhiyun else if (FROM_DW3_CERR(ptd->dw3))
1032*4882a593Smuzhiyun urb->status = -EPIPE; /* Stall */
1033*4882a593Smuzhiyun else
1034*4882a593Smuzhiyun urb->status = -EPROTO; /* Unknown */
1035*4882a593Smuzhiyun /*
1036*4882a593Smuzhiyun dev_dbg(hcd->self.controller, "%s: ptd error:\n"
1037*4882a593Smuzhiyun " dw0: %08x dw1: %08x dw2: %08x dw3: %08x\n"
1038*4882a593Smuzhiyun " dw4: %08x dw5: %08x dw6: %08x dw7: %08x\n",
1039*4882a593Smuzhiyun __func__,
1040*4882a593Smuzhiyun ptd->dw0, ptd->dw1, ptd->dw2, ptd->dw3,
1041*4882a593Smuzhiyun ptd->dw4, ptd->dw5, ptd->dw6, ptd->dw7);
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun return PTD_STATE_URB_RETIRE;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if ((ptd->dw3 & DW3_ERROR_BIT) && (ptd->dw3 & DW3_ACTIVE_BIT)) {
1047*4882a593Smuzhiyun /* Transfer Error, *but* active and no HALT -> reload */
1048*4882a593Smuzhiyun dev_dbg(hcd->self.controller, "PID error; reloading ptd\n");
1049*4882a593Smuzhiyun return PTD_STATE_QTD_RELOAD;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun if (!FROM_DW3_NAKCOUNT(ptd->dw3) && (ptd->dw3 & DW3_ACTIVE_BIT)) {
1053*4882a593Smuzhiyun /*
1054*4882a593Smuzhiyun * NAKs are handled in HW by the chip. Usually if the
1055*4882a593Smuzhiyun * device is not able to send data fast enough.
1056*4882a593Smuzhiyun * This happens mostly on slower hardware.
1057*4882a593Smuzhiyun */
1058*4882a593Smuzhiyun return PTD_STATE_QTD_RELOAD;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return PTD_STATE_QTD_DONE;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
handle_done_ptds(struct usb_hcd * hcd)1064*4882a593Smuzhiyun static void handle_done_ptds(struct usb_hcd *hcd)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1067*4882a593Smuzhiyun struct ptd ptd;
1068*4882a593Smuzhiyun struct isp1760_qh *qh;
1069*4882a593Smuzhiyun int slot;
1070*4882a593Smuzhiyun int state;
1071*4882a593Smuzhiyun struct isp1760_slotinfo *slots;
1072*4882a593Smuzhiyun u32 ptd_offset;
1073*4882a593Smuzhiyun struct isp1760_qtd *qtd;
1074*4882a593Smuzhiyun int modified;
1075*4882a593Smuzhiyun int skip_map;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
1078*4882a593Smuzhiyun priv->int_done_map &= ~skip_map;
1079*4882a593Smuzhiyun skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
1080*4882a593Smuzhiyun priv->atl_done_map &= ~skip_map;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun modified = priv->int_done_map || priv->atl_done_map;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun while (priv->int_done_map || priv->atl_done_map) {
1085*4882a593Smuzhiyun if (priv->int_done_map) {
1086*4882a593Smuzhiyun /* INT ptd */
1087*4882a593Smuzhiyun slot = __ffs(priv->int_done_map);
1088*4882a593Smuzhiyun priv->int_done_map &= ~(1 << slot);
1089*4882a593Smuzhiyun slots = priv->int_slots;
1090*4882a593Smuzhiyun /* This should not trigger, and could be removed if
1091*4882a593Smuzhiyun noone have any problems with it triggering: */
1092*4882a593Smuzhiyun if (!slots[slot].qh) {
1093*4882a593Smuzhiyun WARN_ON(1);
1094*4882a593Smuzhiyun continue;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun ptd_offset = INT_PTD_OFFSET;
1097*4882a593Smuzhiyun ptd_read(hcd->regs, INT_PTD_OFFSET, slot, &ptd);
1098*4882a593Smuzhiyun state = check_int_transfer(hcd, &ptd,
1099*4882a593Smuzhiyun slots[slot].qtd->urb);
1100*4882a593Smuzhiyun } else {
1101*4882a593Smuzhiyun /* ATL ptd */
1102*4882a593Smuzhiyun slot = __ffs(priv->atl_done_map);
1103*4882a593Smuzhiyun priv->atl_done_map &= ~(1 << slot);
1104*4882a593Smuzhiyun slots = priv->atl_slots;
1105*4882a593Smuzhiyun /* This should not trigger, and could be removed if
1106*4882a593Smuzhiyun noone have any problems with it triggering: */
1107*4882a593Smuzhiyun if (!slots[slot].qh) {
1108*4882a593Smuzhiyun WARN_ON(1);
1109*4882a593Smuzhiyun continue;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun ptd_offset = ATL_PTD_OFFSET;
1112*4882a593Smuzhiyun ptd_read(hcd->regs, ATL_PTD_OFFSET, slot, &ptd);
1113*4882a593Smuzhiyun state = check_atl_transfer(hcd, &ptd,
1114*4882a593Smuzhiyun slots[slot].qtd->urb);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun qtd = slots[slot].qtd;
1118*4882a593Smuzhiyun slots[slot].qtd = NULL;
1119*4882a593Smuzhiyun qh = slots[slot].qh;
1120*4882a593Smuzhiyun slots[slot].qh = NULL;
1121*4882a593Smuzhiyun qh->slot = -1;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun WARN_ON(qtd->status != QTD_XFER_STARTED);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun switch (state) {
1126*4882a593Smuzhiyun case PTD_STATE_QTD_DONE:
1127*4882a593Smuzhiyun if ((usb_pipeint(qtd->urb->pipe)) &&
1128*4882a593Smuzhiyun (qtd->urb->dev->speed != USB_SPEED_HIGH))
1129*4882a593Smuzhiyun qtd->actual_length =
1130*4882a593Smuzhiyun FROM_DW3_SCS_NRBYTESTRANSFERRED(ptd.dw3);
1131*4882a593Smuzhiyun else
1132*4882a593Smuzhiyun qtd->actual_length =
1133*4882a593Smuzhiyun FROM_DW3_NRBYTESTRANSFERRED(ptd.dw3);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun qtd->status = QTD_XFER_COMPLETE;
1136*4882a593Smuzhiyun if (list_is_last(&qtd->qtd_list, &qh->qtd_list) ||
1137*4882a593Smuzhiyun is_short_bulk(qtd))
1138*4882a593Smuzhiyun qtd = NULL;
1139*4882a593Smuzhiyun else
1140*4882a593Smuzhiyun qtd = list_entry(qtd->qtd_list.next,
1141*4882a593Smuzhiyun typeof(*qtd), qtd_list);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun qh->toggle = FROM_DW3_DATA_TOGGLE(ptd.dw3);
1144*4882a593Smuzhiyun qh->ping = FROM_DW3_PING(ptd.dw3);
1145*4882a593Smuzhiyun break;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun case PTD_STATE_QTD_RELOAD: /* QTD_RETRY, for atls only */
1148*4882a593Smuzhiyun qtd->status = QTD_PAYLOAD_ALLOC;
1149*4882a593Smuzhiyun ptd.dw0 |= DW0_VALID_BIT;
1150*4882a593Smuzhiyun /* RL counter = ERR counter */
1151*4882a593Smuzhiyun ptd.dw3 &= ~TO_DW3_NAKCOUNT(0xf);
1152*4882a593Smuzhiyun ptd.dw3 |= TO_DW3_NAKCOUNT(FROM_DW2_RL(ptd.dw2));
1153*4882a593Smuzhiyun ptd.dw3 &= ~TO_DW3_CERR(3);
1154*4882a593Smuzhiyun ptd.dw3 |= TO_DW3_CERR(ERR_COUNTER);
1155*4882a593Smuzhiyun qh->toggle = FROM_DW3_DATA_TOGGLE(ptd.dw3);
1156*4882a593Smuzhiyun qh->ping = FROM_DW3_PING(ptd.dw3);
1157*4882a593Smuzhiyun break;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun case PTD_STATE_URB_RETIRE:
1160*4882a593Smuzhiyun qtd->status = QTD_RETIRE;
1161*4882a593Smuzhiyun if ((qtd->urb->dev->speed != USB_SPEED_HIGH) &&
1162*4882a593Smuzhiyun (qtd->urb->status != -EPIPE) &&
1163*4882a593Smuzhiyun (qtd->urb->status != -EREMOTEIO)) {
1164*4882a593Smuzhiyun qh->tt_buffer_dirty = 1;
1165*4882a593Smuzhiyun if (usb_hub_clear_tt_buffer(qtd->urb))
1166*4882a593Smuzhiyun /* Clear failed; let's hope things work
1167*4882a593Smuzhiyun anyway */
1168*4882a593Smuzhiyun qh->tt_buffer_dirty = 0;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun qtd = NULL;
1171*4882a593Smuzhiyun qh->toggle = 0;
1172*4882a593Smuzhiyun qh->ping = 0;
1173*4882a593Smuzhiyun break;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun default:
1176*4882a593Smuzhiyun WARN_ON(1);
1177*4882a593Smuzhiyun continue;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun if (qtd && (qtd->status == QTD_PAYLOAD_ALLOC)) {
1181*4882a593Smuzhiyun if (slots == priv->int_slots) {
1182*4882a593Smuzhiyun if (state == PTD_STATE_QTD_RELOAD)
1183*4882a593Smuzhiyun dev_err(hcd->self.controller,
1184*4882a593Smuzhiyun "%s: PTD_STATE_QTD_RELOAD on "
1185*4882a593Smuzhiyun "interrupt packet\n", __func__);
1186*4882a593Smuzhiyun if (state != PTD_STATE_QTD_RELOAD)
1187*4882a593Smuzhiyun create_ptd_int(qh, qtd, &ptd);
1188*4882a593Smuzhiyun } else {
1189*4882a593Smuzhiyun if (state != PTD_STATE_QTD_RELOAD)
1190*4882a593Smuzhiyun create_ptd_atl(qh, qtd, &ptd);
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun start_bus_transfer(hcd, ptd_offset, slot, slots, qtd,
1194*4882a593Smuzhiyun qh, &ptd);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (modified)
1199*4882a593Smuzhiyun schedule_ptds(hcd);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
isp1760_irq(struct usb_hcd * hcd)1202*4882a593Smuzhiyun static irqreturn_t isp1760_irq(struct usb_hcd *hcd)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1205*4882a593Smuzhiyun u32 imask;
1206*4882a593Smuzhiyun irqreturn_t irqret = IRQ_NONE;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun spin_lock(&priv->lock);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun if (!(hcd->state & HC_STATE_RUNNING))
1211*4882a593Smuzhiyun goto leave;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun imask = reg_read32(hcd->regs, HC_INTERRUPT_REG);
1214*4882a593Smuzhiyun if (unlikely(!imask))
1215*4882a593Smuzhiyun goto leave;
1216*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INTERRUPT_REG, imask); /* Clear */
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun priv->int_done_map |= reg_read32(hcd->regs, HC_INT_PTD_DONEMAP_REG);
1219*4882a593Smuzhiyun priv->atl_done_map |= reg_read32(hcd->regs, HC_ATL_PTD_DONEMAP_REG);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun handle_done_ptds(hcd);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun irqret = IRQ_HANDLED;
1224*4882a593Smuzhiyun leave:
1225*4882a593Smuzhiyun spin_unlock(&priv->lock);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun return irqret;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun * Workaround for problem described in chip errata 2:
1232*4882a593Smuzhiyun *
1233*4882a593Smuzhiyun * Sometimes interrupts are not generated when ATL (not INT?) completion occurs.
1234*4882a593Smuzhiyun * One solution suggested in the errata is to use SOF interrupts _instead_of_
1235*4882a593Smuzhiyun * ATL done interrupts (the "instead of" might be important since it seems
1236*4882a593Smuzhiyun * enabling ATL interrupts also causes the chip to sometimes - rarely - "forget"
1237*4882a593Smuzhiyun * to set the PTD's done bit in addition to not generating an interrupt!).
1238*4882a593Smuzhiyun *
1239*4882a593Smuzhiyun * So if we use SOF + ATL interrupts, we sometimes get stale PTDs since their
1240*4882a593Smuzhiyun * done bit is not being set. This is bad - it blocks the endpoint until reboot.
1241*4882a593Smuzhiyun *
1242*4882a593Smuzhiyun * If we use SOF interrupts only, we get latency between ptd completion and the
1243*4882a593Smuzhiyun * actual handling. This is very noticeable in testusb runs which takes several
1244*4882a593Smuzhiyun * minutes longer without ATL interrupts.
1245*4882a593Smuzhiyun *
1246*4882a593Smuzhiyun * A better solution is to run the code below every SLOT_CHECK_PERIOD ms. If it
1247*4882a593Smuzhiyun * finds active ATL slots which are older than SLOT_TIMEOUT ms, it checks the
1248*4882a593Smuzhiyun * slot's ACTIVE and VALID bits. If these are not set, the ptd is considered
1249*4882a593Smuzhiyun * completed and its done map bit is set.
1250*4882a593Smuzhiyun *
1251*4882a593Smuzhiyun * The values of SLOT_TIMEOUT and SLOT_CHECK_PERIOD have been arbitrarily chosen
1252*4882a593Smuzhiyun * not to cause too much lag when this HW bug occurs, while still hopefully
1253*4882a593Smuzhiyun * ensuring that the check does not falsely trigger.
1254*4882a593Smuzhiyun */
1255*4882a593Smuzhiyun #define SLOT_TIMEOUT 300
1256*4882a593Smuzhiyun #define SLOT_CHECK_PERIOD 200
1257*4882a593Smuzhiyun static struct timer_list errata2_timer;
1258*4882a593Smuzhiyun static struct usb_hcd *errata2_timer_hcd;
1259*4882a593Smuzhiyun
errata2_function(struct timer_list * unused)1260*4882a593Smuzhiyun static void errata2_function(struct timer_list *unused)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun struct usb_hcd *hcd = errata2_timer_hcd;
1263*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1264*4882a593Smuzhiyun int slot;
1265*4882a593Smuzhiyun struct ptd ptd;
1266*4882a593Smuzhiyun unsigned long spinflags;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, spinflags);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun for (slot = 0; slot < 32; slot++)
1271*4882a593Smuzhiyun if (priv->atl_slots[slot].qh && time_after(jiffies,
1272*4882a593Smuzhiyun priv->atl_slots[slot].timestamp +
1273*4882a593Smuzhiyun msecs_to_jiffies(SLOT_TIMEOUT))) {
1274*4882a593Smuzhiyun ptd_read(hcd->regs, ATL_PTD_OFFSET, slot, &ptd);
1275*4882a593Smuzhiyun if (!FROM_DW0_VALID(ptd.dw0) &&
1276*4882a593Smuzhiyun !FROM_DW3_ACTIVE(ptd.dw3))
1277*4882a593Smuzhiyun priv->atl_done_map |= 1 << slot;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun if (priv->atl_done_map)
1281*4882a593Smuzhiyun handle_done_ptds(hcd);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, spinflags);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun errata2_timer.expires = jiffies + msecs_to_jiffies(SLOT_CHECK_PERIOD);
1286*4882a593Smuzhiyun add_timer(&errata2_timer);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
isp1760_run(struct usb_hcd * hcd)1289*4882a593Smuzhiyun static int isp1760_run(struct usb_hcd *hcd)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun int retval;
1292*4882a593Smuzhiyun u32 temp;
1293*4882a593Smuzhiyun u32 command;
1294*4882a593Smuzhiyun u32 chipid;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun hcd->uses_new_polling = 1;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun hcd->state = HC_STATE_RUNNING;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* Set PTD interrupt AND & OR maps */
1301*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ATL_IRQ_MASK_AND_REG, 0);
1302*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG, 0xffffffff);
1303*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INT_IRQ_MASK_AND_REG, 0);
1304*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INT_IRQ_MASK_OR_REG, 0xffffffff);
1305*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ISO_IRQ_MASK_AND_REG, 0);
1306*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ISO_IRQ_MASK_OR_REG, 0xffffffff);
1307*4882a593Smuzhiyun /* step 23 passed */
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
1310*4882a593Smuzhiyun reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp | HW_GLOBAL_INTR_EN);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun command = reg_read32(hcd->regs, HC_USBCMD);
1313*4882a593Smuzhiyun command &= ~(CMD_LRESET|CMD_RESET);
1314*4882a593Smuzhiyun command |= CMD_RUN;
1315*4882a593Smuzhiyun reg_write32(hcd->regs, HC_USBCMD, command);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun retval = handshake(hcd, HC_USBCMD, CMD_RUN, CMD_RUN, 250 * 1000);
1318*4882a593Smuzhiyun if (retval)
1319*4882a593Smuzhiyun return retval;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /*
1322*4882a593Smuzhiyun * XXX
1323*4882a593Smuzhiyun * Spec says to write FLAG_CF as last config action, priv code grabs
1324*4882a593Smuzhiyun * the semaphore while doing so.
1325*4882a593Smuzhiyun */
1326*4882a593Smuzhiyun down_write(&ehci_cf_port_reset_rwsem);
1327*4882a593Smuzhiyun reg_write32(hcd->regs, HC_CONFIGFLAG, FLAG_CF);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun retval = handshake(hcd, HC_CONFIGFLAG, FLAG_CF, FLAG_CF, 250 * 1000);
1330*4882a593Smuzhiyun up_write(&ehci_cf_port_reset_rwsem);
1331*4882a593Smuzhiyun if (retval)
1332*4882a593Smuzhiyun return retval;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun errata2_timer_hcd = hcd;
1335*4882a593Smuzhiyun timer_setup(&errata2_timer, errata2_function, 0);
1336*4882a593Smuzhiyun errata2_timer.expires = jiffies + msecs_to_jiffies(SLOT_CHECK_PERIOD);
1337*4882a593Smuzhiyun add_timer(&errata2_timer);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun chipid = reg_read32(hcd->regs, HC_CHIP_ID_REG);
1340*4882a593Smuzhiyun dev_info(hcd->self.controller, "USB ISP %04x HW rev. %d started\n",
1341*4882a593Smuzhiyun chipid & 0xffff, chipid >> 16);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /* PTD Register Init Part 2, Step 28 */
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /* Setup registers controlling PTD checking */
1346*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ATL_PTD_LASTPTD_REG, 0x80000000);
1347*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INT_PTD_LASTPTD_REG, 0x80000000);
1348*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ISO_PTD_LASTPTD_REG, 0x00000001);
1349*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, 0xffffffff);
1350*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, 0xffffffff);
1351*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ISO_PTD_SKIPMAP_REG, 0xffffffff);
1352*4882a593Smuzhiyun reg_write32(hcd->regs, HC_BUFFER_STATUS_REG,
1353*4882a593Smuzhiyun ATL_BUF_FILL | INT_BUF_FILL);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /* GRR this is run-once init(), being done every time the HC starts.
1356*4882a593Smuzhiyun * So long as they're part of class devices, we can't do it init()
1357*4882a593Smuzhiyun * since the class device isn't created that early.
1358*4882a593Smuzhiyun */
1359*4882a593Smuzhiyun return 0;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
qtd_fill(struct isp1760_qtd * qtd,void * databuffer,size_t len)1362*4882a593Smuzhiyun static int qtd_fill(struct isp1760_qtd *qtd, void *databuffer, size_t len)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun qtd->data_buffer = databuffer;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (len > MAX_PAYLOAD_SIZE)
1367*4882a593Smuzhiyun len = MAX_PAYLOAD_SIZE;
1368*4882a593Smuzhiyun qtd->length = len;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun return qtd->length;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
qtd_list_free(struct list_head * qtd_list)1373*4882a593Smuzhiyun static void qtd_list_free(struct list_head *qtd_list)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun struct isp1760_qtd *qtd, *qtd_next;
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun list_for_each_entry_safe(qtd, qtd_next, qtd_list, qtd_list) {
1378*4882a593Smuzhiyun list_del(&qtd->qtd_list);
1379*4882a593Smuzhiyun qtd_free(qtd);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun /*
1384*4882a593Smuzhiyun * Packetize urb->transfer_buffer into list of packets of size wMaxPacketSize.
1385*4882a593Smuzhiyun * Also calculate the PID type (SETUP/IN/OUT) for each packet.
1386*4882a593Smuzhiyun */
1387*4882a593Smuzhiyun #define max_packet(wMaxPacketSize) ((wMaxPacketSize) & 0x07ff)
packetize_urb(struct usb_hcd * hcd,struct urb * urb,struct list_head * head,gfp_t flags)1388*4882a593Smuzhiyun static void packetize_urb(struct usb_hcd *hcd,
1389*4882a593Smuzhiyun struct urb *urb, struct list_head *head, gfp_t flags)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun struct isp1760_qtd *qtd;
1392*4882a593Smuzhiyun void *buf;
1393*4882a593Smuzhiyun int len, maxpacketsize;
1394*4882a593Smuzhiyun u8 packet_type;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /*
1397*4882a593Smuzhiyun * URBs map to sequences of QTDs: one logical transaction
1398*4882a593Smuzhiyun */
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (!urb->transfer_buffer && urb->transfer_buffer_length) {
1401*4882a593Smuzhiyun /* XXX This looks like usb storage / SCSI bug */
1402*4882a593Smuzhiyun dev_err(hcd->self.controller,
1403*4882a593Smuzhiyun "buf is null, dma is %08lx len is %d\n",
1404*4882a593Smuzhiyun (long unsigned)urb->transfer_dma,
1405*4882a593Smuzhiyun urb->transfer_buffer_length);
1406*4882a593Smuzhiyun WARN_ON(1);
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun if (usb_pipein(urb->pipe))
1410*4882a593Smuzhiyun packet_type = IN_PID;
1411*4882a593Smuzhiyun else
1412*4882a593Smuzhiyun packet_type = OUT_PID;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun if (usb_pipecontrol(urb->pipe)) {
1415*4882a593Smuzhiyun qtd = qtd_alloc(flags, urb, SETUP_PID);
1416*4882a593Smuzhiyun if (!qtd)
1417*4882a593Smuzhiyun goto cleanup;
1418*4882a593Smuzhiyun qtd_fill(qtd, urb->setup_packet, sizeof(struct usb_ctrlrequest));
1419*4882a593Smuzhiyun list_add_tail(&qtd->qtd_list, head);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun /* for zero length DATA stages, STATUS is always IN */
1422*4882a593Smuzhiyun if (urb->transfer_buffer_length == 0)
1423*4882a593Smuzhiyun packet_type = IN_PID;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun maxpacketsize = max_packet(usb_maxpacket(urb->dev, urb->pipe,
1427*4882a593Smuzhiyun usb_pipeout(urb->pipe)));
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /*
1430*4882a593Smuzhiyun * buffer gets wrapped in one or more qtds;
1431*4882a593Smuzhiyun * last one may be "short" (including zero len)
1432*4882a593Smuzhiyun * and may serve as a control status ack
1433*4882a593Smuzhiyun */
1434*4882a593Smuzhiyun buf = urb->transfer_buffer;
1435*4882a593Smuzhiyun len = urb->transfer_buffer_length;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun for (;;) {
1438*4882a593Smuzhiyun int this_qtd_len;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun qtd = qtd_alloc(flags, urb, packet_type);
1441*4882a593Smuzhiyun if (!qtd)
1442*4882a593Smuzhiyun goto cleanup;
1443*4882a593Smuzhiyun this_qtd_len = qtd_fill(qtd, buf, len);
1444*4882a593Smuzhiyun list_add_tail(&qtd->qtd_list, head);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun len -= this_qtd_len;
1447*4882a593Smuzhiyun buf += this_qtd_len;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (len <= 0)
1450*4882a593Smuzhiyun break;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /*
1454*4882a593Smuzhiyun * control requests may need a terminating data "status" ack;
1455*4882a593Smuzhiyun * bulk ones may need a terminating short packet (zero length).
1456*4882a593Smuzhiyun */
1457*4882a593Smuzhiyun if (urb->transfer_buffer_length != 0) {
1458*4882a593Smuzhiyun int one_more = 0;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun if (usb_pipecontrol(urb->pipe)) {
1461*4882a593Smuzhiyun one_more = 1;
1462*4882a593Smuzhiyun if (packet_type == IN_PID)
1463*4882a593Smuzhiyun packet_type = OUT_PID;
1464*4882a593Smuzhiyun else
1465*4882a593Smuzhiyun packet_type = IN_PID;
1466*4882a593Smuzhiyun } else if (usb_pipebulk(urb->pipe)
1467*4882a593Smuzhiyun && (urb->transfer_flags & URB_ZERO_PACKET)
1468*4882a593Smuzhiyun && !(urb->transfer_buffer_length %
1469*4882a593Smuzhiyun maxpacketsize)) {
1470*4882a593Smuzhiyun one_more = 1;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun if (one_more) {
1473*4882a593Smuzhiyun qtd = qtd_alloc(flags, urb, packet_type);
1474*4882a593Smuzhiyun if (!qtd)
1475*4882a593Smuzhiyun goto cleanup;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun /* never any data in such packets */
1478*4882a593Smuzhiyun qtd_fill(qtd, NULL, 0);
1479*4882a593Smuzhiyun list_add_tail(&qtd->qtd_list, head);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun return;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun cleanup:
1486*4882a593Smuzhiyun qtd_list_free(head);
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
isp1760_urb_enqueue(struct usb_hcd * hcd,struct urb * urb,gfp_t mem_flags)1489*4882a593Smuzhiyun static int isp1760_urb_enqueue(struct usb_hcd *hcd, struct urb *urb,
1490*4882a593Smuzhiyun gfp_t mem_flags)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1493*4882a593Smuzhiyun struct list_head *ep_queue;
1494*4882a593Smuzhiyun struct isp1760_qh *qh, *qhit;
1495*4882a593Smuzhiyun unsigned long spinflags;
1496*4882a593Smuzhiyun LIST_HEAD(new_qtds);
1497*4882a593Smuzhiyun int retval;
1498*4882a593Smuzhiyun int qh_in_queue;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun switch (usb_pipetype(urb->pipe)) {
1501*4882a593Smuzhiyun case PIPE_CONTROL:
1502*4882a593Smuzhiyun ep_queue = &priv->qh_list[QH_CONTROL];
1503*4882a593Smuzhiyun break;
1504*4882a593Smuzhiyun case PIPE_BULK:
1505*4882a593Smuzhiyun ep_queue = &priv->qh_list[QH_BULK];
1506*4882a593Smuzhiyun break;
1507*4882a593Smuzhiyun case PIPE_INTERRUPT:
1508*4882a593Smuzhiyun if (urb->interval < 0)
1509*4882a593Smuzhiyun return -EINVAL;
1510*4882a593Smuzhiyun /* FIXME: Check bandwidth */
1511*4882a593Smuzhiyun ep_queue = &priv->qh_list[QH_INTERRUPT];
1512*4882a593Smuzhiyun break;
1513*4882a593Smuzhiyun case PIPE_ISOCHRONOUS:
1514*4882a593Smuzhiyun dev_err(hcd->self.controller, "%s: isochronous USB packets "
1515*4882a593Smuzhiyun "not yet supported\n",
1516*4882a593Smuzhiyun __func__);
1517*4882a593Smuzhiyun return -EPIPE;
1518*4882a593Smuzhiyun default:
1519*4882a593Smuzhiyun dev_err(hcd->self.controller, "%s: unknown pipe type\n",
1520*4882a593Smuzhiyun __func__);
1521*4882a593Smuzhiyun return -EPIPE;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun if (usb_pipein(urb->pipe))
1525*4882a593Smuzhiyun urb->actual_length = 0;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun packetize_urb(hcd, urb, &new_qtds, mem_flags);
1528*4882a593Smuzhiyun if (list_empty(&new_qtds))
1529*4882a593Smuzhiyun return -ENOMEM;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun retval = 0;
1532*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, spinflags);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (!test_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags)) {
1535*4882a593Smuzhiyun retval = -ESHUTDOWN;
1536*4882a593Smuzhiyun qtd_list_free(&new_qtds);
1537*4882a593Smuzhiyun goto out;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun retval = usb_hcd_link_urb_to_ep(hcd, urb);
1540*4882a593Smuzhiyun if (retval) {
1541*4882a593Smuzhiyun qtd_list_free(&new_qtds);
1542*4882a593Smuzhiyun goto out;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun qh = urb->ep->hcpriv;
1546*4882a593Smuzhiyun if (qh) {
1547*4882a593Smuzhiyun qh_in_queue = 0;
1548*4882a593Smuzhiyun list_for_each_entry(qhit, ep_queue, qh_list) {
1549*4882a593Smuzhiyun if (qhit == qh) {
1550*4882a593Smuzhiyun qh_in_queue = 1;
1551*4882a593Smuzhiyun break;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun if (!qh_in_queue)
1555*4882a593Smuzhiyun list_add_tail(&qh->qh_list, ep_queue);
1556*4882a593Smuzhiyun } else {
1557*4882a593Smuzhiyun qh = qh_alloc(GFP_ATOMIC);
1558*4882a593Smuzhiyun if (!qh) {
1559*4882a593Smuzhiyun retval = -ENOMEM;
1560*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(hcd, urb);
1561*4882a593Smuzhiyun qtd_list_free(&new_qtds);
1562*4882a593Smuzhiyun goto out;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun list_add_tail(&qh->qh_list, ep_queue);
1565*4882a593Smuzhiyun urb->ep->hcpriv = qh;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun list_splice_tail(&new_qtds, &qh->qtd_list);
1569*4882a593Smuzhiyun schedule_ptds(hcd);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun out:
1572*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, spinflags);
1573*4882a593Smuzhiyun return retval;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
kill_transfer(struct usb_hcd * hcd,struct urb * urb,struct isp1760_qh * qh)1576*4882a593Smuzhiyun static void kill_transfer(struct usb_hcd *hcd, struct urb *urb,
1577*4882a593Smuzhiyun struct isp1760_qh *qh)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1580*4882a593Smuzhiyun int skip_map;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun WARN_ON(qh->slot == -1);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun /* We need to forcefully reclaim the slot since some transfers never
1585*4882a593Smuzhiyun return, e.g. interrupt transfers and NAKed bulk transfers. */
1586*4882a593Smuzhiyun if (usb_pipecontrol(urb->pipe) || usb_pipebulk(urb->pipe)) {
1587*4882a593Smuzhiyun skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
1588*4882a593Smuzhiyun skip_map |= (1 << qh->slot);
1589*4882a593Smuzhiyun reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, skip_map);
1590*4882a593Smuzhiyun priv->atl_slots[qh->slot].qh = NULL;
1591*4882a593Smuzhiyun priv->atl_slots[qh->slot].qtd = NULL;
1592*4882a593Smuzhiyun } else {
1593*4882a593Smuzhiyun skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
1594*4882a593Smuzhiyun skip_map |= (1 << qh->slot);
1595*4882a593Smuzhiyun reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, skip_map);
1596*4882a593Smuzhiyun priv->int_slots[qh->slot].qh = NULL;
1597*4882a593Smuzhiyun priv->int_slots[qh->slot].qtd = NULL;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun qh->slot = -1;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /*
1604*4882a593Smuzhiyun * Retire the qtds beginning at 'qtd' and belonging all to the same urb, killing
1605*4882a593Smuzhiyun * any active transfer belonging to the urb in the process.
1606*4882a593Smuzhiyun */
dequeue_urb_from_qtd(struct usb_hcd * hcd,struct isp1760_qh * qh,struct isp1760_qtd * qtd)1607*4882a593Smuzhiyun static void dequeue_urb_from_qtd(struct usb_hcd *hcd, struct isp1760_qh *qh,
1608*4882a593Smuzhiyun struct isp1760_qtd *qtd)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun struct urb *urb;
1611*4882a593Smuzhiyun int urb_was_running;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun urb = qtd->urb;
1614*4882a593Smuzhiyun urb_was_running = 0;
1615*4882a593Smuzhiyun list_for_each_entry_from(qtd, &qh->qtd_list, qtd_list) {
1616*4882a593Smuzhiyun if (qtd->urb != urb)
1617*4882a593Smuzhiyun break;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if (qtd->status >= QTD_XFER_STARTED)
1620*4882a593Smuzhiyun urb_was_running = 1;
1621*4882a593Smuzhiyun if (last_qtd_of_urb(qtd, qh) &&
1622*4882a593Smuzhiyun (qtd->status >= QTD_XFER_COMPLETE))
1623*4882a593Smuzhiyun urb_was_running = 0;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun if (qtd->status == QTD_XFER_STARTED)
1626*4882a593Smuzhiyun kill_transfer(hcd, urb, qh);
1627*4882a593Smuzhiyun qtd->status = QTD_RETIRE;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun if ((urb->dev->speed != USB_SPEED_HIGH) && urb_was_running) {
1631*4882a593Smuzhiyun qh->tt_buffer_dirty = 1;
1632*4882a593Smuzhiyun if (usb_hub_clear_tt_buffer(urb))
1633*4882a593Smuzhiyun /* Clear failed; let's hope things work anyway */
1634*4882a593Smuzhiyun qh->tt_buffer_dirty = 0;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
isp1760_urb_dequeue(struct usb_hcd * hcd,struct urb * urb,int status)1638*4882a593Smuzhiyun static int isp1760_urb_dequeue(struct usb_hcd *hcd, struct urb *urb,
1639*4882a593Smuzhiyun int status)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1642*4882a593Smuzhiyun unsigned long spinflags;
1643*4882a593Smuzhiyun struct isp1760_qh *qh;
1644*4882a593Smuzhiyun struct isp1760_qtd *qtd;
1645*4882a593Smuzhiyun int retval = 0;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, spinflags);
1648*4882a593Smuzhiyun retval = usb_hcd_check_unlink_urb(hcd, urb, status);
1649*4882a593Smuzhiyun if (retval)
1650*4882a593Smuzhiyun goto out;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun qh = urb->ep->hcpriv;
1653*4882a593Smuzhiyun if (!qh) {
1654*4882a593Smuzhiyun retval = -EINVAL;
1655*4882a593Smuzhiyun goto out;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun list_for_each_entry(qtd, &qh->qtd_list, qtd_list)
1659*4882a593Smuzhiyun if (qtd->urb == urb) {
1660*4882a593Smuzhiyun dequeue_urb_from_qtd(hcd, qh, qtd);
1661*4882a593Smuzhiyun list_move(&qtd->qtd_list, &qh->qtd_list);
1662*4882a593Smuzhiyun break;
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun urb->status = status;
1666*4882a593Smuzhiyun schedule_ptds(hcd);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun out:
1669*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, spinflags);
1670*4882a593Smuzhiyun return retval;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
isp1760_endpoint_disable(struct usb_hcd * hcd,struct usb_host_endpoint * ep)1673*4882a593Smuzhiyun static void isp1760_endpoint_disable(struct usb_hcd *hcd,
1674*4882a593Smuzhiyun struct usb_host_endpoint *ep)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1677*4882a593Smuzhiyun unsigned long spinflags;
1678*4882a593Smuzhiyun struct isp1760_qh *qh, *qh_iter;
1679*4882a593Smuzhiyun int i;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, spinflags);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun qh = ep->hcpriv;
1684*4882a593Smuzhiyun if (!qh)
1685*4882a593Smuzhiyun goto out;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun WARN_ON(!list_empty(&qh->qtd_list));
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun for (i = 0; i < QH_END; i++)
1690*4882a593Smuzhiyun list_for_each_entry(qh_iter, &priv->qh_list[i], qh_list)
1691*4882a593Smuzhiyun if (qh_iter == qh) {
1692*4882a593Smuzhiyun list_del(&qh_iter->qh_list);
1693*4882a593Smuzhiyun i = QH_END;
1694*4882a593Smuzhiyun break;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun qh_free(qh);
1697*4882a593Smuzhiyun ep->hcpriv = NULL;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun schedule_ptds(hcd);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun out:
1702*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, spinflags);
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
isp1760_hub_status_data(struct usb_hcd * hcd,char * buf)1705*4882a593Smuzhiyun static int isp1760_hub_status_data(struct usb_hcd *hcd, char *buf)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1708*4882a593Smuzhiyun u32 temp, status = 0;
1709*4882a593Smuzhiyun u32 mask;
1710*4882a593Smuzhiyun int retval = 1;
1711*4882a593Smuzhiyun unsigned long flags;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun /* if !PM, root hub timers won't get shut down ... */
1714*4882a593Smuzhiyun if (!HC_IS_RUNNING(hcd->state))
1715*4882a593Smuzhiyun return 0;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /* init status to no-changes */
1718*4882a593Smuzhiyun buf[0] = 0;
1719*4882a593Smuzhiyun mask = PORT_CSC;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
1722*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_PORTSC1);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun if (temp & PORT_OWNER) {
1725*4882a593Smuzhiyun if (temp & PORT_CSC) {
1726*4882a593Smuzhiyun temp &= ~PORT_CSC;
1727*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, temp);
1728*4882a593Smuzhiyun goto done;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /*
1733*4882a593Smuzhiyun * Return status information even for ports with OWNER set.
1734*4882a593Smuzhiyun * Otherwise hub_wq wouldn't see the disconnect event when a
1735*4882a593Smuzhiyun * high-speed device is switched over to the companion
1736*4882a593Smuzhiyun * controller by the user.
1737*4882a593Smuzhiyun */
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if ((temp & mask) != 0
1740*4882a593Smuzhiyun || ((temp & PORT_RESUME) != 0
1741*4882a593Smuzhiyun && time_after_eq(jiffies,
1742*4882a593Smuzhiyun priv->reset_done))) {
1743*4882a593Smuzhiyun buf [0] |= 1 << (0 + 1);
1744*4882a593Smuzhiyun status = STS_PCD;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun /* FIXME autosuspend idle root hubs */
1747*4882a593Smuzhiyun done:
1748*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
1749*4882a593Smuzhiyun return status ? retval : 0;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
isp1760_hub_descriptor(struct isp1760_hcd * priv,struct usb_hub_descriptor * desc)1752*4882a593Smuzhiyun static void isp1760_hub_descriptor(struct isp1760_hcd *priv,
1753*4882a593Smuzhiyun struct usb_hub_descriptor *desc)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun int ports = HCS_N_PORTS(priv->hcs_params);
1756*4882a593Smuzhiyun u16 temp;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun desc->bDescriptorType = USB_DT_HUB;
1759*4882a593Smuzhiyun /* priv 1.0, 2.3.9 says 20ms max */
1760*4882a593Smuzhiyun desc->bPwrOn2PwrGood = 10;
1761*4882a593Smuzhiyun desc->bHubContrCurrent = 0;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun desc->bNbrPorts = ports;
1764*4882a593Smuzhiyun temp = 1 + (ports / 8);
1765*4882a593Smuzhiyun desc->bDescLength = 7 + 2 * temp;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /* ports removable, and usb 1.0 legacy PortPwrCtrlMask */
1768*4882a593Smuzhiyun memset(&desc->u.hs.DeviceRemovable[0], 0, temp);
1769*4882a593Smuzhiyun memset(&desc->u.hs.DeviceRemovable[temp], 0xff, temp);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun /* per-port overcurrent reporting */
1772*4882a593Smuzhiyun temp = HUB_CHAR_INDV_PORT_OCPM;
1773*4882a593Smuzhiyun if (HCS_PPC(priv->hcs_params))
1774*4882a593Smuzhiyun /* per-port power control */
1775*4882a593Smuzhiyun temp |= HUB_CHAR_INDV_PORT_LPSM;
1776*4882a593Smuzhiyun else
1777*4882a593Smuzhiyun /* no power switching */
1778*4882a593Smuzhiyun temp |= HUB_CHAR_NO_LPSM;
1779*4882a593Smuzhiyun desc->wHubCharacteristics = cpu_to_le16(temp);
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun #define PORT_WAKE_BITS (PORT_WKOC_E|PORT_WKDISC_E|PORT_WKCONN_E)
1783*4882a593Smuzhiyun
check_reset_complete(struct usb_hcd * hcd,int index,int port_status)1784*4882a593Smuzhiyun static int check_reset_complete(struct usb_hcd *hcd, int index,
1785*4882a593Smuzhiyun int port_status)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun if (!(port_status & PORT_CONNECT))
1788*4882a593Smuzhiyun return port_status;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /* if reset finished and it's still not enabled -- handoff */
1791*4882a593Smuzhiyun if (!(port_status & PORT_PE)) {
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun dev_info(hcd->self.controller,
1794*4882a593Smuzhiyun "port %d full speed --> companion\n",
1795*4882a593Smuzhiyun index + 1);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun port_status |= PORT_OWNER;
1798*4882a593Smuzhiyun port_status &= ~PORT_RWC_BITS;
1799*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, port_status);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun } else
1802*4882a593Smuzhiyun dev_info(hcd->self.controller, "port %d high speed\n",
1803*4882a593Smuzhiyun index + 1);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun return port_status;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun
isp1760_hub_control(struct usb_hcd * hcd,u16 typeReq,u16 wValue,u16 wIndex,char * buf,u16 wLength)1808*4882a593Smuzhiyun static int isp1760_hub_control(struct usb_hcd *hcd, u16 typeReq,
1809*4882a593Smuzhiyun u16 wValue, u16 wIndex, char *buf, u16 wLength)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
1812*4882a593Smuzhiyun int ports = HCS_N_PORTS(priv->hcs_params);
1813*4882a593Smuzhiyun u32 temp, status;
1814*4882a593Smuzhiyun unsigned long flags;
1815*4882a593Smuzhiyun int retval = 0;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun /*
1818*4882a593Smuzhiyun * FIXME: support SetPortFeatures USB_PORT_FEAT_INDICATOR.
1819*4882a593Smuzhiyun * HCS_INDICATOR may say we can change LEDs to off/amber/green.
1820*4882a593Smuzhiyun * (track current state ourselves) ... blink for diagnostics,
1821*4882a593Smuzhiyun * power, "this is the one", etc. EHCI spec supports this.
1822*4882a593Smuzhiyun */
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
1825*4882a593Smuzhiyun switch (typeReq) {
1826*4882a593Smuzhiyun case ClearHubFeature:
1827*4882a593Smuzhiyun switch (wValue) {
1828*4882a593Smuzhiyun case C_HUB_LOCAL_POWER:
1829*4882a593Smuzhiyun case C_HUB_OVER_CURRENT:
1830*4882a593Smuzhiyun /* no hub-wide feature/status flags */
1831*4882a593Smuzhiyun break;
1832*4882a593Smuzhiyun default:
1833*4882a593Smuzhiyun goto error;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun break;
1836*4882a593Smuzhiyun case ClearPortFeature:
1837*4882a593Smuzhiyun if (!wIndex || wIndex > ports)
1838*4882a593Smuzhiyun goto error;
1839*4882a593Smuzhiyun wIndex--;
1840*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_PORTSC1);
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun /*
1843*4882a593Smuzhiyun * Even if OWNER is set, so the port is owned by the
1844*4882a593Smuzhiyun * companion controller, hub_wq needs to be able to clear
1845*4882a593Smuzhiyun * the port-change status bits (especially
1846*4882a593Smuzhiyun * USB_PORT_STAT_C_CONNECTION).
1847*4882a593Smuzhiyun */
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun switch (wValue) {
1850*4882a593Smuzhiyun case USB_PORT_FEAT_ENABLE:
1851*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, temp & ~PORT_PE);
1852*4882a593Smuzhiyun break;
1853*4882a593Smuzhiyun case USB_PORT_FEAT_C_ENABLE:
1854*4882a593Smuzhiyun /* XXX error? */
1855*4882a593Smuzhiyun break;
1856*4882a593Smuzhiyun case USB_PORT_FEAT_SUSPEND:
1857*4882a593Smuzhiyun if (temp & PORT_RESET)
1858*4882a593Smuzhiyun goto error;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (temp & PORT_SUSPEND) {
1861*4882a593Smuzhiyun if ((temp & PORT_PE) == 0)
1862*4882a593Smuzhiyun goto error;
1863*4882a593Smuzhiyun /* resume signaling for 20 msec */
1864*4882a593Smuzhiyun temp &= ~(PORT_RWC_BITS);
1865*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1,
1866*4882a593Smuzhiyun temp | PORT_RESUME);
1867*4882a593Smuzhiyun priv->reset_done = jiffies +
1868*4882a593Smuzhiyun msecs_to_jiffies(USB_RESUME_TIMEOUT);
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun break;
1871*4882a593Smuzhiyun case USB_PORT_FEAT_C_SUSPEND:
1872*4882a593Smuzhiyun /* we auto-clear this feature */
1873*4882a593Smuzhiyun break;
1874*4882a593Smuzhiyun case USB_PORT_FEAT_POWER:
1875*4882a593Smuzhiyun if (HCS_PPC(priv->hcs_params))
1876*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1,
1877*4882a593Smuzhiyun temp & ~PORT_POWER);
1878*4882a593Smuzhiyun break;
1879*4882a593Smuzhiyun case USB_PORT_FEAT_C_CONNECTION:
1880*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_CSC);
1881*4882a593Smuzhiyun break;
1882*4882a593Smuzhiyun case USB_PORT_FEAT_C_OVER_CURRENT:
1883*4882a593Smuzhiyun /* XXX error ?*/
1884*4882a593Smuzhiyun break;
1885*4882a593Smuzhiyun case USB_PORT_FEAT_C_RESET:
1886*4882a593Smuzhiyun /* GetPortStatus clears reset */
1887*4882a593Smuzhiyun break;
1888*4882a593Smuzhiyun default:
1889*4882a593Smuzhiyun goto error;
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun reg_read32(hcd->regs, HC_USBCMD);
1892*4882a593Smuzhiyun break;
1893*4882a593Smuzhiyun case GetHubDescriptor:
1894*4882a593Smuzhiyun isp1760_hub_descriptor(priv, (struct usb_hub_descriptor *)
1895*4882a593Smuzhiyun buf);
1896*4882a593Smuzhiyun break;
1897*4882a593Smuzhiyun case GetHubStatus:
1898*4882a593Smuzhiyun /* no hub-wide feature/status flags */
1899*4882a593Smuzhiyun memset(buf, 0, 4);
1900*4882a593Smuzhiyun break;
1901*4882a593Smuzhiyun case GetPortStatus:
1902*4882a593Smuzhiyun if (!wIndex || wIndex > ports)
1903*4882a593Smuzhiyun goto error;
1904*4882a593Smuzhiyun wIndex--;
1905*4882a593Smuzhiyun status = 0;
1906*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_PORTSC1);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun /* wPortChange bits */
1909*4882a593Smuzhiyun if (temp & PORT_CSC)
1910*4882a593Smuzhiyun status |= USB_PORT_STAT_C_CONNECTION << 16;
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun /* whoever resumes must GetPortStatus to complete it!! */
1914*4882a593Smuzhiyun if (temp & PORT_RESUME) {
1915*4882a593Smuzhiyun dev_err(hcd->self.controller, "Port resume should be skipped.\n");
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun /* Remote Wakeup received? */
1918*4882a593Smuzhiyun if (!priv->reset_done) {
1919*4882a593Smuzhiyun /* resume signaling for 20 msec */
1920*4882a593Smuzhiyun priv->reset_done = jiffies
1921*4882a593Smuzhiyun + msecs_to_jiffies(20);
1922*4882a593Smuzhiyun /* check the port again */
1923*4882a593Smuzhiyun mod_timer(&hcd->rh_timer, priv->reset_done);
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun /* resume completed? */
1927*4882a593Smuzhiyun else if (time_after_eq(jiffies,
1928*4882a593Smuzhiyun priv->reset_done)) {
1929*4882a593Smuzhiyun status |= USB_PORT_STAT_C_SUSPEND << 16;
1930*4882a593Smuzhiyun priv->reset_done = 0;
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun /* stop resume signaling */
1933*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_PORTSC1);
1934*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1,
1935*4882a593Smuzhiyun temp & ~(PORT_RWC_BITS | PORT_RESUME));
1936*4882a593Smuzhiyun retval = handshake(hcd, HC_PORTSC1,
1937*4882a593Smuzhiyun PORT_RESUME, 0, 2000 /* 2msec */);
1938*4882a593Smuzhiyun if (retval != 0) {
1939*4882a593Smuzhiyun dev_err(hcd->self.controller,
1940*4882a593Smuzhiyun "port %d resume error %d\n",
1941*4882a593Smuzhiyun wIndex + 1, retval);
1942*4882a593Smuzhiyun goto error;
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun temp &= ~(PORT_SUSPEND|PORT_RESUME|(3<<10));
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun /* whoever resets must GetPortStatus to complete it!! */
1949*4882a593Smuzhiyun if ((temp & PORT_RESET)
1950*4882a593Smuzhiyun && time_after_eq(jiffies,
1951*4882a593Smuzhiyun priv->reset_done)) {
1952*4882a593Smuzhiyun status |= USB_PORT_STAT_C_RESET << 16;
1953*4882a593Smuzhiyun priv->reset_done = 0;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun /* force reset to complete */
1956*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, temp & ~PORT_RESET);
1957*4882a593Smuzhiyun /* REVISIT: some hardware needs 550+ usec to clear
1958*4882a593Smuzhiyun * this bit; seems too long to spin routinely...
1959*4882a593Smuzhiyun */
1960*4882a593Smuzhiyun retval = handshake(hcd, HC_PORTSC1,
1961*4882a593Smuzhiyun PORT_RESET, 0, 750);
1962*4882a593Smuzhiyun if (retval != 0) {
1963*4882a593Smuzhiyun dev_err(hcd->self.controller, "port %d reset error %d\n",
1964*4882a593Smuzhiyun wIndex + 1, retval);
1965*4882a593Smuzhiyun goto error;
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun /* see what we found out */
1969*4882a593Smuzhiyun temp = check_reset_complete(hcd, wIndex,
1970*4882a593Smuzhiyun reg_read32(hcd->regs, HC_PORTSC1));
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun /*
1973*4882a593Smuzhiyun * Even if OWNER is set, there's no harm letting hub_wq
1974*4882a593Smuzhiyun * see the wPortStatus values (they should all be 0 except
1975*4882a593Smuzhiyun * for PORT_POWER anyway).
1976*4882a593Smuzhiyun */
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun if (temp & PORT_OWNER)
1979*4882a593Smuzhiyun dev_err(hcd->self.controller, "PORT_OWNER is set\n");
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun if (temp & PORT_CONNECT) {
1982*4882a593Smuzhiyun status |= USB_PORT_STAT_CONNECTION;
1983*4882a593Smuzhiyun /* status may be from integrated TT */
1984*4882a593Smuzhiyun status |= USB_PORT_STAT_HIGH_SPEED;
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun if (temp & PORT_PE)
1987*4882a593Smuzhiyun status |= USB_PORT_STAT_ENABLE;
1988*4882a593Smuzhiyun if (temp & (PORT_SUSPEND|PORT_RESUME))
1989*4882a593Smuzhiyun status |= USB_PORT_STAT_SUSPEND;
1990*4882a593Smuzhiyun if (temp & PORT_RESET)
1991*4882a593Smuzhiyun status |= USB_PORT_STAT_RESET;
1992*4882a593Smuzhiyun if (temp & PORT_POWER)
1993*4882a593Smuzhiyun status |= USB_PORT_STAT_POWER;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1996*4882a593Smuzhiyun break;
1997*4882a593Smuzhiyun case SetHubFeature:
1998*4882a593Smuzhiyun switch (wValue) {
1999*4882a593Smuzhiyun case C_HUB_LOCAL_POWER:
2000*4882a593Smuzhiyun case C_HUB_OVER_CURRENT:
2001*4882a593Smuzhiyun /* no hub-wide feature/status flags */
2002*4882a593Smuzhiyun break;
2003*4882a593Smuzhiyun default:
2004*4882a593Smuzhiyun goto error;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun break;
2007*4882a593Smuzhiyun case SetPortFeature:
2008*4882a593Smuzhiyun wIndex &= 0xff;
2009*4882a593Smuzhiyun if (!wIndex || wIndex > ports)
2010*4882a593Smuzhiyun goto error;
2011*4882a593Smuzhiyun wIndex--;
2012*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_PORTSC1);
2013*4882a593Smuzhiyun if (temp & PORT_OWNER)
2014*4882a593Smuzhiyun break;
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun /* temp &= ~PORT_RWC_BITS; */
2017*4882a593Smuzhiyun switch (wValue) {
2018*4882a593Smuzhiyun case USB_PORT_FEAT_ENABLE:
2019*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_PE);
2020*4882a593Smuzhiyun break;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun case USB_PORT_FEAT_SUSPEND:
2023*4882a593Smuzhiyun if ((temp & PORT_PE) == 0
2024*4882a593Smuzhiyun || (temp & PORT_RESET) != 0)
2025*4882a593Smuzhiyun goto error;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_SUSPEND);
2028*4882a593Smuzhiyun break;
2029*4882a593Smuzhiyun case USB_PORT_FEAT_POWER:
2030*4882a593Smuzhiyun if (HCS_PPC(priv->hcs_params))
2031*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1,
2032*4882a593Smuzhiyun temp | PORT_POWER);
2033*4882a593Smuzhiyun break;
2034*4882a593Smuzhiyun case USB_PORT_FEAT_RESET:
2035*4882a593Smuzhiyun if (temp & PORT_RESUME)
2036*4882a593Smuzhiyun goto error;
2037*4882a593Smuzhiyun /* line status bits may report this as low speed,
2038*4882a593Smuzhiyun * which can be fine if this root hub has a
2039*4882a593Smuzhiyun * transaction translator built in.
2040*4882a593Smuzhiyun */
2041*4882a593Smuzhiyun if ((temp & (PORT_PE|PORT_CONNECT)) == PORT_CONNECT
2042*4882a593Smuzhiyun && PORT_USB11(temp)) {
2043*4882a593Smuzhiyun temp |= PORT_OWNER;
2044*4882a593Smuzhiyun } else {
2045*4882a593Smuzhiyun temp |= PORT_RESET;
2046*4882a593Smuzhiyun temp &= ~PORT_PE;
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun /*
2049*4882a593Smuzhiyun * caller must wait, then call GetPortStatus
2050*4882a593Smuzhiyun * usb 2.0 spec says 50 ms resets on root
2051*4882a593Smuzhiyun */
2052*4882a593Smuzhiyun priv->reset_done = jiffies +
2053*4882a593Smuzhiyun msecs_to_jiffies(50);
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun reg_write32(hcd->regs, HC_PORTSC1, temp);
2056*4882a593Smuzhiyun break;
2057*4882a593Smuzhiyun default:
2058*4882a593Smuzhiyun goto error;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun reg_read32(hcd->regs, HC_USBCMD);
2061*4882a593Smuzhiyun break;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun default:
2064*4882a593Smuzhiyun error:
2065*4882a593Smuzhiyun /* "stall" on error */
2066*4882a593Smuzhiyun retval = -EPIPE;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
2069*4882a593Smuzhiyun return retval;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
isp1760_get_frame(struct usb_hcd * hcd)2072*4882a593Smuzhiyun static int isp1760_get_frame(struct usb_hcd *hcd)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
2075*4882a593Smuzhiyun u32 fr;
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun fr = reg_read32(hcd->regs, HC_FRINDEX);
2078*4882a593Smuzhiyun return (fr >> 3) % priv->periodic_size;
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
isp1760_stop(struct usb_hcd * hcd)2081*4882a593Smuzhiyun static void isp1760_stop(struct usb_hcd *hcd)
2082*4882a593Smuzhiyun {
2083*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
2084*4882a593Smuzhiyun u32 temp;
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun del_timer(&errata2_timer);
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun isp1760_hub_control(hcd, ClearPortFeature, USB_PORT_FEAT_POWER, 1,
2089*4882a593Smuzhiyun NULL, 0);
2090*4882a593Smuzhiyun msleep(20);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun spin_lock_irq(&priv->lock);
2093*4882a593Smuzhiyun ehci_reset(hcd);
2094*4882a593Smuzhiyun /* Disable IRQ */
2095*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
2096*4882a593Smuzhiyun reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp &= ~HW_GLOBAL_INTR_EN);
2097*4882a593Smuzhiyun spin_unlock_irq(&priv->lock);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun reg_write32(hcd->regs, HC_CONFIGFLAG, 0);
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
isp1760_shutdown(struct usb_hcd * hcd)2102*4882a593Smuzhiyun static void isp1760_shutdown(struct usb_hcd *hcd)
2103*4882a593Smuzhiyun {
2104*4882a593Smuzhiyun u32 command, temp;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun isp1760_stop(hcd);
2107*4882a593Smuzhiyun temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
2108*4882a593Smuzhiyun reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp &= ~HW_GLOBAL_INTR_EN);
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun command = reg_read32(hcd->regs, HC_USBCMD);
2111*4882a593Smuzhiyun command &= ~CMD_RUN;
2112*4882a593Smuzhiyun reg_write32(hcd->regs, HC_USBCMD, command);
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun
isp1760_clear_tt_buffer_complete(struct usb_hcd * hcd,struct usb_host_endpoint * ep)2115*4882a593Smuzhiyun static void isp1760_clear_tt_buffer_complete(struct usb_hcd *hcd,
2116*4882a593Smuzhiyun struct usb_host_endpoint *ep)
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun struct isp1760_hcd *priv = hcd_to_priv(hcd);
2119*4882a593Smuzhiyun struct isp1760_qh *qh = ep->hcpriv;
2120*4882a593Smuzhiyun unsigned long spinflags;
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun if (!qh)
2123*4882a593Smuzhiyun return;
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, spinflags);
2126*4882a593Smuzhiyun qh->tt_buffer_dirty = 0;
2127*4882a593Smuzhiyun schedule_ptds(hcd);
2128*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, spinflags);
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun static const struct hc_driver isp1760_hc_driver = {
2133*4882a593Smuzhiyun .description = "isp1760-hcd",
2134*4882a593Smuzhiyun .product_desc = "NXP ISP1760 USB Host Controller",
2135*4882a593Smuzhiyun .hcd_priv_size = sizeof(struct isp1760_hcd *),
2136*4882a593Smuzhiyun .irq = isp1760_irq,
2137*4882a593Smuzhiyun .flags = HCD_MEMORY | HCD_USB2,
2138*4882a593Smuzhiyun .reset = isp1760_hc_setup,
2139*4882a593Smuzhiyun .start = isp1760_run,
2140*4882a593Smuzhiyun .stop = isp1760_stop,
2141*4882a593Smuzhiyun .shutdown = isp1760_shutdown,
2142*4882a593Smuzhiyun .urb_enqueue = isp1760_urb_enqueue,
2143*4882a593Smuzhiyun .urb_dequeue = isp1760_urb_dequeue,
2144*4882a593Smuzhiyun .endpoint_disable = isp1760_endpoint_disable,
2145*4882a593Smuzhiyun .get_frame_number = isp1760_get_frame,
2146*4882a593Smuzhiyun .hub_status_data = isp1760_hub_status_data,
2147*4882a593Smuzhiyun .hub_control = isp1760_hub_control,
2148*4882a593Smuzhiyun .clear_tt_buffer_complete = isp1760_clear_tt_buffer_complete,
2149*4882a593Smuzhiyun };
2150*4882a593Smuzhiyun
isp1760_init_kmem_once(void)2151*4882a593Smuzhiyun int __init isp1760_init_kmem_once(void)
2152*4882a593Smuzhiyun {
2153*4882a593Smuzhiyun urb_listitem_cachep = kmem_cache_create("isp1760_urb_listitem",
2154*4882a593Smuzhiyun sizeof(struct urb_listitem), 0, SLAB_TEMPORARY |
2155*4882a593Smuzhiyun SLAB_MEM_SPREAD, NULL);
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun if (!urb_listitem_cachep)
2158*4882a593Smuzhiyun return -ENOMEM;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun qtd_cachep = kmem_cache_create("isp1760_qtd",
2161*4882a593Smuzhiyun sizeof(struct isp1760_qtd), 0, SLAB_TEMPORARY |
2162*4882a593Smuzhiyun SLAB_MEM_SPREAD, NULL);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun if (!qtd_cachep)
2165*4882a593Smuzhiyun return -ENOMEM;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun qh_cachep = kmem_cache_create("isp1760_qh", sizeof(struct isp1760_qh),
2168*4882a593Smuzhiyun 0, SLAB_TEMPORARY | SLAB_MEM_SPREAD, NULL);
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun if (!qh_cachep) {
2171*4882a593Smuzhiyun kmem_cache_destroy(qtd_cachep);
2172*4882a593Smuzhiyun return -ENOMEM;
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun return 0;
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun
isp1760_deinit_kmem_cache(void)2178*4882a593Smuzhiyun void isp1760_deinit_kmem_cache(void)
2179*4882a593Smuzhiyun {
2180*4882a593Smuzhiyun kmem_cache_destroy(qtd_cachep);
2181*4882a593Smuzhiyun kmem_cache_destroy(qh_cachep);
2182*4882a593Smuzhiyun kmem_cache_destroy(urb_listitem_cachep);
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun
isp1760_hcd_register(struct isp1760_hcd * priv,void __iomem * regs,struct resource * mem,int irq,unsigned long irqflags,struct device * dev)2185*4882a593Smuzhiyun int isp1760_hcd_register(struct isp1760_hcd *priv, void __iomem *regs,
2186*4882a593Smuzhiyun struct resource *mem, int irq, unsigned long irqflags,
2187*4882a593Smuzhiyun struct device *dev)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun struct usb_hcd *hcd;
2190*4882a593Smuzhiyun int ret;
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun hcd = usb_create_hcd(&isp1760_hc_driver, dev, dev_name(dev));
2193*4882a593Smuzhiyun if (!hcd)
2194*4882a593Smuzhiyun return -ENOMEM;
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun *(struct isp1760_hcd **)hcd->hcd_priv = priv;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun priv->hcd = hcd;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun init_memory(priv);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun hcd->irq = irq;
2203*4882a593Smuzhiyun hcd->regs = regs;
2204*4882a593Smuzhiyun hcd->rsrc_start = mem->start;
2205*4882a593Smuzhiyun hcd->rsrc_len = resource_size(mem);
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun /* This driver doesn't support wakeup requests */
2208*4882a593Smuzhiyun hcd->cant_recv_wakeups = 1;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun ret = usb_add_hcd(hcd, irq, irqflags);
2211*4882a593Smuzhiyun if (ret)
2212*4882a593Smuzhiyun goto error;
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun device_wakeup_enable(hcd->self.controller);
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun return 0;
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun error:
2219*4882a593Smuzhiyun usb_put_hcd(hcd);
2220*4882a593Smuzhiyun return ret;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
isp1760_hcd_unregister(struct isp1760_hcd * priv)2223*4882a593Smuzhiyun void isp1760_hcd_unregister(struct isp1760_hcd *priv)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun if (!priv->hcd)
2226*4882a593Smuzhiyun return;
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun usb_remove_hcd(priv->hcd);
2229*4882a593Smuzhiyun usb_put_hcd(priv->hcd);
2230*4882a593Smuzhiyun }
2231