xref: /OK3568_Linux_fs/kernel/drivers/usb/host/xhci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * xHCI host controller driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2008 Intel Corp.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Sarah Sharp
9*4882a593Smuzhiyun  * Some code borrowed from the Linux EHCI driver.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __LINUX_XHCI_HCD_H
13*4882a593Smuzhiyun #define __LINUX_XHCI_HCD_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/usb.h>
16*4882a593Smuzhiyun #include <linux/timer.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/usb/hcd.h>
19*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
20*4882a593Smuzhiyun #include <linux/android_kabi.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Code sharing between pci-quirks and xhci hcd */
23*4882a593Smuzhiyun #include	"xhci-ext-caps.h"
24*4882a593Smuzhiyun #include "pci-quirks.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* max buffer size for trace and debug messages */
27*4882a593Smuzhiyun #define XHCI_MSG_MAX		500
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* xHCI PCI Configuration Registers */
30*4882a593Smuzhiyun #define XHCI_SBRN_OFFSET	(0x60)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Max number of USB devices for any host controller - limit in section 6.1 */
33*4882a593Smuzhiyun #define MAX_HC_SLOTS		256
34*4882a593Smuzhiyun /* Section 5.3.3 - MaxPorts */
35*4882a593Smuzhiyun #define MAX_HC_PORTS		127
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * xHCI register interface.
39*4882a593Smuzhiyun  * This corresponds to the eXtensible Host Controller Interface (xHCI)
40*4882a593Smuzhiyun  * Revision 0.95 specification
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun  * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
45*4882a593Smuzhiyun  * @hc_capbase:		length of the capabilities register and HC version number
46*4882a593Smuzhiyun  * @hcs_params1:	HCSPARAMS1 - Structural Parameters 1
47*4882a593Smuzhiyun  * @hcs_params2:	HCSPARAMS2 - Structural Parameters 2
48*4882a593Smuzhiyun  * @hcs_params3:	HCSPARAMS3 - Structural Parameters 3
49*4882a593Smuzhiyun  * @hcc_params:		HCCPARAMS - Capability Parameters
50*4882a593Smuzhiyun  * @db_off:		DBOFF - Doorbell array offset
51*4882a593Smuzhiyun  * @run_regs_off:	RTSOFF - Runtime register space offset
52*4882a593Smuzhiyun  * @hcc_params2:	HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun struct xhci_cap_regs {
55*4882a593Smuzhiyun 	__le32	hc_capbase;
56*4882a593Smuzhiyun 	__le32	hcs_params1;
57*4882a593Smuzhiyun 	__le32	hcs_params2;
58*4882a593Smuzhiyun 	__le32	hcs_params3;
59*4882a593Smuzhiyun 	__le32	hcc_params;
60*4882a593Smuzhiyun 	__le32	db_off;
61*4882a593Smuzhiyun 	__le32	run_regs_off;
62*4882a593Smuzhiyun 	__le32	hcc_params2; /* xhci 1.1 */
63*4882a593Smuzhiyun 	/* Reserved up to (CAPLENGTH - 0x1C) */
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* hc_capbase bitmasks */
67*4882a593Smuzhiyun /* bits 7:0 - how long is the Capabilities register */
68*4882a593Smuzhiyun #define HC_LENGTH(p)		XHCI_HC_LENGTH(p)
69*4882a593Smuzhiyun /* bits 31:16	*/
70*4882a593Smuzhiyun #define HC_VERSION(p)		(((p) >> 16) & 0xffff)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* HCSPARAMS1 - hcs_params1 - bitmasks */
73*4882a593Smuzhiyun /* bits 0:7, Max Device Slots */
74*4882a593Smuzhiyun #define HCS_MAX_SLOTS(p)	(((p) >> 0) & 0xff)
75*4882a593Smuzhiyun #define HCS_SLOTS_MASK		0xff
76*4882a593Smuzhiyun /* bits 8:18, Max Interrupters */
77*4882a593Smuzhiyun #define HCS_MAX_INTRS(p)	(((p) >> 8) & 0x7ff)
78*4882a593Smuzhiyun /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
79*4882a593Smuzhiyun #define HCS_MAX_PORTS(p)	(((p) >> 24) & 0x7f)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* HCSPARAMS2 - hcs_params2 - bitmasks */
82*4882a593Smuzhiyun /* bits 0:3, frames or uframes that SW needs to queue transactions
83*4882a593Smuzhiyun  * ahead of the HW to meet periodic deadlines */
84*4882a593Smuzhiyun #define HCS_IST(p)		(((p) >> 0) & 0xf)
85*4882a593Smuzhiyun /* bits 4:7, max number of Event Ring segments */
86*4882a593Smuzhiyun #define HCS_ERST_MAX(p)		(((p) >> 4) & 0xf)
87*4882a593Smuzhiyun /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
88*4882a593Smuzhiyun /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
89*4882a593Smuzhiyun /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
90*4882a593Smuzhiyun #define HCS_MAX_SCRATCHPAD(p)   ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* HCSPARAMS3 - hcs_params3 - bitmasks */
93*4882a593Smuzhiyun /* bits 0:7, Max U1 to U0 latency for the roothub ports */
94*4882a593Smuzhiyun #define HCS_U1_LATENCY(p)	(((p) >> 0) & 0xff)
95*4882a593Smuzhiyun /* bits 16:31, Max U2 to U0 latency for the roothub ports */
96*4882a593Smuzhiyun #define HCS_U2_LATENCY(p)	(((p) >> 16) & 0xffff)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* HCCPARAMS - hcc_params - bitmasks */
99*4882a593Smuzhiyun /* true: HC can use 64-bit address pointers */
100*4882a593Smuzhiyun #define HCC_64BIT_ADDR(p)	((p) & (1 << 0))
101*4882a593Smuzhiyun /* true: HC can do bandwidth negotiation */
102*4882a593Smuzhiyun #define HCC_BANDWIDTH_NEG(p)	((p) & (1 << 1))
103*4882a593Smuzhiyun /* true: HC uses 64-byte Device Context structures
104*4882a593Smuzhiyun  * FIXME 64-byte context structures aren't supported yet.
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define HCC_64BYTE_CONTEXT(p)	((p) & (1 << 2))
107*4882a593Smuzhiyun /* true: HC has port power switches */
108*4882a593Smuzhiyun #define HCC_PPC(p)		((p) & (1 << 3))
109*4882a593Smuzhiyun /* true: HC has port indicators */
110*4882a593Smuzhiyun #define HCS_INDICATOR(p)	((p) & (1 << 4))
111*4882a593Smuzhiyun /* true: HC has Light HC Reset Capability */
112*4882a593Smuzhiyun #define HCC_LIGHT_RESET(p)	((p) & (1 << 5))
113*4882a593Smuzhiyun /* true: HC supports latency tolerance messaging */
114*4882a593Smuzhiyun #define HCC_LTC(p)		((p) & (1 << 6))
115*4882a593Smuzhiyun /* true: no secondary Stream ID Support */
116*4882a593Smuzhiyun #define HCC_NSS(p)		((p) & (1 << 7))
117*4882a593Smuzhiyun /* true: HC supports Stopped - Short Packet */
118*4882a593Smuzhiyun #define HCC_SPC(p)		((p) & (1 << 9))
119*4882a593Smuzhiyun /* true: HC has Contiguous Frame ID Capability */
120*4882a593Smuzhiyun #define HCC_CFC(p)		((p) & (1 << 11))
121*4882a593Smuzhiyun /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
122*4882a593Smuzhiyun #define HCC_MAX_PSA(p)		(1 << ((((p) >> 12) & 0xf) + 1))
123*4882a593Smuzhiyun /* Extended Capabilities pointer from PCI base - section 5.3.6 */
124*4882a593Smuzhiyun #define HCC_EXT_CAPS(p)		XHCI_HCC_EXT_CAPS(p)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define CTX_SIZE(_hcc)		(HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* db_off bitmask - bits 0:1 reserved */
129*4882a593Smuzhiyun #define	DBOFF_MASK	(~0x3)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* run_regs_off bitmask - bits 0:4 reserved */
132*4882a593Smuzhiyun #define	RTSOFF_MASK	(~0x1f)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* HCCPARAMS2 - hcc_params2 - bitmasks */
135*4882a593Smuzhiyun /* true: HC supports U3 entry Capability */
136*4882a593Smuzhiyun #define	HCC2_U3C(p)		((p) & (1 << 0))
137*4882a593Smuzhiyun /* true: HC supports Configure endpoint command Max exit latency too large */
138*4882a593Smuzhiyun #define	HCC2_CMC(p)		((p) & (1 << 1))
139*4882a593Smuzhiyun /* true: HC supports Force Save context Capability */
140*4882a593Smuzhiyun #define	HCC2_FSC(p)		((p) & (1 << 2))
141*4882a593Smuzhiyun /* true: HC supports Compliance Transition Capability */
142*4882a593Smuzhiyun #define	HCC2_CTC(p)		((p) & (1 << 3))
143*4882a593Smuzhiyun /* true: HC support Large ESIT payload Capability > 48k */
144*4882a593Smuzhiyun #define	HCC2_LEC(p)		((p) & (1 << 4))
145*4882a593Smuzhiyun /* true: HC support Configuration Information Capability */
146*4882a593Smuzhiyun #define	HCC2_CIC(p)		((p) & (1 << 5))
147*4882a593Smuzhiyun /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
148*4882a593Smuzhiyun #define	HCC2_ETC(p)		((p) & (1 << 6))
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Number of registers per port */
151*4882a593Smuzhiyun #define	NUM_PORT_REGS	4
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define PORTSC		0
154*4882a593Smuzhiyun #define PORTPMSC	1
155*4882a593Smuzhiyun #define PORTLI		2
156*4882a593Smuzhiyun #define PORTHLPMC	3
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /**
159*4882a593Smuzhiyun  * struct xhci_op_regs - xHCI Host Controller Operational Registers.
160*4882a593Smuzhiyun  * @command:		USBCMD - xHC command register
161*4882a593Smuzhiyun  * @status:		USBSTS - xHC status register
162*4882a593Smuzhiyun  * @page_size:		This indicates the page size that the host controller
163*4882a593Smuzhiyun  * 			supports.  If bit n is set, the HC supports a page size
164*4882a593Smuzhiyun  * 			of 2^(n+12), up to a 128MB page size.
165*4882a593Smuzhiyun  * 			4K is the minimum page size.
166*4882a593Smuzhiyun  * @cmd_ring:		CRP - 64-bit Command Ring Pointer
167*4882a593Smuzhiyun  * @dcbaa_ptr:		DCBAAP - 64-bit Device Context Base Address Array Pointer
168*4882a593Smuzhiyun  * @config_reg:		CONFIG - Configure Register
169*4882a593Smuzhiyun  * @port_status_base:	PORTSCn - base address for Port Status and Control
170*4882a593Smuzhiyun  * 			Each port has a Port Status and Control register,
171*4882a593Smuzhiyun  * 			followed by a Port Power Management Status and Control
172*4882a593Smuzhiyun  * 			register, a Port Link Info register, and a reserved
173*4882a593Smuzhiyun  * 			register.
174*4882a593Smuzhiyun  * @port_power_base:	PORTPMSCn - base address for
175*4882a593Smuzhiyun  * 			Port Power Management Status and Control
176*4882a593Smuzhiyun  * @port_link_base:	PORTLIn - base address for Port Link Info (current
177*4882a593Smuzhiyun  * 			Link PM state and control) for USB 2.1 and USB 3.0
178*4882a593Smuzhiyun  * 			devices.
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun struct xhci_op_regs {
181*4882a593Smuzhiyun 	__le32	command;
182*4882a593Smuzhiyun 	__le32	status;
183*4882a593Smuzhiyun 	__le32	page_size;
184*4882a593Smuzhiyun 	__le32	reserved1;
185*4882a593Smuzhiyun 	__le32	reserved2;
186*4882a593Smuzhiyun 	__le32	dev_notification;
187*4882a593Smuzhiyun 	__le64	cmd_ring;
188*4882a593Smuzhiyun 	/* rsvd: offset 0x20-2F */
189*4882a593Smuzhiyun 	__le32	reserved3[4];
190*4882a593Smuzhiyun 	__le64	dcbaa_ptr;
191*4882a593Smuzhiyun 	__le32	config_reg;
192*4882a593Smuzhiyun 	/* rsvd: offset 0x3C-3FF */
193*4882a593Smuzhiyun 	__le32	reserved4[241];
194*4882a593Smuzhiyun 	/* port 1 registers, which serve as a base address for other ports */
195*4882a593Smuzhiyun 	__le32	port_status_base;
196*4882a593Smuzhiyun 	__le32	port_power_base;
197*4882a593Smuzhiyun 	__le32	port_link_base;
198*4882a593Smuzhiyun 	__le32	reserved5;
199*4882a593Smuzhiyun 	/* registers for ports 2-255 */
200*4882a593Smuzhiyun 	__le32	reserved6[NUM_PORT_REGS*254];
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* USBCMD - USB command - command bitmasks */
204*4882a593Smuzhiyun /* start/stop HC execution - do not write unless HC is halted*/
205*4882a593Smuzhiyun #define CMD_RUN		XHCI_CMD_RUN
206*4882a593Smuzhiyun /* Reset HC - resets internal HC state machine and all registers (except
207*4882a593Smuzhiyun  * PCI config regs).  HC does NOT drive a USB reset on the downstream ports.
208*4882a593Smuzhiyun  * The xHCI driver must reinitialize the xHC after setting this bit.
209*4882a593Smuzhiyun  */
210*4882a593Smuzhiyun #define CMD_RESET	(1 << 1)
211*4882a593Smuzhiyun /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
212*4882a593Smuzhiyun #define CMD_EIE		XHCI_CMD_EIE
213*4882a593Smuzhiyun /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
214*4882a593Smuzhiyun #define CMD_HSEIE	XHCI_CMD_HSEIE
215*4882a593Smuzhiyun /* bits 4:6 are reserved (and should be preserved on writes). */
216*4882a593Smuzhiyun /* light reset (port status stays unchanged) - reset completed when this is 0 */
217*4882a593Smuzhiyun #define CMD_LRESET	(1 << 7)
218*4882a593Smuzhiyun /* host controller save/restore state. */
219*4882a593Smuzhiyun #define CMD_CSS		(1 << 8)
220*4882a593Smuzhiyun #define CMD_CRS		(1 << 9)
221*4882a593Smuzhiyun /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
222*4882a593Smuzhiyun #define CMD_EWE		XHCI_CMD_EWE
223*4882a593Smuzhiyun /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
224*4882a593Smuzhiyun  * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
225*4882a593Smuzhiyun  * '0' means the xHC can power it off if all ports are in the disconnect,
226*4882a593Smuzhiyun  * disabled, or powered-off state.
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun #define CMD_PM_INDEX	(1 << 11)
229*4882a593Smuzhiyun /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
230*4882a593Smuzhiyun #define CMD_ETE		(1 << 14)
231*4882a593Smuzhiyun /* bits 15:31 are reserved (and should be preserved on writes). */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define XHCI_RESET_LONG_USEC		(10 * 1000 * 1000)
234*4882a593Smuzhiyun #define XHCI_RESET_SHORT_USEC		(250 * 1000)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* IMAN - Interrupt Management Register */
237*4882a593Smuzhiyun #define IMAN_IE		(1 << 1)
238*4882a593Smuzhiyun #define IMAN_IP		(1 << 0)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* USBSTS - USB status - status bitmasks */
241*4882a593Smuzhiyun /* HC not running - set to 1 when run/stop bit is cleared. */
242*4882a593Smuzhiyun #define STS_HALT	XHCI_STS_HALT
243*4882a593Smuzhiyun /* serious error, e.g. PCI parity error.  The HC will clear the run/stop bit. */
244*4882a593Smuzhiyun #define STS_FATAL	(1 << 2)
245*4882a593Smuzhiyun /* event interrupt - clear this prior to clearing any IP flags in IR set*/
246*4882a593Smuzhiyun #define STS_EINT	(1 << 3)
247*4882a593Smuzhiyun /* port change detect */
248*4882a593Smuzhiyun #define STS_PORT	(1 << 4)
249*4882a593Smuzhiyun /* bits 5:7 reserved and zeroed */
250*4882a593Smuzhiyun /* save state status - '1' means xHC is saving state */
251*4882a593Smuzhiyun #define STS_SAVE	(1 << 8)
252*4882a593Smuzhiyun /* restore state status - '1' means xHC is restoring state */
253*4882a593Smuzhiyun #define STS_RESTORE	(1 << 9)
254*4882a593Smuzhiyun /* true: save or restore error */
255*4882a593Smuzhiyun #define STS_SRE		(1 << 10)
256*4882a593Smuzhiyun /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
257*4882a593Smuzhiyun #define STS_CNR		XHCI_STS_CNR
258*4882a593Smuzhiyun /* true: internal Host Controller Error - SW needs to reset and reinitialize */
259*4882a593Smuzhiyun #define STS_HCE		(1 << 12)
260*4882a593Smuzhiyun /* bits 13:31 reserved and should be preserved */
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * DNCTRL - Device Notification Control Register - dev_notification bitmasks
264*4882a593Smuzhiyun  * Generate a device notification event when the HC sees a transaction with a
265*4882a593Smuzhiyun  * notification type that matches a bit set in this bit field.
266*4882a593Smuzhiyun  */
267*4882a593Smuzhiyun #define	DEV_NOTE_MASK		(0xffff)
268*4882a593Smuzhiyun #define ENABLE_DEV_NOTE(x)	(1 << (x))
269*4882a593Smuzhiyun /* Most of the device notification types should only be used for debug.
270*4882a593Smuzhiyun  * SW does need to pay attention to function wake notifications.
271*4882a593Smuzhiyun  */
272*4882a593Smuzhiyun #define	DEV_NOTE_FWAKE		ENABLE_DEV_NOTE(1)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
275*4882a593Smuzhiyun /* bit 0 is the command ring cycle state */
276*4882a593Smuzhiyun /* stop ring operation after completion of the currently executing command */
277*4882a593Smuzhiyun #define CMD_RING_PAUSE		(1 << 1)
278*4882a593Smuzhiyun /* stop ring immediately - abort the currently executing command */
279*4882a593Smuzhiyun #define CMD_RING_ABORT		(1 << 2)
280*4882a593Smuzhiyun /* true: command ring is running */
281*4882a593Smuzhiyun #define CMD_RING_RUNNING	(1 << 3)
282*4882a593Smuzhiyun /* bits 4:5 reserved and should be preserved */
283*4882a593Smuzhiyun /* Command Ring pointer - bit mask for the lower 32 bits. */
284*4882a593Smuzhiyun #define CMD_RING_RSVD_BITS	(0x3f)
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /* CONFIG - Configure Register - config_reg bitmasks */
287*4882a593Smuzhiyun /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
288*4882a593Smuzhiyun #define MAX_DEVS(p)	((p) & 0xff)
289*4882a593Smuzhiyun /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
290*4882a593Smuzhiyun #define CONFIG_U3E		(1 << 8)
291*4882a593Smuzhiyun /* bit 9: Configuration Information Enable, xhci 1.1 */
292*4882a593Smuzhiyun #define CONFIG_CIE		(1 << 9)
293*4882a593Smuzhiyun /* bits 10:31 - reserved and should be preserved */
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
296*4882a593Smuzhiyun /* true: device connected */
297*4882a593Smuzhiyun #define PORT_CONNECT	(1 << 0)
298*4882a593Smuzhiyun /* true: port enabled */
299*4882a593Smuzhiyun #define PORT_PE		(1 << 1)
300*4882a593Smuzhiyun /* bit 2 reserved and zeroed */
301*4882a593Smuzhiyun /* true: port has an over-current condition */
302*4882a593Smuzhiyun #define PORT_OC		(1 << 3)
303*4882a593Smuzhiyun /* true: port reset signaling asserted */
304*4882a593Smuzhiyun #define PORT_RESET	(1 << 4)
305*4882a593Smuzhiyun /* Port Link State - bits 5:8
306*4882a593Smuzhiyun  * A read gives the current link PM state of the port,
307*4882a593Smuzhiyun  * a write with Link State Write Strobe set sets the link state.
308*4882a593Smuzhiyun  */
309*4882a593Smuzhiyun #define PORT_PLS_MASK	(0xf << 5)
310*4882a593Smuzhiyun #define XDEV_U0		(0x0 << 5)
311*4882a593Smuzhiyun #define XDEV_U1		(0x1 << 5)
312*4882a593Smuzhiyun #define XDEV_U2		(0x2 << 5)
313*4882a593Smuzhiyun #define XDEV_U3		(0x3 << 5)
314*4882a593Smuzhiyun #define XDEV_DISABLED	(0x4 << 5)
315*4882a593Smuzhiyun #define XDEV_RXDETECT	(0x5 << 5)
316*4882a593Smuzhiyun #define XDEV_INACTIVE	(0x6 << 5)
317*4882a593Smuzhiyun #define XDEV_POLLING	(0x7 << 5)
318*4882a593Smuzhiyun #define XDEV_RECOVERY	(0x8 << 5)
319*4882a593Smuzhiyun #define XDEV_HOT_RESET	(0x9 << 5)
320*4882a593Smuzhiyun #define XDEV_COMP_MODE	(0xa << 5)
321*4882a593Smuzhiyun #define XDEV_TEST_MODE	(0xb << 5)
322*4882a593Smuzhiyun #define XDEV_RESUME	(0xf << 5)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun /* true: port has power (see HCC_PPC) */
325*4882a593Smuzhiyun #define PORT_POWER	(1 << 9)
326*4882a593Smuzhiyun /* bits 10:13 indicate device speed:
327*4882a593Smuzhiyun  * 0 - undefined speed - port hasn't be initialized by a reset yet
328*4882a593Smuzhiyun  * 1 - full speed
329*4882a593Smuzhiyun  * 2 - low speed
330*4882a593Smuzhiyun  * 3 - high speed
331*4882a593Smuzhiyun  * 4 - super speed
332*4882a593Smuzhiyun  * 5-15 reserved
333*4882a593Smuzhiyun  */
334*4882a593Smuzhiyun #define DEV_SPEED_MASK		(0xf << 10)
335*4882a593Smuzhiyun #define	XDEV_FS			(0x1 << 10)
336*4882a593Smuzhiyun #define	XDEV_LS			(0x2 << 10)
337*4882a593Smuzhiyun #define	XDEV_HS			(0x3 << 10)
338*4882a593Smuzhiyun #define	XDEV_SS			(0x4 << 10)
339*4882a593Smuzhiyun #define	XDEV_SSP		(0x5 << 10)
340*4882a593Smuzhiyun #define DEV_UNDEFSPEED(p)	(((p) & DEV_SPEED_MASK) == (0x0<<10))
341*4882a593Smuzhiyun #define DEV_FULLSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_FS)
342*4882a593Smuzhiyun #define DEV_LOWSPEED(p)		(((p) & DEV_SPEED_MASK) == XDEV_LS)
343*4882a593Smuzhiyun #define DEV_HIGHSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_HS)
344*4882a593Smuzhiyun #define DEV_SUPERSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_SS)
345*4882a593Smuzhiyun #define DEV_SUPERSPEEDPLUS(p)	(((p) & DEV_SPEED_MASK) == XDEV_SSP)
346*4882a593Smuzhiyun #define DEV_SUPERSPEED_ANY(p)	(((p) & DEV_SPEED_MASK) >= XDEV_SS)
347*4882a593Smuzhiyun #define DEV_PORT_SPEED(p)	(((p) >> 10) & 0x0f)
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* Bits 20:23 in the Slot Context are the speed for the device */
350*4882a593Smuzhiyun #define	SLOT_SPEED_FS		(XDEV_FS << 10)
351*4882a593Smuzhiyun #define	SLOT_SPEED_LS		(XDEV_LS << 10)
352*4882a593Smuzhiyun #define	SLOT_SPEED_HS		(XDEV_HS << 10)
353*4882a593Smuzhiyun #define	SLOT_SPEED_SS		(XDEV_SS << 10)
354*4882a593Smuzhiyun #define	SLOT_SPEED_SSP		(XDEV_SSP << 10)
355*4882a593Smuzhiyun /* Port Indicator Control */
356*4882a593Smuzhiyun #define PORT_LED_OFF	(0 << 14)
357*4882a593Smuzhiyun #define PORT_LED_AMBER	(1 << 14)
358*4882a593Smuzhiyun #define PORT_LED_GREEN	(2 << 14)
359*4882a593Smuzhiyun #define PORT_LED_MASK	(3 << 14)
360*4882a593Smuzhiyun /* Port Link State Write Strobe - set this when changing link state */
361*4882a593Smuzhiyun #define PORT_LINK_STROBE	(1 << 16)
362*4882a593Smuzhiyun /* true: connect status change */
363*4882a593Smuzhiyun #define PORT_CSC	(1 << 17)
364*4882a593Smuzhiyun /* true: port enable change */
365*4882a593Smuzhiyun #define PORT_PEC	(1 << 18)
366*4882a593Smuzhiyun /* true: warm reset for a USB 3.0 device is done.  A "hot" reset puts the port
367*4882a593Smuzhiyun  * into an enabled state, and the device into the default state.  A "warm" reset
368*4882a593Smuzhiyun  * also resets the link, forcing the device through the link training sequence.
369*4882a593Smuzhiyun  * SW can also look at the Port Reset register to see when warm reset is done.
370*4882a593Smuzhiyun  */
371*4882a593Smuzhiyun #define PORT_WRC	(1 << 19)
372*4882a593Smuzhiyun /* true: over-current change */
373*4882a593Smuzhiyun #define PORT_OCC	(1 << 20)
374*4882a593Smuzhiyun /* true: reset change - 1 to 0 transition of PORT_RESET */
375*4882a593Smuzhiyun #define PORT_RC		(1 << 21)
376*4882a593Smuzhiyun /* port link status change - set on some port link state transitions:
377*4882a593Smuzhiyun  *  Transition				Reason
378*4882a593Smuzhiyun  *  ------------------------------------------------------------------------------
379*4882a593Smuzhiyun  *  - U3 to Resume			Wakeup signaling from a device
380*4882a593Smuzhiyun  *  - Resume to Recovery to U0		USB 3.0 device resume
381*4882a593Smuzhiyun  *  - Resume to U0			USB 2.0 device resume
382*4882a593Smuzhiyun  *  - U3 to Recovery to U0		Software resume of USB 3.0 device complete
383*4882a593Smuzhiyun  *  - U3 to U0				Software resume of USB 2.0 device complete
384*4882a593Smuzhiyun  *  - U2 to U0				L1 resume of USB 2.1 device complete
385*4882a593Smuzhiyun  *  - U0 to U0 (???)			L1 entry rejection by USB 2.1 device
386*4882a593Smuzhiyun  *  - U0 to disabled			L1 entry error with USB 2.1 device
387*4882a593Smuzhiyun  *  - Any state to inactive		Error on USB 3.0 port
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun #define PORT_PLC	(1 << 22)
390*4882a593Smuzhiyun /* port configure error change - port failed to configure its link partner */
391*4882a593Smuzhiyun #define PORT_CEC	(1 << 23)
392*4882a593Smuzhiyun #define PORT_CHANGE_MASK	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
393*4882a593Smuzhiyun 				 PORT_RC | PORT_PLC | PORT_CEC)
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* Cold Attach Status - xHC can set this bit to report device attached during
397*4882a593Smuzhiyun  * Sx state. Warm port reset should be perfomed to clear this bit and move port
398*4882a593Smuzhiyun  * to connected state.
399*4882a593Smuzhiyun  */
400*4882a593Smuzhiyun #define PORT_CAS	(1 << 24)
401*4882a593Smuzhiyun /* wake on connect (enable) */
402*4882a593Smuzhiyun #define PORT_WKCONN_E	(1 << 25)
403*4882a593Smuzhiyun /* wake on disconnect (enable) */
404*4882a593Smuzhiyun #define PORT_WKDISC_E	(1 << 26)
405*4882a593Smuzhiyun /* wake on over-current (enable) */
406*4882a593Smuzhiyun #define PORT_WKOC_E	(1 << 27)
407*4882a593Smuzhiyun /* bits 28:29 reserved */
408*4882a593Smuzhiyun /* true: device is non-removable - for USB 3.0 roothub emulation */
409*4882a593Smuzhiyun #define PORT_DEV_REMOVE	(1 << 30)
410*4882a593Smuzhiyun /* Initiate a warm port reset - complete when PORT_WRC is '1' */
411*4882a593Smuzhiyun #define PORT_WR		(1 << 31)
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun /* We mark duplicate entries with -1 */
414*4882a593Smuzhiyun #define DUPLICATE_ENTRY ((u8)(-1))
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /* Port Power Management Status and Control - port_power_base bitmasks */
417*4882a593Smuzhiyun /* Inactivity timer value for transitions into U1, in microseconds.
418*4882a593Smuzhiyun  * Timeout can be up to 127us.  0xFF means an infinite timeout.
419*4882a593Smuzhiyun  */
420*4882a593Smuzhiyun #define PORT_U1_TIMEOUT(p)	((p) & 0xff)
421*4882a593Smuzhiyun #define PORT_U1_TIMEOUT_MASK	0xff
422*4882a593Smuzhiyun /* Inactivity timer value for transitions into U2 */
423*4882a593Smuzhiyun #define PORT_U2_TIMEOUT(p)	(((p) & 0xff) << 8)
424*4882a593Smuzhiyun #define PORT_U2_TIMEOUT_MASK	(0xff << 8)
425*4882a593Smuzhiyun /* Bits 24:31 for port testing */
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /* USB2 Protocol PORTSPMSC */
428*4882a593Smuzhiyun #define	PORT_L1S_MASK		7
429*4882a593Smuzhiyun #define	PORT_L1S_SUCCESS	1
430*4882a593Smuzhiyun #define	PORT_RWE		(1 << 3)
431*4882a593Smuzhiyun #define	PORT_HIRD(p)		(((p) & 0xf) << 4)
432*4882a593Smuzhiyun #define	PORT_HIRD_MASK		(0xf << 4)
433*4882a593Smuzhiyun #define	PORT_L1DS_MASK		(0xff << 8)
434*4882a593Smuzhiyun #define	PORT_L1DS(p)		(((p) & 0xff) << 8)
435*4882a593Smuzhiyun #define	PORT_HLE		(1 << 16)
436*4882a593Smuzhiyun #define PORT_TEST_MODE_SHIFT	28
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* USB3 Protocol PORTLI  Port Link Information */
439*4882a593Smuzhiyun #define PORT_RX_LANES(p)	(((p) >> 16) & 0xf)
440*4882a593Smuzhiyun #define PORT_TX_LANES(p)	(((p) >> 20) & 0xf)
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* USB2 Protocol PORTHLPMC */
443*4882a593Smuzhiyun #define PORT_HIRDM(p)((p) & 3)
444*4882a593Smuzhiyun #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
445*4882a593Smuzhiyun #define PORT_BESLD(p)(((p) & 0xf) << 10)
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* use 512 microseconds as USB2 LPM L1 default timeout. */
448*4882a593Smuzhiyun #define XHCI_L1_TIMEOUT		512
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
451*4882a593Smuzhiyun  * Safe to use with mixed HIRD and BESL systems (host and device) and is used
452*4882a593Smuzhiyun  * by other operating systems.
453*4882a593Smuzhiyun  *
454*4882a593Smuzhiyun  * XHCI 1.0 errata 8/14/12 Table 13 notes:
455*4882a593Smuzhiyun  * "Software should choose xHC BESL/BESLD field values that do not violate a
456*4882a593Smuzhiyun  * device's resume latency requirements,
457*4882a593Smuzhiyun  * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
458*4882a593Smuzhiyun  * or not program values < '4' if BLC = '0' and a BESL device is attached.
459*4882a593Smuzhiyun  */
460*4882a593Smuzhiyun #define XHCI_DEFAULT_BESL	4
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun  * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports
464*4882a593Smuzhiyun  * to complete link training. usually link trainig completes much faster
465*4882a593Smuzhiyun  * so check status 10 times with 36ms sleep in places we need to wait for
466*4882a593Smuzhiyun  * polling to complete.
467*4882a593Smuzhiyun  */
468*4882a593Smuzhiyun #define XHCI_PORT_POLLING_LFPS_TIME  36
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /**
471*4882a593Smuzhiyun  * struct xhci_intr_reg - Interrupt Register Set
472*4882a593Smuzhiyun  * @irq_pending:	IMAN - Interrupt Management Register.  Used to enable
473*4882a593Smuzhiyun  *			interrupts and check for pending interrupts.
474*4882a593Smuzhiyun  * @irq_control:	IMOD - Interrupt Moderation Register.
475*4882a593Smuzhiyun  * 			Used to throttle interrupts.
476*4882a593Smuzhiyun  * @erst_size:		Number of segments in the Event Ring Segment Table (ERST).
477*4882a593Smuzhiyun  * @erst_base:		ERST base address.
478*4882a593Smuzhiyun  * @erst_dequeue:	Event ring dequeue pointer.
479*4882a593Smuzhiyun  *
480*4882a593Smuzhiyun  * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
481*4882a593Smuzhiyun  * Ring Segment Table (ERST) associated with it.  The event ring is comprised of
482*4882a593Smuzhiyun  * multiple segments of the same size.  The HC places events on the ring and
483*4882a593Smuzhiyun  * "updates the Cycle bit in the TRBs to indicate to software the current
484*4882a593Smuzhiyun  * position of the Enqueue Pointer." The HCD (Linux) processes those events and
485*4882a593Smuzhiyun  * updates the dequeue pointer.
486*4882a593Smuzhiyun  */
487*4882a593Smuzhiyun struct xhci_intr_reg {
488*4882a593Smuzhiyun 	__le32	irq_pending;
489*4882a593Smuzhiyun 	__le32	irq_control;
490*4882a593Smuzhiyun 	__le32	erst_size;
491*4882a593Smuzhiyun 	__le32	rsvd;
492*4882a593Smuzhiyun 	__le64	erst_base;
493*4882a593Smuzhiyun 	__le64	erst_dequeue;
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /* irq_pending bitmasks */
497*4882a593Smuzhiyun #define	ER_IRQ_PENDING(p)	((p) & 0x1)
498*4882a593Smuzhiyun /* bits 2:31 need to be preserved */
499*4882a593Smuzhiyun /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
500*4882a593Smuzhiyun #define	ER_IRQ_CLEAR(p)		((p) & 0xfffffffe)
501*4882a593Smuzhiyun #define	ER_IRQ_ENABLE(p)	((ER_IRQ_CLEAR(p)) | 0x2)
502*4882a593Smuzhiyun #define	ER_IRQ_DISABLE(p)	((ER_IRQ_CLEAR(p)) & ~(0x2))
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /* irq_control bitmasks */
505*4882a593Smuzhiyun /* Minimum interval between interrupts (in 250ns intervals).  The interval
506*4882a593Smuzhiyun  * between interrupts will be longer if there are no events on the event ring.
507*4882a593Smuzhiyun  * Default is 4000 (1 ms).
508*4882a593Smuzhiyun  */
509*4882a593Smuzhiyun #define ER_IRQ_INTERVAL_MASK	(0xffff)
510*4882a593Smuzhiyun /* Counter used to count down the time to the next interrupt - HW use only */
511*4882a593Smuzhiyun #define ER_IRQ_COUNTER_MASK	(0xffff << 16)
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun /* erst_size bitmasks */
514*4882a593Smuzhiyun /* Preserve bits 16:31 of erst_size */
515*4882a593Smuzhiyun #define	ERST_SIZE_MASK		(0xffff << 16)
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* erst_dequeue bitmasks */
518*4882a593Smuzhiyun /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
519*4882a593Smuzhiyun  * where the current dequeue pointer lies.  This is an optional HW hint.
520*4882a593Smuzhiyun  */
521*4882a593Smuzhiyun #define ERST_DESI_MASK		(0x7)
522*4882a593Smuzhiyun /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
523*4882a593Smuzhiyun  * a work queue (or delayed service routine)?
524*4882a593Smuzhiyun  */
525*4882a593Smuzhiyun #define ERST_EHB		(1 << 3)
526*4882a593Smuzhiyun #define ERST_PTR_MASK		(0xf)
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /**
529*4882a593Smuzhiyun  * struct xhci_run_regs
530*4882a593Smuzhiyun  * @microframe_index:
531*4882a593Smuzhiyun  * 		MFINDEX - current microframe number
532*4882a593Smuzhiyun  *
533*4882a593Smuzhiyun  * Section 5.5 Host Controller Runtime Registers:
534*4882a593Smuzhiyun  * "Software should read and write these registers using only Dword (32 bit)
535*4882a593Smuzhiyun  * or larger accesses"
536*4882a593Smuzhiyun  */
537*4882a593Smuzhiyun struct xhci_run_regs {
538*4882a593Smuzhiyun 	__le32			microframe_index;
539*4882a593Smuzhiyun 	__le32			rsvd[7];
540*4882a593Smuzhiyun 	struct xhci_intr_reg	ir_set[128];
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun /**
544*4882a593Smuzhiyun  * struct doorbell_array
545*4882a593Smuzhiyun  *
546*4882a593Smuzhiyun  * Bits  0 -  7: Endpoint target
547*4882a593Smuzhiyun  * Bits  8 - 15: RsvdZ
548*4882a593Smuzhiyun  * Bits 16 - 31: Stream ID
549*4882a593Smuzhiyun  *
550*4882a593Smuzhiyun  * Section 5.6
551*4882a593Smuzhiyun  */
552*4882a593Smuzhiyun struct xhci_doorbell_array {
553*4882a593Smuzhiyun 	__le32	doorbell[256];
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #define DB_VALUE(ep, stream)	((((ep) + 1) & 0xff) | ((stream) << 16))
557*4882a593Smuzhiyun #define DB_VALUE_HOST		0x00000000
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /**
560*4882a593Smuzhiyun  * struct xhci_protocol_caps
561*4882a593Smuzhiyun  * @revision:		major revision, minor revision, capability ID,
562*4882a593Smuzhiyun  *			and next capability pointer.
563*4882a593Smuzhiyun  * @name_string:	Four ASCII characters to say which spec this xHC
564*4882a593Smuzhiyun  *			follows, typically "USB ".
565*4882a593Smuzhiyun  * @port_info:		Port offset, count, and protocol-defined information.
566*4882a593Smuzhiyun  */
567*4882a593Smuzhiyun struct xhci_protocol_caps {
568*4882a593Smuzhiyun 	u32	revision;
569*4882a593Smuzhiyun 	u32	name_string;
570*4882a593Smuzhiyun 	u32	port_info;
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #define	XHCI_EXT_PORT_MAJOR(x)	(((x) >> 24) & 0xff)
574*4882a593Smuzhiyun #define	XHCI_EXT_PORT_MINOR(x)	(((x) >> 16) & 0xff)
575*4882a593Smuzhiyun #define	XHCI_EXT_PORT_PSIC(x)	(((x) >> 28) & 0x0f)
576*4882a593Smuzhiyun #define	XHCI_EXT_PORT_OFF(x)	((x) & 0xff)
577*4882a593Smuzhiyun #define	XHCI_EXT_PORT_COUNT(x)	(((x) >> 8) & 0xff)
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #define	XHCI_EXT_PORT_PSIV(x)	(((x) >> 0) & 0x0f)
580*4882a593Smuzhiyun #define	XHCI_EXT_PORT_PSIE(x)	(((x) >> 4) & 0x03)
581*4882a593Smuzhiyun #define	XHCI_EXT_PORT_PLT(x)	(((x) >> 6) & 0x03)
582*4882a593Smuzhiyun #define	XHCI_EXT_PORT_PFD(x)	(((x) >> 8) & 0x01)
583*4882a593Smuzhiyun #define	XHCI_EXT_PORT_LP(x)	(((x) >> 14) & 0x03)
584*4882a593Smuzhiyun #define	XHCI_EXT_PORT_PSIM(x)	(((x) >> 16) & 0xffff)
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun #define PLT_MASK        (0x03 << 6)
587*4882a593Smuzhiyun #define PLT_SYM         (0x00 << 6)
588*4882a593Smuzhiyun #define PLT_ASYM_RX     (0x02 << 6)
589*4882a593Smuzhiyun #define PLT_ASYM_TX     (0x03 << 6)
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun /**
592*4882a593Smuzhiyun  * struct xhci_container_ctx
593*4882a593Smuzhiyun  * @type: Type of context.  Used to calculated offsets to contained contexts.
594*4882a593Smuzhiyun  * @size: Size of the context data
595*4882a593Smuzhiyun  * @bytes: The raw context data given to HW
596*4882a593Smuzhiyun  * @dma: dma address of the bytes
597*4882a593Smuzhiyun  *
598*4882a593Smuzhiyun  * Represents either a Device or Input context.  Holds a pointer to the raw
599*4882a593Smuzhiyun  * memory used for the context (bytes) and dma address of it (dma).
600*4882a593Smuzhiyun  */
601*4882a593Smuzhiyun struct xhci_container_ctx {
602*4882a593Smuzhiyun 	unsigned type;
603*4882a593Smuzhiyun #define XHCI_CTX_TYPE_DEVICE  0x1
604*4882a593Smuzhiyun #define XHCI_CTX_TYPE_INPUT   0x2
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	int size;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	u8 *bytes;
609*4882a593Smuzhiyun 	dma_addr_t dma;
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /**
613*4882a593Smuzhiyun  * struct xhci_slot_ctx
614*4882a593Smuzhiyun  * @dev_info:	Route string, device speed, hub info, and last valid endpoint
615*4882a593Smuzhiyun  * @dev_info2:	Max exit latency for device number, root hub port number
616*4882a593Smuzhiyun  * @tt_info:	tt_info is used to construct split transaction tokens
617*4882a593Smuzhiyun  * @dev_state:	slot state and device address
618*4882a593Smuzhiyun  *
619*4882a593Smuzhiyun  * Slot Context - section 6.2.1.1.  This assumes the HC uses 32-byte context
620*4882a593Smuzhiyun  * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
621*4882a593Smuzhiyun  * reserved at the end of the slot context for HC internal use.
622*4882a593Smuzhiyun  */
623*4882a593Smuzhiyun struct xhci_slot_ctx {
624*4882a593Smuzhiyun 	__le32	dev_info;
625*4882a593Smuzhiyun 	__le32	dev_info2;
626*4882a593Smuzhiyun 	__le32	tt_info;
627*4882a593Smuzhiyun 	__le32	dev_state;
628*4882a593Smuzhiyun 	/* offset 0x10 to 0x1f reserved for HC internal use */
629*4882a593Smuzhiyun 	__le32	reserved[4];
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /* dev_info bitmasks */
633*4882a593Smuzhiyun /* Route String - 0:19 */
634*4882a593Smuzhiyun #define ROUTE_STRING_MASK	(0xfffff)
635*4882a593Smuzhiyun /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
636*4882a593Smuzhiyun #define DEV_SPEED	(0xf << 20)
637*4882a593Smuzhiyun #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
638*4882a593Smuzhiyun /* bit 24 reserved */
639*4882a593Smuzhiyun /* Is this LS/FS device connected through a HS hub? - bit 25 */
640*4882a593Smuzhiyun #define DEV_MTT		(0x1 << 25)
641*4882a593Smuzhiyun /* Set if the device is a hub - bit 26 */
642*4882a593Smuzhiyun #define DEV_HUB		(0x1 << 26)
643*4882a593Smuzhiyun /* Index of the last valid endpoint context in this device context - 27:31 */
644*4882a593Smuzhiyun #define LAST_CTX_MASK	(0x1f << 27)
645*4882a593Smuzhiyun #define LAST_CTX(p)	((p) << 27)
646*4882a593Smuzhiyun #define LAST_CTX_TO_EP_NUM(p)	(((p) >> 27) - 1)
647*4882a593Smuzhiyun #define SLOT_FLAG	(1 << 0)
648*4882a593Smuzhiyun #define EP0_FLAG	(1 << 1)
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* dev_info2 bitmasks */
651*4882a593Smuzhiyun /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
652*4882a593Smuzhiyun #define MAX_EXIT	(0xffff)
653*4882a593Smuzhiyun /* Root hub port number that is needed to access the USB device */
654*4882a593Smuzhiyun #define ROOT_HUB_PORT(p)	(((p) & 0xff) << 16)
655*4882a593Smuzhiyun #define DEVINFO_TO_ROOT_HUB_PORT(p)	(((p) >> 16) & 0xff)
656*4882a593Smuzhiyun /* Maximum number of ports under a hub device */
657*4882a593Smuzhiyun #define XHCI_MAX_PORTS(p)	(((p) & 0xff) << 24)
658*4882a593Smuzhiyun #define DEVINFO_TO_MAX_PORTS(p)	(((p) & (0xff << 24)) >> 24)
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun /* tt_info bitmasks */
661*4882a593Smuzhiyun /*
662*4882a593Smuzhiyun  * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
663*4882a593Smuzhiyun  * The Slot ID of the hub that isolates the high speed signaling from
664*4882a593Smuzhiyun  * this low or full-speed device.  '0' if attached to root hub port.
665*4882a593Smuzhiyun  */
666*4882a593Smuzhiyun #define TT_SLOT		(0xff)
667*4882a593Smuzhiyun /*
668*4882a593Smuzhiyun  * The number of the downstream facing port of the high-speed hub
669*4882a593Smuzhiyun  * '0' if the device is not low or full speed.
670*4882a593Smuzhiyun  */
671*4882a593Smuzhiyun #define TT_PORT		(0xff << 8)
672*4882a593Smuzhiyun #define TT_THINK_TIME(p)	(((p) & 0x3) << 16)
673*4882a593Smuzhiyun #define GET_TT_THINK_TIME(p)	(((p) & (0x3 << 16)) >> 16)
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun /* dev_state bitmasks */
676*4882a593Smuzhiyun /* USB device address - assigned by the HC */
677*4882a593Smuzhiyun #define DEV_ADDR_MASK	(0xff)
678*4882a593Smuzhiyun /* bits 8:26 reserved */
679*4882a593Smuzhiyun /* Slot state */
680*4882a593Smuzhiyun #define SLOT_STATE	(0x1f << 27)
681*4882a593Smuzhiyun #define GET_SLOT_STATE(p)	(((p) & (0x1f << 27)) >> 27)
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun #define SLOT_STATE_DISABLED	0
684*4882a593Smuzhiyun #define SLOT_STATE_ENABLED	SLOT_STATE_DISABLED
685*4882a593Smuzhiyun #define SLOT_STATE_DEFAULT	1
686*4882a593Smuzhiyun #define SLOT_STATE_ADDRESSED	2
687*4882a593Smuzhiyun #define SLOT_STATE_CONFIGURED	3
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /**
690*4882a593Smuzhiyun  * struct xhci_ep_ctx
691*4882a593Smuzhiyun  * @ep_info:	endpoint state, streams, mult, and interval information.
692*4882a593Smuzhiyun  * @ep_info2:	information on endpoint type, max packet size, max burst size,
693*4882a593Smuzhiyun  * 		error count, and whether the HC will force an event for all
694*4882a593Smuzhiyun  * 		transactions.
695*4882a593Smuzhiyun  * @deq:	64-bit ring dequeue pointer address.  If the endpoint only
696*4882a593Smuzhiyun  * 		defines one stream, this points to the endpoint transfer ring.
697*4882a593Smuzhiyun  * 		Otherwise, it points to a stream context array, which has a
698*4882a593Smuzhiyun  * 		ring pointer for each flow.
699*4882a593Smuzhiyun  * @tx_info:
700*4882a593Smuzhiyun  * 		Average TRB lengths for the endpoint ring and
701*4882a593Smuzhiyun  * 		max payload within an Endpoint Service Interval Time (ESIT).
702*4882a593Smuzhiyun  *
703*4882a593Smuzhiyun  * Endpoint Context - section 6.2.1.2.  This assumes the HC uses 32-byte context
704*4882a593Smuzhiyun  * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
705*4882a593Smuzhiyun  * reserved at the end of the endpoint context for HC internal use.
706*4882a593Smuzhiyun  */
707*4882a593Smuzhiyun struct xhci_ep_ctx {
708*4882a593Smuzhiyun 	__le32	ep_info;
709*4882a593Smuzhiyun 	__le32	ep_info2;
710*4882a593Smuzhiyun 	__le64	deq;
711*4882a593Smuzhiyun 	__le32	tx_info;
712*4882a593Smuzhiyun 	/* offset 0x14 - 0x1f reserved for HC internal use */
713*4882a593Smuzhiyun 	__le32	reserved[3];
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun /* ep_info bitmasks */
717*4882a593Smuzhiyun /*
718*4882a593Smuzhiyun  * Endpoint State - bits 0:2
719*4882a593Smuzhiyun  * 0 - disabled
720*4882a593Smuzhiyun  * 1 - running
721*4882a593Smuzhiyun  * 2 - halted due to halt condition - ok to manipulate endpoint ring
722*4882a593Smuzhiyun  * 3 - stopped
723*4882a593Smuzhiyun  * 4 - TRB error
724*4882a593Smuzhiyun  * 5-7 - reserved
725*4882a593Smuzhiyun  */
726*4882a593Smuzhiyun #define EP_STATE_MASK		(0x7)
727*4882a593Smuzhiyun #define EP_STATE_DISABLED	0
728*4882a593Smuzhiyun #define EP_STATE_RUNNING	1
729*4882a593Smuzhiyun #define EP_STATE_HALTED		2
730*4882a593Smuzhiyun #define EP_STATE_STOPPED	3
731*4882a593Smuzhiyun #define EP_STATE_ERROR		4
732*4882a593Smuzhiyun #define GET_EP_CTX_STATE(ctx)	(le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun /* Mult - Max number of burtst within an interval, in EP companion desc. */
735*4882a593Smuzhiyun #define EP_MULT(p)		(((p) & 0x3) << 8)
736*4882a593Smuzhiyun #define CTX_TO_EP_MULT(p)	(((p) >> 8) & 0x3)
737*4882a593Smuzhiyun /* bits 10:14 are Max Primary Streams */
738*4882a593Smuzhiyun /* bit 15 is Linear Stream Array */
739*4882a593Smuzhiyun /* Interval - period between requests to an endpoint - 125u increments. */
740*4882a593Smuzhiyun #define EP_INTERVAL(p)			(((p) & 0xff) << 16)
741*4882a593Smuzhiyun #define EP_INTERVAL_TO_UFRAMES(p)	(1 << (((p) >> 16) & 0xff))
742*4882a593Smuzhiyun #define CTX_TO_EP_INTERVAL(p)		(((p) >> 16) & 0xff)
743*4882a593Smuzhiyun #define EP_MAXPSTREAMS_MASK		(0x1f << 10)
744*4882a593Smuzhiyun #define EP_MAXPSTREAMS(p)		(((p) << 10) & EP_MAXPSTREAMS_MASK)
745*4882a593Smuzhiyun #define CTX_TO_EP_MAXPSTREAMS(p)	(((p) & EP_MAXPSTREAMS_MASK) >> 10)
746*4882a593Smuzhiyun /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
747*4882a593Smuzhiyun #define	EP_HAS_LSA		(1 << 15)
748*4882a593Smuzhiyun /* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
749*4882a593Smuzhiyun #define CTX_TO_MAX_ESIT_PAYLOAD_HI(p)	(((p) >> 24) & 0xff)
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /* ep_info2 bitmasks */
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun  * Force Event - generate transfer events for all TRBs for this endpoint
754*4882a593Smuzhiyun  * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
755*4882a593Smuzhiyun  */
756*4882a593Smuzhiyun #define	FORCE_EVENT	(0x1)
757*4882a593Smuzhiyun #define ERROR_COUNT(p)	(((p) & 0x3) << 1)
758*4882a593Smuzhiyun #define CTX_TO_EP_TYPE(p)	(((p) >> 3) & 0x7)
759*4882a593Smuzhiyun #define EP_TYPE(p)	((p) << 3)
760*4882a593Smuzhiyun #define ISOC_OUT_EP	1
761*4882a593Smuzhiyun #define BULK_OUT_EP	2
762*4882a593Smuzhiyun #define INT_OUT_EP	3
763*4882a593Smuzhiyun #define CTRL_EP		4
764*4882a593Smuzhiyun #define ISOC_IN_EP	5
765*4882a593Smuzhiyun #define BULK_IN_EP	6
766*4882a593Smuzhiyun #define INT_IN_EP	7
767*4882a593Smuzhiyun /* bit 6 reserved */
768*4882a593Smuzhiyun /* bit 7 is Host Initiate Disable - for disabling stream selection */
769*4882a593Smuzhiyun #define MAX_BURST(p)	(((p)&0xff) << 8)
770*4882a593Smuzhiyun #define CTX_TO_MAX_BURST(p)	(((p) >> 8) & 0xff)
771*4882a593Smuzhiyun #define MAX_PACKET(p)	(((p)&0xffff) << 16)
772*4882a593Smuzhiyun #define MAX_PACKET_MASK		(0xffff << 16)
773*4882a593Smuzhiyun #define MAX_PACKET_DECODED(p)	(((p) >> 16) & 0xffff)
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /* tx_info bitmasks */
776*4882a593Smuzhiyun #define EP_AVG_TRB_LENGTH(p)		((p) & 0xffff)
777*4882a593Smuzhiyun #define EP_MAX_ESIT_PAYLOAD_LO(p)	(((p) & 0xffff) << 16)
778*4882a593Smuzhiyun #define EP_MAX_ESIT_PAYLOAD_HI(p)	((((p) >> 16) & 0xff) << 24)
779*4882a593Smuzhiyun #define CTX_TO_MAX_ESIT_PAYLOAD(p)	(((p) >> 16) & 0xffff)
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun /* deq bitmasks */
782*4882a593Smuzhiyun #define EP_CTX_CYCLE_MASK		(1 << 0)
783*4882a593Smuzhiyun #define SCTX_DEQ_MASK			(~0xfL)
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /**
787*4882a593Smuzhiyun  * struct xhci_input_control_context
788*4882a593Smuzhiyun  * Input control context; see section 6.2.5.
789*4882a593Smuzhiyun  *
790*4882a593Smuzhiyun  * @drop_context:	set the bit of the endpoint context you want to disable
791*4882a593Smuzhiyun  * @add_context:	set the bit of the endpoint context you want to enable
792*4882a593Smuzhiyun  */
793*4882a593Smuzhiyun struct xhci_input_control_ctx {
794*4882a593Smuzhiyun 	__le32	drop_flags;
795*4882a593Smuzhiyun 	__le32	add_flags;
796*4882a593Smuzhiyun 	__le32	rsvd2[6];
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun #define	EP_IS_ADDED(ctrl_ctx, i) \
800*4882a593Smuzhiyun 	(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
801*4882a593Smuzhiyun #define	EP_IS_DROPPED(ctrl_ctx, i)       \
802*4882a593Smuzhiyun 	(le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /* Represents everything that is needed to issue a command on the command ring.
805*4882a593Smuzhiyun  * It's useful to pre-allocate these for commands that cannot fail due to
806*4882a593Smuzhiyun  * out-of-memory errors, like freeing streams.
807*4882a593Smuzhiyun  */
808*4882a593Smuzhiyun struct xhci_command {
809*4882a593Smuzhiyun 	/* Input context for changing device state */
810*4882a593Smuzhiyun 	struct xhci_container_ctx	*in_ctx;
811*4882a593Smuzhiyun 	u32				status;
812*4882a593Smuzhiyun 	int				slot_id;
813*4882a593Smuzhiyun 	/* If completion is null, no one is waiting on this command
814*4882a593Smuzhiyun 	 * and the structure can be freed after the command completes.
815*4882a593Smuzhiyun 	 */
816*4882a593Smuzhiyun 	struct completion		*completion;
817*4882a593Smuzhiyun 	union xhci_trb			*command_trb;
818*4882a593Smuzhiyun 	struct list_head		cmd_list;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(1);
821*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(2);
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun /* drop context bitmasks */
825*4882a593Smuzhiyun #define	DROP_EP(x)	(0x1 << x)
826*4882a593Smuzhiyun /* add context bitmasks */
827*4882a593Smuzhiyun #define	ADD_EP(x)	(0x1 << x)
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun struct xhci_stream_ctx {
830*4882a593Smuzhiyun 	/* 64-bit stream ring address, cycle state, and stream type */
831*4882a593Smuzhiyun 	__le64	stream_ring;
832*4882a593Smuzhiyun 	/* offset 0x14 - 0x1f reserved for HC internal use */
833*4882a593Smuzhiyun 	__le32	reserved[2];
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
837*4882a593Smuzhiyun #define	SCT_FOR_CTX(p)		(((p) & 0x7) << 1)
838*4882a593Smuzhiyun /* Secondary stream array type, dequeue pointer is to a transfer ring */
839*4882a593Smuzhiyun #define	SCT_SEC_TR		0
840*4882a593Smuzhiyun /* Primary stream array type, dequeue pointer is to a transfer ring */
841*4882a593Smuzhiyun #define	SCT_PRI_TR		1
842*4882a593Smuzhiyun /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
843*4882a593Smuzhiyun #define SCT_SSA_8		2
844*4882a593Smuzhiyun #define SCT_SSA_16		3
845*4882a593Smuzhiyun #define SCT_SSA_32		4
846*4882a593Smuzhiyun #define SCT_SSA_64		5
847*4882a593Smuzhiyun #define SCT_SSA_128		6
848*4882a593Smuzhiyun #define SCT_SSA_256		7
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /* Assume no secondary streams for now */
851*4882a593Smuzhiyun struct xhci_stream_info {
852*4882a593Smuzhiyun 	struct xhci_ring		**stream_rings;
853*4882a593Smuzhiyun 	/* Number of streams, including stream 0 (which drivers can't use) */
854*4882a593Smuzhiyun 	unsigned int			num_streams;
855*4882a593Smuzhiyun 	/* The stream context array may be bigger than
856*4882a593Smuzhiyun 	 * the number of streams the driver asked for
857*4882a593Smuzhiyun 	 */
858*4882a593Smuzhiyun 	struct xhci_stream_ctx		*stream_ctx_array;
859*4882a593Smuzhiyun 	unsigned int			num_stream_ctxs;
860*4882a593Smuzhiyun 	dma_addr_t			ctx_array_dma;
861*4882a593Smuzhiyun 	/* For mapping physical TRB addresses to segments in stream rings */
862*4882a593Smuzhiyun 	struct radix_tree_root		trb_address_map;
863*4882a593Smuzhiyun 	struct xhci_command		*free_streams_command;
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun #define	SMALL_STREAM_ARRAY_SIZE		256
867*4882a593Smuzhiyun #define	MEDIUM_STREAM_ARRAY_SIZE	1024
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun /* Some Intel xHCI host controllers need software to keep track of the bus
870*4882a593Smuzhiyun  * bandwidth.  Keep track of endpoint info here.  Each root port is allocated
871*4882a593Smuzhiyun  * the full bus bandwidth.  We must also treat TTs (including each port under a
872*4882a593Smuzhiyun  * multi-TT hub) as a separate bandwidth domain.  The direct memory interface
873*4882a593Smuzhiyun  * (DMI) also limits the total bandwidth (across all domains) that can be used.
874*4882a593Smuzhiyun  */
875*4882a593Smuzhiyun struct xhci_bw_info {
876*4882a593Smuzhiyun 	/* ep_interval is zero-based */
877*4882a593Smuzhiyun 	unsigned int		ep_interval;
878*4882a593Smuzhiyun 	/* mult and num_packets are one-based */
879*4882a593Smuzhiyun 	unsigned int		mult;
880*4882a593Smuzhiyun 	unsigned int		num_packets;
881*4882a593Smuzhiyun 	unsigned int		max_packet_size;
882*4882a593Smuzhiyun 	unsigned int		max_esit_payload;
883*4882a593Smuzhiyun 	unsigned int		type;
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun /* "Block" sizes in bytes the hardware uses for different device speeds.
887*4882a593Smuzhiyun  * The logic in this part of the hardware limits the number of bits the hardware
888*4882a593Smuzhiyun  * can use, so must represent bandwidth in a less precise manner to mimic what
889*4882a593Smuzhiyun  * the scheduler hardware computes.
890*4882a593Smuzhiyun  */
891*4882a593Smuzhiyun #define	FS_BLOCK	1
892*4882a593Smuzhiyun #define	HS_BLOCK	4
893*4882a593Smuzhiyun #define	SS_BLOCK	16
894*4882a593Smuzhiyun #define	DMI_BLOCK	32
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
897*4882a593Smuzhiyun  * with each byte transferred.  SuperSpeed devices have an initial overhead to
898*4882a593Smuzhiyun  * set up bursts.  These are in blocks, see above.  LS overhead has already been
899*4882a593Smuzhiyun  * translated into FS blocks.
900*4882a593Smuzhiyun  */
901*4882a593Smuzhiyun #define DMI_OVERHEAD 8
902*4882a593Smuzhiyun #define DMI_OVERHEAD_BURST 4
903*4882a593Smuzhiyun #define SS_OVERHEAD 8
904*4882a593Smuzhiyun #define SS_OVERHEAD_BURST 32
905*4882a593Smuzhiyun #define HS_OVERHEAD 26
906*4882a593Smuzhiyun #define FS_OVERHEAD 20
907*4882a593Smuzhiyun #define LS_OVERHEAD 128
908*4882a593Smuzhiyun /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
909*4882a593Smuzhiyun  * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
910*4882a593Smuzhiyun  * of overhead associated with split transfers crossing microframe boundaries.
911*4882a593Smuzhiyun  * 31 blocks is pure protocol overhead.
912*4882a593Smuzhiyun  */
913*4882a593Smuzhiyun #define TT_HS_OVERHEAD (31 + 94)
914*4882a593Smuzhiyun #define TT_DMI_OVERHEAD (25 + 12)
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun /* Bandwidth limits in blocks */
917*4882a593Smuzhiyun #define FS_BW_LIMIT		1285
918*4882a593Smuzhiyun #define TT_BW_LIMIT		1320
919*4882a593Smuzhiyun #define HS_BW_LIMIT		1607
920*4882a593Smuzhiyun #define SS_BW_LIMIT_IN		3906
921*4882a593Smuzhiyun #define DMI_BW_LIMIT_IN		3906
922*4882a593Smuzhiyun #define SS_BW_LIMIT_OUT		3906
923*4882a593Smuzhiyun #define DMI_BW_LIMIT_OUT	3906
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun /* Percentage of bus bandwidth reserved for non-periodic transfers */
926*4882a593Smuzhiyun #define FS_BW_RESERVED		10
927*4882a593Smuzhiyun #define HS_BW_RESERVED		20
928*4882a593Smuzhiyun #define SS_BW_RESERVED		10
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun struct xhci_virt_ep {
931*4882a593Smuzhiyun 	struct xhci_virt_device		*vdev;	/* parent */
932*4882a593Smuzhiyun 	unsigned int			ep_index;
933*4882a593Smuzhiyun 	struct xhci_ring		*ring;
934*4882a593Smuzhiyun 	/* Related to endpoints that are configured to use stream IDs only */
935*4882a593Smuzhiyun 	struct xhci_stream_info		*stream_info;
936*4882a593Smuzhiyun 	/* Temporary storage in case the configure endpoint command fails and we
937*4882a593Smuzhiyun 	 * have to restore the device state to the previous state
938*4882a593Smuzhiyun 	 */
939*4882a593Smuzhiyun 	struct xhci_ring		*new_ring;
940*4882a593Smuzhiyun 	unsigned int			ep_state;
941*4882a593Smuzhiyun #define SET_DEQ_PENDING		(1 << 0)
942*4882a593Smuzhiyun #define EP_HALTED		(1 << 1)	/* For stall handling */
943*4882a593Smuzhiyun #define EP_STOP_CMD_PENDING	(1 << 2)	/* For URB cancellation */
944*4882a593Smuzhiyun /* Transitioning the endpoint to using streams, don't enqueue URBs */
945*4882a593Smuzhiyun #define EP_GETTING_STREAMS	(1 << 3)
946*4882a593Smuzhiyun #define EP_HAS_STREAMS		(1 << 4)
947*4882a593Smuzhiyun /* Transitioning the endpoint to not using streams, don't enqueue URBs */
948*4882a593Smuzhiyun #define EP_GETTING_NO_STREAMS	(1 << 5)
949*4882a593Smuzhiyun #define EP_HARD_CLEAR_TOGGLE	(1 << 6)
950*4882a593Smuzhiyun #define EP_SOFT_CLEAR_TOGGLE	(1 << 7)
951*4882a593Smuzhiyun /* usb_hub_clear_tt_buffer is in progress */
952*4882a593Smuzhiyun #define EP_CLEARING_TT		(1 << 8)
953*4882a593Smuzhiyun 	/* ----  Related to URB cancellation ---- */
954*4882a593Smuzhiyun 	struct list_head	cancelled_td_list;
955*4882a593Smuzhiyun 	/* Watchdog timer for stop endpoint command to cancel URBs */
956*4882a593Smuzhiyun 	struct timer_list	stop_cmd_timer;
957*4882a593Smuzhiyun 	struct xhci_hcd		*xhci;
958*4882a593Smuzhiyun 	/* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
959*4882a593Smuzhiyun 	 * command.  We'll need to update the ring's dequeue segment and dequeue
960*4882a593Smuzhiyun 	 * pointer after the command completes.
961*4882a593Smuzhiyun 	 */
962*4882a593Smuzhiyun 	struct xhci_segment	*queued_deq_seg;
963*4882a593Smuzhiyun 	union xhci_trb		*queued_deq_ptr;
964*4882a593Smuzhiyun 	/*
965*4882a593Smuzhiyun 	 * Sometimes the xHC can not process isochronous endpoint ring quickly
966*4882a593Smuzhiyun 	 * enough, and it will miss some isoc tds on the ring and generate
967*4882a593Smuzhiyun 	 * a Missed Service Error Event.
968*4882a593Smuzhiyun 	 * Set skip flag when receive a Missed Service Error Event and
969*4882a593Smuzhiyun 	 * process the missed tds on the endpoint ring.
970*4882a593Smuzhiyun 	 */
971*4882a593Smuzhiyun 	bool			skip;
972*4882a593Smuzhiyun 	/* Bandwidth checking storage */
973*4882a593Smuzhiyun 	struct xhci_bw_info	bw_info;
974*4882a593Smuzhiyun 	struct list_head	bw_endpoint_list;
975*4882a593Smuzhiyun 	/* Isoch Frame ID checking storage */
976*4882a593Smuzhiyun 	int			next_frame_id;
977*4882a593Smuzhiyun 	/* Use new Isoch TRB layout needed for extended TBC support */
978*4882a593Smuzhiyun 	bool			use_extended_tbc;
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun enum xhci_overhead_type {
982*4882a593Smuzhiyun 	LS_OVERHEAD_TYPE = 0,
983*4882a593Smuzhiyun 	FS_OVERHEAD_TYPE,
984*4882a593Smuzhiyun 	HS_OVERHEAD_TYPE,
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun struct xhci_interval_bw {
988*4882a593Smuzhiyun 	unsigned int		num_packets;
989*4882a593Smuzhiyun 	/* Sorted by max packet size.
990*4882a593Smuzhiyun 	 * Head of the list is the greatest max packet size.
991*4882a593Smuzhiyun 	 */
992*4882a593Smuzhiyun 	struct list_head	endpoints;
993*4882a593Smuzhiyun 	/* How many endpoints of each speed are present. */
994*4882a593Smuzhiyun 	unsigned int		overhead[3];
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun #define	XHCI_MAX_INTERVAL	16
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun struct xhci_interval_bw_table {
1000*4882a593Smuzhiyun 	unsigned int		interval0_esit_payload;
1001*4882a593Smuzhiyun 	struct xhci_interval_bw	interval_bw[XHCI_MAX_INTERVAL];
1002*4882a593Smuzhiyun 	/* Includes reserved bandwidth for async endpoints */
1003*4882a593Smuzhiyun 	unsigned int		bw_used;
1004*4882a593Smuzhiyun 	unsigned int		ss_bw_in;
1005*4882a593Smuzhiyun 	unsigned int		ss_bw_out;
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun #define EP_CTX_PER_DEV		31
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun struct xhci_virt_device {
1011*4882a593Smuzhiyun 	int				slot_id;
1012*4882a593Smuzhiyun 	struct usb_device		*udev;
1013*4882a593Smuzhiyun 	/*
1014*4882a593Smuzhiyun 	 * Commands to the hardware are passed an "input context" that
1015*4882a593Smuzhiyun 	 * tells the hardware what to change in its data structures.
1016*4882a593Smuzhiyun 	 * The hardware will return changes in an "output context" that
1017*4882a593Smuzhiyun 	 * software must allocate for the hardware.  We need to keep
1018*4882a593Smuzhiyun 	 * track of input and output contexts separately because
1019*4882a593Smuzhiyun 	 * these commands might fail and we don't trust the hardware.
1020*4882a593Smuzhiyun 	 */
1021*4882a593Smuzhiyun 	struct xhci_container_ctx       *out_ctx;
1022*4882a593Smuzhiyun 	/* Used for addressing devices and configuration changes */
1023*4882a593Smuzhiyun 	struct xhci_container_ctx       *in_ctx;
1024*4882a593Smuzhiyun 	struct xhci_virt_ep		eps[EP_CTX_PER_DEV];
1025*4882a593Smuzhiyun 	u8				fake_port;
1026*4882a593Smuzhiyun 	u8				real_port;
1027*4882a593Smuzhiyun 	struct xhci_interval_bw_table	*bw_table;
1028*4882a593Smuzhiyun 	struct xhci_tt_bw_info		*tt_info;
1029*4882a593Smuzhiyun 	/*
1030*4882a593Smuzhiyun 	 * flags for state tracking based on events and issued commands.
1031*4882a593Smuzhiyun 	 * Software can not rely on states from output contexts because of
1032*4882a593Smuzhiyun 	 * latency between events and xHC updating output context values.
1033*4882a593Smuzhiyun 	 * See xhci 1.1 section 4.8.3 for more details
1034*4882a593Smuzhiyun 	 */
1035*4882a593Smuzhiyun 	unsigned long			flags;
1036*4882a593Smuzhiyun #define VDEV_PORT_ERROR			BIT(0) /* Port error, link inactive */
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* The current max exit latency for the enabled USB3 link states. */
1039*4882a593Smuzhiyun 	u16				current_mel;
1040*4882a593Smuzhiyun 	/* Used for the debugfs interfaces. */
1041*4882a593Smuzhiyun 	void				*debugfs_private;
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun /*
1045*4882a593Smuzhiyun  * For each roothub, keep track of the bandwidth information for each periodic
1046*4882a593Smuzhiyun  * interval.
1047*4882a593Smuzhiyun  *
1048*4882a593Smuzhiyun  * If a high speed hub is attached to the roothub, each TT associated with that
1049*4882a593Smuzhiyun  * hub is a separate bandwidth domain.  The interval information for the
1050*4882a593Smuzhiyun  * endpoints on the devices under that TT will appear in the TT structure.
1051*4882a593Smuzhiyun  */
1052*4882a593Smuzhiyun struct xhci_root_port_bw_info {
1053*4882a593Smuzhiyun 	struct list_head		tts;
1054*4882a593Smuzhiyun 	unsigned int			num_active_tts;
1055*4882a593Smuzhiyun 	struct xhci_interval_bw_table	bw_table;
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun struct xhci_tt_bw_info {
1059*4882a593Smuzhiyun 	struct list_head		tt_list;
1060*4882a593Smuzhiyun 	int				slot_id;
1061*4882a593Smuzhiyun 	int				ttport;
1062*4882a593Smuzhiyun 	struct xhci_interval_bw_table	bw_table;
1063*4882a593Smuzhiyun 	int				active_eps;
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun /**
1068*4882a593Smuzhiyun  * struct xhci_device_context_array
1069*4882a593Smuzhiyun  * @dev_context_ptr	array of 64-bit DMA addresses for device contexts
1070*4882a593Smuzhiyun  */
1071*4882a593Smuzhiyun struct xhci_device_context_array {
1072*4882a593Smuzhiyun 	/* 64-bit device addresses; we only write 32-bit addresses */
1073*4882a593Smuzhiyun 	__le64			dev_context_ptrs[MAX_HC_SLOTS];
1074*4882a593Smuzhiyun 	/* private xHCD pointers */
1075*4882a593Smuzhiyun 	dma_addr_t	dma;
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun /* TODO: write function to set the 64-bit device DMA address */
1078*4882a593Smuzhiyun /*
1079*4882a593Smuzhiyun  * TODO: change this to be dynamically sized at HC mem init time since the HC
1080*4882a593Smuzhiyun  * might not be able to handle the maximum number of devices possible.
1081*4882a593Smuzhiyun  */
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun struct xhci_transfer_event {
1085*4882a593Smuzhiyun 	/* 64-bit buffer address, or immediate data */
1086*4882a593Smuzhiyun 	__le64	buffer;
1087*4882a593Smuzhiyun 	__le32	transfer_len;
1088*4882a593Smuzhiyun 	/* This field is interpreted differently based on the type of TRB */
1089*4882a593Smuzhiyun 	__le32	flags;
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun /* Transfer event TRB length bit mask */
1093*4882a593Smuzhiyun /* bits 0:23 */
1094*4882a593Smuzhiyun #define	EVENT_TRB_LEN(p)		((p) & 0xffffff)
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun /** Transfer Event bit fields **/
1097*4882a593Smuzhiyun #define	TRB_TO_EP_ID(p)	(((p) >> 16) & 0x1f)
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun /* Completion Code - only applicable for some types of TRBs */
1100*4882a593Smuzhiyun #define	COMP_CODE_MASK		(0xff << 24)
1101*4882a593Smuzhiyun #define GET_COMP_CODE(p)	(((p) & COMP_CODE_MASK) >> 24)
1102*4882a593Smuzhiyun #define COMP_INVALID				0
1103*4882a593Smuzhiyun #define COMP_SUCCESS				1
1104*4882a593Smuzhiyun #define COMP_DATA_BUFFER_ERROR			2
1105*4882a593Smuzhiyun #define COMP_BABBLE_DETECTED_ERROR		3
1106*4882a593Smuzhiyun #define COMP_USB_TRANSACTION_ERROR		4
1107*4882a593Smuzhiyun #define COMP_TRB_ERROR				5
1108*4882a593Smuzhiyun #define COMP_STALL_ERROR			6
1109*4882a593Smuzhiyun #define COMP_RESOURCE_ERROR			7
1110*4882a593Smuzhiyun #define COMP_BANDWIDTH_ERROR			8
1111*4882a593Smuzhiyun #define COMP_NO_SLOTS_AVAILABLE_ERROR		9
1112*4882a593Smuzhiyun #define COMP_INVALID_STREAM_TYPE_ERROR		10
1113*4882a593Smuzhiyun #define COMP_SLOT_NOT_ENABLED_ERROR		11
1114*4882a593Smuzhiyun #define COMP_ENDPOINT_NOT_ENABLED_ERROR		12
1115*4882a593Smuzhiyun #define COMP_SHORT_PACKET			13
1116*4882a593Smuzhiyun #define COMP_RING_UNDERRUN			14
1117*4882a593Smuzhiyun #define COMP_RING_OVERRUN			15
1118*4882a593Smuzhiyun #define COMP_VF_EVENT_RING_FULL_ERROR		16
1119*4882a593Smuzhiyun #define COMP_PARAMETER_ERROR			17
1120*4882a593Smuzhiyun #define COMP_BANDWIDTH_OVERRUN_ERROR		18
1121*4882a593Smuzhiyun #define COMP_CONTEXT_STATE_ERROR		19
1122*4882a593Smuzhiyun #define COMP_NO_PING_RESPONSE_ERROR		20
1123*4882a593Smuzhiyun #define COMP_EVENT_RING_FULL_ERROR		21
1124*4882a593Smuzhiyun #define COMP_INCOMPATIBLE_DEVICE_ERROR		22
1125*4882a593Smuzhiyun #define COMP_MISSED_SERVICE_ERROR		23
1126*4882a593Smuzhiyun #define COMP_COMMAND_RING_STOPPED		24
1127*4882a593Smuzhiyun #define COMP_COMMAND_ABORTED			25
1128*4882a593Smuzhiyun #define COMP_STOPPED				26
1129*4882a593Smuzhiyun #define COMP_STOPPED_LENGTH_INVALID		27
1130*4882a593Smuzhiyun #define COMP_STOPPED_SHORT_PACKET		28
1131*4882a593Smuzhiyun #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR	29
1132*4882a593Smuzhiyun #define COMP_ISOCH_BUFFER_OVERRUN		31
1133*4882a593Smuzhiyun #define COMP_EVENT_LOST_ERROR			32
1134*4882a593Smuzhiyun #define COMP_UNDEFINED_ERROR			33
1135*4882a593Smuzhiyun #define COMP_INVALID_STREAM_ID_ERROR		34
1136*4882a593Smuzhiyun #define COMP_SECONDARY_BANDWIDTH_ERROR		35
1137*4882a593Smuzhiyun #define COMP_SPLIT_TRANSACTION_ERROR		36
1138*4882a593Smuzhiyun 
xhci_trb_comp_code_string(u8 status)1139*4882a593Smuzhiyun static inline const char *xhci_trb_comp_code_string(u8 status)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	switch (status) {
1142*4882a593Smuzhiyun 	case COMP_INVALID:
1143*4882a593Smuzhiyun 		return "Invalid";
1144*4882a593Smuzhiyun 	case COMP_SUCCESS:
1145*4882a593Smuzhiyun 		return "Success";
1146*4882a593Smuzhiyun 	case COMP_DATA_BUFFER_ERROR:
1147*4882a593Smuzhiyun 		return "Data Buffer Error";
1148*4882a593Smuzhiyun 	case COMP_BABBLE_DETECTED_ERROR:
1149*4882a593Smuzhiyun 		return "Babble Detected";
1150*4882a593Smuzhiyun 	case COMP_USB_TRANSACTION_ERROR:
1151*4882a593Smuzhiyun 		return "USB Transaction Error";
1152*4882a593Smuzhiyun 	case COMP_TRB_ERROR:
1153*4882a593Smuzhiyun 		return "TRB Error";
1154*4882a593Smuzhiyun 	case COMP_STALL_ERROR:
1155*4882a593Smuzhiyun 		return "Stall Error";
1156*4882a593Smuzhiyun 	case COMP_RESOURCE_ERROR:
1157*4882a593Smuzhiyun 		return "Resource Error";
1158*4882a593Smuzhiyun 	case COMP_BANDWIDTH_ERROR:
1159*4882a593Smuzhiyun 		return "Bandwidth Error";
1160*4882a593Smuzhiyun 	case COMP_NO_SLOTS_AVAILABLE_ERROR:
1161*4882a593Smuzhiyun 		return "No Slots Available Error";
1162*4882a593Smuzhiyun 	case COMP_INVALID_STREAM_TYPE_ERROR:
1163*4882a593Smuzhiyun 		return "Invalid Stream Type Error";
1164*4882a593Smuzhiyun 	case COMP_SLOT_NOT_ENABLED_ERROR:
1165*4882a593Smuzhiyun 		return "Slot Not Enabled Error";
1166*4882a593Smuzhiyun 	case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1167*4882a593Smuzhiyun 		return "Endpoint Not Enabled Error";
1168*4882a593Smuzhiyun 	case COMP_SHORT_PACKET:
1169*4882a593Smuzhiyun 		return "Short Packet";
1170*4882a593Smuzhiyun 	case COMP_RING_UNDERRUN:
1171*4882a593Smuzhiyun 		return "Ring Underrun";
1172*4882a593Smuzhiyun 	case COMP_RING_OVERRUN:
1173*4882a593Smuzhiyun 		return "Ring Overrun";
1174*4882a593Smuzhiyun 	case COMP_VF_EVENT_RING_FULL_ERROR:
1175*4882a593Smuzhiyun 		return "VF Event Ring Full Error";
1176*4882a593Smuzhiyun 	case COMP_PARAMETER_ERROR:
1177*4882a593Smuzhiyun 		return "Parameter Error";
1178*4882a593Smuzhiyun 	case COMP_BANDWIDTH_OVERRUN_ERROR:
1179*4882a593Smuzhiyun 		return "Bandwidth Overrun Error";
1180*4882a593Smuzhiyun 	case COMP_CONTEXT_STATE_ERROR:
1181*4882a593Smuzhiyun 		return "Context State Error";
1182*4882a593Smuzhiyun 	case COMP_NO_PING_RESPONSE_ERROR:
1183*4882a593Smuzhiyun 		return "No Ping Response Error";
1184*4882a593Smuzhiyun 	case COMP_EVENT_RING_FULL_ERROR:
1185*4882a593Smuzhiyun 		return "Event Ring Full Error";
1186*4882a593Smuzhiyun 	case COMP_INCOMPATIBLE_DEVICE_ERROR:
1187*4882a593Smuzhiyun 		return "Incompatible Device Error";
1188*4882a593Smuzhiyun 	case COMP_MISSED_SERVICE_ERROR:
1189*4882a593Smuzhiyun 		return "Missed Service Error";
1190*4882a593Smuzhiyun 	case COMP_COMMAND_RING_STOPPED:
1191*4882a593Smuzhiyun 		return "Command Ring Stopped";
1192*4882a593Smuzhiyun 	case COMP_COMMAND_ABORTED:
1193*4882a593Smuzhiyun 		return "Command Aborted";
1194*4882a593Smuzhiyun 	case COMP_STOPPED:
1195*4882a593Smuzhiyun 		return "Stopped";
1196*4882a593Smuzhiyun 	case COMP_STOPPED_LENGTH_INVALID:
1197*4882a593Smuzhiyun 		return "Stopped - Length Invalid";
1198*4882a593Smuzhiyun 	case COMP_STOPPED_SHORT_PACKET:
1199*4882a593Smuzhiyun 		return "Stopped - Short Packet";
1200*4882a593Smuzhiyun 	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1201*4882a593Smuzhiyun 		return "Max Exit Latency Too Large Error";
1202*4882a593Smuzhiyun 	case COMP_ISOCH_BUFFER_OVERRUN:
1203*4882a593Smuzhiyun 		return "Isoch Buffer Overrun";
1204*4882a593Smuzhiyun 	case COMP_EVENT_LOST_ERROR:
1205*4882a593Smuzhiyun 		return "Event Lost Error";
1206*4882a593Smuzhiyun 	case COMP_UNDEFINED_ERROR:
1207*4882a593Smuzhiyun 		return "Undefined Error";
1208*4882a593Smuzhiyun 	case COMP_INVALID_STREAM_ID_ERROR:
1209*4882a593Smuzhiyun 		return "Invalid Stream ID Error";
1210*4882a593Smuzhiyun 	case COMP_SECONDARY_BANDWIDTH_ERROR:
1211*4882a593Smuzhiyun 		return "Secondary Bandwidth Error";
1212*4882a593Smuzhiyun 	case COMP_SPLIT_TRANSACTION_ERROR:
1213*4882a593Smuzhiyun 		return "Split Transaction Error";
1214*4882a593Smuzhiyun 	default:
1215*4882a593Smuzhiyun 		return "Unknown!!";
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun struct xhci_link_trb {
1220*4882a593Smuzhiyun 	/* 64-bit segment pointer*/
1221*4882a593Smuzhiyun 	__le64 segment_ptr;
1222*4882a593Smuzhiyun 	__le32 intr_target;
1223*4882a593Smuzhiyun 	__le32 control;
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /* control bitfields */
1227*4882a593Smuzhiyun #define LINK_TOGGLE	(0x1<<1)
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun /* Command completion event TRB */
1230*4882a593Smuzhiyun struct xhci_event_cmd {
1231*4882a593Smuzhiyun 	/* Pointer to command TRB, or the value passed by the event data trb */
1232*4882a593Smuzhiyun 	__le64 cmd_trb;
1233*4882a593Smuzhiyun 	__le32 status;
1234*4882a593Smuzhiyun 	__le32 flags;
1235*4882a593Smuzhiyun };
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun /* flags bitmasks */
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun /* Address device - disable SetAddress */
1240*4882a593Smuzhiyun #define TRB_BSR		(1<<9)
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun /* Configure Endpoint - Deconfigure */
1243*4882a593Smuzhiyun #define TRB_DC		(1<<9)
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun /* Stop Ring - Transfer State Preserve */
1246*4882a593Smuzhiyun #define TRB_TSP		(1<<9)
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun enum xhci_ep_reset_type {
1249*4882a593Smuzhiyun 	EP_HARD_RESET,
1250*4882a593Smuzhiyun 	EP_SOFT_RESET,
1251*4882a593Smuzhiyun };
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun /* Force Event */
1254*4882a593Smuzhiyun #define TRB_TO_VF_INTR_TARGET(p)	(((p) & (0x3ff << 22)) >> 22)
1255*4882a593Smuzhiyun #define TRB_TO_VF_ID(p)			(((p) & (0xff << 16)) >> 16)
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun /* Set Latency Tolerance Value */
1258*4882a593Smuzhiyun #define TRB_TO_BELT(p)			(((p) & (0xfff << 16)) >> 16)
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun /* Get Port Bandwidth */
1261*4882a593Smuzhiyun #define TRB_TO_DEV_SPEED(p)		(((p) & (0xf << 16)) >> 16)
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun /* Force Header */
1264*4882a593Smuzhiyun #define TRB_TO_PACKET_TYPE(p)		((p) & 0x1f)
1265*4882a593Smuzhiyun #define TRB_TO_ROOTHUB_PORT(p)		(((p) & (0xff << 24)) >> 24)
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun enum xhci_setup_dev {
1268*4882a593Smuzhiyun 	SETUP_CONTEXT_ONLY,
1269*4882a593Smuzhiyun 	SETUP_CONTEXT_ADDRESS,
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun /* bits 16:23 are the virtual function ID */
1273*4882a593Smuzhiyun /* bits 24:31 are the slot ID */
1274*4882a593Smuzhiyun #define TRB_TO_SLOT_ID(p)	(((p) & (0xff<<24)) >> 24)
1275*4882a593Smuzhiyun #define SLOT_ID_FOR_TRB(p)	(((p) & 0xff) << 24)
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1278*4882a593Smuzhiyun #define TRB_TO_EP_INDEX(p)		((((p) & (0x1f << 16)) >> 16) - 1)
1279*4882a593Smuzhiyun #define	EP_ID_FOR_TRB(p)		((((p) + 1) & 0x1f) << 16)
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun #define SUSPEND_PORT_FOR_TRB(p)		(((p) & 1) << 23)
1282*4882a593Smuzhiyun #define TRB_TO_SUSPEND_PORT(p)		(((p) & (1 << 23)) >> 23)
1283*4882a593Smuzhiyun #define LAST_EP_INDEX			30
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1286*4882a593Smuzhiyun #define TRB_TO_STREAM_ID(p)		((((p) & (0xffff << 16)) >> 16))
1287*4882a593Smuzhiyun #define STREAM_ID_FOR_TRB(p)		((((p)) & 0xffff) << 16)
1288*4882a593Smuzhiyun #define SCT_FOR_TRB(p)			(((p) << 1) & 0x7)
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun /* Link TRB specific fields */
1291*4882a593Smuzhiyun #define TRB_TC			(1<<1)
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun /* Port Status Change Event TRB fields */
1294*4882a593Smuzhiyun /* Port ID - bits 31:24 */
1295*4882a593Smuzhiyun #define GET_PORT_ID(p)		(((p) & (0xff << 24)) >> 24)
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun #define EVENT_DATA		(1 << 2)
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun /* Normal TRB fields */
1300*4882a593Smuzhiyun /* transfer_len bitmasks - bits 0:16 */
1301*4882a593Smuzhiyun #define	TRB_LEN(p)		((p) & 0x1ffff)
1302*4882a593Smuzhiyun /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1303*4882a593Smuzhiyun #define TRB_TD_SIZE(p)          (min((p), (u32)31) << 17)
1304*4882a593Smuzhiyun #define GET_TD_SIZE(p)		(((p) & 0x3e0000) >> 17)
1305*4882a593Smuzhiyun /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1306*4882a593Smuzhiyun #define TRB_TD_SIZE_TBC(p)      (min((p), (u32)31) << 17)
1307*4882a593Smuzhiyun /* Interrupter Target - which MSI-X vector to target the completion event at */
1308*4882a593Smuzhiyun #define TRB_INTR_TARGET(p)	(((p) & 0x3ff) << 22)
1309*4882a593Smuzhiyun #define GET_INTR_TARGET(p)	(((p) >> 22) & 0x3ff)
1310*4882a593Smuzhiyun /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1311*4882a593Smuzhiyun #define TRB_TBC(p)		(((p) & 0x3) << 7)
1312*4882a593Smuzhiyun #define TRB_TLBPC(p)		(((p) & 0xf) << 16)
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun /* Cycle bit - indicates TRB ownership by HC or HCD */
1315*4882a593Smuzhiyun #define TRB_CYCLE		(1<<0)
1316*4882a593Smuzhiyun /*
1317*4882a593Smuzhiyun  * Force next event data TRB to be evaluated before task switch.
1318*4882a593Smuzhiyun  * Used to pass OS data back after a TD completes.
1319*4882a593Smuzhiyun  */
1320*4882a593Smuzhiyun #define TRB_ENT			(1<<1)
1321*4882a593Smuzhiyun /* Interrupt on short packet */
1322*4882a593Smuzhiyun #define TRB_ISP			(1<<2)
1323*4882a593Smuzhiyun /* Set PCIe no snoop attribute */
1324*4882a593Smuzhiyun #define TRB_NO_SNOOP		(1<<3)
1325*4882a593Smuzhiyun /* Chain multiple TRBs into a TD */
1326*4882a593Smuzhiyun #define TRB_CHAIN		(1<<4)
1327*4882a593Smuzhiyun /* Interrupt on completion */
1328*4882a593Smuzhiyun #define TRB_IOC			(1<<5)
1329*4882a593Smuzhiyun /* The buffer pointer contains immediate data */
1330*4882a593Smuzhiyun #define TRB_IDT			(1<<6)
1331*4882a593Smuzhiyun /* TDs smaller than this might use IDT */
1332*4882a593Smuzhiyun #define TRB_IDT_MAX_SIZE	8
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun /* Block Event Interrupt */
1335*4882a593Smuzhiyun #define	TRB_BEI			(1<<9)
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun /* Control transfer TRB specific fields */
1338*4882a593Smuzhiyun #define TRB_DIR_IN		(1<<16)
1339*4882a593Smuzhiyun #define	TRB_TX_TYPE(p)		((p) << 16)
1340*4882a593Smuzhiyun #define	TRB_DATA_OUT		2
1341*4882a593Smuzhiyun #define	TRB_DATA_IN		3
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun /* Isochronous TRB specific fields */
1344*4882a593Smuzhiyun #define TRB_SIA			(1<<31)
1345*4882a593Smuzhiyun #define TRB_FRAME_ID(p)		(((p) & 0x7ff) << 20)
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun struct xhci_generic_trb {
1348*4882a593Smuzhiyun 	__le32 field[4];
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun union xhci_trb {
1352*4882a593Smuzhiyun 	struct xhci_link_trb		link;
1353*4882a593Smuzhiyun 	struct xhci_transfer_event	trans_event;
1354*4882a593Smuzhiyun 	struct xhci_event_cmd		event_cmd;
1355*4882a593Smuzhiyun 	struct xhci_generic_trb		generic;
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /* TRB bit mask */
1359*4882a593Smuzhiyun #define	TRB_TYPE_BITMASK	(0xfc00)
1360*4882a593Smuzhiyun #define TRB_TYPE(p)		((p) << 10)
1361*4882a593Smuzhiyun #define TRB_FIELD_TO_TYPE(p)	(((p) & TRB_TYPE_BITMASK) >> 10)
1362*4882a593Smuzhiyun /* TRB type IDs */
1363*4882a593Smuzhiyun /* bulk, interrupt, isoc scatter/gather, and control data stage */
1364*4882a593Smuzhiyun #define TRB_NORMAL		1
1365*4882a593Smuzhiyun /* setup stage for control transfers */
1366*4882a593Smuzhiyun #define TRB_SETUP		2
1367*4882a593Smuzhiyun /* data stage for control transfers */
1368*4882a593Smuzhiyun #define TRB_DATA		3
1369*4882a593Smuzhiyun /* status stage for control transfers */
1370*4882a593Smuzhiyun #define TRB_STATUS		4
1371*4882a593Smuzhiyun /* isoc transfers */
1372*4882a593Smuzhiyun #define TRB_ISOC		5
1373*4882a593Smuzhiyun /* TRB for linking ring segments */
1374*4882a593Smuzhiyun #define TRB_LINK		6
1375*4882a593Smuzhiyun #define TRB_EVENT_DATA		7
1376*4882a593Smuzhiyun /* Transfer Ring No-op (not for the command ring) */
1377*4882a593Smuzhiyun #define TRB_TR_NOOP		8
1378*4882a593Smuzhiyun /* Command TRBs */
1379*4882a593Smuzhiyun /* Enable Slot Command */
1380*4882a593Smuzhiyun #define TRB_ENABLE_SLOT		9
1381*4882a593Smuzhiyun /* Disable Slot Command */
1382*4882a593Smuzhiyun #define TRB_DISABLE_SLOT	10
1383*4882a593Smuzhiyun /* Address Device Command */
1384*4882a593Smuzhiyun #define TRB_ADDR_DEV		11
1385*4882a593Smuzhiyun /* Configure Endpoint Command */
1386*4882a593Smuzhiyun #define TRB_CONFIG_EP		12
1387*4882a593Smuzhiyun /* Evaluate Context Command */
1388*4882a593Smuzhiyun #define TRB_EVAL_CONTEXT	13
1389*4882a593Smuzhiyun /* Reset Endpoint Command */
1390*4882a593Smuzhiyun #define TRB_RESET_EP		14
1391*4882a593Smuzhiyun /* Stop Transfer Ring Command */
1392*4882a593Smuzhiyun #define TRB_STOP_RING		15
1393*4882a593Smuzhiyun /* Set Transfer Ring Dequeue Pointer Command */
1394*4882a593Smuzhiyun #define TRB_SET_DEQ		16
1395*4882a593Smuzhiyun /* Reset Device Command */
1396*4882a593Smuzhiyun #define TRB_RESET_DEV		17
1397*4882a593Smuzhiyun /* Force Event Command (opt) */
1398*4882a593Smuzhiyun #define TRB_FORCE_EVENT		18
1399*4882a593Smuzhiyun /* Negotiate Bandwidth Command (opt) */
1400*4882a593Smuzhiyun #define TRB_NEG_BANDWIDTH	19
1401*4882a593Smuzhiyun /* Set Latency Tolerance Value Command (opt) */
1402*4882a593Smuzhiyun #define TRB_SET_LT		20
1403*4882a593Smuzhiyun /* Get port bandwidth Command */
1404*4882a593Smuzhiyun #define TRB_GET_BW		21
1405*4882a593Smuzhiyun /* Force Header Command - generate a transaction or link management packet */
1406*4882a593Smuzhiyun #define TRB_FORCE_HEADER	22
1407*4882a593Smuzhiyun /* No-op Command - not for transfer rings */
1408*4882a593Smuzhiyun #define TRB_CMD_NOOP		23
1409*4882a593Smuzhiyun /* TRB IDs 24-31 reserved */
1410*4882a593Smuzhiyun /* Event TRBS */
1411*4882a593Smuzhiyun /* Transfer Event */
1412*4882a593Smuzhiyun #define TRB_TRANSFER		32
1413*4882a593Smuzhiyun /* Command Completion Event */
1414*4882a593Smuzhiyun #define TRB_COMPLETION		33
1415*4882a593Smuzhiyun /* Port Status Change Event */
1416*4882a593Smuzhiyun #define TRB_PORT_STATUS		34
1417*4882a593Smuzhiyun /* Bandwidth Request Event (opt) */
1418*4882a593Smuzhiyun #define TRB_BANDWIDTH_EVENT	35
1419*4882a593Smuzhiyun /* Doorbell Event (opt) */
1420*4882a593Smuzhiyun #define TRB_DOORBELL		36
1421*4882a593Smuzhiyun /* Host Controller Event */
1422*4882a593Smuzhiyun #define TRB_HC_EVENT		37
1423*4882a593Smuzhiyun /* Device Notification Event - device sent function wake notification */
1424*4882a593Smuzhiyun #define TRB_DEV_NOTE		38
1425*4882a593Smuzhiyun /* MFINDEX Wrap Event - microframe counter wrapped */
1426*4882a593Smuzhiyun #define TRB_MFINDEX_WRAP	39
1427*4882a593Smuzhiyun /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1428*4882a593Smuzhiyun #define TRB_VENDOR_DEFINED_LOW	48
1429*4882a593Smuzhiyun /* Nec vendor-specific command completion event. */
1430*4882a593Smuzhiyun #define	TRB_NEC_CMD_COMP	48
1431*4882a593Smuzhiyun /* Get NEC firmware revision. */
1432*4882a593Smuzhiyun #define	TRB_NEC_GET_FW		49
1433*4882a593Smuzhiyun 
xhci_trb_type_string(u8 type)1434*4882a593Smuzhiyun static inline const char *xhci_trb_type_string(u8 type)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun 	switch (type) {
1437*4882a593Smuzhiyun 	case TRB_NORMAL:
1438*4882a593Smuzhiyun 		return "Normal";
1439*4882a593Smuzhiyun 	case TRB_SETUP:
1440*4882a593Smuzhiyun 		return "Setup Stage";
1441*4882a593Smuzhiyun 	case TRB_DATA:
1442*4882a593Smuzhiyun 		return "Data Stage";
1443*4882a593Smuzhiyun 	case TRB_STATUS:
1444*4882a593Smuzhiyun 		return "Status Stage";
1445*4882a593Smuzhiyun 	case TRB_ISOC:
1446*4882a593Smuzhiyun 		return "Isoch";
1447*4882a593Smuzhiyun 	case TRB_LINK:
1448*4882a593Smuzhiyun 		return "Link";
1449*4882a593Smuzhiyun 	case TRB_EVENT_DATA:
1450*4882a593Smuzhiyun 		return "Event Data";
1451*4882a593Smuzhiyun 	case TRB_TR_NOOP:
1452*4882a593Smuzhiyun 		return "No-Op";
1453*4882a593Smuzhiyun 	case TRB_ENABLE_SLOT:
1454*4882a593Smuzhiyun 		return "Enable Slot Command";
1455*4882a593Smuzhiyun 	case TRB_DISABLE_SLOT:
1456*4882a593Smuzhiyun 		return "Disable Slot Command";
1457*4882a593Smuzhiyun 	case TRB_ADDR_DEV:
1458*4882a593Smuzhiyun 		return "Address Device Command";
1459*4882a593Smuzhiyun 	case TRB_CONFIG_EP:
1460*4882a593Smuzhiyun 		return "Configure Endpoint Command";
1461*4882a593Smuzhiyun 	case TRB_EVAL_CONTEXT:
1462*4882a593Smuzhiyun 		return "Evaluate Context Command";
1463*4882a593Smuzhiyun 	case TRB_RESET_EP:
1464*4882a593Smuzhiyun 		return "Reset Endpoint Command";
1465*4882a593Smuzhiyun 	case TRB_STOP_RING:
1466*4882a593Smuzhiyun 		return "Stop Ring Command";
1467*4882a593Smuzhiyun 	case TRB_SET_DEQ:
1468*4882a593Smuzhiyun 		return "Set TR Dequeue Pointer Command";
1469*4882a593Smuzhiyun 	case TRB_RESET_DEV:
1470*4882a593Smuzhiyun 		return "Reset Device Command";
1471*4882a593Smuzhiyun 	case TRB_FORCE_EVENT:
1472*4882a593Smuzhiyun 		return "Force Event Command";
1473*4882a593Smuzhiyun 	case TRB_NEG_BANDWIDTH:
1474*4882a593Smuzhiyun 		return "Negotiate Bandwidth Command";
1475*4882a593Smuzhiyun 	case TRB_SET_LT:
1476*4882a593Smuzhiyun 		return "Set Latency Tolerance Value Command";
1477*4882a593Smuzhiyun 	case TRB_GET_BW:
1478*4882a593Smuzhiyun 		return "Get Port Bandwidth Command";
1479*4882a593Smuzhiyun 	case TRB_FORCE_HEADER:
1480*4882a593Smuzhiyun 		return "Force Header Command";
1481*4882a593Smuzhiyun 	case TRB_CMD_NOOP:
1482*4882a593Smuzhiyun 		return "No-Op Command";
1483*4882a593Smuzhiyun 	case TRB_TRANSFER:
1484*4882a593Smuzhiyun 		return "Transfer Event";
1485*4882a593Smuzhiyun 	case TRB_COMPLETION:
1486*4882a593Smuzhiyun 		return "Command Completion Event";
1487*4882a593Smuzhiyun 	case TRB_PORT_STATUS:
1488*4882a593Smuzhiyun 		return "Port Status Change Event";
1489*4882a593Smuzhiyun 	case TRB_BANDWIDTH_EVENT:
1490*4882a593Smuzhiyun 		return "Bandwidth Request Event";
1491*4882a593Smuzhiyun 	case TRB_DOORBELL:
1492*4882a593Smuzhiyun 		return "Doorbell Event";
1493*4882a593Smuzhiyun 	case TRB_HC_EVENT:
1494*4882a593Smuzhiyun 		return "Host Controller Event";
1495*4882a593Smuzhiyun 	case TRB_DEV_NOTE:
1496*4882a593Smuzhiyun 		return "Device Notification Event";
1497*4882a593Smuzhiyun 	case TRB_MFINDEX_WRAP:
1498*4882a593Smuzhiyun 		return "MFINDEX Wrap Event";
1499*4882a593Smuzhiyun 	case TRB_NEC_CMD_COMP:
1500*4882a593Smuzhiyun 		return "NEC Command Completion Event";
1501*4882a593Smuzhiyun 	case TRB_NEC_GET_FW:
1502*4882a593Smuzhiyun 		return "NET Get Firmware Revision Command";
1503*4882a593Smuzhiyun 	default:
1504*4882a593Smuzhiyun 		return "UNKNOWN";
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun #define TRB_TYPE_LINK(x)	(((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1509*4882a593Smuzhiyun /* Above, but for __le32 types -- can avoid work by swapping constants: */
1510*4882a593Smuzhiyun #define TRB_TYPE_LINK_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1511*4882a593Smuzhiyun 				 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1512*4882a593Smuzhiyun #define TRB_TYPE_NOOP_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1513*4882a593Smuzhiyun 				 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun #define NEC_FW_MINOR(p)		(((p) >> 0) & 0xff)
1516*4882a593Smuzhiyun #define NEC_FW_MAJOR(p)		(((p) >> 8) & 0xff)
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun /*
1519*4882a593Smuzhiyun  * TRBS_PER_SEGMENT must be a multiple of 4,
1520*4882a593Smuzhiyun  * since the command ring is 64-byte aligned.
1521*4882a593Smuzhiyun  * It must also be greater than 16.
1522*4882a593Smuzhiyun  */
1523*4882a593Smuzhiyun #define TRBS_PER_SEGMENT	256
1524*4882a593Smuzhiyun /* Allow two commands + a link TRB, along with any reserved command TRBs */
1525*4882a593Smuzhiyun #define MAX_RSVD_CMD_TRBS	(TRBS_PER_SEGMENT - 3)
1526*4882a593Smuzhiyun #define TRB_SEGMENT_SIZE	(TRBS_PER_SEGMENT*16)
1527*4882a593Smuzhiyun #define TRB_SEGMENT_SHIFT	(ilog2(TRB_SEGMENT_SIZE))
1528*4882a593Smuzhiyun /* TRB buffer pointers can't cross 64KB boundaries */
1529*4882a593Smuzhiyun #define TRB_MAX_BUFF_SHIFT		16
1530*4882a593Smuzhiyun #define TRB_MAX_BUFF_SIZE	(1 << TRB_MAX_BUFF_SHIFT)
1531*4882a593Smuzhiyun /* How much data is left before the 64KB boundary? */
1532*4882a593Smuzhiyun #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr)	(TRB_MAX_BUFF_SIZE - \
1533*4882a593Smuzhiyun 					(addr & (TRB_MAX_BUFF_SIZE - 1)))
1534*4882a593Smuzhiyun #define MAX_SOFT_RETRY		3
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun struct xhci_segment {
1537*4882a593Smuzhiyun 	union xhci_trb		*trbs;
1538*4882a593Smuzhiyun 	/* private to HCD */
1539*4882a593Smuzhiyun 	struct xhci_segment	*next;
1540*4882a593Smuzhiyun 	dma_addr_t		dma;
1541*4882a593Smuzhiyun 	/* Max packet sized bounce buffer for td-fragmant alignment */
1542*4882a593Smuzhiyun 	dma_addr_t		bounce_dma;
1543*4882a593Smuzhiyun 	void			*bounce_buf;
1544*4882a593Smuzhiyun 	unsigned int		bounce_offs;
1545*4882a593Smuzhiyun 	unsigned int		bounce_len;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(1);
1548*4882a593Smuzhiyun };
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun enum xhci_cancelled_td_status {
1551*4882a593Smuzhiyun 	TD_DIRTY = 0,
1552*4882a593Smuzhiyun 	TD_HALTED,
1553*4882a593Smuzhiyun 	TD_CLEARING_CACHE,
1554*4882a593Smuzhiyun 	TD_CLEARED,
1555*4882a593Smuzhiyun };
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun struct xhci_td {
1558*4882a593Smuzhiyun 	struct list_head	td_list;
1559*4882a593Smuzhiyun 	struct list_head	cancelled_td_list;
1560*4882a593Smuzhiyun 	int			status;
1561*4882a593Smuzhiyun 	enum xhci_cancelled_td_status	cancel_status;
1562*4882a593Smuzhiyun 	struct urb		*urb;
1563*4882a593Smuzhiyun 	struct xhci_segment	*start_seg;
1564*4882a593Smuzhiyun 	union xhci_trb		*first_trb;
1565*4882a593Smuzhiyun 	union xhci_trb		*last_trb;
1566*4882a593Smuzhiyun 	struct xhci_segment	*last_trb_seg;
1567*4882a593Smuzhiyun 	struct xhci_segment	*bounce_seg;
1568*4882a593Smuzhiyun 	/* actual_length of the URB has already been set */
1569*4882a593Smuzhiyun 	bool			urb_length_set;
1570*4882a593Smuzhiyun 	unsigned int		num_trbs;
1571*4882a593Smuzhiyun };
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun /* xHCI command default timeout value */
1574*4882a593Smuzhiyun #define XHCI_CMD_DEFAULT_TIMEOUT	(5 * HZ)
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun /* command descriptor */
1577*4882a593Smuzhiyun struct xhci_cd {
1578*4882a593Smuzhiyun 	struct xhci_command	*command;
1579*4882a593Smuzhiyun 	union xhci_trb		*cmd_trb;
1580*4882a593Smuzhiyun };
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun enum xhci_ring_type {
1583*4882a593Smuzhiyun 	TYPE_CTRL = 0,
1584*4882a593Smuzhiyun 	TYPE_ISOC,
1585*4882a593Smuzhiyun 	TYPE_BULK,
1586*4882a593Smuzhiyun 	TYPE_INTR,
1587*4882a593Smuzhiyun 	TYPE_STREAM,
1588*4882a593Smuzhiyun 	TYPE_COMMAND,
1589*4882a593Smuzhiyun 	TYPE_EVENT,
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun 
xhci_ring_type_string(enum xhci_ring_type type)1592*4882a593Smuzhiyun static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun 	switch (type) {
1595*4882a593Smuzhiyun 	case TYPE_CTRL:
1596*4882a593Smuzhiyun 		return "CTRL";
1597*4882a593Smuzhiyun 	case TYPE_ISOC:
1598*4882a593Smuzhiyun 		return "ISOC";
1599*4882a593Smuzhiyun 	case TYPE_BULK:
1600*4882a593Smuzhiyun 		return "BULK";
1601*4882a593Smuzhiyun 	case TYPE_INTR:
1602*4882a593Smuzhiyun 		return "INTR";
1603*4882a593Smuzhiyun 	case TYPE_STREAM:
1604*4882a593Smuzhiyun 		return "STREAM";
1605*4882a593Smuzhiyun 	case TYPE_COMMAND:
1606*4882a593Smuzhiyun 		return "CMD";
1607*4882a593Smuzhiyun 	case TYPE_EVENT:
1608*4882a593Smuzhiyun 		return "EVENT";
1609*4882a593Smuzhiyun 	}
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	return "UNKNOWN";
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun struct xhci_ring {
1615*4882a593Smuzhiyun 	struct xhci_segment	*first_seg;
1616*4882a593Smuzhiyun 	struct xhci_segment	*last_seg;
1617*4882a593Smuzhiyun 	union  xhci_trb		*enqueue;
1618*4882a593Smuzhiyun 	struct xhci_segment	*enq_seg;
1619*4882a593Smuzhiyun 	union  xhci_trb		*dequeue;
1620*4882a593Smuzhiyun 	struct xhci_segment	*deq_seg;
1621*4882a593Smuzhiyun 	struct list_head	td_list;
1622*4882a593Smuzhiyun 	/*
1623*4882a593Smuzhiyun 	 * Write the cycle state into the TRB cycle field to give ownership of
1624*4882a593Smuzhiyun 	 * the TRB to the host controller (if we are the producer), or to check
1625*4882a593Smuzhiyun 	 * if we own the TRB (if we are the consumer).  See section 4.9.1.
1626*4882a593Smuzhiyun 	 */
1627*4882a593Smuzhiyun 	u32			cycle_state;
1628*4882a593Smuzhiyun 	unsigned int            err_count;
1629*4882a593Smuzhiyun 	unsigned int		stream_id;
1630*4882a593Smuzhiyun 	unsigned int		num_segs;
1631*4882a593Smuzhiyun 	unsigned int		num_trbs_free;
1632*4882a593Smuzhiyun 	unsigned int		num_trbs_free_temp;
1633*4882a593Smuzhiyun 	unsigned int		bounce_buf_len;
1634*4882a593Smuzhiyun 	enum xhci_ring_type	type;
1635*4882a593Smuzhiyun 	bool			last_td_was_short;
1636*4882a593Smuzhiyun 	struct radix_tree_root	*trb_address_map;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(1);
1639*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(2);
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun struct xhci_erst_entry {
1643*4882a593Smuzhiyun 	/* 64-bit event ring segment address */
1644*4882a593Smuzhiyun 	__le64	seg_addr;
1645*4882a593Smuzhiyun 	__le32	seg_size;
1646*4882a593Smuzhiyun 	/* Set to zero */
1647*4882a593Smuzhiyun 	__le32	rsvd;
1648*4882a593Smuzhiyun };
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun struct xhci_erst {
1651*4882a593Smuzhiyun 	struct xhci_erst_entry	*entries;
1652*4882a593Smuzhiyun 	unsigned int		num_entries;
1653*4882a593Smuzhiyun 	/* xhci->event_ring keeps track of segment dma addresses */
1654*4882a593Smuzhiyun 	dma_addr_t		erst_dma_addr;
1655*4882a593Smuzhiyun 	/* Num entries the ERST can contain */
1656*4882a593Smuzhiyun 	unsigned int		erst_size;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(1);
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun struct xhci_scratchpad {
1662*4882a593Smuzhiyun 	u64 *sp_array;
1663*4882a593Smuzhiyun 	dma_addr_t sp_dma;
1664*4882a593Smuzhiyun 	void **sp_buffers;
1665*4882a593Smuzhiyun };
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun struct urb_priv {
1668*4882a593Smuzhiyun 	int	num_tds;
1669*4882a593Smuzhiyun 	int	num_tds_done;
1670*4882a593Smuzhiyun 	struct	xhci_td	td[];
1671*4882a593Smuzhiyun };
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun /*
1674*4882a593Smuzhiyun  * Each segment table entry is 4*32bits long.  1K seems like an ok size:
1675*4882a593Smuzhiyun  * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1676*4882a593Smuzhiyun  * meaning 64 ring segments.
1677*4882a593Smuzhiyun  * Initial allocated size of the ERST, in number of entries */
1678*4882a593Smuzhiyun #define	ERST_NUM_SEGS	1
1679*4882a593Smuzhiyun /* Initial allocated size of the ERST, in number of entries */
1680*4882a593Smuzhiyun #define	ERST_SIZE	64
1681*4882a593Smuzhiyun /* Initial number of event segment rings allocated */
1682*4882a593Smuzhiyun #define	ERST_ENTRIES	1
1683*4882a593Smuzhiyun /* Poll every 60 seconds */
1684*4882a593Smuzhiyun #define	POLL_TIMEOUT	60
1685*4882a593Smuzhiyun /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1686*4882a593Smuzhiyun #define XHCI_STOP_EP_CMD_TIMEOUT	5
1687*4882a593Smuzhiyun /* XXX: Make these module parameters */
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun struct s3_save {
1690*4882a593Smuzhiyun 	u32	command;
1691*4882a593Smuzhiyun 	u32	dev_nt;
1692*4882a593Smuzhiyun 	u64	dcbaa_ptr;
1693*4882a593Smuzhiyun 	u32	config_reg;
1694*4882a593Smuzhiyun 	u32	irq_pending;
1695*4882a593Smuzhiyun 	u32	irq_control;
1696*4882a593Smuzhiyun 	u32	erst_size;
1697*4882a593Smuzhiyun 	u64	erst_base;
1698*4882a593Smuzhiyun 	u64	erst_dequeue;
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun /* Use for lpm */
1702*4882a593Smuzhiyun struct dev_info {
1703*4882a593Smuzhiyun 	u32			dev_id;
1704*4882a593Smuzhiyun 	struct	list_head	list;
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun struct xhci_bus_state {
1708*4882a593Smuzhiyun 	unsigned long		bus_suspended;
1709*4882a593Smuzhiyun 	unsigned long		next_statechange;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	/* Port suspend arrays are indexed by the portnum of the fake roothub */
1712*4882a593Smuzhiyun 	/* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1713*4882a593Smuzhiyun 	u32			port_c_suspend;
1714*4882a593Smuzhiyun 	u32			suspended_ports;
1715*4882a593Smuzhiyun 	u32			port_remote_wakeup;
1716*4882a593Smuzhiyun 	unsigned long		resume_done[USB_MAXCHILDREN];
1717*4882a593Smuzhiyun 	/* which ports have started to resume */
1718*4882a593Smuzhiyun 	unsigned long		resuming_ports;
1719*4882a593Smuzhiyun 	/* Which ports are waiting on RExit to U0 transition. */
1720*4882a593Smuzhiyun 	unsigned long		rexit_ports;
1721*4882a593Smuzhiyun 	struct completion	rexit_done[USB_MAXCHILDREN];
1722*4882a593Smuzhiyun 	struct completion	u3exit_done[USB_MAXCHILDREN];
1723*4882a593Smuzhiyun };
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun /*
1727*4882a593Smuzhiyun  * It can take up to 20 ms to transition from RExit to U0 on the
1728*4882a593Smuzhiyun  * Intel Lynx Point LP xHCI host.
1729*4882a593Smuzhiyun  */
1730*4882a593Smuzhiyun #define	XHCI_MAX_REXIT_TIMEOUT_MS	20
1731*4882a593Smuzhiyun struct xhci_port_cap {
1732*4882a593Smuzhiyun 	u32			*psi;	/* array of protocol speed ID entries */
1733*4882a593Smuzhiyun 	u8			psi_count;
1734*4882a593Smuzhiyun 	u8			psi_uid_count;
1735*4882a593Smuzhiyun 	u8			maj_rev;
1736*4882a593Smuzhiyun 	u8			min_rev;
1737*4882a593Smuzhiyun };
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun struct xhci_port {
1740*4882a593Smuzhiyun 	__le32 __iomem		*addr;
1741*4882a593Smuzhiyun 	int			hw_portnum;
1742*4882a593Smuzhiyun 	int			hcd_portnum;
1743*4882a593Smuzhiyun 	struct xhci_hub		*rhub;
1744*4882a593Smuzhiyun 	struct xhci_port_cap	*port_cap;
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun struct xhci_hub {
1748*4882a593Smuzhiyun 	struct xhci_port	**ports;
1749*4882a593Smuzhiyun 	unsigned int		num_ports;
1750*4882a593Smuzhiyun 	struct usb_hcd		*hcd;
1751*4882a593Smuzhiyun 	/* keep track of bus suspend info */
1752*4882a593Smuzhiyun 	struct xhci_bus_state   bus_state;
1753*4882a593Smuzhiyun 	/* supported prococol extended capabiliy values */
1754*4882a593Smuzhiyun 	u8			maj_rev;
1755*4882a593Smuzhiyun 	u8			min_rev;
1756*4882a593Smuzhiyun };
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun /* There is one xhci_hcd structure per controller */
1759*4882a593Smuzhiyun struct xhci_hcd {
1760*4882a593Smuzhiyun 	struct usb_hcd *main_hcd;
1761*4882a593Smuzhiyun 	struct usb_hcd *shared_hcd;
1762*4882a593Smuzhiyun 	/* glue to PCI and HCD framework */
1763*4882a593Smuzhiyun 	struct xhci_cap_regs __iomem *cap_regs;
1764*4882a593Smuzhiyun 	struct xhci_op_regs __iomem *op_regs;
1765*4882a593Smuzhiyun 	struct xhci_run_regs __iomem *run_regs;
1766*4882a593Smuzhiyun 	struct xhci_doorbell_array __iomem *dba;
1767*4882a593Smuzhiyun 	/* Our HCD's current interrupter register set */
1768*4882a593Smuzhiyun 	struct	xhci_intr_reg __iomem *ir_set;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	/* Cached register copies of read-only HC data */
1771*4882a593Smuzhiyun 	__u32		hcs_params1;
1772*4882a593Smuzhiyun 	__u32		hcs_params2;
1773*4882a593Smuzhiyun 	__u32		hcs_params3;
1774*4882a593Smuzhiyun 	__u32		hcc_params;
1775*4882a593Smuzhiyun 	__u32		hcc_params2;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	spinlock_t	lock;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	/* packed release number */
1780*4882a593Smuzhiyun 	u8		sbrn;
1781*4882a593Smuzhiyun 	u16		hci_version;
1782*4882a593Smuzhiyun 	u8		max_slots;
1783*4882a593Smuzhiyun 	u8		max_interrupters;
1784*4882a593Smuzhiyun 	u8		max_ports;
1785*4882a593Smuzhiyun 	u8		isoc_threshold;
1786*4882a593Smuzhiyun 	/* imod_interval in ns (I * 250ns) */
1787*4882a593Smuzhiyun 	u32		imod_interval;
1788*4882a593Smuzhiyun 	int		event_ring_max;
1789*4882a593Smuzhiyun 	/* 4KB min, 128MB max */
1790*4882a593Smuzhiyun 	int		page_size;
1791*4882a593Smuzhiyun 	/* Valid values are 12 to 20, inclusive */
1792*4882a593Smuzhiyun 	int		page_shift;
1793*4882a593Smuzhiyun 	/* msi-x vectors */
1794*4882a593Smuzhiyun 	int		msix_count;
1795*4882a593Smuzhiyun 	/* optional clocks */
1796*4882a593Smuzhiyun 	struct clk		*clk;
1797*4882a593Smuzhiyun 	struct clk		*reg_clk;
1798*4882a593Smuzhiyun 	/* optional reset controller */
1799*4882a593Smuzhiyun 	struct reset_control *reset;
1800*4882a593Smuzhiyun 	/* data structures */
1801*4882a593Smuzhiyun 	struct xhci_device_context_array *dcbaa;
1802*4882a593Smuzhiyun 	struct xhci_ring	*cmd_ring;
1803*4882a593Smuzhiyun 	unsigned int            cmd_ring_state;
1804*4882a593Smuzhiyun #define CMD_RING_STATE_RUNNING         (1 << 0)
1805*4882a593Smuzhiyun #define CMD_RING_STATE_ABORTED         (1 << 1)
1806*4882a593Smuzhiyun #define CMD_RING_STATE_STOPPED         (1 << 2)
1807*4882a593Smuzhiyun 	struct list_head        cmd_list;
1808*4882a593Smuzhiyun 	unsigned int		cmd_ring_reserved_trbs;
1809*4882a593Smuzhiyun 	struct delayed_work	cmd_timer;
1810*4882a593Smuzhiyun 	struct completion	cmd_ring_stop_completion;
1811*4882a593Smuzhiyun 	struct xhci_command	*current_cmd;
1812*4882a593Smuzhiyun 	struct xhci_ring	*event_ring;
1813*4882a593Smuzhiyun 	struct xhci_erst	erst;
1814*4882a593Smuzhiyun 	/* Scratchpad */
1815*4882a593Smuzhiyun 	struct xhci_scratchpad  *scratchpad;
1816*4882a593Smuzhiyun 	/* Store LPM test failed devices' information */
1817*4882a593Smuzhiyun 	struct list_head	lpm_failed_devs;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	/* slot enabling and address device helpers */
1820*4882a593Smuzhiyun 	/* these are not thread safe so use mutex */
1821*4882a593Smuzhiyun 	struct mutex mutex;
1822*4882a593Smuzhiyun 	/* For USB 3.0 LPM enable/disable. */
1823*4882a593Smuzhiyun 	struct xhci_command		*lpm_command;
1824*4882a593Smuzhiyun 	/* Internal mirror of the HW's dcbaa */
1825*4882a593Smuzhiyun 	struct xhci_virt_device	*devs[MAX_HC_SLOTS];
1826*4882a593Smuzhiyun 	/* For keeping track of bandwidth domains per roothub. */
1827*4882a593Smuzhiyun 	struct xhci_root_port_bw_info	*rh_bw;
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	/* DMA pools */
1830*4882a593Smuzhiyun 	struct dma_pool	*device_pool;
1831*4882a593Smuzhiyun 	struct dma_pool	*segment_pool;
1832*4882a593Smuzhiyun 	struct dma_pool	*small_streams_pool;
1833*4882a593Smuzhiyun 	struct dma_pool	*medium_streams_pool;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	/* Host controller watchdog timer structures */
1836*4882a593Smuzhiyun 	unsigned int		xhc_state;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	u32			command;
1839*4882a593Smuzhiyun 	struct s3_save		s3;
1840*4882a593Smuzhiyun /* Host controller is dying - not responding to commands. "I'm not dead yet!"
1841*4882a593Smuzhiyun  *
1842*4882a593Smuzhiyun  * xHC interrupts have been disabled and a watchdog timer will (or has already)
1843*4882a593Smuzhiyun  * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code.  Any code
1844*4882a593Smuzhiyun  * that sees this status (other than the timer that set it) should stop touching
1845*4882a593Smuzhiyun  * hardware immediately.  Interrupt handlers should return immediately when
1846*4882a593Smuzhiyun  * they see this status (any time they drop and re-acquire xhci->lock).
1847*4882a593Smuzhiyun  * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1848*4882a593Smuzhiyun  * putting the TD on the canceled list, etc.
1849*4882a593Smuzhiyun  *
1850*4882a593Smuzhiyun  * There are no reports of xHCI host controllers that display this issue.
1851*4882a593Smuzhiyun  */
1852*4882a593Smuzhiyun #define XHCI_STATE_DYING	(1 << 0)
1853*4882a593Smuzhiyun #define XHCI_STATE_HALTED	(1 << 1)
1854*4882a593Smuzhiyun #define XHCI_STATE_REMOVING	(1 << 2)
1855*4882a593Smuzhiyun 	unsigned long long	quirks;
1856*4882a593Smuzhiyun #define	XHCI_LINK_TRB_QUIRK	BIT_ULL(0)
1857*4882a593Smuzhiyun #define XHCI_RESET_EP_QUIRK	BIT_ULL(1)
1858*4882a593Smuzhiyun #define XHCI_NEC_HOST		BIT_ULL(2)
1859*4882a593Smuzhiyun #define XHCI_AMD_PLL_FIX	BIT_ULL(3)
1860*4882a593Smuzhiyun #define XHCI_SPURIOUS_SUCCESS	BIT_ULL(4)
1861*4882a593Smuzhiyun /*
1862*4882a593Smuzhiyun  * Certain Intel host controllers have a limit to the number of endpoint
1863*4882a593Smuzhiyun  * contexts they can handle.  Ideally, they would signal that they can't handle
1864*4882a593Smuzhiyun  * anymore endpoint contexts by returning a Resource Error for the Configure
1865*4882a593Smuzhiyun  * Endpoint command, but they don't.  Instead they expect software to keep track
1866*4882a593Smuzhiyun  * of the number of active endpoints for them, across configure endpoint
1867*4882a593Smuzhiyun  * commands, reset device commands, disable slot commands, and address device
1868*4882a593Smuzhiyun  * commands.
1869*4882a593Smuzhiyun  */
1870*4882a593Smuzhiyun #define XHCI_EP_LIMIT_QUIRK	BIT_ULL(5)
1871*4882a593Smuzhiyun #define XHCI_BROKEN_MSI		BIT_ULL(6)
1872*4882a593Smuzhiyun #define XHCI_RESET_ON_RESUME	BIT_ULL(7)
1873*4882a593Smuzhiyun #define	XHCI_SW_BW_CHECKING	BIT_ULL(8)
1874*4882a593Smuzhiyun #define XHCI_AMD_0x96_HOST	BIT_ULL(9)
1875*4882a593Smuzhiyun #define XHCI_TRUST_TX_LENGTH	BIT_ULL(10)
1876*4882a593Smuzhiyun #define XHCI_LPM_SUPPORT	BIT_ULL(11)
1877*4882a593Smuzhiyun #define XHCI_INTEL_HOST		BIT_ULL(12)
1878*4882a593Smuzhiyun #define XHCI_SPURIOUS_REBOOT	BIT_ULL(13)
1879*4882a593Smuzhiyun #define XHCI_COMP_MODE_QUIRK	BIT_ULL(14)
1880*4882a593Smuzhiyun #define XHCI_AVOID_BEI		BIT_ULL(15)
1881*4882a593Smuzhiyun #define XHCI_PLAT		BIT_ULL(16)
1882*4882a593Smuzhiyun #define XHCI_SLOW_SUSPEND	BIT_ULL(17)
1883*4882a593Smuzhiyun #define XHCI_SPURIOUS_WAKEUP	BIT_ULL(18)
1884*4882a593Smuzhiyun /* For controllers with a broken beyond repair streams implementation */
1885*4882a593Smuzhiyun #define XHCI_BROKEN_STREAMS	BIT_ULL(19)
1886*4882a593Smuzhiyun #define XHCI_PME_STUCK_QUIRK	BIT_ULL(20)
1887*4882a593Smuzhiyun #define XHCI_MTK_HOST		BIT_ULL(21)
1888*4882a593Smuzhiyun #define XHCI_SSIC_PORT_UNUSED	BIT_ULL(22)
1889*4882a593Smuzhiyun #define XHCI_NO_64BIT_SUPPORT	BIT_ULL(23)
1890*4882a593Smuzhiyun #define XHCI_MISSING_CAS	BIT_ULL(24)
1891*4882a593Smuzhiyun /* For controller with a broken Port Disable implementation */
1892*4882a593Smuzhiyun #define XHCI_BROKEN_PORT_PED	BIT_ULL(25)
1893*4882a593Smuzhiyun #define XHCI_LIMIT_ENDPOINT_INTERVAL_7	BIT_ULL(26)
1894*4882a593Smuzhiyun #define XHCI_U2_DISABLE_WAKE	BIT_ULL(27)
1895*4882a593Smuzhiyun #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL	BIT_ULL(28)
1896*4882a593Smuzhiyun #define XHCI_HW_LPM_DISABLE	BIT_ULL(29)
1897*4882a593Smuzhiyun #define XHCI_SUSPEND_DELAY	BIT_ULL(30)
1898*4882a593Smuzhiyun #define XHCI_INTEL_USB_ROLE_SW	BIT_ULL(31)
1899*4882a593Smuzhiyun #define XHCI_ZERO_64B_REGS	BIT_ULL(32)
1900*4882a593Smuzhiyun #define XHCI_DEFAULT_PM_RUNTIME_ALLOW	BIT_ULL(33)
1901*4882a593Smuzhiyun #define XHCI_RESET_PLL_ON_DISCONNECT	BIT_ULL(34)
1902*4882a593Smuzhiyun #define XHCI_SNPS_BROKEN_SUSPEND    BIT_ULL(35)
1903*4882a593Smuzhiyun #define XHCI_RENESAS_FW_QUIRK	BIT_ULL(36)
1904*4882a593Smuzhiyun #define XHCI_SKIP_PHY_INIT	BIT_ULL(37)
1905*4882a593Smuzhiyun #define XHCI_DISABLE_SPARSE	BIT_ULL(38)
1906*4882a593Smuzhiyun #define XHCI_SG_TRB_CACHE_SIZE_QUIRK	BIT_ULL(39)
1907*4882a593Smuzhiyun #define XHCI_NO_SOFT_RETRY	BIT_ULL(40)
1908*4882a593Smuzhiyun #define XHCI_EP_CTX_BROKEN_DCS	BIT_ULL(42)
1909*4882a593Smuzhiyun #define XHCI_SUSPEND_RESUME_CLKS	BIT_ULL(43)
1910*4882a593Smuzhiyun #define XHCI_RESET_TO_DEFAULT	BIT_ULL(44)
1911*4882a593Smuzhiyun #define XHCI_U2_BROKEN_SUSPEND	BIT_ULL(45)
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	unsigned int		num_active_eps;
1914*4882a593Smuzhiyun 	unsigned int		limit_active_eps;
1915*4882a593Smuzhiyun 	struct xhci_port	*hw_ports;
1916*4882a593Smuzhiyun 	struct xhci_hub		usb2_rhub;
1917*4882a593Smuzhiyun 	struct xhci_hub		usb3_rhub;
1918*4882a593Smuzhiyun 	/* support xHCI 1.0 spec USB2 hardware LPM */
1919*4882a593Smuzhiyun 	unsigned		hw_lpm_support:1;
1920*4882a593Smuzhiyun 	/* Broken Suspend flag for SNPS Suspend resume issue */
1921*4882a593Smuzhiyun 	unsigned		broken_suspend:1;
1922*4882a593Smuzhiyun 	/* cached usb2 extened protocol capabilites */
1923*4882a593Smuzhiyun 	u32                     *ext_caps;
1924*4882a593Smuzhiyun 	unsigned int            num_ext_caps;
1925*4882a593Smuzhiyun 	/* cached extended protocol port capabilities */
1926*4882a593Smuzhiyun 	struct xhci_port_cap	*port_caps;
1927*4882a593Smuzhiyun 	unsigned int		num_port_caps;
1928*4882a593Smuzhiyun 	/* Compliance Mode Recovery Data */
1929*4882a593Smuzhiyun 	struct timer_list	comp_mode_recovery_timer;
1930*4882a593Smuzhiyun 	u32			port_status_u0;
1931*4882a593Smuzhiyun 	u16			test_mode;
1932*4882a593Smuzhiyun /* Compliance Mode Timer Triggered every 2 seconds */
1933*4882a593Smuzhiyun #define COMP_MODE_RCVRY_MSECS 2000
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	struct dentry		*debugfs_root;
1936*4882a593Smuzhiyun 	struct dentry		*debugfs_slots;
1937*4882a593Smuzhiyun 	struct list_head	regset_list;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	void			*dbc;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	/* Used for bug 194461020 */
1942*4882a593Smuzhiyun 	ANDROID_KABI_USE(1, struct xhci_vendor_ops *vendor_ops);
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(2);
1945*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(3);
1946*4882a593Smuzhiyun 	ANDROID_KABI_RESERVE(4);
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	/* platform-specific data -- must come last */
1949*4882a593Smuzhiyun 	unsigned long		priv[] __aligned(sizeof(s64));
1950*4882a593Smuzhiyun };
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun /* Platform specific overrides to generic XHCI hc_driver ops */
1953*4882a593Smuzhiyun struct xhci_driver_overrides {
1954*4882a593Smuzhiyun 	size_t extra_priv_size;
1955*4882a593Smuzhiyun 	int (*reset)(struct usb_hcd *hcd);
1956*4882a593Smuzhiyun 	int (*start)(struct usb_hcd *hcd);
1957*4882a593Smuzhiyun 	int (*add_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1958*4882a593Smuzhiyun 			    struct usb_host_endpoint *ep);
1959*4882a593Smuzhiyun 	int (*drop_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1960*4882a593Smuzhiyun 			     struct usb_host_endpoint *ep);
1961*4882a593Smuzhiyun 	int (*check_bandwidth)(struct usb_hcd *, struct usb_device *);
1962*4882a593Smuzhiyun 	void (*reset_bandwidth)(struct usb_hcd *, struct usb_device *);
1963*4882a593Smuzhiyun 	int (*address_device)(struct usb_hcd *hcd, struct usb_device *udev);
1964*4882a593Smuzhiyun 	int (*bus_suspend)(struct usb_hcd *hcd);
1965*4882a593Smuzhiyun 	int (*bus_resume)(struct usb_hcd *hcd);
1966*4882a593Smuzhiyun };
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun #define	XHCI_CFC_DELAY		10
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun /* convert between an HCD pointer and the corresponding EHCI_HCD */
hcd_to_xhci(struct usb_hcd * hcd)1971*4882a593Smuzhiyun static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1972*4882a593Smuzhiyun {
1973*4882a593Smuzhiyun 	struct usb_hcd *primary_hcd;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	if (usb_hcd_is_primary_hcd(hcd))
1976*4882a593Smuzhiyun 		primary_hcd = hcd;
1977*4882a593Smuzhiyun 	else
1978*4882a593Smuzhiyun 		primary_hcd = hcd->primary_hcd;
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun 
xhci_to_hcd(struct xhci_hcd * xhci)1983*4882a593Smuzhiyun static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1984*4882a593Smuzhiyun {
1985*4882a593Smuzhiyun 	return xhci->main_hcd;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun #define xhci_dbg(xhci, fmt, args...) \
1989*4882a593Smuzhiyun 	dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1990*4882a593Smuzhiyun #define xhci_err(xhci, fmt, args...) \
1991*4882a593Smuzhiyun 	dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1992*4882a593Smuzhiyun #define xhci_warn(xhci, fmt, args...) \
1993*4882a593Smuzhiyun 	dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1994*4882a593Smuzhiyun #define xhci_warn_ratelimited(xhci, fmt, args...) \
1995*4882a593Smuzhiyun 	dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1996*4882a593Smuzhiyun #define xhci_info(xhci, fmt, args...) \
1997*4882a593Smuzhiyun 	dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun /*
2000*4882a593Smuzhiyun  * Registers should always be accessed with double word or quad word accesses.
2001*4882a593Smuzhiyun  *
2002*4882a593Smuzhiyun  * Some xHCI implementations may support 64-bit address pointers.  Registers
2003*4882a593Smuzhiyun  * with 64-bit address pointers should be written to with dword accesses by
2004*4882a593Smuzhiyun  * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
2005*4882a593Smuzhiyun  * xHCI implementations that do not support 64-bit address pointers will ignore
2006*4882a593Smuzhiyun  * the high dword, and write order is irrelevant.
2007*4882a593Smuzhiyun  */
xhci_read_64(const struct xhci_hcd * xhci,__le64 __iomem * regs)2008*4882a593Smuzhiyun static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
2009*4882a593Smuzhiyun 		__le64 __iomem *regs)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun 	return lo_hi_readq(regs);
2012*4882a593Smuzhiyun }
xhci_write_64(struct xhci_hcd * xhci,const u64 val,__le64 __iomem * regs)2013*4882a593Smuzhiyun static inline void xhci_write_64(struct xhci_hcd *xhci,
2014*4882a593Smuzhiyun 				 const u64 val, __le64 __iomem *regs)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun 	lo_hi_writeq(val, regs);
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun 
xhci_link_trb_quirk(struct xhci_hcd * xhci)2019*4882a593Smuzhiyun static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun 	return xhci->quirks & XHCI_LINK_TRB_QUIRK;
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun /* xHCI debugging */
2025*4882a593Smuzhiyun char *xhci_get_slot_state(struct xhci_hcd *xhci,
2026*4882a593Smuzhiyun 		struct xhci_container_ctx *ctx);
2027*4882a593Smuzhiyun void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
2028*4882a593Smuzhiyun 			const char *fmt, ...);
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun /* xHCI memory management */
2031*4882a593Smuzhiyun void xhci_mem_cleanup(struct xhci_hcd *xhci);
2032*4882a593Smuzhiyun int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
2033*4882a593Smuzhiyun void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
2034*4882a593Smuzhiyun int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
2035*4882a593Smuzhiyun int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
2036*4882a593Smuzhiyun void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
2037*4882a593Smuzhiyun 		struct usb_device *udev);
2038*4882a593Smuzhiyun unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
2039*4882a593Smuzhiyun unsigned int xhci_get_endpoint_address(unsigned int ep_index);
2040*4882a593Smuzhiyun unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
2041*4882a593Smuzhiyun void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2042*4882a593Smuzhiyun void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2043*4882a593Smuzhiyun 		struct xhci_virt_device *virt_dev,
2044*4882a593Smuzhiyun 		int old_active_eps);
2045*4882a593Smuzhiyun void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
2046*4882a593Smuzhiyun void xhci_update_bw_info(struct xhci_hcd *xhci,
2047*4882a593Smuzhiyun 		struct xhci_container_ctx *in_ctx,
2048*4882a593Smuzhiyun 		struct xhci_input_control_ctx *ctrl_ctx,
2049*4882a593Smuzhiyun 		struct xhci_virt_device *virt_dev);
2050*4882a593Smuzhiyun void xhci_endpoint_copy(struct xhci_hcd *xhci,
2051*4882a593Smuzhiyun 		struct xhci_container_ctx *in_ctx,
2052*4882a593Smuzhiyun 		struct xhci_container_ctx *out_ctx,
2053*4882a593Smuzhiyun 		unsigned int ep_index);
2054*4882a593Smuzhiyun void xhci_slot_copy(struct xhci_hcd *xhci,
2055*4882a593Smuzhiyun 		struct xhci_container_ctx *in_ctx,
2056*4882a593Smuzhiyun 		struct xhci_container_ctx *out_ctx);
2057*4882a593Smuzhiyun int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
2058*4882a593Smuzhiyun 		struct usb_device *udev, struct usb_host_endpoint *ep,
2059*4882a593Smuzhiyun 		gfp_t mem_flags);
2060*4882a593Smuzhiyun struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
2061*4882a593Smuzhiyun 		unsigned int num_segs, unsigned int cycle_state,
2062*4882a593Smuzhiyun 		enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
2063*4882a593Smuzhiyun void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
2064*4882a593Smuzhiyun int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
2065*4882a593Smuzhiyun 		unsigned int num_trbs, gfp_t flags);
2066*4882a593Smuzhiyun int xhci_alloc_erst(struct xhci_hcd *xhci,
2067*4882a593Smuzhiyun 		struct xhci_ring *evt_ring,
2068*4882a593Smuzhiyun 		struct xhci_erst *erst,
2069*4882a593Smuzhiyun 		gfp_t flags);
2070*4882a593Smuzhiyun void xhci_initialize_ring_info(struct xhci_ring *ring,
2071*4882a593Smuzhiyun 			unsigned int cycle_state);
2072*4882a593Smuzhiyun void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
2073*4882a593Smuzhiyun void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
2074*4882a593Smuzhiyun 		struct xhci_virt_device *virt_dev,
2075*4882a593Smuzhiyun 		unsigned int ep_index);
2076*4882a593Smuzhiyun struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
2077*4882a593Smuzhiyun 		unsigned int num_stream_ctxs,
2078*4882a593Smuzhiyun 		unsigned int num_streams,
2079*4882a593Smuzhiyun 		unsigned int max_packet, gfp_t flags);
2080*4882a593Smuzhiyun void xhci_free_stream_info(struct xhci_hcd *xhci,
2081*4882a593Smuzhiyun 		struct xhci_stream_info *stream_info);
2082*4882a593Smuzhiyun void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
2083*4882a593Smuzhiyun 		struct xhci_ep_ctx *ep_ctx,
2084*4882a593Smuzhiyun 		struct xhci_stream_info *stream_info);
2085*4882a593Smuzhiyun void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
2086*4882a593Smuzhiyun 		struct xhci_virt_ep *ep);
2087*4882a593Smuzhiyun void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2088*4882a593Smuzhiyun 	struct xhci_virt_device *virt_dev, bool drop_control_ep);
2089*4882a593Smuzhiyun struct xhci_ring *xhci_dma_to_transfer_ring(
2090*4882a593Smuzhiyun 		struct xhci_virt_ep *ep,
2091*4882a593Smuzhiyun 		u64 address);
2092*4882a593Smuzhiyun struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
2093*4882a593Smuzhiyun 		bool allocate_completion, gfp_t mem_flags);
2094*4882a593Smuzhiyun struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
2095*4882a593Smuzhiyun 		bool allocate_completion, gfp_t mem_flags);
2096*4882a593Smuzhiyun void xhci_urb_free_priv(struct urb_priv *urb_priv);
2097*4882a593Smuzhiyun void xhci_free_command(struct xhci_hcd *xhci,
2098*4882a593Smuzhiyun 		struct xhci_command *command);
2099*4882a593Smuzhiyun struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
2100*4882a593Smuzhiyun 		int type, gfp_t flags);
2101*4882a593Smuzhiyun void xhci_free_container_ctx(struct xhci_hcd *xhci,
2102*4882a593Smuzhiyun 		struct xhci_container_ctx *ctx);
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun /* xHCI host controller glue */
2105*4882a593Smuzhiyun typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
2106*4882a593Smuzhiyun int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us);
2107*4882a593Smuzhiyun void xhci_quiesce(struct xhci_hcd *xhci);
2108*4882a593Smuzhiyun int xhci_halt(struct xhci_hcd *xhci);
2109*4882a593Smuzhiyun int xhci_start(struct xhci_hcd *xhci);
2110*4882a593Smuzhiyun int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us);
2111*4882a593Smuzhiyun int xhci_run(struct usb_hcd *hcd);
2112*4882a593Smuzhiyun int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
2113*4882a593Smuzhiyun void xhci_shutdown(struct usb_hcd *hcd);
2114*4882a593Smuzhiyun void xhci_init_driver(struct hc_driver *drv,
2115*4882a593Smuzhiyun 		      const struct xhci_driver_overrides *over);
2116*4882a593Smuzhiyun int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2117*4882a593Smuzhiyun 		      struct usb_host_endpoint *ep);
2118*4882a593Smuzhiyun int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2119*4882a593Smuzhiyun 		       struct usb_host_endpoint *ep);
2120*4882a593Smuzhiyun int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2121*4882a593Smuzhiyun void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2122*4882a593Smuzhiyun int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
2123*4882a593Smuzhiyun int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
2124*4882a593Smuzhiyun int xhci_ext_cap_init(struct xhci_hcd *xhci);
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
2127*4882a593Smuzhiyun int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun irqreturn_t xhci_irq(struct usb_hcd *hcd);
2130*4882a593Smuzhiyun irqreturn_t xhci_msi_irq(int irq, void *hcd);
2131*4882a593Smuzhiyun int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
2132*4882a593Smuzhiyun int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2133*4882a593Smuzhiyun 		struct xhci_virt_device *virt_dev,
2134*4882a593Smuzhiyun 		struct usb_device *hdev,
2135*4882a593Smuzhiyun 		struct usb_tt *tt, gfp_t mem_flags);
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun /* xHCI ring, segment, TRB, and TD functions */
2138*4882a593Smuzhiyun dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
2139*4882a593Smuzhiyun struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2140*4882a593Smuzhiyun 		struct xhci_segment *start_seg, union xhci_trb *start_trb,
2141*4882a593Smuzhiyun 		union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
2142*4882a593Smuzhiyun int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
2143*4882a593Smuzhiyun void xhci_ring_cmd_db(struct xhci_hcd *xhci);
2144*4882a593Smuzhiyun int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2145*4882a593Smuzhiyun 		u32 trb_type, u32 slot_id);
2146*4882a593Smuzhiyun int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2147*4882a593Smuzhiyun 		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2148*4882a593Smuzhiyun int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
2149*4882a593Smuzhiyun 		u32 field1, u32 field2, u32 field3, u32 field4);
2150*4882a593Smuzhiyun int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2151*4882a593Smuzhiyun 		int slot_id, unsigned int ep_index, int suspend);
2152*4882a593Smuzhiyun int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2153*4882a593Smuzhiyun 		int slot_id, unsigned int ep_index);
2154*4882a593Smuzhiyun int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2155*4882a593Smuzhiyun 		int slot_id, unsigned int ep_index);
2156*4882a593Smuzhiyun int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2157*4882a593Smuzhiyun 		int slot_id, unsigned int ep_index);
2158*4882a593Smuzhiyun int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2159*4882a593Smuzhiyun 		struct urb *urb, int slot_id, unsigned int ep_index);
2160*4882a593Smuzhiyun int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2161*4882a593Smuzhiyun 		struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2162*4882a593Smuzhiyun 		bool command_must_succeed);
2163*4882a593Smuzhiyun int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2164*4882a593Smuzhiyun 		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2165*4882a593Smuzhiyun int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
2166*4882a593Smuzhiyun 		int slot_id, unsigned int ep_index,
2167*4882a593Smuzhiyun 		enum xhci_ep_reset_type reset_type);
2168*4882a593Smuzhiyun int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2169*4882a593Smuzhiyun 		u32 slot_id);
2170*4882a593Smuzhiyun void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id,
2171*4882a593Smuzhiyun 			       unsigned int ep_index, unsigned int stream_id,
2172*4882a593Smuzhiyun 			       struct xhci_td *td);
2173*4882a593Smuzhiyun void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
2174*4882a593Smuzhiyun void xhci_handle_command_timeout(struct work_struct *work);
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2177*4882a593Smuzhiyun 		unsigned int ep_index, unsigned int stream_id);
2178*4882a593Smuzhiyun void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
2179*4882a593Smuzhiyun 		unsigned int slot_id,
2180*4882a593Smuzhiyun 		unsigned int ep_index);
2181*4882a593Smuzhiyun void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
2182*4882a593Smuzhiyun void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
2183*4882a593Smuzhiyun unsigned int count_trbs(u64 addr, u64 len);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun /* xHCI roothub code */
2186*4882a593Smuzhiyun void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
2187*4882a593Smuzhiyun 				u32 link_state);
2188*4882a593Smuzhiyun void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
2189*4882a593Smuzhiyun 				u32 port_bit);
2190*4882a593Smuzhiyun int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2191*4882a593Smuzhiyun 		char *buf, u16 wLength);
2192*4882a593Smuzhiyun int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
2193*4882a593Smuzhiyun int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
2194*4882a593Smuzhiyun struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun void xhci_hc_died(struct xhci_hcd *xhci);
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun #ifdef CONFIG_PM
2199*4882a593Smuzhiyun int xhci_bus_suspend(struct usb_hcd *hcd);
2200*4882a593Smuzhiyun int xhci_bus_resume(struct usb_hcd *hcd);
2201*4882a593Smuzhiyun unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
2202*4882a593Smuzhiyun #else
2203*4882a593Smuzhiyun #define	xhci_bus_suspend	NULL
2204*4882a593Smuzhiyun #define	xhci_bus_resume		NULL
2205*4882a593Smuzhiyun #define	xhci_get_resuming_ports	NULL
2206*4882a593Smuzhiyun #endif	/* CONFIG_PM */
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun u32 xhci_port_state_to_neutral(u32 state);
2209*4882a593Smuzhiyun int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2210*4882a593Smuzhiyun 		u16 port);
2211*4882a593Smuzhiyun void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun /* xHCI contexts */
2214*4882a593Smuzhiyun struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
2215*4882a593Smuzhiyun struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2216*4882a593Smuzhiyun struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2219*4882a593Smuzhiyun 		unsigned int slot_id, unsigned int ep_index,
2220*4882a593Smuzhiyun 		unsigned int stream_id);
2221*4882a593Smuzhiyun 
xhci_urb_to_transfer_ring(struct xhci_hcd * xhci,struct urb * urb)2222*4882a593Smuzhiyun static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2223*4882a593Smuzhiyun 								struct urb *urb)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun 	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2226*4882a593Smuzhiyun 					xhci_get_endpoint_index(&urb->ep->desc),
2227*4882a593Smuzhiyun 					urb->stream_id);
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun /**
2231*4882a593Smuzhiyun  * struct xhci_vendor_ops - function callbacks for vendor specific operations
2232*4882a593Smuzhiyun  * @vendor_init: called for vendor init process
2233*4882a593Smuzhiyun  * @vendor_cleanup: called for vendor cleanup process
2234*4882a593Smuzhiyun  * @is_usb_offload_enabled: called to check if usb offload enabled
2235*4882a593Smuzhiyun  * @queue_irq_work: called to queue vendor specific irq work
2236*4882a593Smuzhiyun  * @alloc_dcbaa: called when allocating vendor specific dcbaa
2237*4882a593Smuzhiyun  * @free_dcbaa: called to free vendor specific dcbaa
2238*4882a593Smuzhiyun  * @alloc_transfer_ring: called when remote transfer ring allocation is required
2239*4882a593Smuzhiyun  * @free_transfer_ring: called to free vendor specific transfer ring
2240*4882a593Smuzhiyun  * @sync_dev_ctx: called when synchronization for device context is required
2241*4882a593Smuzhiyun  * @alloc_container_ctx: called when allocating vendor specific container context
2242*4882a593Smuzhiyun  * @free_container_ctx: called to free vendor specific container context
2243*4882a593Smuzhiyun  */
2244*4882a593Smuzhiyun struct xhci_vendor_ops {
2245*4882a593Smuzhiyun 	int (*vendor_init)(struct xhci_hcd *xhci);
2246*4882a593Smuzhiyun 	void (*vendor_cleanup)(struct xhci_hcd *xhci);
2247*4882a593Smuzhiyun 	bool (*is_usb_offload_enabled)(struct xhci_hcd *xhci,
2248*4882a593Smuzhiyun 				       struct xhci_virt_device *vdev,
2249*4882a593Smuzhiyun 				       unsigned int ep_index);
2250*4882a593Smuzhiyun 	irqreturn_t (*queue_irq_work)(struct xhci_hcd *xhci);
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	struct xhci_device_context_array *(*alloc_dcbaa)(struct xhci_hcd *xhci,
2253*4882a593Smuzhiyun 							 gfp_t flags);
2254*4882a593Smuzhiyun 	void (*free_dcbaa)(struct xhci_hcd *xhci);
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	struct xhci_ring *(*alloc_transfer_ring)(struct xhci_hcd *xhci,
2257*4882a593Smuzhiyun 			u32 endpoint_type, enum xhci_ring_type ring_type,
2258*4882a593Smuzhiyun 			unsigned int max_packet, gfp_t mem_flags);
2259*4882a593Smuzhiyun 	void (*free_transfer_ring)(struct xhci_hcd *xhci,
2260*4882a593Smuzhiyun 			struct xhci_virt_device *virt_dev, unsigned int ep_index);
2261*4882a593Smuzhiyun 	int (*sync_dev_ctx)(struct xhci_hcd *xhci, unsigned int slot_id);
2262*4882a593Smuzhiyun 	bool (*usb_offload_skip_urb)(struct xhci_hcd *xhci, struct urb *urb);
2263*4882a593Smuzhiyun 	void (*alloc_container_ctx)(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx,
2264*4882a593Smuzhiyun 				    int type, gfp_t flags);
2265*4882a593Smuzhiyun 	void (*free_container_ctx)(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun struct xhci_vendor_ops *xhci_vendor_get_ops(struct xhci_hcd *xhci);
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun int xhci_vendor_sync_dev_ctx(struct xhci_hcd *xhci, unsigned int slot_id);
2271*4882a593Smuzhiyun bool xhci_vendor_usb_offload_skip_urb(struct xhci_hcd *xhci, struct urb *urb);
2272*4882a593Smuzhiyun void xhci_vendor_free_transfer_ring(struct xhci_hcd *xhci,
2273*4882a593Smuzhiyun 		struct xhci_virt_device *virt_dev, unsigned int ep_index);
2274*4882a593Smuzhiyun bool xhci_vendor_is_usb_offload_enabled(struct xhci_hcd *xhci,
2275*4882a593Smuzhiyun 		struct xhci_virt_device *virt_dev, unsigned int ep_index);
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun /*
2278*4882a593Smuzhiyun  * TODO: As per spec Isochronous IDT transmissions are supported. We bypass
2279*4882a593Smuzhiyun  * them anyways as we where unable to find a device that matches the
2280*4882a593Smuzhiyun  * constraints.
2281*4882a593Smuzhiyun  */
xhci_urb_suitable_for_idt(struct urb * urb)2282*4882a593Smuzhiyun static inline bool xhci_urb_suitable_for_idt(struct urb *urb)
2283*4882a593Smuzhiyun {
2284*4882a593Smuzhiyun 	if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) &&
2285*4882a593Smuzhiyun 	    usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE &&
2286*4882a593Smuzhiyun 	    urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE &&
2287*4882a593Smuzhiyun 	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) &&
2288*4882a593Smuzhiyun 	    !urb->num_sgs)
2289*4882a593Smuzhiyun 		return true;
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	return false;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun 
xhci_slot_state_string(u32 state)2294*4882a593Smuzhiyun static inline char *xhci_slot_state_string(u32 state)
2295*4882a593Smuzhiyun {
2296*4882a593Smuzhiyun 	switch (state) {
2297*4882a593Smuzhiyun 	case SLOT_STATE_ENABLED:
2298*4882a593Smuzhiyun 		return "enabled/disabled";
2299*4882a593Smuzhiyun 	case SLOT_STATE_DEFAULT:
2300*4882a593Smuzhiyun 		return "default";
2301*4882a593Smuzhiyun 	case SLOT_STATE_ADDRESSED:
2302*4882a593Smuzhiyun 		return "addressed";
2303*4882a593Smuzhiyun 	case SLOT_STATE_CONFIGURED:
2304*4882a593Smuzhiyun 		return "configured";
2305*4882a593Smuzhiyun 	default:
2306*4882a593Smuzhiyun 		return "reserved";
2307*4882a593Smuzhiyun 	}
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun 
xhci_decode_trb(char * str,size_t size,u32 field0,u32 field1,u32 field2,u32 field3)2310*4882a593Smuzhiyun static inline const char *xhci_decode_trb(char *str, size_t size,
2311*4882a593Smuzhiyun 					  u32 field0, u32 field1, u32 field2, u32 field3)
2312*4882a593Smuzhiyun {
2313*4882a593Smuzhiyun 	int type = TRB_FIELD_TO_TYPE(field3);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	switch (type) {
2316*4882a593Smuzhiyun 	case TRB_LINK:
2317*4882a593Smuzhiyun 		snprintf(str, size,
2318*4882a593Smuzhiyun 			"LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2319*4882a593Smuzhiyun 			field1, field0, GET_INTR_TARGET(field2),
2320*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2321*4882a593Smuzhiyun 			field3 & TRB_IOC ? 'I' : 'i',
2322*4882a593Smuzhiyun 			field3 & TRB_CHAIN ? 'C' : 'c',
2323*4882a593Smuzhiyun 			field3 & TRB_TC ? 'T' : 't',
2324*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2325*4882a593Smuzhiyun 		break;
2326*4882a593Smuzhiyun 	case TRB_TRANSFER:
2327*4882a593Smuzhiyun 	case TRB_COMPLETION:
2328*4882a593Smuzhiyun 	case TRB_PORT_STATUS:
2329*4882a593Smuzhiyun 	case TRB_BANDWIDTH_EVENT:
2330*4882a593Smuzhiyun 	case TRB_DOORBELL:
2331*4882a593Smuzhiyun 	case TRB_HC_EVENT:
2332*4882a593Smuzhiyun 	case TRB_DEV_NOTE:
2333*4882a593Smuzhiyun 	case TRB_MFINDEX_WRAP:
2334*4882a593Smuzhiyun 		snprintf(str, size,
2335*4882a593Smuzhiyun 			"TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2336*4882a593Smuzhiyun 			field1, field0,
2337*4882a593Smuzhiyun 			xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2338*4882a593Smuzhiyun 			EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2339*4882a593Smuzhiyun 			/* Macro decrements 1, maybe it shouldn't?!? */
2340*4882a593Smuzhiyun 			TRB_TO_EP_INDEX(field3) + 1,
2341*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2342*4882a593Smuzhiyun 			field3 & EVENT_DATA ? 'E' : 'e',
2343*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 		break;
2346*4882a593Smuzhiyun 	case TRB_SETUP:
2347*4882a593Smuzhiyun 		snprintf(str, size,
2348*4882a593Smuzhiyun 			"bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2349*4882a593Smuzhiyun 				field0 & 0xff,
2350*4882a593Smuzhiyun 				(field0 & 0xff00) >> 8,
2351*4882a593Smuzhiyun 				(field0 & 0xff000000) >> 24,
2352*4882a593Smuzhiyun 				(field0 & 0xff0000) >> 16,
2353*4882a593Smuzhiyun 				(field1 & 0xff00) >> 8,
2354*4882a593Smuzhiyun 				field1 & 0xff,
2355*4882a593Smuzhiyun 				(field1 & 0xff000000) >> 16 |
2356*4882a593Smuzhiyun 				(field1 & 0xff0000) >> 16,
2357*4882a593Smuzhiyun 				TRB_LEN(field2), GET_TD_SIZE(field2),
2358*4882a593Smuzhiyun 				GET_INTR_TARGET(field2),
2359*4882a593Smuzhiyun 				xhci_trb_type_string(type),
2360*4882a593Smuzhiyun 				field3 & TRB_IDT ? 'I' : 'i',
2361*4882a593Smuzhiyun 				field3 & TRB_IOC ? 'I' : 'i',
2362*4882a593Smuzhiyun 				field3 & TRB_CYCLE ? 'C' : 'c');
2363*4882a593Smuzhiyun 		break;
2364*4882a593Smuzhiyun 	case TRB_DATA:
2365*4882a593Smuzhiyun 		snprintf(str, size,
2366*4882a593Smuzhiyun 			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2367*4882a593Smuzhiyun 				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2368*4882a593Smuzhiyun 				GET_INTR_TARGET(field2),
2369*4882a593Smuzhiyun 				xhci_trb_type_string(type),
2370*4882a593Smuzhiyun 				field3 & TRB_IDT ? 'I' : 'i',
2371*4882a593Smuzhiyun 				field3 & TRB_IOC ? 'I' : 'i',
2372*4882a593Smuzhiyun 				field3 & TRB_CHAIN ? 'C' : 'c',
2373*4882a593Smuzhiyun 				field3 & TRB_NO_SNOOP ? 'S' : 's',
2374*4882a593Smuzhiyun 				field3 & TRB_ISP ? 'I' : 'i',
2375*4882a593Smuzhiyun 				field3 & TRB_ENT ? 'E' : 'e',
2376*4882a593Smuzhiyun 				field3 & TRB_CYCLE ? 'C' : 'c');
2377*4882a593Smuzhiyun 		break;
2378*4882a593Smuzhiyun 	case TRB_STATUS:
2379*4882a593Smuzhiyun 		snprintf(str, size,
2380*4882a593Smuzhiyun 			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2381*4882a593Smuzhiyun 				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2382*4882a593Smuzhiyun 				GET_INTR_TARGET(field2),
2383*4882a593Smuzhiyun 				xhci_trb_type_string(type),
2384*4882a593Smuzhiyun 				field3 & TRB_IOC ? 'I' : 'i',
2385*4882a593Smuzhiyun 				field3 & TRB_CHAIN ? 'C' : 'c',
2386*4882a593Smuzhiyun 				field3 & TRB_ENT ? 'E' : 'e',
2387*4882a593Smuzhiyun 				field3 & TRB_CYCLE ? 'C' : 'c');
2388*4882a593Smuzhiyun 		break;
2389*4882a593Smuzhiyun 	case TRB_NORMAL:
2390*4882a593Smuzhiyun 	case TRB_ISOC:
2391*4882a593Smuzhiyun 	case TRB_EVENT_DATA:
2392*4882a593Smuzhiyun 	case TRB_TR_NOOP:
2393*4882a593Smuzhiyun 		snprintf(str, size,
2394*4882a593Smuzhiyun 			"Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2395*4882a593Smuzhiyun 			field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2396*4882a593Smuzhiyun 			GET_INTR_TARGET(field2),
2397*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2398*4882a593Smuzhiyun 			field3 & TRB_BEI ? 'B' : 'b',
2399*4882a593Smuzhiyun 			field3 & TRB_IDT ? 'I' : 'i',
2400*4882a593Smuzhiyun 			field3 & TRB_IOC ? 'I' : 'i',
2401*4882a593Smuzhiyun 			field3 & TRB_CHAIN ? 'C' : 'c',
2402*4882a593Smuzhiyun 			field3 & TRB_NO_SNOOP ? 'S' : 's',
2403*4882a593Smuzhiyun 			field3 & TRB_ISP ? 'I' : 'i',
2404*4882a593Smuzhiyun 			field3 & TRB_ENT ? 'E' : 'e',
2405*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2406*4882a593Smuzhiyun 		break;
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 	case TRB_CMD_NOOP:
2409*4882a593Smuzhiyun 	case TRB_ENABLE_SLOT:
2410*4882a593Smuzhiyun 		snprintf(str, size,
2411*4882a593Smuzhiyun 			"%s: flags %c",
2412*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2413*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2414*4882a593Smuzhiyun 		break;
2415*4882a593Smuzhiyun 	case TRB_DISABLE_SLOT:
2416*4882a593Smuzhiyun 	case TRB_NEG_BANDWIDTH:
2417*4882a593Smuzhiyun 		snprintf(str, size,
2418*4882a593Smuzhiyun 			"%s: slot %d flags %c",
2419*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2420*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2421*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2422*4882a593Smuzhiyun 		break;
2423*4882a593Smuzhiyun 	case TRB_ADDR_DEV:
2424*4882a593Smuzhiyun 		snprintf(str, size,
2425*4882a593Smuzhiyun 			"%s: ctx %08x%08x slot %d flags %c:%c",
2426*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2427*4882a593Smuzhiyun 			field1, field0,
2428*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2429*4882a593Smuzhiyun 			field3 & TRB_BSR ? 'B' : 'b',
2430*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2431*4882a593Smuzhiyun 		break;
2432*4882a593Smuzhiyun 	case TRB_CONFIG_EP:
2433*4882a593Smuzhiyun 		snprintf(str, size,
2434*4882a593Smuzhiyun 			"%s: ctx %08x%08x slot %d flags %c:%c",
2435*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2436*4882a593Smuzhiyun 			field1, field0,
2437*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2438*4882a593Smuzhiyun 			field3 & TRB_DC ? 'D' : 'd',
2439*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2440*4882a593Smuzhiyun 		break;
2441*4882a593Smuzhiyun 	case TRB_EVAL_CONTEXT:
2442*4882a593Smuzhiyun 		snprintf(str, size,
2443*4882a593Smuzhiyun 			"%s: ctx %08x%08x slot %d flags %c",
2444*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2445*4882a593Smuzhiyun 			field1, field0,
2446*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2447*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2448*4882a593Smuzhiyun 		break;
2449*4882a593Smuzhiyun 	case TRB_RESET_EP:
2450*4882a593Smuzhiyun 		snprintf(str, size,
2451*4882a593Smuzhiyun 			"%s: ctx %08x%08x slot %d ep %d flags %c:%c",
2452*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2453*4882a593Smuzhiyun 			field1, field0,
2454*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2455*4882a593Smuzhiyun 			/* Macro decrements 1, maybe it shouldn't?!? */
2456*4882a593Smuzhiyun 			TRB_TO_EP_INDEX(field3) + 1,
2457*4882a593Smuzhiyun 			field3 & TRB_TSP ? 'T' : 't',
2458*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2459*4882a593Smuzhiyun 		break;
2460*4882a593Smuzhiyun 	case TRB_STOP_RING:
2461*4882a593Smuzhiyun 		snprintf(str, size,
2462*4882a593Smuzhiyun 			"%s: slot %d sp %d ep %d flags %c",
2463*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2464*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2465*4882a593Smuzhiyun 			TRB_TO_SUSPEND_PORT(field3),
2466*4882a593Smuzhiyun 			/* Macro decrements 1, maybe it shouldn't?!? */
2467*4882a593Smuzhiyun 			TRB_TO_EP_INDEX(field3) + 1,
2468*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2469*4882a593Smuzhiyun 		break;
2470*4882a593Smuzhiyun 	case TRB_SET_DEQ:
2471*4882a593Smuzhiyun 		snprintf(str, size,
2472*4882a593Smuzhiyun 			"%s: deq %08x%08x stream %d slot %d ep %d flags %c",
2473*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2474*4882a593Smuzhiyun 			field1, field0,
2475*4882a593Smuzhiyun 			TRB_TO_STREAM_ID(field2),
2476*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2477*4882a593Smuzhiyun 			/* Macro decrements 1, maybe it shouldn't?!? */
2478*4882a593Smuzhiyun 			TRB_TO_EP_INDEX(field3) + 1,
2479*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2480*4882a593Smuzhiyun 		break;
2481*4882a593Smuzhiyun 	case TRB_RESET_DEV:
2482*4882a593Smuzhiyun 		snprintf(str, size,
2483*4882a593Smuzhiyun 			"%s: slot %d flags %c",
2484*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2485*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2486*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2487*4882a593Smuzhiyun 		break;
2488*4882a593Smuzhiyun 	case TRB_FORCE_EVENT:
2489*4882a593Smuzhiyun 		snprintf(str, size,
2490*4882a593Smuzhiyun 			"%s: event %08x%08x vf intr %d vf id %d flags %c",
2491*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2492*4882a593Smuzhiyun 			field1, field0,
2493*4882a593Smuzhiyun 			TRB_TO_VF_INTR_TARGET(field2),
2494*4882a593Smuzhiyun 			TRB_TO_VF_ID(field3),
2495*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2496*4882a593Smuzhiyun 		break;
2497*4882a593Smuzhiyun 	case TRB_SET_LT:
2498*4882a593Smuzhiyun 		snprintf(str, size,
2499*4882a593Smuzhiyun 			"%s: belt %d flags %c",
2500*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2501*4882a593Smuzhiyun 			TRB_TO_BELT(field3),
2502*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2503*4882a593Smuzhiyun 		break;
2504*4882a593Smuzhiyun 	case TRB_GET_BW:
2505*4882a593Smuzhiyun 		snprintf(str, size,
2506*4882a593Smuzhiyun 			"%s: ctx %08x%08x slot %d speed %d flags %c",
2507*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2508*4882a593Smuzhiyun 			field1, field0,
2509*4882a593Smuzhiyun 			TRB_TO_SLOT_ID(field3),
2510*4882a593Smuzhiyun 			TRB_TO_DEV_SPEED(field3),
2511*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2512*4882a593Smuzhiyun 		break;
2513*4882a593Smuzhiyun 	case TRB_FORCE_HEADER:
2514*4882a593Smuzhiyun 		snprintf(str, size,
2515*4882a593Smuzhiyun 			"%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
2516*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2517*4882a593Smuzhiyun 			field2, field1, field0 & 0xffffffe0,
2518*4882a593Smuzhiyun 			TRB_TO_PACKET_TYPE(field0),
2519*4882a593Smuzhiyun 			TRB_TO_ROOTHUB_PORT(field3),
2520*4882a593Smuzhiyun 			field3 & TRB_CYCLE ? 'C' : 'c');
2521*4882a593Smuzhiyun 		break;
2522*4882a593Smuzhiyun 	default:
2523*4882a593Smuzhiyun 		snprintf(str, size,
2524*4882a593Smuzhiyun 			"type '%s' -> raw %08x %08x %08x %08x",
2525*4882a593Smuzhiyun 			xhci_trb_type_string(type),
2526*4882a593Smuzhiyun 			field0, field1, field2, field3);
2527*4882a593Smuzhiyun 	}
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	return str;
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun 
xhci_decode_ctrl_ctx(char * str,unsigned long drop,unsigned long add)2532*4882a593Smuzhiyun static inline const char *xhci_decode_ctrl_ctx(char *str,
2533*4882a593Smuzhiyun 		unsigned long drop, unsigned long add)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun 	unsigned int	bit;
2536*4882a593Smuzhiyun 	int		ret = 0;
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	str[0] = '\0';
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	if (drop) {
2541*4882a593Smuzhiyun 		ret = sprintf(str, "Drop:");
2542*4882a593Smuzhiyun 		for_each_set_bit(bit, &drop, 32)
2543*4882a593Smuzhiyun 			ret += sprintf(str + ret, " %d%s",
2544*4882a593Smuzhiyun 				       bit / 2,
2545*4882a593Smuzhiyun 				       bit % 2 ? "in":"out");
2546*4882a593Smuzhiyun 		ret += sprintf(str + ret, ", ");
2547*4882a593Smuzhiyun 	}
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	if (add) {
2550*4882a593Smuzhiyun 		ret += sprintf(str + ret, "Add:%s%s",
2551*4882a593Smuzhiyun 			       (add & SLOT_FLAG) ? " slot":"",
2552*4882a593Smuzhiyun 			       (add & EP0_FLAG) ? " ep0":"");
2553*4882a593Smuzhiyun 		add &= ~(SLOT_FLAG | EP0_FLAG);
2554*4882a593Smuzhiyun 		for_each_set_bit(bit, &add, 32)
2555*4882a593Smuzhiyun 			ret += sprintf(str + ret, " %d%s",
2556*4882a593Smuzhiyun 				       bit / 2,
2557*4882a593Smuzhiyun 				       bit % 2 ? "in":"out");
2558*4882a593Smuzhiyun 	}
2559*4882a593Smuzhiyun 	return str;
2560*4882a593Smuzhiyun }
2561*4882a593Smuzhiyun 
xhci_decode_slot_context(char * str,u32 info,u32 info2,u32 tt_info,u32 state)2562*4882a593Smuzhiyun static inline const char *xhci_decode_slot_context(char *str,
2563*4882a593Smuzhiyun 		u32 info, u32 info2, u32 tt_info, u32 state)
2564*4882a593Smuzhiyun {
2565*4882a593Smuzhiyun 	u32 speed;
2566*4882a593Smuzhiyun 	u32 hub;
2567*4882a593Smuzhiyun 	u32 mtt;
2568*4882a593Smuzhiyun 	int ret = 0;
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	speed = info & DEV_SPEED;
2571*4882a593Smuzhiyun 	hub = info & DEV_HUB;
2572*4882a593Smuzhiyun 	mtt = info & DEV_MTT;
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2575*4882a593Smuzhiyun 			info & ROUTE_STRING_MASK,
2576*4882a593Smuzhiyun 			({ char *s;
2577*4882a593Smuzhiyun 			switch (speed) {
2578*4882a593Smuzhiyun 			case SLOT_SPEED_FS:
2579*4882a593Smuzhiyun 				s = "full-speed";
2580*4882a593Smuzhiyun 				break;
2581*4882a593Smuzhiyun 			case SLOT_SPEED_LS:
2582*4882a593Smuzhiyun 				s = "low-speed";
2583*4882a593Smuzhiyun 				break;
2584*4882a593Smuzhiyun 			case SLOT_SPEED_HS:
2585*4882a593Smuzhiyun 				s = "high-speed";
2586*4882a593Smuzhiyun 				break;
2587*4882a593Smuzhiyun 			case SLOT_SPEED_SS:
2588*4882a593Smuzhiyun 				s = "super-speed";
2589*4882a593Smuzhiyun 				break;
2590*4882a593Smuzhiyun 			case SLOT_SPEED_SSP:
2591*4882a593Smuzhiyun 				s = "super-speed plus";
2592*4882a593Smuzhiyun 				break;
2593*4882a593Smuzhiyun 			default:
2594*4882a593Smuzhiyun 				s = "UNKNOWN speed";
2595*4882a593Smuzhiyun 			} s; }),
2596*4882a593Smuzhiyun 			mtt ? " multi-TT" : "",
2597*4882a593Smuzhiyun 			hub ? " Hub" : "",
2598*4882a593Smuzhiyun 			(info & LAST_CTX_MASK) >> 27,
2599*4882a593Smuzhiyun 			info2 & MAX_EXIT,
2600*4882a593Smuzhiyun 			DEVINFO_TO_ROOT_HUB_PORT(info2),
2601*4882a593Smuzhiyun 			DEVINFO_TO_MAX_PORTS(info2));
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2604*4882a593Smuzhiyun 			tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2605*4882a593Smuzhiyun 			GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2606*4882a593Smuzhiyun 			state & DEV_ADDR_MASK,
2607*4882a593Smuzhiyun 			xhci_slot_state_string(GET_SLOT_STATE(state)));
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	return str;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 
xhci_portsc_link_state_string(u32 portsc)2613*4882a593Smuzhiyun static inline const char *xhci_portsc_link_state_string(u32 portsc)
2614*4882a593Smuzhiyun {
2615*4882a593Smuzhiyun 	switch (portsc & PORT_PLS_MASK) {
2616*4882a593Smuzhiyun 	case XDEV_U0:
2617*4882a593Smuzhiyun 		return "U0";
2618*4882a593Smuzhiyun 	case XDEV_U1:
2619*4882a593Smuzhiyun 		return "U1";
2620*4882a593Smuzhiyun 	case XDEV_U2:
2621*4882a593Smuzhiyun 		return "U2";
2622*4882a593Smuzhiyun 	case XDEV_U3:
2623*4882a593Smuzhiyun 		return "U3";
2624*4882a593Smuzhiyun 	case XDEV_DISABLED:
2625*4882a593Smuzhiyun 		return "Disabled";
2626*4882a593Smuzhiyun 	case XDEV_RXDETECT:
2627*4882a593Smuzhiyun 		return "RxDetect";
2628*4882a593Smuzhiyun 	case XDEV_INACTIVE:
2629*4882a593Smuzhiyun 		return "Inactive";
2630*4882a593Smuzhiyun 	case XDEV_POLLING:
2631*4882a593Smuzhiyun 		return "Polling";
2632*4882a593Smuzhiyun 	case XDEV_RECOVERY:
2633*4882a593Smuzhiyun 		return "Recovery";
2634*4882a593Smuzhiyun 	case XDEV_HOT_RESET:
2635*4882a593Smuzhiyun 		return "Hot Reset";
2636*4882a593Smuzhiyun 	case XDEV_COMP_MODE:
2637*4882a593Smuzhiyun 		return "Compliance mode";
2638*4882a593Smuzhiyun 	case XDEV_TEST_MODE:
2639*4882a593Smuzhiyun 		return "Test mode";
2640*4882a593Smuzhiyun 	case XDEV_RESUME:
2641*4882a593Smuzhiyun 		return "Resume";
2642*4882a593Smuzhiyun 	default:
2643*4882a593Smuzhiyun 		break;
2644*4882a593Smuzhiyun 	}
2645*4882a593Smuzhiyun 	return "Unknown";
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun 
xhci_decode_portsc(char * str,u32 portsc)2648*4882a593Smuzhiyun static inline const char *xhci_decode_portsc(char *str, u32 portsc)
2649*4882a593Smuzhiyun {
2650*4882a593Smuzhiyun 	int ret;
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
2653*4882a593Smuzhiyun 		      portsc & PORT_POWER	? "Powered" : "Powered-off",
2654*4882a593Smuzhiyun 		      portsc & PORT_CONNECT	? "Connected" : "Not-connected",
2655*4882a593Smuzhiyun 		      portsc & PORT_PE		? "Enabled" : "Disabled",
2656*4882a593Smuzhiyun 		      xhci_portsc_link_state_string(portsc),
2657*4882a593Smuzhiyun 		      DEV_PORT_SPEED(portsc));
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun 	if (portsc & PORT_OC)
2660*4882a593Smuzhiyun 		ret += sprintf(str + ret, "OverCurrent ");
2661*4882a593Smuzhiyun 	if (portsc & PORT_RESET)
2662*4882a593Smuzhiyun 		ret += sprintf(str + ret, "In-Reset ");
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	ret += sprintf(str + ret, "Change: ");
2665*4882a593Smuzhiyun 	if (portsc & PORT_CSC)
2666*4882a593Smuzhiyun 		ret += sprintf(str + ret, "CSC ");
2667*4882a593Smuzhiyun 	if (portsc & PORT_PEC)
2668*4882a593Smuzhiyun 		ret += sprintf(str + ret, "PEC ");
2669*4882a593Smuzhiyun 	if (portsc & PORT_WRC)
2670*4882a593Smuzhiyun 		ret += sprintf(str + ret, "WRC ");
2671*4882a593Smuzhiyun 	if (portsc & PORT_OCC)
2672*4882a593Smuzhiyun 		ret += sprintf(str + ret, "OCC ");
2673*4882a593Smuzhiyun 	if (portsc & PORT_RC)
2674*4882a593Smuzhiyun 		ret += sprintf(str + ret, "PRC ");
2675*4882a593Smuzhiyun 	if (portsc & PORT_PLC)
2676*4882a593Smuzhiyun 		ret += sprintf(str + ret, "PLC ");
2677*4882a593Smuzhiyun 	if (portsc & PORT_CEC)
2678*4882a593Smuzhiyun 		ret += sprintf(str + ret, "CEC ");
2679*4882a593Smuzhiyun 	if (portsc & PORT_CAS)
2680*4882a593Smuzhiyun 		ret += sprintf(str + ret, "CAS ");
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	ret += sprintf(str + ret, "Wake: ");
2683*4882a593Smuzhiyun 	if (portsc & PORT_WKCONN_E)
2684*4882a593Smuzhiyun 		ret += sprintf(str + ret, "WCE ");
2685*4882a593Smuzhiyun 	if (portsc & PORT_WKDISC_E)
2686*4882a593Smuzhiyun 		ret += sprintf(str + ret, "WDE ");
2687*4882a593Smuzhiyun 	if (portsc & PORT_WKOC_E)
2688*4882a593Smuzhiyun 		ret += sprintf(str + ret, "WOE ");
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 	return str;
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun 
xhci_decode_usbsts(char * str,u32 usbsts)2693*4882a593Smuzhiyun static inline const char *xhci_decode_usbsts(char *str, u32 usbsts)
2694*4882a593Smuzhiyun {
2695*4882a593Smuzhiyun 	int ret = 0;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	ret = sprintf(str, " 0x%08x", usbsts);
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	if (usbsts == ~(u32)0)
2700*4882a593Smuzhiyun 		return str;
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 	if (usbsts & STS_HALT)
2703*4882a593Smuzhiyun 		ret += sprintf(str + ret, " HCHalted");
2704*4882a593Smuzhiyun 	if (usbsts & STS_FATAL)
2705*4882a593Smuzhiyun 		ret += sprintf(str + ret, " HSE");
2706*4882a593Smuzhiyun 	if (usbsts & STS_EINT)
2707*4882a593Smuzhiyun 		ret += sprintf(str + ret, " EINT");
2708*4882a593Smuzhiyun 	if (usbsts & STS_PORT)
2709*4882a593Smuzhiyun 		ret += sprintf(str + ret, " PCD");
2710*4882a593Smuzhiyun 	if (usbsts & STS_SAVE)
2711*4882a593Smuzhiyun 		ret += sprintf(str + ret, " SSS");
2712*4882a593Smuzhiyun 	if (usbsts & STS_RESTORE)
2713*4882a593Smuzhiyun 		ret += sprintf(str + ret, " RSS");
2714*4882a593Smuzhiyun 	if (usbsts & STS_SRE)
2715*4882a593Smuzhiyun 		ret += sprintf(str + ret, " SRE");
2716*4882a593Smuzhiyun 	if (usbsts & STS_CNR)
2717*4882a593Smuzhiyun 		ret += sprintf(str + ret, " CNR");
2718*4882a593Smuzhiyun 	if (usbsts & STS_HCE)
2719*4882a593Smuzhiyun 		ret += sprintf(str + ret, " HCE");
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 	return str;
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun 
xhci_decode_doorbell(char * str,u32 slot,u32 doorbell)2724*4882a593Smuzhiyun static inline const char *xhci_decode_doorbell(char *str, u32 slot, u32 doorbell)
2725*4882a593Smuzhiyun {
2726*4882a593Smuzhiyun 	u8 ep;
2727*4882a593Smuzhiyun 	u16 stream;
2728*4882a593Smuzhiyun 	int ret;
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 	ep = (doorbell & 0xff);
2731*4882a593Smuzhiyun 	stream = doorbell >> 16;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	if (slot == 0) {
2734*4882a593Smuzhiyun 		sprintf(str, "Command Ring %d", doorbell);
2735*4882a593Smuzhiyun 		return str;
2736*4882a593Smuzhiyun 	}
2737*4882a593Smuzhiyun 	ret = sprintf(str, "Slot %d ", slot);
2738*4882a593Smuzhiyun 	if (ep > 0 && ep < 32)
2739*4882a593Smuzhiyun 		ret = sprintf(str + ret, "ep%d%s",
2740*4882a593Smuzhiyun 			      ep / 2,
2741*4882a593Smuzhiyun 			      ep % 2 ? "in" : "out");
2742*4882a593Smuzhiyun 	else if (ep == 0 || ep < 248)
2743*4882a593Smuzhiyun 		ret = sprintf(str + ret, "Reserved %d", ep);
2744*4882a593Smuzhiyun 	else
2745*4882a593Smuzhiyun 		ret = sprintf(str + ret, "Vendor Defined %d", ep);
2746*4882a593Smuzhiyun 	if (stream)
2747*4882a593Smuzhiyun 		ret = sprintf(str + ret, " Stream %d", stream);
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	return str;
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun 
xhci_ep_state_string(u8 state)2752*4882a593Smuzhiyun static inline const char *xhci_ep_state_string(u8 state)
2753*4882a593Smuzhiyun {
2754*4882a593Smuzhiyun 	switch (state) {
2755*4882a593Smuzhiyun 	case EP_STATE_DISABLED:
2756*4882a593Smuzhiyun 		return "disabled";
2757*4882a593Smuzhiyun 	case EP_STATE_RUNNING:
2758*4882a593Smuzhiyun 		return "running";
2759*4882a593Smuzhiyun 	case EP_STATE_HALTED:
2760*4882a593Smuzhiyun 		return "halted";
2761*4882a593Smuzhiyun 	case EP_STATE_STOPPED:
2762*4882a593Smuzhiyun 		return "stopped";
2763*4882a593Smuzhiyun 	case EP_STATE_ERROR:
2764*4882a593Smuzhiyun 		return "error";
2765*4882a593Smuzhiyun 	default:
2766*4882a593Smuzhiyun 		return "INVALID";
2767*4882a593Smuzhiyun 	}
2768*4882a593Smuzhiyun }
2769*4882a593Smuzhiyun 
xhci_ep_type_string(u8 type)2770*4882a593Smuzhiyun static inline const char *xhci_ep_type_string(u8 type)
2771*4882a593Smuzhiyun {
2772*4882a593Smuzhiyun 	switch (type) {
2773*4882a593Smuzhiyun 	case ISOC_OUT_EP:
2774*4882a593Smuzhiyun 		return "Isoc OUT";
2775*4882a593Smuzhiyun 	case BULK_OUT_EP:
2776*4882a593Smuzhiyun 		return "Bulk OUT";
2777*4882a593Smuzhiyun 	case INT_OUT_EP:
2778*4882a593Smuzhiyun 		return "Int OUT";
2779*4882a593Smuzhiyun 	case CTRL_EP:
2780*4882a593Smuzhiyun 		return "Ctrl";
2781*4882a593Smuzhiyun 	case ISOC_IN_EP:
2782*4882a593Smuzhiyun 		return "Isoc IN";
2783*4882a593Smuzhiyun 	case BULK_IN_EP:
2784*4882a593Smuzhiyun 		return "Bulk IN";
2785*4882a593Smuzhiyun 	case INT_IN_EP:
2786*4882a593Smuzhiyun 		return "Int IN";
2787*4882a593Smuzhiyun 	default:
2788*4882a593Smuzhiyun 		return "INVALID";
2789*4882a593Smuzhiyun 	}
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun 
xhci_decode_ep_context(char * str,u32 info,u32 info2,u64 deq,u32 tx_info)2792*4882a593Smuzhiyun static inline const char *xhci_decode_ep_context(char *str, u32 info,
2793*4882a593Smuzhiyun 		u32 info2, u64 deq, u32 tx_info)
2794*4882a593Smuzhiyun {
2795*4882a593Smuzhiyun 	int ret;
2796*4882a593Smuzhiyun 
2797*4882a593Smuzhiyun 	u32 esit;
2798*4882a593Smuzhiyun 	u16 maxp;
2799*4882a593Smuzhiyun 	u16 avg;
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	u8 max_pstr;
2802*4882a593Smuzhiyun 	u8 ep_state;
2803*4882a593Smuzhiyun 	u8 interval;
2804*4882a593Smuzhiyun 	u8 ep_type;
2805*4882a593Smuzhiyun 	u8 burst;
2806*4882a593Smuzhiyun 	u8 cerr;
2807*4882a593Smuzhiyun 	u8 mult;
2808*4882a593Smuzhiyun 
2809*4882a593Smuzhiyun 	bool lsa;
2810*4882a593Smuzhiyun 	bool hid;
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2813*4882a593Smuzhiyun 		CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 	ep_state = info & EP_STATE_MASK;
2816*4882a593Smuzhiyun 	max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
2817*4882a593Smuzhiyun 	interval = CTX_TO_EP_INTERVAL(info);
2818*4882a593Smuzhiyun 	mult = CTX_TO_EP_MULT(info) + 1;
2819*4882a593Smuzhiyun 	lsa = !!(info & EP_HAS_LSA);
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 	cerr = (info2 & (3 << 1)) >> 1;
2822*4882a593Smuzhiyun 	ep_type = CTX_TO_EP_TYPE(info2);
2823*4882a593Smuzhiyun 	hid = !!(info2 & (1 << 7));
2824*4882a593Smuzhiyun 	burst = CTX_TO_MAX_BURST(info2);
2825*4882a593Smuzhiyun 	maxp = MAX_PACKET_DECODED(info2);
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun 	avg = EP_AVG_TRB_LENGTH(tx_info);
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2830*4882a593Smuzhiyun 			xhci_ep_state_string(ep_state), mult,
2831*4882a593Smuzhiyun 			max_pstr, lsa ? "LSA " : "");
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2834*4882a593Smuzhiyun 			(1 << interval) * 125, esit, cerr);
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun 	ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2837*4882a593Smuzhiyun 			xhci_ep_type_string(ep_type), hid ? "HID" : "",
2838*4882a593Smuzhiyun 			burst, maxp, deq);
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 	ret += sprintf(str + ret, "avg trb len %d", avg);
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 	return str;
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun #endif /* __LINUX_XHCI_HCD_H */
2846