1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * NVIDIA Tegra xHCI host controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 NVIDIA Corporation
6*4882a593Smuzhiyun * Copyright (C) 2014 Google, Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/firmware.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/phy/phy.h>
19*4882a593Smuzhiyun #include <linux/phy/tegra/xusb.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/pm.h>
22*4882a593Smuzhiyun #include <linux/pm_domain.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
25*4882a593Smuzhiyun #include <linux/reset.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/usb/otg.h>
28*4882a593Smuzhiyun #include <linux/usb/phy.h>
29*4882a593Smuzhiyun #include <linux/usb/role.h>
30*4882a593Smuzhiyun #include <soc/tegra/pmc.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "xhci.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define TEGRA_XHCI_SS_HIGH_SPEED 120000000
35*4882a593Smuzhiyun #define TEGRA_XHCI_SS_LOW_SPEED 12000000
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* FPCI CFG registers */
38*4882a593Smuzhiyun #define XUSB_CFG_1 0x004
39*4882a593Smuzhiyun #define XUSB_IO_SPACE_EN BIT(0)
40*4882a593Smuzhiyun #define XUSB_MEM_SPACE_EN BIT(1)
41*4882a593Smuzhiyun #define XUSB_BUS_MASTER_EN BIT(2)
42*4882a593Smuzhiyun #define XUSB_CFG_4 0x010
43*4882a593Smuzhiyun #define XUSB_BASE_ADDR_SHIFT 15
44*4882a593Smuzhiyun #define XUSB_BASE_ADDR_MASK 0x1ffff
45*4882a593Smuzhiyun #define XUSB_CFG_16 0x040
46*4882a593Smuzhiyun #define XUSB_CFG_24 0x060
47*4882a593Smuzhiyun #define XUSB_CFG_AXI_CFG 0x0f8
48*4882a593Smuzhiyun #define XUSB_CFG_ARU_C11_CSBRANGE 0x41c
49*4882a593Smuzhiyun #define XUSB_CFG_ARU_CONTEXT 0x43c
50*4882a593Smuzhiyun #define XUSB_CFG_ARU_CONTEXT_HS_PLS 0x478
51*4882a593Smuzhiyun #define XUSB_CFG_ARU_CONTEXT_FS_PLS 0x47c
52*4882a593Smuzhiyun #define XUSB_CFG_ARU_CONTEXT_HSFS_SPEED 0x480
53*4882a593Smuzhiyun #define XUSB_CFG_ARU_CONTEXT_HSFS_PP 0x484
54*4882a593Smuzhiyun #define XUSB_CFG_CSB_BASE_ADDR 0x800
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* FPCI mailbox registers */
57*4882a593Smuzhiyun /* XUSB_CFG_ARU_MBOX_CMD */
58*4882a593Smuzhiyun #define MBOX_DEST_FALC BIT(27)
59*4882a593Smuzhiyun #define MBOX_DEST_PME BIT(28)
60*4882a593Smuzhiyun #define MBOX_DEST_SMI BIT(29)
61*4882a593Smuzhiyun #define MBOX_DEST_XHCI BIT(30)
62*4882a593Smuzhiyun #define MBOX_INT_EN BIT(31)
63*4882a593Smuzhiyun /* XUSB_CFG_ARU_MBOX_DATA_IN and XUSB_CFG_ARU_MBOX_DATA_OUT */
64*4882a593Smuzhiyun #define CMD_DATA_SHIFT 0
65*4882a593Smuzhiyun #define CMD_DATA_MASK 0xffffff
66*4882a593Smuzhiyun #define CMD_TYPE_SHIFT 24
67*4882a593Smuzhiyun #define CMD_TYPE_MASK 0xff
68*4882a593Smuzhiyun /* XUSB_CFG_ARU_MBOX_OWNER */
69*4882a593Smuzhiyun #define MBOX_OWNER_NONE 0
70*4882a593Smuzhiyun #define MBOX_OWNER_FW 1
71*4882a593Smuzhiyun #define MBOX_OWNER_SW 2
72*4882a593Smuzhiyun #define XUSB_CFG_ARU_SMI_INTR 0x428
73*4882a593Smuzhiyun #define MBOX_SMI_INTR_FW_HANG BIT(1)
74*4882a593Smuzhiyun #define MBOX_SMI_INTR_EN BIT(3)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* IPFS registers */
77*4882a593Smuzhiyun #define IPFS_XUSB_HOST_MSI_BAR_SZ_0 0x0c0
78*4882a593Smuzhiyun #define IPFS_XUSB_HOST_MSI_AXI_BAR_ST_0 0x0c4
79*4882a593Smuzhiyun #define IPFS_XUSB_HOST_MSI_FPCI_BAR_ST_0 0x0c8
80*4882a593Smuzhiyun #define IPFS_XUSB_HOST_MSI_VEC0_0 0x100
81*4882a593Smuzhiyun #define IPFS_XUSB_HOST_MSI_EN_VEC0_0 0x140
82*4882a593Smuzhiyun #define IPFS_XUSB_HOST_CONFIGURATION_0 0x180
83*4882a593Smuzhiyun #define IPFS_EN_FPCI BIT(0)
84*4882a593Smuzhiyun #define IPFS_XUSB_HOST_FPCI_ERROR_MASKS_0 0x184
85*4882a593Smuzhiyun #define IPFS_XUSB_HOST_INTR_MASK_0 0x188
86*4882a593Smuzhiyun #define IPFS_IP_INT_MASK BIT(16)
87*4882a593Smuzhiyun #define IPFS_XUSB_HOST_INTR_ENABLE_0 0x198
88*4882a593Smuzhiyun #define IPFS_XUSB_HOST_UFPCI_CONFIG_0 0x19c
89*4882a593Smuzhiyun #define IPFS_XUSB_HOST_CLKGATE_HYSTERESIS_0 0x1bc
90*4882a593Smuzhiyun #define IPFS_XUSB_HOST_MCCIF_FIFOCTRL_0 0x1dc
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define CSB_PAGE_SELECT_MASK 0x7fffff
93*4882a593Smuzhiyun #define CSB_PAGE_SELECT_SHIFT 9
94*4882a593Smuzhiyun #define CSB_PAGE_OFFSET_MASK 0x1ff
95*4882a593Smuzhiyun #define CSB_PAGE_SELECT(addr) ((addr) >> (CSB_PAGE_SELECT_SHIFT) & \
96*4882a593Smuzhiyun CSB_PAGE_SELECT_MASK)
97*4882a593Smuzhiyun #define CSB_PAGE_OFFSET(addr) ((addr) & CSB_PAGE_OFFSET_MASK)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Falcon CSB registers */
100*4882a593Smuzhiyun #define XUSB_FALC_CPUCTL 0x100
101*4882a593Smuzhiyun #define CPUCTL_STARTCPU BIT(1)
102*4882a593Smuzhiyun #define CPUCTL_STATE_HALTED BIT(4)
103*4882a593Smuzhiyun #define CPUCTL_STATE_STOPPED BIT(5)
104*4882a593Smuzhiyun #define XUSB_FALC_BOOTVEC 0x104
105*4882a593Smuzhiyun #define XUSB_FALC_DMACTL 0x10c
106*4882a593Smuzhiyun #define XUSB_FALC_IMFILLRNG1 0x154
107*4882a593Smuzhiyun #define IMFILLRNG1_TAG_MASK 0xffff
108*4882a593Smuzhiyun #define IMFILLRNG1_TAG_LO_SHIFT 0
109*4882a593Smuzhiyun #define IMFILLRNG1_TAG_HI_SHIFT 16
110*4882a593Smuzhiyun #define XUSB_FALC_IMFILLCTL 0x158
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* MP CSB registers */
113*4882a593Smuzhiyun #define XUSB_CSB_MP_ILOAD_ATTR 0x101a00
114*4882a593Smuzhiyun #define XUSB_CSB_MP_ILOAD_BASE_LO 0x101a04
115*4882a593Smuzhiyun #define XUSB_CSB_MP_ILOAD_BASE_HI 0x101a08
116*4882a593Smuzhiyun #define XUSB_CSB_MP_L2IMEMOP_SIZE 0x101a10
117*4882a593Smuzhiyun #define L2IMEMOP_SIZE_SRC_OFFSET_SHIFT 8
118*4882a593Smuzhiyun #define L2IMEMOP_SIZE_SRC_OFFSET_MASK 0x3ff
119*4882a593Smuzhiyun #define L2IMEMOP_SIZE_SRC_COUNT_SHIFT 24
120*4882a593Smuzhiyun #define L2IMEMOP_SIZE_SRC_COUNT_MASK 0xff
121*4882a593Smuzhiyun #define XUSB_CSB_MP_L2IMEMOP_TRIG 0x101a14
122*4882a593Smuzhiyun #define L2IMEMOP_ACTION_SHIFT 24
123*4882a593Smuzhiyun #define L2IMEMOP_INVALIDATE_ALL (0x40 << L2IMEMOP_ACTION_SHIFT)
124*4882a593Smuzhiyun #define L2IMEMOP_LOAD_LOCKED_RESULT (0x11 << L2IMEMOP_ACTION_SHIFT)
125*4882a593Smuzhiyun #define XUSB_CSB_MEMPOOL_L2IMEMOP_RESULT 0x101a18
126*4882a593Smuzhiyun #define L2IMEMOP_RESULT_VLD BIT(31)
127*4882a593Smuzhiyun #define XUSB_CSB_MP_APMAP 0x10181c
128*4882a593Smuzhiyun #define APMAP_BOOTPATH BIT(31)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define IMEM_BLOCK_SIZE 256
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct tegra_xusb_fw_header {
133*4882a593Smuzhiyun __le32 boot_loadaddr_in_imem;
134*4882a593Smuzhiyun __le32 boot_codedfi_offset;
135*4882a593Smuzhiyun __le32 boot_codetag;
136*4882a593Smuzhiyun __le32 boot_codesize;
137*4882a593Smuzhiyun __le32 phys_memaddr;
138*4882a593Smuzhiyun __le16 reqphys_memsize;
139*4882a593Smuzhiyun __le16 alloc_phys_memsize;
140*4882a593Smuzhiyun __le32 rodata_img_offset;
141*4882a593Smuzhiyun __le32 rodata_section_start;
142*4882a593Smuzhiyun __le32 rodata_section_end;
143*4882a593Smuzhiyun __le32 main_fnaddr;
144*4882a593Smuzhiyun __le32 fwimg_cksum;
145*4882a593Smuzhiyun __le32 fwimg_created_time;
146*4882a593Smuzhiyun __le32 imem_resident_start;
147*4882a593Smuzhiyun __le32 imem_resident_end;
148*4882a593Smuzhiyun __le32 idirect_start;
149*4882a593Smuzhiyun __le32 idirect_end;
150*4882a593Smuzhiyun __le32 l2_imem_start;
151*4882a593Smuzhiyun __le32 l2_imem_end;
152*4882a593Smuzhiyun __le32 version_id;
153*4882a593Smuzhiyun u8 init_ddirect;
154*4882a593Smuzhiyun u8 reserved[3];
155*4882a593Smuzhiyun __le32 phys_addr_log_buffer;
156*4882a593Smuzhiyun __le32 total_log_entries;
157*4882a593Smuzhiyun __le32 dequeue_ptr;
158*4882a593Smuzhiyun __le32 dummy_var[2];
159*4882a593Smuzhiyun __le32 fwimg_len;
160*4882a593Smuzhiyun u8 magic[8];
161*4882a593Smuzhiyun __le32 ss_low_power_entry_timeout;
162*4882a593Smuzhiyun u8 num_hsic_port;
163*4882a593Smuzhiyun u8 padding[139]; /* Pad to 256 bytes */
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct tegra_xusb_phy_type {
167*4882a593Smuzhiyun const char *name;
168*4882a593Smuzhiyun unsigned int num;
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct tegra_xusb_mbox_regs {
172*4882a593Smuzhiyun u16 cmd;
173*4882a593Smuzhiyun u16 data_in;
174*4882a593Smuzhiyun u16 data_out;
175*4882a593Smuzhiyun u16 owner;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct tegra_xusb_context_soc {
179*4882a593Smuzhiyun struct {
180*4882a593Smuzhiyun const unsigned int *offsets;
181*4882a593Smuzhiyun unsigned int num_offsets;
182*4882a593Smuzhiyun } ipfs;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun struct {
185*4882a593Smuzhiyun const unsigned int *offsets;
186*4882a593Smuzhiyun unsigned int num_offsets;
187*4882a593Smuzhiyun } fpci;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun struct tegra_xusb_soc {
191*4882a593Smuzhiyun const char *firmware;
192*4882a593Smuzhiyun const char * const *supply_names;
193*4882a593Smuzhiyun unsigned int num_supplies;
194*4882a593Smuzhiyun const struct tegra_xusb_phy_type *phy_types;
195*4882a593Smuzhiyun unsigned int num_types;
196*4882a593Smuzhiyun const struct tegra_xusb_context_soc *context;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct {
199*4882a593Smuzhiyun struct {
200*4882a593Smuzhiyun unsigned int offset;
201*4882a593Smuzhiyun unsigned int count;
202*4882a593Smuzhiyun } usb2, ulpi, hsic, usb3;
203*4882a593Smuzhiyun } ports;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun struct tegra_xusb_mbox_regs mbox;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun bool scale_ss_clock;
208*4882a593Smuzhiyun bool has_ipfs;
209*4882a593Smuzhiyun bool lpm_support;
210*4882a593Smuzhiyun bool otg_reset_sspi;
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct tegra_xusb_context {
214*4882a593Smuzhiyun u32 *ipfs;
215*4882a593Smuzhiyun u32 *fpci;
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun struct tegra_xusb {
219*4882a593Smuzhiyun struct device *dev;
220*4882a593Smuzhiyun void __iomem *regs;
221*4882a593Smuzhiyun struct usb_hcd *hcd;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun struct mutex lock;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun int xhci_irq;
226*4882a593Smuzhiyun int mbox_irq;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun void __iomem *ipfs_base;
229*4882a593Smuzhiyun void __iomem *fpci_base;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun const struct tegra_xusb_soc *soc;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct regulator_bulk_data *supplies;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun struct clk *host_clk;
238*4882a593Smuzhiyun struct clk *falcon_clk;
239*4882a593Smuzhiyun struct clk *ss_clk;
240*4882a593Smuzhiyun struct clk *ss_src_clk;
241*4882a593Smuzhiyun struct clk *hs_src_clk;
242*4882a593Smuzhiyun struct clk *fs_src_clk;
243*4882a593Smuzhiyun struct clk *pll_u_480m;
244*4882a593Smuzhiyun struct clk *clk_m;
245*4882a593Smuzhiyun struct clk *pll_e;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun struct reset_control *host_rst;
248*4882a593Smuzhiyun struct reset_control *ss_rst;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun struct device *genpd_dev_host;
251*4882a593Smuzhiyun struct device *genpd_dev_ss;
252*4882a593Smuzhiyun struct device_link *genpd_dl_host;
253*4882a593Smuzhiyun struct device_link *genpd_dl_ss;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun struct phy **phys;
256*4882a593Smuzhiyun unsigned int num_phys;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun struct usb_phy **usbphy;
259*4882a593Smuzhiyun unsigned int num_usb_phys;
260*4882a593Smuzhiyun int otg_usb2_port;
261*4882a593Smuzhiyun int otg_usb3_port;
262*4882a593Smuzhiyun bool host_mode;
263*4882a593Smuzhiyun struct notifier_block id_nb;
264*4882a593Smuzhiyun struct work_struct id_work;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Firmware loading related */
267*4882a593Smuzhiyun struct {
268*4882a593Smuzhiyun size_t size;
269*4882a593Smuzhiyun void *virt;
270*4882a593Smuzhiyun dma_addr_t phys;
271*4882a593Smuzhiyun } fw;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun struct tegra_xusb_context context;
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static struct hc_driver __read_mostly tegra_xhci_hc_driver;
277*4882a593Smuzhiyun
fpci_readl(struct tegra_xusb * tegra,unsigned int offset)278*4882a593Smuzhiyun static inline u32 fpci_readl(struct tegra_xusb *tegra, unsigned int offset)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun return readl(tegra->fpci_base + offset);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
fpci_writel(struct tegra_xusb * tegra,u32 value,unsigned int offset)283*4882a593Smuzhiyun static inline void fpci_writel(struct tegra_xusb *tegra, u32 value,
284*4882a593Smuzhiyun unsigned int offset)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun writel(value, tegra->fpci_base + offset);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
ipfs_readl(struct tegra_xusb * tegra,unsigned int offset)289*4882a593Smuzhiyun static inline u32 ipfs_readl(struct tegra_xusb *tegra, unsigned int offset)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun return readl(tegra->ipfs_base + offset);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
ipfs_writel(struct tegra_xusb * tegra,u32 value,unsigned int offset)294*4882a593Smuzhiyun static inline void ipfs_writel(struct tegra_xusb *tegra, u32 value,
295*4882a593Smuzhiyun unsigned int offset)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun writel(value, tegra->ipfs_base + offset);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
csb_readl(struct tegra_xusb * tegra,unsigned int offset)300*4882a593Smuzhiyun static u32 csb_readl(struct tegra_xusb *tegra, unsigned int offset)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun u32 page = CSB_PAGE_SELECT(offset);
303*4882a593Smuzhiyun u32 ofs = CSB_PAGE_OFFSET(offset);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun fpci_writel(tegra, page, XUSB_CFG_ARU_C11_CSBRANGE);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return fpci_readl(tegra, XUSB_CFG_CSB_BASE_ADDR + ofs);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
csb_writel(struct tegra_xusb * tegra,u32 value,unsigned int offset)310*4882a593Smuzhiyun static void csb_writel(struct tegra_xusb *tegra, u32 value,
311*4882a593Smuzhiyun unsigned int offset)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun u32 page = CSB_PAGE_SELECT(offset);
314*4882a593Smuzhiyun u32 ofs = CSB_PAGE_OFFSET(offset);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun fpci_writel(tegra, page, XUSB_CFG_ARU_C11_CSBRANGE);
317*4882a593Smuzhiyun fpci_writel(tegra, value, XUSB_CFG_CSB_BASE_ADDR + ofs);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
tegra_xusb_set_ss_clk(struct tegra_xusb * tegra,unsigned long rate)320*4882a593Smuzhiyun static int tegra_xusb_set_ss_clk(struct tegra_xusb *tegra,
321*4882a593Smuzhiyun unsigned long rate)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun unsigned long new_parent_rate, old_parent_rate;
324*4882a593Smuzhiyun struct clk *clk = tegra->ss_src_clk;
325*4882a593Smuzhiyun unsigned int div;
326*4882a593Smuzhiyun int err;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (clk_get_rate(clk) == rate)
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun switch (rate) {
332*4882a593Smuzhiyun case TEGRA_XHCI_SS_HIGH_SPEED:
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * Reparent to PLLU_480M. Set divider first to avoid
335*4882a593Smuzhiyun * overclocking.
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun old_parent_rate = clk_get_rate(clk_get_parent(clk));
338*4882a593Smuzhiyun new_parent_rate = clk_get_rate(tegra->pll_u_480m);
339*4882a593Smuzhiyun div = new_parent_rate / rate;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun err = clk_set_rate(clk, old_parent_rate / div);
342*4882a593Smuzhiyun if (err)
343*4882a593Smuzhiyun return err;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun err = clk_set_parent(clk, tegra->pll_u_480m);
346*4882a593Smuzhiyun if (err)
347*4882a593Smuzhiyun return err;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * The rate should already be correct, but set it again just
351*4882a593Smuzhiyun * to be sure.
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun err = clk_set_rate(clk, rate);
354*4882a593Smuzhiyun if (err)
355*4882a593Smuzhiyun return err;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun case TEGRA_XHCI_SS_LOW_SPEED:
360*4882a593Smuzhiyun /* Reparent to CLK_M */
361*4882a593Smuzhiyun err = clk_set_parent(clk, tegra->clk_m);
362*4882a593Smuzhiyun if (err)
363*4882a593Smuzhiyun return err;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun err = clk_set_rate(clk, rate);
366*4882a593Smuzhiyun if (err)
367*4882a593Smuzhiyun return err;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun default:
372*4882a593Smuzhiyun dev_err(tegra->dev, "Invalid SS rate: %lu Hz\n", rate);
373*4882a593Smuzhiyun return -EINVAL;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (clk_get_rate(clk) != rate) {
377*4882a593Smuzhiyun dev_err(tegra->dev, "SS clock doesn't match requested rate\n");
378*4882a593Smuzhiyun return -EINVAL;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
extract_field(u32 value,unsigned int start,unsigned int count)384*4882a593Smuzhiyun static unsigned long extract_field(u32 value, unsigned int start,
385*4882a593Smuzhiyun unsigned int count)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun return (value >> start) & ((1 << count) - 1);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Command requests from the firmware */
391*4882a593Smuzhiyun enum tegra_xusb_mbox_cmd {
392*4882a593Smuzhiyun MBOX_CMD_MSG_ENABLED = 1,
393*4882a593Smuzhiyun MBOX_CMD_INC_FALC_CLOCK,
394*4882a593Smuzhiyun MBOX_CMD_DEC_FALC_CLOCK,
395*4882a593Smuzhiyun MBOX_CMD_INC_SSPI_CLOCK,
396*4882a593Smuzhiyun MBOX_CMD_DEC_SSPI_CLOCK,
397*4882a593Smuzhiyun MBOX_CMD_SET_BW, /* no ACK/NAK required */
398*4882a593Smuzhiyun MBOX_CMD_SET_SS_PWR_GATING,
399*4882a593Smuzhiyun MBOX_CMD_SET_SS_PWR_UNGATING,
400*4882a593Smuzhiyun MBOX_CMD_SAVE_DFE_CTLE_CTX,
401*4882a593Smuzhiyun MBOX_CMD_AIRPLANE_MODE_ENABLED, /* unused */
402*4882a593Smuzhiyun MBOX_CMD_AIRPLANE_MODE_DISABLED, /* unused */
403*4882a593Smuzhiyun MBOX_CMD_START_HSIC_IDLE,
404*4882a593Smuzhiyun MBOX_CMD_STOP_HSIC_IDLE,
405*4882a593Smuzhiyun MBOX_CMD_DBC_WAKE_STACK, /* unused */
406*4882a593Smuzhiyun MBOX_CMD_HSIC_PRETEND_CONNECT,
407*4882a593Smuzhiyun MBOX_CMD_RESET_SSPI,
408*4882a593Smuzhiyun MBOX_CMD_DISABLE_SS_LFPS_DETECTION,
409*4882a593Smuzhiyun MBOX_CMD_ENABLE_SS_LFPS_DETECTION,
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun MBOX_CMD_MAX,
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Response message to above commands */
414*4882a593Smuzhiyun MBOX_CMD_ACK = 128,
415*4882a593Smuzhiyun MBOX_CMD_NAK
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun struct tegra_xusb_mbox_msg {
419*4882a593Smuzhiyun u32 cmd;
420*4882a593Smuzhiyun u32 data;
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
tegra_xusb_mbox_pack(const struct tegra_xusb_mbox_msg * msg)423*4882a593Smuzhiyun static inline u32 tegra_xusb_mbox_pack(const struct tegra_xusb_mbox_msg *msg)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun return (msg->cmd & CMD_TYPE_MASK) << CMD_TYPE_SHIFT |
426*4882a593Smuzhiyun (msg->data & CMD_DATA_MASK) << CMD_DATA_SHIFT;
427*4882a593Smuzhiyun }
tegra_xusb_mbox_unpack(struct tegra_xusb_mbox_msg * msg,u32 value)428*4882a593Smuzhiyun static inline void tegra_xusb_mbox_unpack(struct tegra_xusb_mbox_msg *msg,
429*4882a593Smuzhiyun u32 value)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun msg->cmd = (value >> CMD_TYPE_SHIFT) & CMD_TYPE_MASK;
432*4882a593Smuzhiyun msg->data = (value >> CMD_DATA_SHIFT) & CMD_DATA_MASK;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
tegra_xusb_mbox_cmd_requires_ack(enum tegra_xusb_mbox_cmd cmd)435*4882a593Smuzhiyun static bool tegra_xusb_mbox_cmd_requires_ack(enum tegra_xusb_mbox_cmd cmd)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun switch (cmd) {
438*4882a593Smuzhiyun case MBOX_CMD_SET_BW:
439*4882a593Smuzhiyun case MBOX_CMD_ACK:
440*4882a593Smuzhiyun case MBOX_CMD_NAK:
441*4882a593Smuzhiyun return false;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun default:
444*4882a593Smuzhiyun return true;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
tegra_xusb_mbox_send(struct tegra_xusb * tegra,const struct tegra_xusb_mbox_msg * msg)448*4882a593Smuzhiyun static int tegra_xusb_mbox_send(struct tegra_xusb *tegra,
449*4882a593Smuzhiyun const struct tegra_xusb_mbox_msg *msg)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun bool wait_for_idle = false;
452*4882a593Smuzhiyun u32 value;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /*
455*4882a593Smuzhiyun * Acquire the mailbox. The firmware still owns the mailbox for
456*4882a593Smuzhiyun * ACK/NAK messages.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun if (!(msg->cmd == MBOX_CMD_ACK || msg->cmd == MBOX_CMD_NAK)) {
459*4882a593Smuzhiyun value = fpci_readl(tegra, tegra->soc->mbox.owner);
460*4882a593Smuzhiyun if (value != MBOX_OWNER_NONE) {
461*4882a593Smuzhiyun dev_err(tegra->dev, "mailbox is busy\n");
462*4882a593Smuzhiyun return -EBUSY;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun fpci_writel(tegra, MBOX_OWNER_SW, tegra->soc->mbox.owner);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun value = fpci_readl(tegra, tegra->soc->mbox.owner);
468*4882a593Smuzhiyun if (value != MBOX_OWNER_SW) {
469*4882a593Smuzhiyun dev_err(tegra->dev, "failed to acquire mailbox\n");
470*4882a593Smuzhiyun return -EBUSY;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun wait_for_idle = true;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun value = tegra_xusb_mbox_pack(msg);
477*4882a593Smuzhiyun fpci_writel(tegra, value, tegra->soc->mbox.data_in);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun value = fpci_readl(tegra, tegra->soc->mbox.cmd);
480*4882a593Smuzhiyun value |= MBOX_INT_EN | MBOX_DEST_FALC;
481*4882a593Smuzhiyun fpci_writel(tegra, value, tegra->soc->mbox.cmd);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (wait_for_idle) {
484*4882a593Smuzhiyun unsigned long timeout = jiffies + msecs_to_jiffies(250);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
487*4882a593Smuzhiyun value = fpci_readl(tegra, tegra->soc->mbox.owner);
488*4882a593Smuzhiyun if (value == MBOX_OWNER_NONE)
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun usleep_range(10, 20);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (time_after(jiffies, timeout))
495*4882a593Smuzhiyun value = fpci_readl(tegra, tegra->soc->mbox.owner);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (value != MBOX_OWNER_NONE)
498*4882a593Smuzhiyun return -ETIMEDOUT;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
tegra_xusb_mbox_irq(int irq,void * data)504*4882a593Smuzhiyun static irqreturn_t tegra_xusb_mbox_irq(int irq, void *data)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct tegra_xusb *tegra = data;
507*4882a593Smuzhiyun u32 value;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* clear mailbox interrupts */
510*4882a593Smuzhiyun value = fpci_readl(tegra, XUSB_CFG_ARU_SMI_INTR);
511*4882a593Smuzhiyun fpci_writel(tegra, value, XUSB_CFG_ARU_SMI_INTR);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (value & MBOX_SMI_INTR_FW_HANG)
514*4882a593Smuzhiyun dev_err(tegra->dev, "controller firmware hang\n");
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
tegra_xusb_mbox_handle(struct tegra_xusb * tegra,const struct tegra_xusb_mbox_msg * msg)519*4882a593Smuzhiyun static void tegra_xusb_mbox_handle(struct tegra_xusb *tegra,
520*4882a593Smuzhiyun const struct tegra_xusb_mbox_msg *msg)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = tegra->padctl;
523*4882a593Smuzhiyun const struct tegra_xusb_soc *soc = tegra->soc;
524*4882a593Smuzhiyun struct device *dev = tegra->dev;
525*4882a593Smuzhiyun struct tegra_xusb_mbox_msg rsp;
526*4882a593Smuzhiyun unsigned long mask;
527*4882a593Smuzhiyun unsigned int port;
528*4882a593Smuzhiyun bool idle, enable;
529*4882a593Smuzhiyun int err = 0;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun memset(&rsp, 0, sizeof(rsp));
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun switch (msg->cmd) {
534*4882a593Smuzhiyun case MBOX_CMD_INC_FALC_CLOCK:
535*4882a593Smuzhiyun case MBOX_CMD_DEC_FALC_CLOCK:
536*4882a593Smuzhiyun rsp.data = clk_get_rate(tegra->falcon_clk) / 1000;
537*4882a593Smuzhiyun if (rsp.data != msg->data)
538*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_NAK;
539*4882a593Smuzhiyun else
540*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_ACK;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun case MBOX_CMD_INC_SSPI_CLOCK:
545*4882a593Smuzhiyun case MBOX_CMD_DEC_SSPI_CLOCK:
546*4882a593Smuzhiyun if (tegra->soc->scale_ss_clock) {
547*4882a593Smuzhiyun err = tegra_xusb_set_ss_clk(tegra, msg->data * 1000);
548*4882a593Smuzhiyun if (err < 0)
549*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_NAK;
550*4882a593Smuzhiyun else
551*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_ACK;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun rsp.data = clk_get_rate(tegra->ss_src_clk) / 1000;
554*4882a593Smuzhiyun } else {
555*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_ACK;
556*4882a593Smuzhiyun rsp.data = msg->data;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun case MBOX_CMD_SET_BW:
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun * TODO: Request bandwidth once EMC scaling is supported.
564*4882a593Smuzhiyun * Ignore for now since ACK/NAK is not required for SET_BW
565*4882a593Smuzhiyun * messages.
566*4882a593Smuzhiyun */
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun case MBOX_CMD_SAVE_DFE_CTLE_CTX:
570*4882a593Smuzhiyun err = tegra_xusb_padctl_usb3_save_context(padctl, msg->data);
571*4882a593Smuzhiyun if (err < 0) {
572*4882a593Smuzhiyun dev_err(dev, "failed to save context for USB3#%u: %d\n",
573*4882a593Smuzhiyun msg->data, err);
574*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_NAK;
575*4882a593Smuzhiyun } else {
576*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_ACK;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun rsp.data = msg->data;
580*4882a593Smuzhiyun break;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun case MBOX_CMD_START_HSIC_IDLE:
583*4882a593Smuzhiyun case MBOX_CMD_STOP_HSIC_IDLE:
584*4882a593Smuzhiyun if (msg->cmd == MBOX_CMD_STOP_HSIC_IDLE)
585*4882a593Smuzhiyun idle = false;
586*4882a593Smuzhiyun else
587*4882a593Smuzhiyun idle = true;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun mask = extract_field(msg->data, 1 + soc->ports.hsic.offset,
590*4882a593Smuzhiyun soc->ports.hsic.count);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun for_each_set_bit(port, &mask, 32) {
593*4882a593Smuzhiyun err = tegra_xusb_padctl_hsic_set_idle(padctl, port,
594*4882a593Smuzhiyun idle);
595*4882a593Smuzhiyun if (err < 0)
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (err < 0) {
600*4882a593Smuzhiyun dev_err(dev, "failed to set HSIC#%u %s: %d\n", port,
601*4882a593Smuzhiyun idle ? "idle" : "busy", err);
602*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_NAK;
603*4882a593Smuzhiyun } else {
604*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_ACK;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun rsp.data = msg->data;
608*4882a593Smuzhiyun break;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun case MBOX_CMD_DISABLE_SS_LFPS_DETECTION:
611*4882a593Smuzhiyun case MBOX_CMD_ENABLE_SS_LFPS_DETECTION:
612*4882a593Smuzhiyun if (msg->cmd == MBOX_CMD_DISABLE_SS_LFPS_DETECTION)
613*4882a593Smuzhiyun enable = false;
614*4882a593Smuzhiyun else
615*4882a593Smuzhiyun enable = true;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun mask = extract_field(msg->data, 1 + soc->ports.usb3.offset,
618*4882a593Smuzhiyun soc->ports.usb3.count);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun for_each_set_bit(port, &mask, soc->ports.usb3.count) {
621*4882a593Smuzhiyun err = tegra_xusb_padctl_usb3_set_lfps_detect(padctl,
622*4882a593Smuzhiyun port,
623*4882a593Smuzhiyun enable);
624*4882a593Smuzhiyun if (err < 0)
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /*
628*4882a593Smuzhiyun * wait 500us for LFPS detector to be disabled before
629*4882a593Smuzhiyun * sending ACK
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun if (!enable)
632*4882a593Smuzhiyun usleep_range(500, 1000);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (err < 0) {
636*4882a593Smuzhiyun dev_err(dev,
637*4882a593Smuzhiyun "failed to %s LFPS detection on USB3#%u: %d\n",
638*4882a593Smuzhiyun enable ? "enable" : "disable", port, err);
639*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_NAK;
640*4882a593Smuzhiyun } else {
641*4882a593Smuzhiyun rsp.cmd = MBOX_CMD_ACK;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun rsp.data = msg->data;
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun default:
648*4882a593Smuzhiyun dev_warn(dev, "unknown message: %#x\n", msg->cmd);
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (rsp.cmd) {
653*4882a593Smuzhiyun const char *cmd = (rsp.cmd == MBOX_CMD_ACK) ? "ACK" : "NAK";
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun err = tegra_xusb_mbox_send(tegra, &rsp);
656*4882a593Smuzhiyun if (err < 0)
657*4882a593Smuzhiyun dev_err(dev, "failed to send %s: %d\n", cmd, err);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
tegra_xusb_mbox_thread(int irq,void * data)661*4882a593Smuzhiyun static irqreturn_t tegra_xusb_mbox_thread(int irq, void *data)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun struct tegra_xusb *tegra = data;
664*4882a593Smuzhiyun struct tegra_xusb_mbox_msg msg;
665*4882a593Smuzhiyun u32 value;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun mutex_lock(&tegra->lock);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun value = fpci_readl(tegra, tegra->soc->mbox.data_out);
670*4882a593Smuzhiyun tegra_xusb_mbox_unpack(&msg, value);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun value = fpci_readl(tegra, tegra->soc->mbox.cmd);
673*4882a593Smuzhiyun value &= ~MBOX_DEST_SMI;
674*4882a593Smuzhiyun fpci_writel(tegra, value, tegra->soc->mbox.cmd);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* clear mailbox owner if no ACK/NAK is required */
677*4882a593Smuzhiyun if (!tegra_xusb_mbox_cmd_requires_ack(msg.cmd))
678*4882a593Smuzhiyun fpci_writel(tegra, MBOX_OWNER_NONE, tegra->soc->mbox.owner);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun tegra_xusb_mbox_handle(tegra, &msg);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun mutex_unlock(&tegra->lock);
683*4882a593Smuzhiyun return IRQ_HANDLED;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
tegra_xusb_config(struct tegra_xusb * tegra)686*4882a593Smuzhiyun static void tegra_xusb_config(struct tegra_xusb *tegra)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun u32 regs = tegra->hcd->rsrc_start;
689*4882a593Smuzhiyun u32 value;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (tegra->soc->has_ipfs) {
692*4882a593Smuzhiyun value = ipfs_readl(tegra, IPFS_XUSB_HOST_CONFIGURATION_0);
693*4882a593Smuzhiyun value |= IPFS_EN_FPCI;
694*4882a593Smuzhiyun ipfs_writel(tegra, value, IPFS_XUSB_HOST_CONFIGURATION_0);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun usleep_range(10, 20);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* Program BAR0 space */
700*4882a593Smuzhiyun value = fpci_readl(tegra, XUSB_CFG_4);
701*4882a593Smuzhiyun value &= ~(XUSB_BASE_ADDR_MASK << XUSB_BASE_ADDR_SHIFT);
702*4882a593Smuzhiyun value |= regs & (XUSB_BASE_ADDR_MASK << XUSB_BASE_ADDR_SHIFT);
703*4882a593Smuzhiyun fpci_writel(tegra, value, XUSB_CFG_4);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun usleep_range(100, 200);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* Enable bus master */
708*4882a593Smuzhiyun value = fpci_readl(tegra, XUSB_CFG_1);
709*4882a593Smuzhiyun value |= XUSB_IO_SPACE_EN | XUSB_MEM_SPACE_EN | XUSB_BUS_MASTER_EN;
710*4882a593Smuzhiyun fpci_writel(tegra, value, XUSB_CFG_1);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (tegra->soc->has_ipfs) {
713*4882a593Smuzhiyun /* Enable interrupt assertion */
714*4882a593Smuzhiyun value = ipfs_readl(tegra, IPFS_XUSB_HOST_INTR_MASK_0);
715*4882a593Smuzhiyun value |= IPFS_IP_INT_MASK;
716*4882a593Smuzhiyun ipfs_writel(tegra, value, IPFS_XUSB_HOST_INTR_MASK_0);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* Set hysteresis */
719*4882a593Smuzhiyun ipfs_writel(tegra, 0x80, IPFS_XUSB_HOST_CLKGATE_HYSTERESIS_0);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
tegra_xusb_clk_enable(struct tegra_xusb * tegra)723*4882a593Smuzhiyun static int tegra_xusb_clk_enable(struct tegra_xusb *tegra)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun int err;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun err = clk_prepare_enable(tegra->pll_e);
728*4882a593Smuzhiyun if (err < 0)
729*4882a593Smuzhiyun return err;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun err = clk_prepare_enable(tegra->host_clk);
732*4882a593Smuzhiyun if (err < 0)
733*4882a593Smuzhiyun goto disable_plle;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun err = clk_prepare_enable(tegra->ss_clk);
736*4882a593Smuzhiyun if (err < 0)
737*4882a593Smuzhiyun goto disable_host;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun err = clk_prepare_enable(tegra->falcon_clk);
740*4882a593Smuzhiyun if (err < 0)
741*4882a593Smuzhiyun goto disable_ss;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun err = clk_prepare_enable(tegra->fs_src_clk);
744*4882a593Smuzhiyun if (err < 0)
745*4882a593Smuzhiyun goto disable_falc;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun err = clk_prepare_enable(tegra->hs_src_clk);
748*4882a593Smuzhiyun if (err < 0)
749*4882a593Smuzhiyun goto disable_fs_src;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (tegra->soc->scale_ss_clock) {
752*4882a593Smuzhiyun err = tegra_xusb_set_ss_clk(tegra, TEGRA_XHCI_SS_HIGH_SPEED);
753*4882a593Smuzhiyun if (err < 0)
754*4882a593Smuzhiyun goto disable_hs_src;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return 0;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun disable_hs_src:
760*4882a593Smuzhiyun clk_disable_unprepare(tegra->hs_src_clk);
761*4882a593Smuzhiyun disable_fs_src:
762*4882a593Smuzhiyun clk_disable_unprepare(tegra->fs_src_clk);
763*4882a593Smuzhiyun disable_falc:
764*4882a593Smuzhiyun clk_disable_unprepare(tegra->falcon_clk);
765*4882a593Smuzhiyun disable_ss:
766*4882a593Smuzhiyun clk_disable_unprepare(tegra->ss_clk);
767*4882a593Smuzhiyun disable_host:
768*4882a593Smuzhiyun clk_disable_unprepare(tegra->host_clk);
769*4882a593Smuzhiyun disable_plle:
770*4882a593Smuzhiyun clk_disable_unprepare(tegra->pll_e);
771*4882a593Smuzhiyun return err;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
tegra_xusb_clk_disable(struct tegra_xusb * tegra)774*4882a593Smuzhiyun static void tegra_xusb_clk_disable(struct tegra_xusb *tegra)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun clk_disable_unprepare(tegra->pll_e);
777*4882a593Smuzhiyun clk_disable_unprepare(tegra->host_clk);
778*4882a593Smuzhiyun clk_disable_unprepare(tegra->ss_clk);
779*4882a593Smuzhiyun clk_disable_unprepare(tegra->falcon_clk);
780*4882a593Smuzhiyun clk_disable_unprepare(tegra->fs_src_clk);
781*4882a593Smuzhiyun clk_disable_unprepare(tegra->hs_src_clk);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
tegra_xusb_phy_enable(struct tegra_xusb * tegra)784*4882a593Smuzhiyun static int tegra_xusb_phy_enable(struct tegra_xusb *tegra)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun unsigned int i;
787*4882a593Smuzhiyun int err;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun for (i = 0; i < tegra->num_phys; i++) {
790*4882a593Smuzhiyun err = phy_init(tegra->phys[i]);
791*4882a593Smuzhiyun if (err)
792*4882a593Smuzhiyun goto disable_phy;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun err = phy_power_on(tegra->phys[i]);
795*4882a593Smuzhiyun if (err) {
796*4882a593Smuzhiyun phy_exit(tegra->phys[i]);
797*4882a593Smuzhiyun goto disable_phy;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return 0;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun disable_phy:
804*4882a593Smuzhiyun while (i--) {
805*4882a593Smuzhiyun phy_power_off(tegra->phys[i]);
806*4882a593Smuzhiyun phy_exit(tegra->phys[i]);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return err;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
tegra_xusb_phy_disable(struct tegra_xusb * tegra)812*4882a593Smuzhiyun static void tegra_xusb_phy_disable(struct tegra_xusb *tegra)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun unsigned int i;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun for (i = 0; i < tegra->num_phys; i++) {
817*4882a593Smuzhiyun phy_power_off(tegra->phys[i]);
818*4882a593Smuzhiyun phy_exit(tegra->phys[i]);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
tegra_xusb_runtime_suspend(struct device * dev)822*4882a593Smuzhiyun static int tegra_xusb_runtime_suspend(struct device *dev)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun struct tegra_xusb *tegra = dev_get_drvdata(dev);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun regulator_bulk_disable(tegra->soc->num_supplies, tegra->supplies);
827*4882a593Smuzhiyun tegra_xusb_clk_disable(tegra);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun return 0;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
tegra_xusb_runtime_resume(struct device * dev)832*4882a593Smuzhiyun static int tegra_xusb_runtime_resume(struct device *dev)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun struct tegra_xusb *tegra = dev_get_drvdata(dev);
835*4882a593Smuzhiyun int err;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun err = tegra_xusb_clk_enable(tegra);
838*4882a593Smuzhiyun if (err) {
839*4882a593Smuzhiyun dev_err(dev, "failed to enable clocks: %d\n", err);
840*4882a593Smuzhiyun return err;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun err = regulator_bulk_enable(tegra->soc->num_supplies, tegra->supplies);
844*4882a593Smuzhiyun if (err) {
845*4882a593Smuzhiyun dev_err(dev, "failed to enable regulators: %d\n", err);
846*4882a593Smuzhiyun goto disable_clk;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun return 0;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun disable_clk:
852*4882a593Smuzhiyun tegra_xusb_clk_disable(tegra);
853*4882a593Smuzhiyun return err;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra_xusb_init_context(struct tegra_xusb * tegra)857*4882a593Smuzhiyun static int tegra_xusb_init_context(struct tegra_xusb *tegra)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun const struct tegra_xusb_context_soc *soc = tegra->soc->context;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun tegra->context.ipfs = devm_kcalloc(tegra->dev, soc->ipfs.num_offsets,
862*4882a593Smuzhiyun sizeof(u32), GFP_KERNEL);
863*4882a593Smuzhiyun if (!tegra->context.ipfs)
864*4882a593Smuzhiyun return -ENOMEM;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun tegra->context.fpci = devm_kcalloc(tegra->dev, soc->fpci.num_offsets,
867*4882a593Smuzhiyun sizeof(u32), GFP_KERNEL);
868*4882a593Smuzhiyun if (!tegra->context.fpci)
869*4882a593Smuzhiyun return -ENOMEM;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun #else
tegra_xusb_init_context(struct tegra_xusb * tegra)874*4882a593Smuzhiyun static inline int tegra_xusb_init_context(struct tegra_xusb *tegra)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun return 0;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun #endif
879*4882a593Smuzhiyun
tegra_xusb_request_firmware(struct tegra_xusb * tegra)880*4882a593Smuzhiyun static int tegra_xusb_request_firmware(struct tegra_xusb *tegra)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun struct tegra_xusb_fw_header *header;
883*4882a593Smuzhiyun const struct firmware *fw;
884*4882a593Smuzhiyun int err;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun err = request_firmware(&fw, tegra->soc->firmware, tegra->dev);
887*4882a593Smuzhiyun if (err < 0) {
888*4882a593Smuzhiyun dev_err(tegra->dev, "failed to request firmware: %d\n", err);
889*4882a593Smuzhiyun return err;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* Load Falcon controller with its firmware. */
893*4882a593Smuzhiyun header = (struct tegra_xusb_fw_header *)fw->data;
894*4882a593Smuzhiyun tegra->fw.size = le32_to_cpu(header->fwimg_len);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun tegra->fw.virt = dma_alloc_coherent(tegra->dev, tegra->fw.size,
897*4882a593Smuzhiyun &tegra->fw.phys, GFP_KERNEL);
898*4882a593Smuzhiyun if (!tegra->fw.virt) {
899*4882a593Smuzhiyun dev_err(tegra->dev, "failed to allocate memory for firmware\n");
900*4882a593Smuzhiyun release_firmware(fw);
901*4882a593Smuzhiyun return -ENOMEM;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun header = (struct tegra_xusb_fw_header *)tegra->fw.virt;
905*4882a593Smuzhiyun memcpy(tegra->fw.virt, fw->data, tegra->fw.size);
906*4882a593Smuzhiyun release_firmware(fw);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
tegra_xusb_load_firmware(struct tegra_xusb * tegra)911*4882a593Smuzhiyun static int tegra_xusb_load_firmware(struct tegra_xusb *tegra)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun unsigned int code_tag_blocks, code_size_blocks, code_blocks;
914*4882a593Smuzhiyun struct xhci_cap_regs __iomem *cap = tegra->regs;
915*4882a593Smuzhiyun struct tegra_xusb_fw_header *header;
916*4882a593Smuzhiyun struct device *dev = tegra->dev;
917*4882a593Smuzhiyun struct xhci_op_regs __iomem *op;
918*4882a593Smuzhiyun unsigned long timeout;
919*4882a593Smuzhiyun time64_t timestamp;
920*4882a593Smuzhiyun struct tm time;
921*4882a593Smuzhiyun u64 address;
922*4882a593Smuzhiyun u32 value;
923*4882a593Smuzhiyun int err;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun header = (struct tegra_xusb_fw_header *)tegra->fw.virt;
926*4882a593Smuzhiyun op = tegra->regs + HC_LENGTH(readl(&cap->hc_capbase));
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (csb_readl(tegra, XUSB_CSB_MP_ILOAD_BASE_LO) != 0) {
929*4882a593Smuzhiyun dev_info(dev, "Firmware already loaded, Falcon state %#x\n",
930*4882a593Smuzhiyun csb_readl(tegra, XUSB_FALC_CPUCTL));
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Program the size of DFI into ILOAD_ATTR. */
935*4882a593Smuzhiyun csb_writel(tegra, tegra->fw.size, XUSB_CSB_MP_ILOAD_ATTR);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /*
938*4882a593Smuzhiyun * Boot code of the firmware reads the ILOAD_BASE registers
939*4882a593Smuzhiyun * to get to the start of the DFI in system memory.
940*4882a593Smuzhiyun */
941*4882a593Smuzhiyun address = tegra->fw.phys + sizeof(*header);
942*4882a593Smuzhiyun csb_writel(tegra, address >> 32, XUSB_CSB_MP_ILOAD_BASE_HI);
943*4882a593Smuzhiyun csb_writel(tegra, address, XUSB_CSB_MP_ILOAD_BASE_LO);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* Set BOOTPATH to 1 in APMAP. */
946*4882a593Smuzhiyun csb_writel(tegra, APMAP_BOOTPATH, XUSB_CSB_MP_APMAP);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* Invalidate L2IMEM. */
949*4882a593Smuzhiyun csb_writel(tegra, L2IMEMOP_INVALIDATE_ALL, XUSB_CSB_MP_L2IMEMOP_TRIG);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /*
952*4882a593Smuzhiyun * Initiate fetch of bootcode from system memory into L2IMEM.
953*4882a593Smuzhiyun * Program bootcode location and size in system memory.
954*4882a593Smuzhiyun */
955*4882a593Smuzhiyun code_tag_blocks = DIV_ROUND_UP(le32_to_cpu(header->boot_codetag),
956*4882a593Smuzhiyun IMEM_BLOCK_SIZE);
957*4882a593Smuzhiyun code_size_blocks = DIV_ROUND_UP(le32_to_cpu(header->boot_codesize),
958*4882a593Smuzhiyun IMEM_BLOCK_SIZE);
959*4882a593Smuzhiyun code_blocks = code_tag_blocks + code_size_blocks;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun value = ((code_tag_blocks & L2IMEMOP_SIZE_SRC_OFFSET_MASK) <<
962*4882a593Smuzhiyun L2IMEMOP_SIZE_SRC_OFFSET_SHIFT) |
963*4882a593Smuzhiyun ((code_size_blocks & L2IMEMOP_SIZE_SRC_COUNT_MASK) <<
964*4882a593Smuzhiyun L2IMEMOP_SIZE_SRC_COUNT_SHIFT);
965*4882a593Smuzhiyun csb_writel(tegra, value, XUSB_CSB_MP_L2IMEMOP_SIZE);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* Trigger L2IMEM load operation. */
968*4882a593Smuzhiyun csb_writel(tegra, L2IMEMOP_LOAD_LOCKED_RESULT,
969*4882a593Smuzhiyun XUSB_CSB_MP_L2IMEMOP_TRIG);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /* Setup Falcon auto-fill. */
972*4882a593Smuzhiyun csb_writel(tegra, code_size_blocks, XUSB_FALC_IMFILLCTL);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun value = ((code_tag_blocks & IMFILLRNG1_TAG_MASK) <<
975*4882a593Smuzhiyun IMFILLRNG1_TAG_LO_SHIFT) |
976*4882a593Smuzhiyun ((code_blocks & IMFILLRNG1_TAG_MASK) <<
977*4882a593Smuzhiyun IMFILLRNG1_TAG_HI_SHIFT);
978*4882a593Smuzhiyun csb_writel(tegra, value, XUSB_FALC_IMFILLRNG1);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun csb_writel(tegra, 0, XUSB_FALC_DMACTL);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* wait for RESULT_VLD to get set */
983*4882a593Smuzhiyun #define tegra_csb_readl(offset) csb_readl(tegra, offset)
984*4882a593Smuzhiyun err = readx_poll_timeout(tegra_csb_readl,
985*4882a593Smuzhiyun XUSB_CSB_MEMPOOL_L2IMEMOP_RESULT, value,
986*4882a593Smuzhiyun value & L2IMEMOP_RESULT_VLD, 100, 10000);
987*4882a593Smuzhiyun if (err < 0) {
988*4882a593Smuzhiyun dev_err(dev, "DMA controller not ready %#010x\n", value);
989*4882a593Smuzhiyun return err;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun #undef tegra_csb_readl
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun csb_writel(tegra, le32_to_cpu(header->boot_codetag),
994*4882a593Smuzhiyun XUSB_FALC_BOOTVEC);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* Boot Falcon CPU and wait for USBSTS_CNR to get cleared. */
997*4882a593Smuzhiyun csb_writel(tegra, CPUCTL_STARTCPU, XUSB_FALC_CPUCTL);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(200);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun do {
1002*4882a593Smuzhiyun value = readl(&op->status);
1003*4882a593Smuzhiyun if ((value & STS_CNR) == 0)
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun usleep_range(1000, 2000);
1007*4882a593Smuzhiyun } while (time_is_after_jiffies(timeout));
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun value = readl(&op->status);
1010*4882a593Smuzhiyun if (value & STS_CNR) {
1011*4882a593Smuzhiyun value = csb_readl(tegra, XUSB_FALC_CPUCTL);
1012*4882a593Smuzhiyun dev_err(dev, "XHCI controller not read: %#010x\n", value);
1013*4882a593Smuzhiyun return -EIO;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun timestamp = le32_to_cpu(header->fwimg_created_time);
1017*4882a593Smuzhiyun time64_to_tm(timestamp, 0, &time);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun dev_info(dev, "Firmware timestamp: %ld-%02d-%02d %02d:%02d:%02d UTC\n",
1020*4882a593Smuzhiyun time.tm_year + 1900, time.tm_mon + 1, time.tm_mday,
1021*4882a593Smuzhiyun time.tm_hour, time.tm_min, time.tm_sec);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun return 0;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
tegra_xusb_powerdomain_remove(struct device * dev,struct tegra_xusb * tegra)1026*4882a593Smuzhiyun static void tegra_xusb_powerdomain_remove(struct device *dev,
1027*4882a593Smuzhiyun struct tegra_xusb *tegra)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun if (tegra->genpd_dl_ss)
1030*4882a593Smuzhiyun device_link_del(tegra->genpd_dl_ss);
1031*4882a593Smuzhiyun if (tegra->genpd_dl_host)
1032*4882a593Smuzhiyun device_link_del(tegra->genpd_dl_host);
1033*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(tegra->genpd_dev_ss))
1034*4882a593Smuzhiyun dev_pm_domain_detach(tegra->genpd_dev_ss, true);
1035*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(tegra->genpd_dev_host))
1036*4882a593Smuzhiyun dev_pm_domain_detach(tegra->genpd_dev_host, true);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
tegra_xusb_powerdomain_init(struct device * dev,struct tegra_xusb * tegra)1039*4882a593Smuzhiyun static int tegra_xusb_powerdomain_init(struct device *dev,
1040*4882a593Smuzhiyun struct tegra_xusb *tegra)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun int err;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun tegra->genpd_dev_host = dev_pm_domain_attach_by_name(dev, "xusb_host");
1045*4882a593Smuzhiyun if (IS_ERR_OR_NULL(tegra->genpd_dev_host)) {
1046*4882a593Smuzhiyun err = PTR_ERR(tegra->genpd_dev_host) ? : -ENODATA;
1047*4882a593Smuzhiyun dev_err(dev, "failed to get host pm-domain: %d\n", err);
1048*4882a593Smuzhiyun return err;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun tegra->genpd_dev_ss = dev_pm_domain_attach_by_name(dev, "xusb_ss");
1052*4882a593Smuzhiyun if (IS_ERR_OR_NULL(tegra->genpd_dev_ss)) {
1053*4882a593Smuzhiyun err = PTR_ERR(tegra->genpd_dev_ss) ? : -ENODATA;
1054*4882a593Smuzhiyun dev_err(dev, "failed to get superspeed pm-domain: %d\n", err);
1055*4882a593Smuzhiyun return err;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun tegra->genpd_dl_host = device_link_add(dev, tegra->genpd_dev_host,
1059*4882a593Smuzhiyun DL_FLAG_PM_RUNTIME |
1060*4882a593Smuzhiyun DL_FLAG_STATELESS);
1061*4882a593Smuzhiyun if (!tegra->genpd_dl_host) {
1062*4882a593Smuzhiyun dev_err(dev, "adding host device link failed!\n");
1063*4882a593Smuzhiyun return -ENODEV;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun tegra->genpd_dl_ss = device_link_add(dev, tegra->genpd_dev_ss,
1067*4882a593Smuzhiyun DL_FLAG_PM_RUNTIME |
1068*4882a593Smuzhiyun DL_FLAG_STATELESS);
1069*4882a593Smuzhiyun if (!tegra->genpd_dl_ss) {
1070*4882a593Smuzhiyun dev_err(dev, "adding superspeed device link failed!\n");
1071*4882a593Smuzhiyun return -ENODEV;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun return 0;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
__tegra_xusb_enable_firmware_messages(struct tegra_xusb * tegra)1077*4882a593Smuzhiyun static int __tegra_xusb_enable_firmware_messages(struct tegra_xusb *tegra)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun struct tegra_xusb_mbox_msg msg;
1080*4882a593Smuzhiyun int err;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /* Enable firmware messages from controller. */
1083*4882a593Smuzhiyun msg.cmd = MBOX_CMD_MSG_ENABLED;
1084*4882a593Smuzhiyun msg.data = 0;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun err = tegra_xusb_mbox_send(tegra, &msg);
1087*4882a593Smuzhiyun if (err < 0)
1088*4882a593Smuzhiyun dev_err(tegra->dev, "failed to enable messages: %d\n", err);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun return err;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
tegra_xusb_enable_firmware_messages(struct tegra_xusb * tegra)1093*4882a593Smuzhiyun static int tegra_xusb_enable_firmware_messages(struct tegra_xusb *tegra)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun int err;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun mutex_lock(&tegra->lock);
1098*4882a593Smuzhiyun err = __tegra_xusb_enable_firmware_messages(tegra);
1099*4882a593Smuzhiyun mutex_unlock(&tegra->lock);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun return err;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
tegra_xhci_set_port_power(struct tegra_xusb * tegra,bool main,bool set)1104*4882a593Smuzhiyun static void tegra_xhci_set_port_power(struct tegra_xusb *tegra, bool main,
1105*4882a593Smuzhiyun bool set)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
1108*4882a593Smuzhiyun struct usb_hcd *hcd = main ? xhci->main_hcd : xhci->shared_hcd;
1109*4882a593Smuzhiyun unsigned int wait = (!main && !set) ? 1000 : 10;
1110*4882a593Smuzhiyun u16 typeReq = set ? SetPortFeature : ClearPortFeature;
1111*4882a593Smuzhiyun u16 wIndex = main ? tegra->otg_usb2_port + 1 : tegra->otg_usb3_port + 1;
1112*4882a593Smuzhiyun u32 status;
1113*4882a593Smuzhiyun u32 stat_power = main ? USB_PORT_STAT_POWER : USB_SS_PORT_STAT_POWER;
1114*4882a593Smuzhiyun u32 status_val = set ? stat_power : 0;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun dev_dbg(tegra->dev, "%s():%s %s port power\n", __func__,
1117*4882a593Smuzhiyun set ? "set" : "clear", main ? "HS" : "SS");
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun hcd->driver->hub_control(hcd, typeReq, USB_PORT_FEAT_POWER, wIndex,
1120*4882a593Smuzhiyun NULL, 0);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun do {
1123*4882a593Smuzhiyun tegra_xhci_hc_driver.hub_control(hcd, GetPortStatus, 0, wIndex,
1124*4882a593Smuzhiyun (char *) &status, sizeof(status));
1125*4882a593Smuzhiyun if (status_val == (status & stat_power))
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if (!main && !set)
1129*4882a593Smuzhiyun usleep_range(600, 700);
1130*4882a593Smuzhiyun else
1131*4882a593Smuzhiyun usleep_range(10, 20);
1132*4882a593Smuzhiyun } while (--wait > 0);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (status_val != (status & stat_power))
1135*4882a593Smuzhiyun dev_info(tegra->dev, "failed to %s %s PP %d\n",
1136*4882a593Smuzhiyun set ? "set" : "clear",
1137*4882a593Smuzhiyun main ? "HS" : "SS", status);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
tegra_xusb_get_phy(struct tegra_xusb * tegra,char * name,int port)1140*4882a593Smuzhiyun static struct phy *tegra_xusb_get_phy(struct tegra_xusb *tegra, char *name,
1141*4882a593Smuzhiyun int port)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun unsigned int i, phy_count = 0;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun for (i = 0; i < tegra->soc->num_types; i++) {
1146*4882a593Smuzhiyun if (!strncmp(tegra->soc->phy_types[i].name, name,
1147*4882a593Smuzhiyun strlen(name)))
1148*4882a593Smuzhiyun return tegra->phys[phy_count+port];
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun phy_count += tegra->soc->phy_types[i].num;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun return NULL;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
tegra_xhci_id_work(struct work_struct * work)1156*4882a593Smuzhiyun static void tegra_xhci_id_work(struct work_struct *work)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun struct tegra_xusb *tegra = container_of(work, struct tegra_xusb,
1159*4882a593Smuzhiyun id_work);
1160*4882a593Smuzhiyun struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
1161*4882a593Smuzhiyun struct tegra_xusb_mbox_msg msg;
1162*4882a593Smuzhiyun struct phy *phy = tegra_xusb_get_phy(tegra, "usb2",
1163*4882a593Smuzhiyun tegra->otg_usb2_port);
1164*4882a593Smuzhiyun u32 status;
1165*4882a593Smuzhiyun int ret;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun dev_dbg(tegra->dev, "host mode %s\n", tegra->host_mode ? "on" : "off");
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun mutex_lock(&tegra->lock);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun if (tegra->host_mode)
1172*4882a593Smuzhiyun phy_set_mode_ext(phy, PHY_MODE_USB_OTG, USB_ROLE_HOST);
1173*4882a593Smuzhiyun else
1174*4882a593Smuzhiyun phy_set_mode_ext(phy, PHY_MODE_USB_OTG, USB_ROLE_NONE);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun mutex_unlock(&tegra->lock);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun if (tegra->host_mode) {
1179*4882a593Smuzhiyun /* switch to host mode */
1180*4882a593Smuzhiyun if (tegra->otg_usb3_port >= 0) {
1181*4882a593Smuzhiyun if (tegra->soc->otg_reset_sspi) {
1182*4882a593Smuzhiyun /* set PP=0 */
1183*4882a593Smuzhiyun tegra_xhci_hc_driver.hub_control(
1184*4882a593Smuzhiyun xhci->shared_hcd, GetPortStatus,
1185*4882a593Smuzhiyun 0, tegra->otg_usb3_port+1,
1186*4882a593Smuzhiyun (char *) &status, sizeof(status));
1187*4882a593Smuzhiyun if (status & USB_SS_PORT_STAT_POWER)
1188*4882a593Smuzhiyun tegra_xhci_set_port_power(tegra, false,
1189*4882a593Smuzhiyun false);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* reset OTG port SSPI */
1192*4882a593Smuzhiyun msg.cmd = MBOX_CMD_RESET_SSPI;
1193*4882a593Smuzhiyun msg.data = tegra->otg_usb3_port+1;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun ret = tegra_xusb_mbox_send(tegra, &msg);
1196*4882a593Smuzhiyun if (ret < 0) {
1197*4882a593Smuzhiyun dev_info(tegra->dev,
1198*4882a593Smuzhiyun "failed to RESET_SSPI %d\n",
1199*4882a593Smuzhiyun ret);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun tegra_xhci_set_port_power(tegra, false, true);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun tegra_xhci_set_port_power(tegra, true, true);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun } else {
1209*4882a593Smuzhiyun if (tegra->otg_usb3_port >= 0)
1210*4882a593Smuzhiyun tegra_xhci_set_port_power(tegra, false, false);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun tegra_xhci_set_port_power(tegra, true, false);
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
tegra_xusb_get_usb2_port(struct tegra_xusb * tegra,struct usb_phy * usbphy)1216*4882a593Smuzhiyun static int tegra_xusb_get_usb2_port(struct tegra_xusb *tegra,
1217*4882a593Smuzhiyun struct usb_phy *usbphy)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun unsigned int i;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun for (i = 0; i < tegra->num_usb_phys; i++) {
1222*4882a593Smuzhiyun if (tegra->usbphy[i] && usbphy == tegra->usbphy[i])
1223*4882a593Smuzhiyun return i;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun return -1;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
tegra_xhci_id_notify(struct notifier_block * nb,unsigned long action,void * data)1229*4882a593Smuzhiyun static int tegra_xhci_id_notify(struct notifier_block *nb,
1230*4882a593Smuzhiyun unsigned long action, void *data)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun struct tegra_xusb *tegra = container_of(nb, struct tegra_xusb,
1233*4882a593Smuzhiyun id_nb);
1234*4882a593Smuzhiyun struct usb_phy *usbphy = (struct usb_phy *)data;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun dev_dbg(tegra->dev, "%s(): action is %d", __func__, usbphy->last_event);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun if ((tegra->host_mode && usbphy->last_event == USB_EVENT_ID) ||
1239*4882a593Smuzhiyun (!tegra->host_mode && usbphy->last_event != USB_EVENT_ID)) {
1240*4882a593Smuzhiyun dev_dbg(tegra->dev, "Same role(%d) received. Ignore",
1241*4882a593Smuzhiyun tegra->host_mode);
1242*4882a593Smuzhiyun return NOTIFY_OK;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun tegra->otg_usb2_port = tegra_xusb_get_usb2_port(tegra, usbphy);
1246*4882a593Smuzhiyun tegra->otg_usb3_port = tegra_xusb_padctl_get_usb3_companion(
1247*4882a593Smuzhiyun tegra->padctl,
1248*4882a593Smuzhiyun tegra->otg_usb2_port);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun tegra->host_mode = (usbphy->last_event == USB_EVENT_ID) ? true : false;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun schedule_work(&tegra->id_work);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun return NOTIFY_OK;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
tegra_xusb_init_usb_phy(struct tegra_xusb * tegra)1257*4882a593Smuzhiyun static int tegra_xusb_init_usb_phy(struct tegra_xusb *tegra)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun unsigned int i;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun tegra->usbphy = devm_kcalloc(tegra->dev, tegra->num_usb_phys,
1262*4882a593Smuzhiyun sizeof(*tegra->usbphy), GFP_KERNEL);
1263*4882a593Smuzhiyun if (!tegra->usbphy)
1264*4882a593Smuzhiyun return -ENOMEM;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun INIT_WORK(&tegra->id_work, tegra_xhci_id_work);
1267*4882a593Smuzhiyun tegra->id_nb.notifier_call = tegra_xhci_id_notify;
1268*4882a593Smuzhiyun tegra->otg_usb2_port = -EINVAL;
1269*4882a593Smuzhiyun tegra->otg_usb3_port = -EINVAL;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun for (i = 0; i < tegra->num_usb_phys; i++) {
1272*4882a593Smuzhiyun struct phy *phy = tegra_xusb_get_phy(tegra, "usb2", i);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun if (!phy)
1275*4882a593Smuzhiyun continue;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun tegra->usbphy[i] = devm_usb_get_phy_by_node(tegra->dev,
1278*4882a593Smuzhiyun phy->dev.of_node,
1279*4882a593Smuzhiyun &tegra->id_nb);
1280*4882a593Smuzhiyun if (!IS_ERR(tegra->usbphy[i])) {
1281*4882a593Smuzhiyun dev_dbg(tegra->dev, "usbphy-%d registered", i);
1282*4882a593Smuzhiyun otg_set_host(tegra->usbphy[i]->otg, &tegra->hcd->self);
1283*4882a593Smuzhiyun } else {
1284*4882a593Smuzhiyun /*
1285*4882a593Smuzhiyun * usb-phy is optional, continue if its not available.
1286*4882a593Smuzhiyun */
1287*4882a593Smuzhiyun tegra->usbphy[i] = NULL;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun return 0;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
tegra_xusb_deinit_usb_phy(struct tegra_xusb * tegra)1294*4882a593Smuzhiyun static void tegra_xusb_deinit_usb_phy(struct tegra_xusb *tegra)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun unsigned int i;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun cancel_work_sync(&tegra->id_work);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun for (i = 0; i < tegra->num_usb_phys; i++)
1301*4882a593Smuzhiyun if (tegra->usbphy[i])
1302*4882a593Smuzhiyun otg_set_host(tegra->usbphy[i]->otg, NULL);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
tegra_xusb_probe(struct platform_device * pdev)1305*4882a593Smuzhiyun static int tegra_xusb_probe(struct platform_device *pdev)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun struct tegra_xusb *tegra;
1308*4882a593Smuzhiyun struct resource *regs;
1309*4882a593Smuzhiyun struct xhci_hcd *xhci;
1310*4882a593Smuzhiyun unsigned int i, j, k;
1311*4882a593Smuzhiyun struct phy *phy;
1312*4882a593Smuzhiyun int err;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct tegra_xusb_fw_header) != 256);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun tegra = devm_kzalloc(&pdev->dev, sizeof(*tegra), GFP_KERNEL);
1317*4882a593Smuzhiyun if (!tegra)
1318*4882a593Smuzhiyun return -ENOMEM;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun tegra->soc = of_device_get_match_data(&pdev->dev);
1321*4882a593Smuzhiyun mutex_init(&tegra->lock);
1322*4882a593Smuzhiyun tegra->dev = &pdev->dev;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun err = tegra_xusb_init_context(tegra);
1325*4882a593Smuzhiyun if (err < 0)
1326*4882a593Smuzhiyun return err;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1329*4882a593Smuzhiyun tegra->regs = devm_ioremap_resource(&pdev->dev, regs);
1330*4882a593Smuzhiyun if (IS_ERR(tegra->regs))
1331*4882a593Smuzhiyun return PTR_ERR(tegra->regs);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun tegra->fpci_base = devm_platform_ioremap_resource(pdev, 1);
1334*4882a593Smuzhiyun if (IS_ERR(tegra->fpci_base))
1335*4882a593Smuzhiyun return PTR_ERR(tegra->fpci_base);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (tegra->soc->has_ipfs) {
1338*4882a593Smuzhiyun tegra->ipfs_base = devm_platform_ioremap_resource(pdev, 2);
1339*4882a593Smuzhiyun if (IS_ERR(tegra->ipfs_base))
1340*4882a593Smuzhiyun return PTR_ERR(tegra->ipfs_base);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun tegra->xhci_irq = platform_get_irq(pdev, 0);
1344*4882a593Smuzhiyun if (tegra->xhci_irq < 0)
1345*4882a593Smuzhiyun return tegra->xhci_irq;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun tegra->mbox_irq = platform_get_irq(pdev, 1);
1348*4882a593Smuzhiyun if (tegra->mbox_irq < 0)
1349*4882a593Smuzhiyun return tegra->mbox_irq;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun tegra->padctl = tegra_xusb_padctl_get(&pdev->dev);
1352*4882a593Smuzhiyun if (IS_ERR(tegra->padctl))
1353*4882a593Smuzhiyun return PTR_ERR(tegra->padctl);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun tegra->host_clk = devm_clk_get(&pdev->dev, "xusb_host");
1356*4882a593Smuzhiyun if (IS_ERR(tegra->host_clk)) {
1357*4882a593Smuzhiyun err = PTR_ERR(tegra->host_clk);
1358*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get xusb_host: %d\n", err);
1359*4882a593Smuzhiyun goto put_padctl;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun tegra->falcon_clk = devm_clk_get(&pdev->dev, "xusb_falcon_src");
1363*4882a593Smuzhiyun if (IS_ERR(tegra->falcon_clk)) {
1364*4882a593Smuzhiyun err = PTR_ERR(tegra->falcon_clk);
1365*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get xusb_falcon_src: %d\n", err);
1366*4882a593Smuzhiyun goto put_padctl;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun tegra->ss_clk = devm_clk_get(&pdev->dev, "xusb_ss");
1370*4882a593Smuzhiyun if (IS_ERR(tegra->ss_clk)) {
1371*4882a593Smuzhiyun err = PTR_ERR(tegra->ss_clk);
1372*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get xusb_ss: %d\n", err);
1373*4882a593Smuzhiyun goto put_padctl;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun tegra->ss_src_clk = devm_clk_get(&pdev->dev, "xusb_ss_src");
1377*4882a593Smuzhiyun if (IS_ERR(tegra->ss_src_clk)) {
1378*4882a593Smuzhiyun err = PTR_ERR(tegra->ss_src_clk);
1379*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get xusb_ss_src: %d\n", err);
1380*4882a593Smuzhiyun goto put_padctl;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun tegra->hs_src_clk = devm_clk_get(&pdev->dev, "xusb_hs_src");
1384*4882a593Smuzhiyun if (IS_ERR(tegra->hs_src_clk)) {
1385*4882a593Smuzhiyun err = PTR_ERR(tegra->hs_src_clk);
1386*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get xusb_hs_src: %d\n", err);
1387*4882a593Smuzhiyun goto put_padctl;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun tegra->fs_src_clk = devm_clk_get(&pdev->dev, "xusb_fs_src");
1391*4882a593Smuzhiyun if (IS_ERR(tegra->fs_src_clk)) {
1392*4882a593Smuzhiyun err = PTR_ERR(tegra->fs_src_clk);
1393*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get xusb_fs_src: %d\n", err);
1394*4882a593Smuzhiyun goto put_padctl;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun tegra->pll_u_480m = devm_clk_get(&pdev->dev, "pll_u_480m");
1398*4882a593Smuzhiyun if (IS_ERR(tegra->pll_u_480m)) {
1399*4882a593Smuzhiyun err = PTR_ERR(tegra->pll_u_480m);
1400*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get pll_u_480m: %d\n", err);
1401*4882a593Smuzhiyun goto put_padctl;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun tegra->clk_m = devm_clk_get(&pdev->dev, "clk_m");
1405*4882a593Smuzhiyun if (IS_ERR(tegra->clk_m)) {
1406*4882a593Smuzhiyun err = PTR_ERR(tegra->clk_m);
1407*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clk_m: %d\n", err);
1408*4882a593Smuzhiyun goto put_padctl;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun tegra->pll_e = devm_clk_get(&pdev->dev, "pll_e");
1412*4882a593Smuzhiyun if (IS_ERR(tegra->pll_e)) {
1413*4882a593Smuzhiyun err = PTR_ERR(tegra->pll_e);
1414*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get pll_e: %d\n", err);
1415*4882a593Smuzhiyun goto put_padctl;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun if (!of_property_read_bool(pdev->dev.of_node, "power-domains")) {
1419*4882a593Smuzhiyun tegra->host_rst = devm_reset_control_get(&pdev->dev,
1420*4882a593Smuzhiyun "xusb_host");
1421*4882a593Smuzhiyun if (IS_ERR(tegra->host_rst)) {
1422*4882a593Smuzhiyun err = PTR_ERR(tegra->host_rst);
1423*4882a593Smuzhiyun dev_err(&pdev->dev,
1424*4882a593Smuzhiyun "failed to get xusb_host reset: %d\n", err);
1425*4882a593Smuzhiyun goto put_padctl;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun tegra->ss_rst = devm_reset_control_get(&pdev->dev, "xusb_ss");
1429*4882a593Smuzhiyun if (IS_ERR(tegra->ss_rst)) {
1430*4882a593Smuzhiyun err = PTR_ERR(tegra->ss_rst);
1431*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get xusb_ss reset: %d\n",
1432*4882a593Smuzhiyun err);
1433*4882a593Smuzhiyun goto put_padctl;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_XUSBA,
1437*4882a593Smuzhiyun tegra->ss_clk,
1438*4882a593Smuzhiyun tegra->ss_rst);
1439*4882a593Smuzhiyun if (err) {
1440*4882a593Smuzhiyun dev_err(&pdev->dev,
1441*4882a593Smuzhiyun "failed to enable XUSBA domain: %d\n", err);
1442*4882a593Smuzhiyun goto put_padctl;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_XUSBC,
1446*4882a593Smuzhiyun tegra->host_clk,
1447*4882a593Smuzhiyun tegra->host_rst);
1448*4882a593Smuzhiyun if (err) {
1449*4882a593Smuzhiyun tegra_powergate_power_off(TEGRA_POWERGATE_XUSBA);
1450*4882a593Smuzhiyun dev_err(&pdev->dev,
1451*4882a593Smuzhiyun "failed to enable XUSBC domain: %d\n", err);
1452*4882a593Smuzhiyun goto put_padctl;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun } else {
1455*4882a593Smuzhiyun err = tegra_xusb_powerdomain_init(&pdev->dev, tegra);
1456*4882a593Smuzhiyun if (err)
1457*4882a593Smuzhiyun goto put_powerdomains;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun tegra->supplies = devm_kcalloc(&pdev->dev, tegra->soc->num_supplies,
1461*4882a593Smuzhiyun sizeof(*tegra->supplies), GFP_KERNEL);
1462*4882a593Smuzhiyun if (!tegra->supplies) {
1463*4882a593Smuzhiyun err = -ENOMEM;
1464*4882a593Smuzhiyun goto put_powerdomains;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun regulator_bulk_set_supply_names(tegra->supplies,
1468*4882a593Smuzhiyun tegra->soc->supply_names,
1469*4882a593Smuzhiyun tegra->soc->num_supplies);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun err = devm_regulator_bulk_get(&pdev->dev, tegra->soc->num_supplies,
1472*4882a593Smuzhiyun tegra->supplies);
1473*4882a593Smuzhiyun if (err) {
1474*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get regulators: %d\n", err);
1475*4882a593Smuzhiyun goto put_powerdomains;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun for (i = 0; i < tegra->soc->num_types; i++) {
1479*4882a593Smuzhiyun if (!strncmp(tegra->soc->phy_types[i].name, "usb2", 4))
1480*4882a593Smuzhiyun tegra->num_usb_phys = tegra->soc->phy_types[i].num;
1481*4882a593Smuzhiyun tegra->num_phys += tegra->soc->phy_types[i].num;
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun tegra->phys = devm_kcalloc(&pdev->dev, tegra->num_phys,
1485*4882a593Smuzhiyun sizeof(*tegra->phys), GFP_KERNEL);
1486*4882a593Smuzhiyun if (!tegra->phys) {
1487*4882a593Smuzhiyun err = -ENOMEM;
1488*4882a593Smuzhiyun goto put_powerdomains;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun for (i = 0, k = 0; i < tegra->soc->num_types; i++) {
1492*4882a593Smuzhiyun char prop[8];
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun for (j = 0; j < tegra->soc->phy_types[i].num; j++) {
1495*4882a593Smuzhiyun snprintf(prop, sizeof(prop), "%s-%d",
1496*4882a593Smuzhiyun tegra->soc->phy_types[i].name, j);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun phy = devm_phy_optional_get(&pdev->dev, prop);
1499*4882a593Smuzhiyun if (IS_ERR(phy)) {
1500*4882a593Smuzhiyun dev_err(&pdev->dev,
1501*4882a593Smuzhiyun "failed to get PHY %s: %ld\n", prop,
1502*4882a593Smuzhiyun PTR_ERR(phy));
1503*4882a593Smuzhiyun err = PTR_ERR(phy);
1504*4882a593Smuzhiyun goto put_powerdomains;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun tegra->phys[k++] = phy;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun tegra->hcd = usb_create_hcd(&tegra_xhci_hc_driver, &pdev->dev,
1512*4882a593Smuzhiyun dev_name(&pdev->dev));
1513*4882a593Smuzhiyun if (!tegra->hcd) {
1514*4882a593Smuzhiyun err = -ENOMEM;
1515*4882a593Smuzhiyun goto put_powerdomains;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun tegra->hcd->regs = tegra->regs;
1519*4882a593Smuzhiyun tegra->hcd->rsrc_start = regs->start;
1520*4882a593Smuzhiyun tegra->hcd->rsrc_len = resource_size(regs);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /*
1523*4882a593Smuzhiyun * This must happen after usb_create_hcd(), because usb_create_hcd()
1524*4882a593Smuzhiyun * will overwrite the drvdata of the device with the hcd it creates.
1525*4882a593Smuzhiyun */
1526*4882a593Smuzhiyun platform_set_drvdata(pdev, tegra);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun err = tegra_xusb_phy_enable(tegra);
1529*4882a593Smuzhiyun if (err < 0) {
1530*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable PHYs: %d\n", err);
1531*4882a593Smuzhiyun goto put_hcd;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /*
1535*4882a593Smuzhiyun * The XUSB Falcon microcontroller can only address 40 bits, so set
1536*4882a593Smuzhiyun * the DMA mask accordingly.
1537*4882a593Smuzhiyun */
1538*4882a593Smuzhiyun err = dma_set_mask_and_coherent(tegra->dev, DMA_BIT_MASK(40));
1539*4882a593Smuzhiyun if (err < 0) {
1540*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err);
1541*4882a593Smuzhiyun goto disable_phy;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun err = tegra_xusb_request_firmware(tegra);
1545*4882a593Smuzhiyun if (err < 0) {
1546*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request firmware: %d\n", err);
1547*4882a593Smuzhiyun goto disable_phy;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun if (!pm_runtime_enabled(&pdev->dev))
1553*4882a593Smuzhiyun err = tegra_xusb_runtime_resume(&pdev->dev);
1554*4882a593Smuzhiyun else
1555*4882a593Smuzhiyun err = pm_runtime_get_sync(&pdev->dev);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun if (err < 0) {
1558*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable device: %d\n", err);
1559*4882a593Smuzhiyun goto free_firmware;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun tegra_xusb_config(tegra);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun err = tegra_xusb_load_firmware(tegra);
1565*4882a593Smuzhiyun if (err < 0) {
1566*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to load firmware: %d\n", err);
1567*4882a593Smuzhiyun goto put_rpm;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun err = usb_add_hcd(tegra->hcd, tegra->xhci_irq, IRQF_SHARED);
1571*4882a593Smuzhiyun if (err < 0) {
1572*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add USB HCD: %d\n", err);
1573*4882a593Smuzhiyun goto put_rpm;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun device_wakeup_enable(tegra->hcd->self.controller);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun xhci = hcd_to_xhci(tegra->hcd);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun xhci->shared_hcd = usb_create_shared_hcd(&tegra_xhci_hc_driver,
1581*4882a593Smuzhiyun &pdev->dev,
1582*4882a593Smuzhiyun dev_name(&pdev->dev),
1583*4882a593Smuzhiyun tegra->hcd);
1584*4882a593Smuzhiyun if (!xhci->shared_hcd) {
1585*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to create shared HCD\n");
1586*4882a593Smuzhiyun err = -ENOMEM;
1587*4882a593Smuzhiyun goto remove_usb2;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun err = usb_add_hcd(xhci->shared_hcd, tegra->xhci_irq, IRQF_SHARED);
1591*4882a593Smuzhiyun if (err < 0) {
1592*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add shared HCD: %d\n", err);
1593*4882a593Smuzhiyun goto put_usb3;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun err = tegra_xusb_enable_firmware_messages(tegra);
1597*4882a593Smuzhiyun if (err < 0) {
1598*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable messages: %d\n", err);
1599*4882a593Smuzhiyun goto remove_usb3;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun err = devm_request_threaded_irq(&pdev->dev, tegra->mbox_irq,
1603*4882a593Smuzhiyun tegra_xusb_mbox_irq,
1604*4882a593Smuzhiyun tegra_xusb_mbox_thread, 0,
1605*4882a593Smuzhiyun dev_name(&pdev->dev), tegra);
1606*4882a593Smuzhiyun if (err < 0) {
1607*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request IRQ: %d\n", err);
1608*4882a593Smuzhiyun goto remove_usb3;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun err = tegra_xusb_init_usb_phy(tegra);
1612*4882a593Smuzhiyun if (err < 0) {
1613*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to init USB PHY: %d\n", err);
1614*4882a593Smuzhiyun goto remove_usb3;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun return 0;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun remove_usb3:
1620*4882a593Smuzhiyun usb_remove_hcd(xhci->shared_hcd);
1621*4882a593Smuzhiyun put_usb3:
1622*4882a593Smuzhiyun usb_put_hcd(xhci->shared_hcd);
1623*4882a593Smuzhiyun remove_usb2:
1624*4882a593Smuzhiyun usb_remove_hcd(tegra->hcd);
1625*4882a593Smuzhiyun put_rpm:
1626*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
1627*4882a593Smuzhiyun tegra_xusb_runtime_suspend(&pdev->dev);
1628*4882a593Smuzhiyun put_hcd:
1629*4882a593Smuzhiyun usb_put_hcd(tegra->hcd);
1630*4882a593Smuzhiyun free_firmware:
1631*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, tegra->fw.size, tegra->fw.virt,
1632*4882a593Smuzhiyun tegra->fw.phys);
1633*4882a593Smuzhiyun disable_phy:
1634*4882a593Smuzhiyun tegra_xusb_phy_disable(tegra);
1635*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1636*4882a593Smuzhiyun put_powerdomains:
1637*4882a593Smuzhiyun if (!of_property_read_bool(pdev->dev.of_node, "power-domains")) {
1638*4882a593Smuzhiyun tegra_powergate_power_off(TEGRA_POWERGATE_XUSBC);
1639*4882a593Smuzhiyun tegra_powergate_power_off(TEGRA_POWERGATE_XUSBA);
1640*4882a593Smuzhiyun } else {
1641*4882a593Smuzhiyun tegra_xusb_powerdomain_remove(&pdev->dev, tegra);
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun put_padctl:
1644*4882a593Smuzhiyun tegra_xusb_padctl_put(tegra->padctl);
1645*4882a593Smuzhiyun return err;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
tegra_xusb_remove(struct platform_device * pdev)1648*4882a593Smuzhiyun static int tegra_xusb_remove(struct platform_device *pdev)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun struct tegra_xusb *tegra = platform_get_drvdata(pdev);
1651*4882a593Smuzhiyun struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun tegra_xusb_deinit_usb_phy(tegra);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun usb_remove_hcd(xhci->shared_hcd);
1656*4882a593Smuzhiyun usb_put_hcd(xhci->shared_hcd);
1657*4882a593Smuzhiyun xhci->shared_hcd = NULL;
1658*4882a593Smuzhiyun usb_remove_hcd(tegra->hcd);
1659*4882a593Smuzhiyun usb_put_hcd(tegra->hcd);
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, tegra->fw.size, tegra->fw.virt,
1662*4882a593Smuzhiyun tegra->fw.phys);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
1665*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun if (!of_property_read_bool(pdev->dev.of_node, "power-domains")) {
1668*4882a593Smuzhiyun tegra_powergate_power_off(TEGRA_POWERGATE_XUSBC);
1669*4882a593Smuzhiyun tegra_powergate_power_off(TEGRA_POWERGATE_XUSBA);
1670*4882a593Smuzhiyun } else {
1671*4882a593Smuzhiyun tegra_xusb_powerdomain_remove(&pdev->dev, tegra);
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun tegra_xusb_phy_disable(tegra);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun tegra_xusb_padctl_put(tegra->padctl);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun return 0;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
xhci_hub_ports_suspended(struct xhci_hub * hub)1682*4882a593Smuzhiyun static bool xhci_hub_ports_suspended(struct xhci_hub *hub)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun struct device *dev = hub->hcd->self.controller;
1685*4882a593Smuzhiyun bool status = true;
1686*4882a593Smuzhiyun unsigned int i;
1687*4882a593Smuzhiyun u32 value;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun for (i = 0; i < hub->num_ports; i++) {
1690*4882a593Smuzhiyun value = readl(hub->ports[i]->addr);
1691*4882a593Smuzhiyun if ((value & PORT_PE) == 0)
1692*4882a593Smuzhiyun continue;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun if ((value & PORT_PLS_MASK) != XDEV_U3) {
1695*4882a593Smuzhiyun dev_info(dev, "%u-%u isn't suspended: %#010x\n",
1696*4882a593Smuzhiyun hub->hcd->self.busnum, i + 1, value);
1697*4882a593Smuzhiyun status = false;
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun return status;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
tegra_xusb_check_ports(struct tegra_xusb * tegra)1704*4882a593Smuzhiyun static int tegra_xusb_check_ports(struct tegra_xusb *tegra)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
1707*4882a593Smuzhiyun unsigned long flags;
1708*4882a593Smuzhiyun int err = 0;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun spin_lock_irqsave(&xhci->lock, flags);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun if (!xhci_hub_ports_suspended(&xhci->usb2_rhub) ||
1713*4882a593Smuzhiyun !xhci_hub_ports_suspended(&xhci->usb3_rhub))
1714*4882a593Smuzhiyun err = -EBUSY;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun spin_unlock_irqrestore(&xhci->lock, flags);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun return err;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
tegra_xusb_save_context(struct tegra_xusb * tegra)1721*4882a593Smuzhiyun static void tegra_xusb_save_context(struct tegra_xusb *tegra)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun const struct tegra_xusb_context_soc *soc = tegra->soc->context;
1724*4882a593Smuzhiyun struct tegra_xusb_context *ctx = &tegra->context;
1725*4882a593Smuzhiyun unsigned int i;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (soc->ipfs.num_offsets > 0) {
1728*4882a593Smuzhiyun for (i = 0; i < soc->ipfs.num_offsets; i++)
1729*4882a593Smuzhiyun ctx->ipfs[i] = ipfs_readl(tegra, soc->ipfs.offsets[i]);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun if (soc->fpci.num_offsets > 0) {
1733*4882a593Smuzhiyun for (i = 0; i < soc->fpci.num_offsets; i++)
1734*4882a593Smuzhiyun ctx->fpci[i] = fpci_readl(tegra, soc->fpci.offsets[i]);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun
tegra_xusb_restore_context(struct tegra_xusb * tegra)1738*4882a593Smuzhiyun static void tegra_xusb_restore_context(struct tegra_xusb *tegra)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun const struct tegra_xusb_context_soc *soc = tegra->soc->context;
1741*4882a593Smuzhiyun struct tegra_xusb_context *ctx = &tegra->context;
1742*4882a593Smuzhiyun unsigned int i;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun if (soc->fpci.num_offsets > 0) {
1745*4882a593Smuzhiyun for (i = 0; i < soc->fpci.num_offsets; i++)
1746*4882a593Smuzhiyun fpci_writel(tegra, ctx->fpci[i], soc->fpci.offsets[i]);
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (soc->ipfs.num_offsets > 0) {
1750*4882a593Smuzhiyun for (i = 0; i < soc->ipfs.num_offsets; i++)
1751*4882a593Smuzhiyun ipfs_writel(tegra, ctx->ipfs[i], soc->ipfs.offsets[i]);
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
tegra_xusb_enter_elpg(struct tegra_xusb * tegra,bool wakeup)1755*4882a593Smuzhiyun static int tegra_xusb_enter_elpg(struct tegra_xusb *tegra, bool wakeup)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
1758*4882a593Smuzhiyun int err;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun err = tegra_xusb_check_ports(tegra);
1761*4882a593Smuzhiyun if (err < 0) {
1762*4882a593Smuzhiyun dev_err(tegra->dev, "not all ports suspended: %d\n", err);
1763*4882a593Smuzhiyun return err;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun err = xhci_suspend(xhci, wakeup);
1767*4882a593Smuzhiyun if (err < 0) {
1768*4882a593Smuzhiyun dev_err(tegra->dev, "failed to suspend XHCI: %d\n", err);
1769*4882a593Smuzhiyun return err;
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun tegra_xusb_save_context(tegra);
1773*4882a593Smuzhiyun tegra_xusb_phy_disable(tegra);
1774*4882a593Smuzhiyun tegra_xusb_clk_disable(tegra);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun return 0;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun
tegra_xusb_exit_elpg(struct tegra_xusb * tegra,bool wakeup)1779*4882a593Smuzhiyun static int tegra_xusb_exit_elpg(struct tegra_xusb *tegra, bool wakeup)
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
1782*4882a593Smuzhiyun int err;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun err = tegra_xusb_clk_enable(tegra);
1785*4882a593Smuzhiyun if (err < 0) {
1786*4882a593Smuzhiyun dev_err(tegra->dev, "failed to enable clocks: %d\n", err);
1787*4882a593Smuzhiyun return err;
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun err = tegra_xusb_phy_enable(tegra);
1791*4882a593Smuzhiyun if (err < 0) {
1792*4882a593Smuzhiyun dev_err(tegra->dev, "failed to enable PHYs: %d\n", err);
1793*4882a593Smuzhiyun goto disable_clk;
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun tegra_xusb_config(tegra);
1797*4882a593Smuzhiyun tegra_xusb_restore_context(tegra);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun err = tegra_xusb_load_firmware(tegra);
1800*4882a593Smuzhiyun if (err < 0) {
1801*4882a593Smuzhiyun dev_err(tegra->dev, "failed to load firmware: %d\n", err);
1802*4882a593Smuzhiyun goto disable_phy;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun err = __tegra_xusb_enable_firmware_messages(tegra);
1806*4882a593Smuzhiyun if (err < 0) {
1807*4882a593Smuzhiyun dev_err(tegra->dev, "failed to enable messages: %d\n", err);
1808*4882a593Smuzhiyun goto disable_phy;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun err = xhci_resume(xhci, true);
1812*4882a593Smuzhiyun if (err < 0) {
1813*4882a593Smuzhiyun dev_err(tegra->dev, "failed to resume XHCI: %d\n", err);
1814*4882a593Smuzhiyun goto disable_phy;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun return 0;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun disable_phy:
1820*4882a593Smuzhiyun tegra_xusb_phy_disable(tegra);
1821*4882a593Smuzhiyun disable_clk:
1822*4882a593Smuzhiyun tegra_xusb_clk_disable(tegra);
1823*4882a593Smuzhiyun return err;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun
tegra_xusb_suspend(struct device * dev)1826*4882a593Smuzhiyun static int tegra_xusb_suspend(struct device *dev)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun struct tegra_xusb *tegra = dev_get_drvdata(dev);
1829*4882a593Smuzhiyun bool wakeup = device_may_wakeup(dev);
1830*4882a593Smuzhiyun int err;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun synchronize_irq(tegra->mbox_irq);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun mutex_lock(&tegra->lock);
1835*4882a593Smuzhiyun err = tegra_xusb_enter_elpg(tegra, wakeup);
1836*4882a593Smuzhiyun mutex_unlock(&tegra->lock);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun return err;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
tegra_xusb_resume(struct device * dev)1841*4882a593Smuzhiyun static int tegra_xusb_resume(struct device *dev)
1842*4882a593Smuzhiyun {
1843*4882a593Smuzhiyun struct tegra_xusb *tegra = dev_get_drvdata(dev);
1844*4882a593Smuzhiyun bool wakeup = device_may_wakeup(dev);
1845*4882a593Smuzhiyun int err;
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun mutex_lock(&tegra->lock);
1848*4882a593Smuzhiyun err = tegra_xusb_exit_elpg(tegra, wakeup);
1849*4882a593Smuzhiyun mutex_unlock(&tegra->lock);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun return err;
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun #endif
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun static const struct dev_pm_ops tegra_xusb_pm_ops = {
1856*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(tegra_xusb_runtime_suspend,
1857*4882a593Smuzhiyun tegra_xusb_runtime_resume, NULL)
1858*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(tegra_xusb_suspend, tegra_xusb_resume)
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun static const char * const tegra124_supply_names[] = {
1862*4882a593Smuzhiyun "avddio-pex",
1863*4882a593Smuzhiyun "dvddio-pex",
1864*4882a593Smuzhiyun "avdd-usb",
1865*4882a593Smuzhiyun "hvdd-usb-ss",
1866*4882a593Smuzhiyun };
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun static const struct tegra_xusb_phy_type tegra124_phy_types[] = {
1869*4882a593Smuzhiyun { .name = "usb3", .num = 2, },
1870*4882a593Smuzhiyun { .name = "usb2", .num = 3, },
1871*4882a593Smuzhiyun { .name = "hsic", .num = 2, },
1872*4882a593Smuzhiyun };
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun static const unsigned int tegra124_xusb_context_ipfs[] = {
1875*4882a593Smuzhiyun IPFS_XUSB_HOST_MSI_BAR_SZ_0,
1876*4882a593Smuzhiyun IPFS_XUSB_HOST_MSI_AXI_BAR_ST_0,
1877*4882a593Smuzhiyun IPFS_XUSB_HOST_MSI_FPCI_BAR_ST_0,
1878*4882a593Smuzhiyun IPFS_XUSB_HOST_MSI_VEC0_0,
1879*4882a593Smuzhiyun IPFS_XUSB_HOST_MSI_EN_VEC0_0,
1880*4882a593Smuzhiyun IPFS_XUSB_HOST_FPCI_ERROR_MASKS_0,
1881*4882a593Smuzhiyun IPFS_XUSB_HOST_INTR_MASK_0,
1882*4882a593Smuzhiyun IPFS_XUSB_HOST_INTR_ENABLE_0,
1883*4882a593Smuzhiyun IPFS_XUSB_HOST_UFPCI_CONFIG_0,
1884*4882a593Smuzhiyun IPFS_XUSB_HOST_CLKGATE_HYSTERESIS_0,
1885*4882a593Smuzhiyun IPFS_XUSB_HOST_MCCIF_FIFOCTRL_0,
1886*4882a593Smuzhiyun };
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun static const unsigned int tegra124_xusb_context_fpci[] = {
1889*4882a593Smuzhiyun XUSB_CFG_ARU_CONTEXT_HS_PLS,
1890*4882a593Smuzhiyun XUSB_CFG_ARU_CONTEXT_FS_PLS,
1891*4882a593Smuzhiyun XUSB_CFG_ARU_CONTEXT_HSFS_SPEED,
1892*4882a593Smuzhiyun XUSB_CFG_ARU_CONTEXT_HSFS_PP,
1893*4882a593Smuzhiyun XUSB_CFG_ARU_CONTEXT,
1894*4882a593Smuzhiyun XUSB_CFG_AXI_CFG,
1895*4882a593Smuzhiyun XUSB_CFG_24,
1896*4882a593Smuzhiyun XUSB_CFG_16,
1897*4882a593Smuzhiyun };
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun static const struct tegra_xusb_context_soc tegra124_xusb_context = {
1900*4882a593Smuzhiyun .ipfs = {
1901*4882a593Smuzhiyun .num_offsets = ARRAY_SIZE(tegra124_xusb_context_ipfs),
1902*4882a593Smuzhiyun .offsets = tegra124_xusb_context_ipfs,
1903*4882a593Smuzhiyun },
1904*4882a593Smuzhiyun .fpci = {
1905*4882a593Smuzhiyun .num_offsets = ARRAY_SIZE(tegra124_xusb_context_fpci),
1906*4882a593Smuzhiyun .offsets = tegra124_xusb_context_fpci,
1907*4882a593Smuzhiyun },
1908*4882a593Smuzhiyun };
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun static const struct tegra_xusb_soc tegra124_soc = {
1911*4882a593Smuzhiyun .firmware = "nvidia/tegra124/xusb.bin",
1912*4882a593Smuzhiyun .supply_names = tegra124_supply_names,
1913*4882a593Smuzhiyun .num_supplies = ARRAY_SIZE(tegra124_supply_names),
1914*4882a593Smuzhiyun .phy_types = tegra124_phy_types,
1915*4882a593Smuzhiyun .num_types = ARRAY_SIZE(tegra124_phy_types),
1916*4882a593Smuzhiyun .context = &tegra124_xusb_context,
1917*4882a593Smuzhiyun .ports = {
1918*4882a593Smuzhiyun .usb2 = { .offset = 4, .count = 4, },
1919*4882a593Smuzhiyun .hsic = { .offset = 6, .count = 2, },
1920*4882a593Smuzhiyun .usb3 = { .offset = 0, .count = 2, },
1921*4882a593Smuzhiyun },
1922*4882a593Smuzhiyun .scale_ss_clock = true,
1923*4882a593Smuzhiyun .has_ipfs = true,
1924*4882a593Smuzhiyun .otg_reset_sspi = false,
1925*4882a593Smuzhiyun .mbox = {
1926*4882a593Smuzhiyun .cmd = 0xe4,
1927*4882a593Smuzhiyun .data_in = 0xe8,
1928*4882a593Smuzhiyun .data_out = 0xec,
1929*4882a593Smuzhiyun .owner = 0xf0,
1930*4882a593Smuzhiyun },
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun MODULE_FIRMWARE("nvidia/tegra124/xusb.bin");
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun static const char * const tegra210_supply_names[] = {
1935*4882a593Smuzhiyun "dvddio-pex",
1936*4882a593Smuzhiyun "hvddio-pex",
1937*4882a593Smuzhiyun "avdd-usb",
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun static const struct tegra_xusb_phy_type tegra210_phy_types[] = {
1941*4882a593Smuzhiyun { .name = "usb3", .num = 4, },
1942*4882a593Smuzhiyun { .name = "usb2", .num = 4, },
1943*4882a593Smuzhiyun { .name = "hsic", .num = 1, },
1944*4882a593Smuzhiyun };
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun static const struct tegra_xusb_soc tegra210_soc = {
1947*4882a593Smuzhiyun .firmware = "nvidia/tegra210/xusb.bin",
1948*4882a593Smuzhiyun .supply_names = tegra210_supply_names,
1949*4882a593Smuzhiyun .num_supplies = ARRAY_SIZE(tegra210_supply_names),
1950*4882a593Smuzhiyun .phy_types = tegra210_phy_types,
1951*4882a593Smuzhiyun .num_types = ARRAY_SIZE(tegra210_phy_types),
1952*4882a593Smuzhiyun .context = &tegra124_xusb_context,
1953*4882a593Smuzhiyun .ports = {
1954*4882a593Smuzhiyun .usb2 = { .offset = 4, .count = 4, },
1955*4882a593Smuzhiyun .hsic = { .offset = 8, .count = 1, },
1956*4882a593Smuzhiyun .usb3 = { .offset = 0, .count = 4, },
1957*4882a593Smuzhiyun },
1958*4882a593Smuzhiyun .scale_ss_clock = false,
1959*4882a593Smuzhiyun .has_ipfs = true,
1960*4882a593Smuzhiyun .otg_reset_sspi = true,
1961*4882a593Smuzhiyun .mbox = {
1962*4882a593Smuzhiyun .cmd = 0xe4,
1963*4882a593Smuzhiyun .data_in = 0xe8,
1964*4882a593Smuzhiyun .data_out = 0xec,
1965*4882a593Smuzhiyun .owner = 0xf0,
1966*4882a593Smuzhiyun },
1967*4882a593Smuzhiyun };
1968*4882a593Smuzhiyun MODULE_FIRMWARE("nvidia/tegra210/xusb.bin");
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun static const char * const tegra186_supply_names[] = {
1971*4882a593Smuzhiyun };
1972*4882a593Smuzhiyun MODULE_FIRMWARE("nvidia/tegra186/xusb.bin");
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun static const struct tegra_xusb_phy_type tegra186_phy_types[] = {
1975*4882a593Smuzhiyun { .name = "usb3", .num = 3, },
1976*4882a593Smuzhiyun { .name = "usb2", .num = 3, },
1977*4882a593Smuzhiyun { .name = "hsic", .num = 1, },
1978*4882a593Smuzhiyun };
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun static const struct tegra_xusb_context_soc tegra186_xusb_context = {
1981*4882a593Smuzhiyun .fpci = {
1982*4882a593Smuzhiyun .num_offsets = ARRAY_SIZE(tegra124_xusb_context_fpci),
1983*4882a593Smuzhiyun .offsets = tegra124_xusb_context_fpci,
1984*4882a593Smuzhiyun },
1985*4882a593Smuzhiyun };
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun static const struct tegra_xusb_soc tegra186_soc = {
1988*4882a593Smuzhiyun .firmware = "nvidia/tegra186/xusb.bin",
1989*4882a593Smuzhiyun .supply_names = tegra186_supply_names,
1990*4882a593Smuzhiyun .num_supplies = ARRAY_SIZE(tegra186_supply_names),
1991*4882a593Smuzhiyun .phy_types = tegra186_phy_types,
1992*4882a593Smuzhiyun .num_types = ARRAY_SIZE(tegra186_phy_types),
1993*4882a593Smuzhiyun .context = &tegra186_xusb_context,
1994*4882a593Smuzhiyun .ports = {
1995*4882a593Smuzhiyun .usb3 = { .offset = 0, .count = 3, },
1996*4882a593Smuzhiyun .usb2 = { .offset = 3, .count = 3, },
1997*4882a593Smuzhiyun .hsic = { .offset = 6, .count = 1, },
1998*4882a593Smuzhiyun },
1999*4882a593Smuzhiyun .scale_ss_clock = false,
2000*4882a593Smuzhiyun .has_ipfs = false,
2001*4882a593Smuzhiyun .otg_reset_sspi = false,
2002*4882a593Smuzhiyun .mbox = {
2003*4882a593Smuzhiyun .cmd = 0xe4,
2004*4882a593Smuzhiyun .data_in = 0xe8,
2005*4882a593Smuzhiyun .data_out = 0xec,
2006*4882a593Smuzhiyun .owner = 0xf0,
2007*4882a593Smuzhiyun },
2008*4882a593Smuzhiyun .lpm_support = true,
2009*4882a593Smuzhiyun };
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun static const char * const tegra194_supply_names[] = {
2012*4882a593Smuzhiyun };
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun static const struct tegra_xusb_phy_type tegra194_phy_types[] = {
2015*4882a593Smuzhiyun { .name = "usb3", .num = 4, },
2016*4882a593Smuzhiyun { .name = "usb2", .num = 4, },
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun static const struct tegra_xusb_soc tegra194_soc = {
2020*4882a593Smuzhiyun .firmware = "nvidia/tegra194/xusb.bin",
2021*4882a593Smuzhiyun .supply_names = tegra194_supply_names,
2022*4882a593Smuzhiyun .num_supplies = ARRAY_SIZE(tegra194_supply_names),
2023*4882a593Smuzhiyun .phy_types = tegra194_phy_types,
2024*4882a593Smuzhiyun .num_types = ARRAY_SIZE(tegra194_phy_types),
2025*4882a593Smuzhiyun .context = &tegra186_xusb_context,
2026*4882a593Smuzhiyun .ports = {
2027*4882a593Smuzhiyun .usb3 = { .offset = 0, .count = 4, },
2028*4882a593Smuzhiyun .usb2 = { .offset = 4, .count = 4, },
2029*4882a593Smuzhiyun },
2030*4882a593Smuzhiyun .scale_ss_clock = false,
2031*4882a593Smuzhiyun .has_ipfs = false,
2032*4882a593Smuzhiyun .otg_reset_sspi = false,
2033*4882a593Smuzhiyun .mbox = {
2034*4882a593Smuzhiyun .cmd = 0x68,
2035*4882a593Smuzhiyun .data_in = 0x6c,
2036*4882a593Smuzhiyun .data_out = 0x70,
2037*4882a593Smuzhiyun .owner = 0x74,
2038*4882a593Smuzhiyun },
2039*4882a593Smuzhiyun .lpm_support = true,
2040*4882a593Smuzhiyun };
2041*4882a593Smuzhiyun MODULE_FIRMWARE("nvidia/tegra194/xusb.bin");
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun static const struct of_device_id tegra_xusb_of_match[] = {
2044*4882a593Smuzhiyun { .compatible = "nvidia,tegra124-xusb", .data = &tegra124_soc },
2045*4882a593Smuzhiyun { .compatible = "nvidia,tegra210-xusb", .data = &tegra210_soc },
2046*4882a593Smuzhiyun { .compatible = "nvidia,tegra186-xusb", .data = &tegra186_soc },
2047*4882a593Smuzhiyun { .compatible = "nvidia,tegra194-xusb", .data = &tegra194_soc },
2048*4882a593Smuzhiyun { },
2049*4882a593Smuzhiyun };
2050*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_xusb_of_match);
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun static struct platform_driver tegra_xusb_driver = {
2053*4882a593Smuzhiyun .probe = tegra_xusb_probe,
2054*4882a593Smuzhiyun .remove = tegra_xusb_remove,
2055*4882a593Smuzhiyun .driver = {
2056*4882a593Smuzhiyun .name = "tegra-xusb",
2057*4882a593Smuzhiyun .pm = &tegra_xusb_pm_ops,
2058*4882a593Smuzhiyun .of_match_table = tegra_xusb_of_match,
2059*4882a593Smuzhiyun },
2060*4882a593Smuzhiyun };
2061*4882a593Smuzhiyun
tegra_xhci_quirks(struct device * dev,struct xhci_hcd * xhci)2062*4882a593Smuzhiyun static void tegra_xhci_quirks(struct device *dev, struct xhci_hcd *xhci)
2063*4882a593Smuzhiyun {
2064*4882a593Smuzhiyun struct tegra_xusb *tegra = dev_get_drvdata(dev);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun xhci->quirks |= XHCI_PLAT;
2067*4882a593Smuzhiyun if (tegra && tegra->soc->lpm_support)
2068*4882a593Smuzhiyun xhci->quirks |= XHCI_LPM_SUPPORT;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
tegra_xhci_setup(struct usb_hcd * hcd)2071*4882a593Smuzhiyun static int tegra_xhci_setup(struct usb_hcd *hcd)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun return xhci_gen_setup(hcd, tegra_xhci_quirks);
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun static const struct xhci_driver_overrides tegra_xhci_overrides __initconst = {
2077*4882a593Smuzhiyun .reset = tegra_xhci_setup,
2078*4882a593Smuzhiyun };
2079*4882a593Smuzhiyun
tegra_xusb_init(void)2080*4882a593Smuzhiyun static int __init tegra_xusb_init(void)
2081*4882a593Smuzhiyun {
2082*4882a593Smuzhiyun xhci_init_driver(&tegra_xhci_hc_driver, &tegra_xhci_overrides);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun return platform_driver_register(&tegra_xusb_driver);
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun module_init(tegra_xusb_init);
2087*4882a593Smuzhiyun
tegra_xusb_exit(void)2088*4882a593Smuzhiyun static void __exit tegra_xusb_exit(void)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun platform_driver_unregister(&tegra_xusb_driver);
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun module_exit(tegra_xusb_exit);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
2095*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra XUSB xHCI host-controller driver");
2096*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2097