xref: /OK3568_Linux_fs/kernel/drivers/usb/host/xhci-ring.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * xHCI host controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008 Intel Corp.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Sarah Sharp
8*4882a593Smuzhiyun  * Some code borrowed from the Linux EHCI driver.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  * Ring initialization rules:
13*4882a593Smuzhiyun  * 1. Each segment is initialized to zero, except for link TRBs.
14*4882a593Smuzhiyun  * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
15*4882a593Smuzhiyun  *    Consumer Cycle State (CCS), depending on ring function.
16*4882a593Smuzhiyun  * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * Ring behavior rules:
19*4882a593Smuzhiyun  * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
20*4882a593Smuzhiyun  *    least one free TRB in the ring.  This is useful if you want to turn that
21*4882a593Smuzhiyun  *    into a link TRB and expand the ring.
22*4882a593Smuzhiyun  * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23*4882a593Smuzhiyun  *    link TRB, then load the pointer with the address in the link TRB.  If the
24*4882a593Smuzhiyun  *    link TRB had its toggle bit set, you may need to update the ring cycle
25*4882a593Smuzhiyun  *    state (see cycle bit rules).  You may have to do this multiple times
26*4882a593Smuzhiyun  *    until you reach a non-link TRB.
27*4882a593Smuzhiyun  * 3. A ring is full if enqueue++ (for the definition of increment above)
28*4882a593Smuzhiyun  *    equals the dequeue pointer.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * Cycle bit rules:
31*4882a593Smuzhiyun  * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32*4882a593Smuzhiyun  *    in a link TRB, it must toggle the ring cycle state.
33*4882a593Smuzhiyun  * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34*4882a593Smuzhiyun  *    in a link TRB, it must toggle the ring cycle state.
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * Producer rules:
37*4882a593Smuzhiyun  * 1. Check if ring is full before you enqueue.
38*4882a593Smuzhiyun  * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39*4882a593Smuzhiyun  *    Update enqueue pointer between each write (which may update the ring
40*4882a593Smuzhiyun  *    cycle state).
41*4882a593Smuzhiyun  * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
42*4882a593Smuzhiyun  *    and endpoint rings.  If HC is the producer for the event ring,
43*4882a593Smuzhiyun  *    and it generates an interrupt according to interrupt modulation rules.
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * Consumer rules:
46*4882a593Smuzhiyun  * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
47*4882a593Smuzhiyun  *    the TRB is owned by the consumer.
48*4882a593Smuzhiyun  * 2. Update dequeue pointer (which may update the ring cycle state) and
49*4882a593Smuzhiyun  *    continue processing TRBs until you reach a TRB which is not owned by you.
50*4882a593Smuzhiyun  * 3. Notify the producer.  SW is the consumer for the event ring, and it
51*4882a593Smuzhiyun  *   updates event ring dequeue pointer.  HC is the consumer for the command and
52*4882a593Smuzhiyun  *   endpoint rings; it generates events on the event ring for these.
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #include <linux/scatterlist.h>
56*4882a593Smuzhiyun #include <linux/slab.h>
57*4882a593Smuzhiyun #include <linux/dma-mapping.h>
58*4882a593Smuzhiyun #include "xhci.h"
59*4882a593Smuzhiyun #include "xhci-trace.h"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
62*4882a593Smuzhiyun 			 u32 field1, u32 field2,
63*4882a593Smuzhiyun 			 u32 field3, u32 field4, bool command_must_succeed);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun  * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
67*4882a593Smuzhiyun  * address of the TRB.
68*4882a593Smuzhiyun  */
xhci_trb_virt_to_dma(struct xhci_segment * seg,union xhci_trb * trb)69*4882a593Smuzhiyun dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
70*4882a593Smuzhiyun 		union xhci_trb *trb)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	unsigned long segment_offset;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (!seg || !trb || trb < seg->trbs)
75*4882a593Smuzhiyun 		return 0;
76*4882a593Smuzhiyun 	/* offset in TRBs */
77*4882a593Smuzhiyun 	segment_offset = trb - seg->trbs;
78*4882a593Smuzhiyun 	if (segment_offset >= TRBS_PER_SEGMENT)
79*4882a593Smuzhiyun 		return 0;
80*4882a593Smuzhiyun 	return seg->dma + (segment_offset * sizeof(*trb));
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xhci_trb_virt_to_dma);
83*4882a593Smuzhiyun 
trb_is_noop(union xhci_trb * trb)84*4882a593Smuzhiyun static bool trb_is_noop(union xhci_trb *trb)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
trb_is_link(union xhci_trb * trb)89*4882a593Smuzhiyun static bool trb_is_link(union xhci_trb *trb)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	return TRB_TYPE_LINK_LE32(trb->link.control);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
last_trb_on_seg(struct xhci_segment * seg,union xhci_trb * trb)94*4882a593Smuzhiyun static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
last_trb_on_ring(struct xhci_ring * ring,struct xhci_segment * seg,union xhci_trb * trb)99*4882a593Smuzhiyun static bool last_trb_on_ring(struct xhci_ring *ring,
100*4882a593Smuzhiyun 			struct xhci_segment *seg, union xhci_trb *trb)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
link_trb_toggles_cycle(union xhci_trb * trb)105*4882a593Smuzhiyun static bool link_trb_toggles_cycle(union xhci_trb *trb)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
last_td_in_urb(struct xhci_td * td)110*4882a593Smuzhiyun static bool last_td_in_urb(struct xhci_td *td)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct urb_priv *urb_priv = td->urb->hcpriv;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return urb_priv->num_tds_done == urb_priv->num_tds;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
inc_td_cnt(struct urb * urb)117*4882a593Smuzhiyun static void inc_td_cnt(struct urb *urb)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct urb_priv *urb_priv = urb->hcpriv;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	urb_priv->num_tds_done++;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
trb_to_noop(union xhci_trb * trb,u32 noop_type)124*4882a593Smuzhiyun static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	if (trb_is_link(trb)) {
127*4882a593Smuzhiyun 		/* unchain chained link TRBs */
128*4882a593Smuzhiyun 		trb->link.control &= cpu_to_le32(~TRB_CHAIN);
129*4882a593Smuzhiyun 	} else {
130*4882a593Smuzhiyun 		trb->generic.field[0] = 0;
131*4882a593Smuzhiyun 		trb->generic.field[1] = 0;
132*4882a593Smuzhiyun 		trb->generic.field[2] = 0;
133*4882a593Smuzhiyun 		/* Preserve only the cycle bit of this TRB */
134*4882a593Smuzhiyun 		trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
135*4882a593Smuzhiyun 		trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Updates trb to point to the next TRB in the ring, and updates seg if the next
140*4882a593Smuzhiyun  * TRB is in a new segment.  This does not skip over link TRBs, and it does not
141*4882a593Smuzhiyun  * effect the ring dequeue or enqueue pointers.
142*4882a593Smuzhiyun  */
next_trb(struct xhci_hcd * xhci,struct xhci_ring * ring,struct xhci_segment ** seg,union xhci_trb ** trb)143*4882a593Smuzhiyun static void next_trb(struct xhci_hcd *xhci,
144*4882a593Smuzhiyun 		struct xhci_ring *ring,
145*4882a593Smuzhiyun 		struct xhci_segment **seg,
146*4882a593Smuzhiyun 		union xhci_trb **trb)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	if (trb_is_link(*trb)) {
149*4882a593Smuzhiyun 		*seg = (*seg)->next;
150*4882a593Smuzhiyun 		*trb = ((*seg)->trbs);
151*4882a593Smuzhiyun 	} else {
152*4882a593Smuzhiyun 		(*trb)++;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  * See Cycle bit rules. SW is the consumer for the event ring only.
158*4882a593Smuzhiyun  */
inc_deq(struct xhci_hcd * xhci,struct xhci_ring * ring)159*4882a593Smuzhiyun void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	unsigned int link_trb_count = 0;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* event ring doesn't have link trbs, check for last trb */
164*4882a593Smuzhiyun 	if (ring->type == TYPE_EVENT) {
165*4882a593Smuzhiyun 		if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
166*4882a593Smuzhiyun 			ring->dequeue++;
167*4882a593Smuzhiyun 			goto out;
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 		if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
170*4882a593Smuzhiyun 			ring->cycle_state ^= 1;
171*4882a593Smuzhiyun 		ring->deq_seg = ring->deq_seg->next;
172*4882a593Smuzhiyun 		ring->dequeue = ring->deq_seg->trbs;
173*4882a593Smuzhiyun 		goto out;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* All other rings have link trbs */
177*4882a593Smuzhiyun 	if (!trb_is_link(ring->dequeue)) {
178*4882a593Smuzhiyun 		if (last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
179*4882a593Smuzhiyun 			xhci_warn(xhci, "Missing link TRB at end of segment\n");
180*4882a593Smuzhiyun 		} else {
181*4882a593Smuzhiyun 			ring->dequeue++;
182*4882a593Smuzhiyun 			ring->num_trbs_free++;
183*4882a593Smuzhiyun 		}
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	while (trb_is_link(ring->dequeue)) {
187*4882a593Smuzhiyun 		ring->deq_seg = ring->deq_seg->next;
188*4882a593Smuzhiyun 		ring->dequeue = ring->deq_seg->trbs;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		if (link_trb_count++ > ring->num_segs) {
191*4882a593Smuzhiyun 			xhci_warn(xhci, "Ring is an endless link TRB loop\n");
192*4882a593Smuzhiyun 			break;
193*4882a593Smuzhiyun 		}
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun out:
196*4882a593Smuzhiyun 	trace_xhci_inc_deq(ring);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	return;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * See Cycle bit rules. SW is the consumer for the event ring only.
203*4882a593Smuzhiyun  *
204*4882a593Smuzhiyun  * If we've just enqueued a TRB that is in the middle of a TD (meaning the
205*4882a593Smuzhiyun  * chain bit is set), then set the chain bit in all the following link TRBs.
206*4882a593Smuzhiyun  * If we've enqueued the last TRB in a TD, make sure the following link TRBs
207*4882a593Smuzhiyun  * have their chain bit cleared (so that each Link TRB is a separate TD).
208*4882a593Smuzhiyun  *
209*4882a593Smuzhiyun  * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
210*4882a593Smuzhiyun  * set, but other sections talk about dealing with the chain bit set.  This was
211*4882a593Smuzhiyun  * fixed in the 0.96 specification errata, but we have to assume that all 0.95
212*4882a593Smuzhiyun  * xHCI hardware can't handle the chain bit being cleared on a link TRB.
213*4882a593Smuzhiyun  *
214*4882a593Smuzhiyun  * @more_trbs_coming:	Will you enqueue more TRBs before calling
215*4882a593Smuzhiyun  *			prepare_transfer()?
216*4882a593Smuzhiyun  */
inc_enq(struct xhci_hcd * xhci,struct xhci_ring * ring,bool more_trbs_coming)217*4882a593Smuzhiyun static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
218*4882a593Smuzhiyun 			bool more_trbs_coming)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	u32 chain;
221*4882a593Smuzhiyun 	union xhci_trb *next;
222*4882a593Smuzhiyun 	unsigned int link_trb_count = 0;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
225*4882a593Smuzhiyun 	/* If this is not event ring, there is one less usable TRB */
226*4882a593Smuzhiyun 	if (!trb_is_link(ring->enqueue))
227*4882a593Smuzhiyun 		ring->num_trbs_free--;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (last_trb_on_seg(ring->enq_seg, ring->enqueue)) {
230*4882a593Smuzhiyun 		xhci_err(xhci, "Tried to move enqueue past ring segment\n");
231*4882a593Smuzhiyun 		return;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	next = ++(ring->enqueue);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Update the dequeue pointer further if that was a link TRB */
237*4882a593Smuzhiyun 	while (trb_is_link(next)) {
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		/*
240*4882a593Smuzhiyun 		 * If the caller doesn't plan on enqueueing more TDs before
241*4882a593Smuzhiyun 		 * ringing the doorbell, then we don't want to give the link TRB
242*4882a593Smuzhiyun 		 * to the hardware just yet. We'll give the link TRB back in
243*4882a593Smuzhiyun 		 * prepare_ring() just before we enqueue the TD at the top of
244*4882a593Smuzhiyun 		 * the ring.
245*4882a593Smuzhiyun 		 */
246*4882a593Smuzhiyun 		if (!chain && !more_trbs_coming)
247*4882a593Smuzhiyun 			break;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		/* If we're not dealing with 0.95 hardware or isoc rings on
250*4882a593Smuzhiyun 		 * AMD 0.96 host, carry over the chain bit of the previous TRB
251*4882a593Smuzhiyun 		 * (which may mean the chain bit is cleared).
252*4882a593Smuzhiyun 		 */
253*4882a593Smuzhiyun 		if (!(ring->type == TYPE_ISOC &&
254*4882a593Smuzhiyun 		      (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
255*4882a593Smuzhiyun 		    !xhci_link_trb_quirk(xhci)) {
256*4882a593Smuzhiyun 			next->link.control &= cpu_to_le32(~TRB_CHAIN);
257*4882a593Smuzhiyun 			next->link.control |= cpu_to_le32(chain);
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 		/* Give this link TRB to the hardware */
260*4882a593Smuzhiyun 		wmb();
261*4882a593Smuzhiyun 		next->link.control ^= cpu_to_le32(TRB_CYCLE);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		/* Toggle the cycle bit after the last ring segment. */
264*4882a593Smuzhiyun 		if (link_trb_toggles_cycle(next))
265*4882a593Smuzhiyun 			ring->cycle_state ^= 1;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		ring->enq_seg = ring->enq_seg->next;
268*4882a593Smuzhiyun 		ring->enqueue = ring->enq_seg->trbs;
269*4882a593Smuzhiyun 		next = ring->enqueue;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 		if (link_trb_count++ > ring->num_segs) {
272*4882a593Smuzhiyun 			xhci_warn(xhci, "%s: Ring link TRB loop\n", __func__);
273*4882a593Smuzhiyun 			break;
274*4882a593Smuzhiyun 		}
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	trace_xhci_inc_enq(ring);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun  * Check to see if there's room to enqueue num_trbs on the ring and make sure
282*4882a593Smuzhiyun  * enqueue pointer will not advance into dequeue segment. See rules above.
283*4882a593Smuzhiyun  */
room_on_ring(struct xhci_hcd * xhci,struct xhci_ring * ring,unsigned int num_trbs)284*4882a593Smuzhiyun static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
285*4882a593Smuzhiyun 		unsigned int num_trbs)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	int num_trbs_in_deq_seg;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (ring->num_trbs_free < num_trbs)
290*4882a593Smuzhiyun 		return 0;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
293*4882a593Smuzhiyun 		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
294*4882a593Smuzhiyun 		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
295*4882a593Smuzhiyun 			return 0;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 1;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Ring the host controller doorbell after placing a command on the ring */
xhci_ring_cmd_db(struct xhci_hcd * xhci)302*4882a593Smuzhiyun void xhci_ring_cmd_db(struct xhci_hcd *xhci)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
305*4882a593Smuzhiyun 		return;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	xhci_dbg(xhci, "// Ding dong!\n");
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
312*4882a593Smuzhiyun 	/* Flush PCI posted writes */
313*4882a593Smuzhiyun 	readl(&xhci->dba->doorbell[0]);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xhci_ring_cmd_db);
316*4882a593Smuzhiyun 
xhci_mod_cmd_timer(struct xhci_hcd * xhci,unsigned long delay)317*4882a593Smuzhiyun static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
xhci_next_queued_cmd(struct xhci_hcd * xhci)322*4882a593Smuzhiyun static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
325*4882a593Smuzhiyun 					cmd_list);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /*
329*4882a593Smuzhiyun  * Turn all commands on command ring with status set to "aborted" to no-op trbs.
330*4882a593Smuzhiyun  * If there are other commands waiting then restart the ring and kick the timer.
331*4882a593Smuzhiyun  * This must be called with command ring stopped and xhci->lock held.
332*4882a593Smuzhiyun  */
xhci_handle_stopped_cmd_ring(struct xhci_hcd * xhci,struct xhci_command * cur_cmd)333*4882a593Smuzhiyun static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
334*4882a593Smuzhiyun 					 struct xhci_command *cur_cmd)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct xhci_command *i_cmd;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* Turn all aborted commands in list to no-ops, then restart */
339*4882a593Smuzhiyun 	list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 		if (i_cmd->status != COMP_COMMAND_ABORTED)
342*4882a593Smuzhiyun 			continue;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 		i_cmd->status = COMP_COMMAND_RING_STOPPED;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
347*4882a593Smuzhiyun 			 i_cmd->command_trb);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		/*
352*4882a593Smuzhiyun 		 * caller waiting for completion is called when command
353*4882a593Smuzhiyun 		 *  completion event is received for these no-op commands
354*4882a593Smuzhiyun 		 */
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/* ring command ring doorbell to restart the command ring */
360*4882a593Smuzhiyun 	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
361*4882a593Smuzhiyun 	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
362*4882a593Smuzhiyun 		xhci->current_cmd = cur_cmd;
363*4882a593Smuzhiyun 		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
364*4882a593Smuzhiyun 		xhci_ring_cmd_db(xhci);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* Must be called with xhci->lock held, releases and aquires lock back */
xhci_abort_cmd_ring(struct xhci_hcd * xhci,unsigned long flags)369*4882a593Smuzhiyun static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct xhci_segment *new_seg	= xhci->cmd_ring->deq_seg;
372*4882a593Smuzhiyun 	union xhci_trb *new_deq		= xhci->cmd_ring->dequeue;
373*4882a593Smuzhiyun 	u64 crcr;
374*4882a593Smuzhiyun 	int ret;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	xhci_dbg(xhci, "Abort command ring\n");
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	reinit_completion(&xhci->cmd_ring_stop_completion);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/*
381*4882a593Smuzhiyun 	 * The control bits like command stop, abort are located in lower
382*4882a593Smuzhiyun 	 * dword of the command ring control register.
383*4882a593Smuzhiyun 	 * Some controllers require all 64 bits to be written to abort the ring.
384*4882a593Smuzhiyun 	 * Make sure the upper dword is valid, pointing to the next command,
385*4882a593Smuzhiyun 	 * avoiding corrupting the command ring pointer in case the command ring
386*4882a593Smuzhiyun 	 * is stopped by the time the upper dword is written.
387*4882a593Smuzhiyun 	 */
388*4882a593Smuzhiyun 	next_trb(xhci, NULL, &new_seg, &new_deq);
389*4882a593Smuzhiyun 	if (trb_is_link(new_deq))
390*4882a593Smuzhiyun 		next_trb(xhci, NULL, &new_seg, &new_deq);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	crcr = xhci_trb_virt_to_dma(new_seg, new_deq);
393*4882a593Smuzhiyun 	xhci_write_64(xhci, crcr | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
396*4882a593Smuzhiyun 	 * completion of the Command Abort operation. If CRR is not negated in 5
397*4882a593Smuzhiyun 	 * seconds then driver handles it as if host died (-ENODEV).
398*4882a593Smuzhiyun 	 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
399*4882a593Smuzhiyun 	 * and try to recover a -ETIMEDOUT with a host controller reset.
400*4882a593Smuzhiyun 	 */
401*4882a593Smuzhiyun 	ret = xhci_handshake(&xhci->op_regs->cmd_ring,
402*4882a593Smuzhiyun 			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
403*4882a593Smuzhiyun 	if (ret < 0) {
404*4882a593Smuzhiyun 		xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
405*4882a593Smuzhiyun 		xhci_halt(xhci);
406*4882a593Smuzhiyun 		xhci_hc_died(xhci);
407*4882a593Smuzhiyun 		return ret;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 	/*
410*4882a593Smuzhiyun 	 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
411*4882a593Smuzhiyun 	 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
412*4882a593Smuzhiyun 	 * but the completion event in never sent. Wait 2 secs (arbitrary
413*4882a593Smuzhiyun 	 * number) to handle those cases after negation of CMD_RING_RUNNING.
414*4882a593Smuzhiyun 	 */
415*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xhci->lock, flags);
416*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
417*4882a593Smuzhiyun 					  msecs_to_jiffies(2000));
418*4882a593Smuzhiyun 	spin_lock_irqsave(&xhci->lock, flags);
419*4882a593Smuzhiyun 	if (!ret) {
420*4882a593Smuzhiyun 		xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
421*4882a593Smuzhiyun 		xhci_cleanup_command_queue(xhci);
422*4882a593Smuzhiyun 	} else {
423*4882a593Smuzhiyun 		xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 	return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
xhci_ring_ep_doorbell(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id)428*4882a593Smuzhiyun void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
429*4882a593Smuzhiyun 		unsigned int slot_id,
430*4882a593Smuzhiyun 		unsigned int ep_index,
431*4882a593Smuzhiyun 		unsigned int stream_id)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
434*4882a593Smuzhiyun 	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
435*4882a593Smuzhiyun 	unsigned int ep_state = ep->ep_state;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* Don't ring the doorbell for this endpoint if there are pending
438*4882a593Smuzhiyun 	 * cancellations because we don't want to interrupt processing.
439*4882a593Smuzhiyun 	 * We don't want to restart any stream rings if there's a set dequeue
440*4882a593Smuzhiyun 	 * pointer command pending because the device can choose to start any
441*4882a593Smuzhiyun 	 * stream once the endpoint is on the HW schedule.
442*4882a593Smuzhiyun 	 */
443*4882a593Smuzhiyun 	if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
444*4882a593Smuzhiyun 	    (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
445*4882a593Smuzhiyun 		return;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id));
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	writel(DB_VALUE(ep_index, stream_id), db_addr);
450*4882a593Smuzhiyun 	/* flush the write */
451*4882a593Smuzhiyun 	readl(db_addr);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* Ring the doorbell for any rings with pending URBs */
ring_doorbell_for_active_rings(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)455*4882a593Smuzhiyun static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
456*4882a593Smuzhiyun 		unsigned int slot_id,
457*4882a593Smuzhiyun 		unsigned int ep_index)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	unsigned int stream_id;
460*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	ep = &xhci->devs[slot_id]->eps[ep_index];
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* A ring has pending URBs if its TD list is not empty */
465*4882a593Smuzhiyun 	if (!(ep->ep_state & EP_HAS_STREAMS)) {
466*4882a593Smuzhiyun 		if (ep->ring && !(list_empty(&ep->ring->td_list)))
467*4882a593Smuzhiyun 			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
468*4882a593Smuzhiyun 		return;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
472*4882a593Smuzhiyun 			stream_id++) {
473*4882a593Smuzhiyun 		struct xhci_stream_info *stream_info = ep->stream_info;
474*4882a593Smuzhiyun 		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
475*4882a593Smuzhiyun 			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
476*4882a593Smuzhiyun 						stream_id);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
xhci_ring_doorbell_for_active_rings(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)480*4882a593Smuzhiyun void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
481*4882a593Smuzhiyun 		unsigned int slot_id,
482*4882a593Smuzhiyun 		unsigned int ep_index)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
xhci_get_virt_ep(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)487*4882a593Smuzhiyun static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
488*4882a593Smuzhiyun 					     unsigned int slot_id,
489*4882a593Smuzhiyun 					     unsigned int ep_index)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
492*4882a593Smuzhiyun 		xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
493*4882a593Smuzhiyun 		return NULL;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 	if (ep_index >= EP_CTX_PER_DEV) {
496*4882a593Smuzhiyun 		xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
497*4882a593Smuzhiyun 		return NULL;
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 	if (!xhci->devs[slot_id]) {
500*4882a593Smuzhiyun 		xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
501*4882a593Smuzhiyun 		return NULL;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return &xhci->devs[slot_id]->eps[ep_index];
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
xhci_virt_ep_to_ring(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,unsigned int stream_id)507*4882a593Smuzhiyun static struct xhci_ring *xhci_virt_ep_to_ring(struct xhci_hcd *xhci,
508*4882a593Smuzhiyun 					      struct xhci_virt_ep *ep,
509*4882a593Smuzhiyun 					      unsigned int stream_id)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	/* common case, no streams */
512*4882a593Smuzhiyun 	if (!(ep->ep_state & EP_HAS_STREAMS))
513*4882a593Smuzhiyun 		return ep->ring;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (!ep->stream_info)
516*4882a593Smuzhiyun 		return NULL;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (stream_id == 0 || stream_id >= ep->stream_info->num_streams) {
519*4882a593Smuzhiyun 		xhci_warn(xhci, "Invalid stream_id %u request for slot_id %u ep_index %u\n",
520*4882a593Smuzhiyun 			  stream_id, ep->vdev->slot_id, ep->ep_index);
521*4882a593Smuzhiyun 		return NULL;
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return ep->stream_info->stream_rings[stream_id];
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /* Get the right ring for the given slot_id, ep_index and stream_id.
528*4882a593Smuzhiyun  * If the endpoint supports streams, boundary check the URB's stream ID.
529*4882a593Smuzhiyun  * If the endpoint doesn't support streams, return the singular endpoint ring.
530*4882a593Smuzhiyun  */
xhci_triad_to_transfer_ring(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id)531*4882a593Smuzhiyun struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
532*4882a593Smuzhiyun 		unsigned int slot_id, unsigned int ep_index,
533*4882a593Smuzhiyun 		unsigned int stream_id)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
538*4882a593Smuzhiyun 	if (!ep)
539*4882a593Smuzhiyun 		return NULL;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	return xhci_virt_ep_to_ring(xhci, ep, stream_id);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun /*
546*4882a593Smuzhiyun  * Get the hw dequeue pointer xHC stopped on, either directly from the
547*4882a593Smuzhiyun  * endpoint context, or if streams are in use from the stream context.
548*4882a593Smuzhiyun  * The returned hw_dequeue contains the lowest four bits with cycle state
549*4882a593Smuzhiyun  * and possbile stream context type.
550*4882a593Smuzhiyun  */
xhci_get_hw_deq(struct xhci_hcd * xhci,struct xhci_virt_device * vdev,unsigned int ep_index,unsigned int stream_id)551*4882a593Smuzhiyun static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
552*4882a593Smuzhiyun 			   unsigned int ep_index, unsigned int stream_id)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
555*4882a593Smuzhiyun 	struct xhci_stream_ctx *st_ctx;
556*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	ep = &vdev->eps[ep_index];
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (ep->ep_state & EP_HAS_STREAMS) {
561*4882a593Smuzhiyun 		st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
562*4882a593Smuzhiyun 		return le64_to_cpu(st_ctx->stream_ring);
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
565*4882a593Smuzhiyun 	return le64_to_cpu(ep_ctx->deq);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
xhci_move_dequeue_past_td(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id,struct xhci_td * td)568*4882a593Smuzhiyun static int xhci_move_dequeue_past_td(struct xhci_hcd *xhci,
569*4882a593Smuzhiyun 				unsigned int slot_id, unsigned int ep_index,
570*4882a593Smuzhiyun 				unsigned int stream_id, struct xhci_td *td)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	struct xhci_virt_device *dev = xhci->devs[slot_id];
573*4882a593Smuzhiyun 	struct xhci_virt_ep *ep = &dev->eps[ep_index];
574*4882a593Smuzhiyun 	struct xhci_ring *ep_ring;
575*4882a593Smuzhiyun 	struct xhci_command *cmd;
576*4882a593Smuzhiyun 	struct xhci_segment *new_seg;
577*4882a593Smuzhiyun 	struct xhci_segment *halted_seg = NULL;
578*4882a593Smuzhiyun 	union xhci_trb *new_deq;
579*4882a593Smuzhiyun 	int new_cycle;
580*4882a593Smuzhiyun 	union xhci_trb *halted_trb;
581*4882a593Smuzhiyun 	int index = 0;
582*4882a593Smuzhiyun 	dma_addr_t addr;
583*4882a593Smuzhiyun 	u64 hw_dequeue;
584*4882a593Smuzhiyun 	bool cycle_found = false;
585*4882a593Smuzhiyun 	bool td_last_trb_found = false;
586*4882a593Smuzhiyun 	u32 trb_sct = 0;
587*4882a593Smuzhiyun 	int ret;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
590*4882a593Smuzhiyun 			ep_index, stream_id);
591*4882a593Smuzhiyun 	if (!ep_ring) {
592*4882a593Smuzhiyun 		xhci_warn(xhci, "WARN can't find new dequeue, invalid stream ID %u\n",
593*4882a593Smuzhiyun 			  stream_id);
594*4882a593Smuzhiyun 		return -ENODEV;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 	/*
597*4882a593Smuzhiyun 	 * A cancelled TD can complete with a stall if HW cached the trb.
598*4882a593Smuzhiyun 	 * In this case driver can't find td, but if the ring is empty we
599*4882a593Smuzhiyun 	 * can move the dequeue pointer to the current enqueue position.
600*4882a593Smuzhiyun 	 * We shouldn't hit this anymore as cached cancelled TRBs are given back
601*4882a593Smuzhiyun 	 * after clearing the cache, but be on the safe side and keep it anyway
602*4882a593Smuzhiyun 	 */
603*4882a593Smuzhiyun 	if (!td) {
604*4882a593Smuzhiyun 		if (list_empty(&ep_ring->td_list)) {
605*4882a593Smuzhiyun 			new_seg = ep_ring->enq_seg;
606*4882a593Smuzhiyun 			new_deq = ep_ring->enqueue;
607*4882a593Smuzhiyun 			new_cycle = ep_ring->cycle_state;
608*4882a593Smuzhiyun 			xhci_dbg(xhci, "ep ring empty, Set new dequeue = enqueue");
609*4882a593Smuzhiyun 			goto deq_found;
610*4882a593Smuzhiyun 		} else {
611*4882a593Smuzhiyun 			xhci_warn(xhci, "Can't find new dequeue state, missing td\n");
612*4882a593Smuzhiyun 			return -EINVAL;
613*4882a593Smuzhiyun 		}
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
617*4882a593Smuzhiyun 	new_seg = ep_ring->deq_seg;
618*4882a593Smuzhiyun 	new_deq = ep_ring->dequeue;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/*
621*4882a593Smuzhiyun 	 * Quirk: xHC write-back of the DCS field in the hardware dequeue
622*4882a593Smuzhiyun 	 * pointer is wrong - use the cycle state of the TRB pointed to by
623*4882a593Smuzhiyun 	 * the dequeue pointer.
624*4882a593Smuzhiyun 	 */
625*4882a593Smuzhiyun 	if (xhci->quirks & XHCI_EP_CTX_BROKEN_DCS &&
626*4882a593Smuzhiyun 	    !(ep->ep_state & EP_HAS_STREAMS))
627*4882a593Smuzhiyun 		halted_seg = trb_in_td(xhci, td->start_seg,
628*4882a593Smuzhiyun 				       td->first_trb, td->last_trb,
629*4882a593Smuzhiyun 				       hw_dequeue & ~0xf, false);
630*4882a593Smuzhiyun 	if (halted_seg) {
631*4882a593Smuzhiyun 		index = ((dma_addr_t)(hw_dequeue & ~0xf) - halted_seg->dma) /
632*4882a593Smuzhiyun 			 sizeof(*halted_trb);
633*4882a593Smuzhiyun 		halted_trb = &halted_seg->trbs[index];
634*4882a593Smuzhiyun 		new_cycle = halted_trb->generic.field[3] & 0x1;
635*4882a593Smuzhiyun 		xhci_dbg(xhci, "Endpoint DCS = %d TRB index = %d cycle = %d\n",
636*4882a593Smuzhiyun 			 (u8)(hw_dequeue & 0x1), index, new_cycle);
637*4882a593Smuzhiyun 	} else {
638*4882a593Smuzhiyun 		new_cycle = hw_dequeue & 0x1;
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/*
642*4882a593Smuzhiyun 	 * We want to find the pointer, segment and cycle state of the new trb
643*4882a593Smuzhiyun 	 * (the one after current TD's last_trb). We know the cycle state at
644*4882a593Smuzhiyun 	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
645*4882a593Smuzhiyun 	 * found.
646*4882a593Smuzhiyun 	 */
647*4882a593Smuzhiyun 	do {
648*4882a593Smuzhiyun 		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
649*4882a593Smuzhiyun 		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
650*4882a593Smuzhiyun 			cycle_found = true;
651*4882a593Smuzhiyun 			if (td_last_trb_found)
652*4882a593Smuzhiyun 				break;
653*4882a593Smuzhiyun 		}
654*4882a593Smuzhiyun 		if (new_deq == td->last_trb)
655*4882a593Smuzhiyun 			td_last_trb_found = true;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 		if (cycle_found && trb_is_link(new_deq) &&
658*4882a593Smuzhiyun 		    link_trb_toggles_cycle(new_deq))
659*4882a593Smuzhiyun 			new_cycle ^= 0x1;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 		next_trb(xhci, ep_ring, &new_seg, &new_deq);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 		/* Search wrapped around, bail out */
664*4882a593Smuzhiyun 		if (new_deq == ep->ring->dequeue) {
665*4882a593Smuzhiyun 			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
666*4882a593Smuzhiyun 			return -EINVAL;
667*4882a593Smuzhiyun 		}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	} while (!cycle_found || !td_last_trb_found);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun deq_found:
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* Don't update the ring cycle state for the producer (us). */
674*4882a593Smuzhiyun 	addr = xhci_trb_virt_to_dma(new_seg, new_deq);
675*4882a593Smuzhiyun 	if (addr == 0) {
676*4882a593Smuzhiyun 		xhci_warn(xhci, "Can't find dma of new dequeue ptr\n");
677*4882a593Smuzhiyun 		xhci_warn(xhci, "deq seg = %p, deq ptr = %p\n", new_seg, new_deq);
678*4882a593Smuzhiyun 		return -EINVAL;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if ((ep->ep_state & SET_DEQ_PENDING)) {
682*4882a593Smuzhiyun 		xhci_warn(xhci, "Set TR Deq already pending, don't submit for 0x%pad\n",
683*4882a593Smuzhiyun 			  &addr);
684*4882a593Smuzhiyun 		return -EBUSY;
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	/* This function gets called from contexts where it cannot sleep */
688*4882a593Smuzhiyun 	cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
689*4882a593Smuzhiyun 	if (!cmd) {
690*4882a593Smuzhiyun 		xhci_warn(xhci, "Can't alloc Set TR Deq cmd 0x%pad\n", &addr);
691*4882a593Smuzhiyun 		return -ENOMEM;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	if (stream_id)
695*4882a593Smuzhiyun 		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
696*4882a593Smuzhiyun 	ret = queue_command(xhci, cmd,
697*4882a593Smuzhiyun 		lower_32_bits(addr) | trb_sct | new_cycle,
698*4882a593Smuzhiyun 		upper_32_bits(addr),
699*4882a593Smuzhiyun 		STREAM_ID_FOR_TRB(stream_id), SLOT_ID_FOR_TRB(slot_id) |
700*4882a593Smuzhiyun 		EP_ID_FOR_TRB(ep_index) | TRB_TYPE(TRB_SET_DEQ), false);
701*4882a593Smuzhiyun 	if (ret < 0) {
702*4882a593Smuzhiyun 		xhci_free_command(xhci, cmd);
703*4882a593Smuzhiyun 		return ret;
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 	ep->queued_deq_seg = new_seg;
706*4882a593Smuzhiyun 	ep->queued_deq_ptr = new_deq;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
709*4882a593Smuzhiyun 		       "Set TR Deq ptr 0x%llx, cycle %u\n", addr, new_cycle);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/* Stop the TD queueing code from ringing the doorbell until
712*4882a593Smuzhiyun 	 * this command completes.  The HC won't set the dequeue pointer
713*4882a593Smuzhiyun 	 * if the ring is running, and ringing the doorbell starts the
714*4882a593Smuzhiyun 	 * ring running.
715*4882a593Smuzhiyun 	 */
716*4882a593Smuzhiyun 	ep->ep_state |= SET_DEQ_PENDING;
717*4882a593Smuzhiyun 	xhci_ring_cmd_db(xhci);
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* flip_cycle means flip the cycle bit of all but the first and last TRB.
722*4882a593Smuzhiyun  * (The last TRB actually points to the ring enqueue pointer, which is not part
723*4882a593Smuzhiyun  * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
724*4882a593Smuzhiyun  */
td_to_noop(struct xhci_hcd * xhci,struct xhci_ring * ep_ring,struct xhci_td * td,bool flip_cycle)725*4882a593Smuzhiyun static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
726*4882a593Smuzhiyun 		       struct xhci_td *td, bool flip_cycle)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct xhci_segment *seg	= td->start_seg;
729*4882a593Smuzhiyun 	union xhci_trb *trb		= td->first_trb;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	while (1) {
732*4882a593Smuzhiyun 		trb_to_noop(trb, TRB_TR_NOOP);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 		/* flip cycle if asked to */
735*4882a593Smuzhiyun 		if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
736*4882a593Smuzhiyun 			trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		if (trb == td->last_trb)
739*4882a593Smuzhiyun 			break;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		next_trb(xhci, ep_ring, &seg, &trb);
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
xhci_stop_watchdog_timer_in_irq(struct xhci_hcd * xhci,struct xhci_virt_ep * ep)745*4882a593Smuzhiyun static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
746*4882a593Smuzhiyun 		struct xhci_virt_ep *ep)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	ep->ep_state &= ~EP_STOP_CMD_PENDING;
749*4882a593Smuzhiyun 	/* Can't del_timer_sync in interrupt */
750*4882a593Smuzhiyun 	del_timer(&ep->stop_cmd_timer);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun /*
754*4882a593Smuzhiyun  * Must be called with xhci->lock held in interrupt context,
755*4882a593Smuzhiyun  * releases and re-acquires xhci->lock
756*4882a593Smuzhiyun  */
xhci_giveback_urb_in_irq(struct xhci_hcd * xhci,struct xhci_td * cur_td,int status)757*4882a593Smuzhiyun static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
758*4882a593Smuzhiyun 				     struct xhci_td *cur_td, int status)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct urb	*urb		= cur_td->urb;
761*4882a593Smuzhiyun 	struct urb_priv	*urb_priv	= urb->hcpriv;
762*4882a593Smuzhiyun 	struct usb_hcd	*hcd		= bus_to_hcd(urb->dev->bus);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
765*4882a593Smuzhiyun 		xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
766*4882a593Smuzhiyun 		if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
767*4882a593Smuzhiyun 			if (xhci->quirks & XHCI_AMD_PLL_FIX)
768*4882a593Smuzhiyun 				usb_amd_quirk_pll_enable();
769*4882a593Smuzhiyun 		}
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 	xhci_urb_free_priv(urb_priv);
772*4882a593Smuzhiyun 	usb_hcd_unlink_urb_from_ep(hcd, urb);
773*4882a593Smuzhiyun 	trace_xhci_urb_giveback(urb);
774*4882a593Smuzhiyun 	usb_hcd_giveback_urb(hcd, urb, status);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
xhci_unmap_td_bounce_buffer(struct xhci_hcd * xhci,struct xhci_ring * ring,struct xhci_td * td)777*4882a593Smuzhiyun static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
778*4882a593Smuzhiyun 		struct xhci_ring *ring, struct xhci_td *td)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	struct device *dev = xhci_to_hcd(xhci)->self.controller;
781*4882a593Smuzhiyun 	struct xhci_segment *seg = td->bounce_seg;
782*4882a593Smuzhiyun 	struct urb *urb = td->urb;
783*4882a593Smuzhiyun 	size_t len;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (!ring || !seg || !urb)
786*4882a593Smuzhiyun 		return;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (usb_urb_dir_out(urb)) {
789*4882a593Smuzhiyun 		dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
790*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
791*4882a593Smuzhiyun 		return;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
795*4882a593Smuzhiyun 			 DMA_FROM_DEVICE);
796*4882a593Smuzhiyun 	/* for in tranfers we need to copy the data from bounce to sg */
797*4882a593Smuzhiyun 	if (urb->num_sgs) {
798*4882a593Smuzhiyun 		len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
799*4882a593Smuzhiyun 					   seg->bounce_len, seg->bounce_offs);
800*4882a593Smuzhiyun 		if (len != seg->bounce_len)
801*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
802*4882a593Smuzhiyun 				  len, seg->bounce_len);
803*4882a593Smuzhiyun 	} else {
804*4882a593Smuzhiyun 		memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
805*4882a593Smuzhiyun 		       seg->bounce_len);
806*4882a593Smuzhiyun 	}
807*4882a593Smuzhiyun 	seg->bounce_len = 0;
808*4882a593Smuzhiyun 	seg->bounce_offs = 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
xhci_td_cleanup(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_ring * ep_ring,int status)811*4882a593Smuzhiyun static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
812*4882a593Smuzhiyun 			   struct xhci_ring *ep_ring, int status)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct urb *urb = NULL;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/* Clean up the endpoint's TD list */
817*4882a593Smuzhiyun 	urb = td->urb;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* if a bounce buffer was used to align this td then unmap it */
820*4882a593Smuzhiyun 	xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* Do one last check of the actual transfer length.
823*4882a593Smuzhiyun 	 * If the host controller said we transferred more data than the buffer
824*4882a593Smuzhiyun 	 * length, urb->actual_length will be a very big number (since it's
825*4882a593Smuzhiyun 	 * unsigned).  Play it safe and say we didn't transfer anything.
826*4882a593Smuzhiyun 	 */
827*4882a593Smuzhiyun 	if (urb->actual_length > urb->transfer_buffer_length) {
828*4882a593Smuzhiyun 		xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
829*4882a593Smuzhiyun 			  urb->transfer_buffer_length, urb->actual_length);
830*4882a593Smuzhiyun 		urb->actual_length = 0;
831*4882a593Smuzhiyun 		status = 0;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 	/* TD might be removed from td_list if we are giving back a cancelled URB */
834*4882a593Smuzhiyun 	if (!list_empty(&td->td_list))
835*4882a593Smuzhiyun 		list_del_init(&td->td_list);
836*4882a593Smuzhiyun 	/* Giving back a cancelled URB, or if a slated TD completed anyway */
837*4882a593Smuzhiyun 	if (!list_empty(&td->cancelled_td_list))
838*4882a593Smuzhiyun 		list_del_init(&td->cancelled_td_list);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	inc_td_cnt(urb);
841*4882a593Smuzhiyun 	/* Giveback the urb when all the tds are completed */
842*4882a593Smuzhiyun 	if (last_td_in_urb(td)) {
843*4882a593Smuzhiyun 		if ((urb->actual_length != urb->transfer_buffer_length &&
844*4882a593Smuzhiyun 		     (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
845*4882a593Smuzhiyun 		    (status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
846*4882a593Smuzhiyun 			xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
847*4882a593Smuzhiyun 				 urb, urb->actual_length,
848*4882a593Smuzhiyun 				 urb->transfer_buffer_length, status);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		/* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
851*4882a593Smuzhiyun 		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
852*4882a593Smuzhiyun 			status = 0;
853*4882a593Smuzhiyun 		xhci_giveback_urb_in_irq(xhci, td, status);
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /* Complete the cancelled URBs we unlinked from td_list. */
xhci_giveback_invalidated_tds(struct xhci_virt_ep * ep)861*4882a593Smuzhiyun static void xhci_giveback_invalidated_tds(struct xhci_virt_ep *ep)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct xhci_ring *ring;
864*4882a593Smuzhiyun 	struct xhci_td *td, *tmp_td;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
867*4882a593Smuzhiyun 				 cancelled_td_list) {
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		if (td->cancel_status == TD_CLEARED) {
872*4882a593Smuzhiyun 			xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
873*4882a593Smuzhiyun 				 __func__, td->urb);
874*4882a593Smuzhiyun 			xhci_td_cleanup(ep->xhci, td, ring, td->status);
875*4882a593Smuzhiyun 		} else {
876*4882a593Smuzhiyun 			xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
877*4882a593Smuzhiyun 				 __func__, td->urb, td->cancel_status);
878*4882a593Smuzhiyun 		}
879*4882a593Smuzhiyun 		if (ep->xhci->xhc_state & XHCI_STATE_DYING)
880*4882a593Smuzhiyun 			return;
881*4882a593Smuzhiyun 	}
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
xhci_reset_halted_ep(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,enum xhci_ep_reset_type reset_type)884*4882a593Smuzhiyun static int xhci_reset_halted_ep(struct xhci_hcd *xhci, unsigned int slot_id,
885*4882a593Smuzhiyun 				unsigned int ep_index, enum xhci_ep_reset_type reset_type)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	struct xhci_command *command;
888*4882a593Smuzhiyun 	int ret = 0;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
891*4882a593Smuzhiyun 	if (!command) {
892*4882a593Smuzhiyun 		ret = -ENOMEM;
893*4882a593Smuzhiyun 		goto done;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	xhci_dbg(xhci, "%s-reset ep %u, slot %u\n",
897*4882a593Smuzhiyun 		 (reset_type == EP_HARD_RESET) ? "Hard" : "Soft",
898*4882a593Smuzhiyun 		 ep_index, slot_id);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	ret = xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
901*4882a593Smuzhiyun done:
902*4882a593Smuzhiyun 	if (ret)
903*4882a593Smuzhiyun 		xhci_err(xhci, "ERROR queuing reset endpoint for slot %d ep_index %d, %d\n",
904*4882a593Smuzhiyun 			 slot_id, ep_index, ret);
905*4882a593Smuzhiyun 	return ret;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
xhci_handle_halted_endpoint(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,unsigned int stream_id,struct xhci_td * td,enum xhci_ep_reset_type reset_type)908*4882a593Smuzhiyun static int xhci_handle_halted_endpoint(struct xhci_hcd *xhci,
909*4882a593Smuzhiyun 				struct xhci_virt_ep *ep, unsigned int stream_id,
910*4882a593Smuzhiyun 				struct xhci_td *td,
911*4882a593Smuzhiyun 				enum xhci_ep_reset_type reset_type)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	unsigned int slot_id = ep->vdev->slot_id;
914*4882a593Smuzhiyun 	int err;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/*
917*4882a593Smuzhiyun 	 * Avoid resetting endpoint if link is inactive. Can cause host hang.
918*4882a593Smuzhiyun 	 * Device will be reset soon to recover the link so don't do anything
919*4882a593Smuzhiyun 	 */
920*4882a593Smuzhiyun 	if (ep->vdev->flags & VDEV_PORT_ERROR)
921*4882a593Smuzhiyun 		return -ENODEV;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/* add td to cancelled list and let reset ep handler take care of it */
924*4882a593Smuzhiyun 	if (reset_type == EP_HARD_RESET) {
925*4882a593Smuzhiyun 		ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
926*4882a593Smuzhiyun 		if (td && list_empty(&td->cancelled_td_list)) {
927*4882a593Smuzhiyun 			list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
928*4882a593Smuzhiyun 			td->cancel_status = TD_HALTED;
929*4882a593Smuzhiyun 		}
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	if (ep->ep_state & EP_HALTED) {
933*4882a593Smuzhiyun 		xhci_dbg(xhci, "Reset ep command for ep_index %d already pending\n",
934*4882a593Smuzhiyun 			 ep->ep_index);
935*4882a593Smuzhiyun 		return 0;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	err = xhci_reset_halted_ep(xhci, slot_id, ep->ep_index, reset_type);
939*4882a593Smuzhiyun 	if (err)
940*4882a593Smuzhiyun 		return err;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	ep->ep_state |= EP_HALTED;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	xhci_ring_cmd_db(xhci);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun /*
950*4882a593Smuzhiyun  * Fix up the ep ring first, so HW stops executing cancelled TDs.
951*4882a593Smuzhiyun  * We have the xHCI lock, so nothing can modify this list until we drop it.
952*4882a593Smuzhiyun  * We're also in the event handler, so we can't get re-interrupted if another
953*4882a593Smuzhiyun  * Stop Endpoint command completes.
954*4882a593Smuzhiyun  *
955*4882a593Smuzhiyun  * only call this when ring is not in a running state
956*4882a593Smuzhiyun  */
957*4882a593Smuzhiyun 
xhci_invalidate_cancelled_tds(struct xhci_virt_ep * ep)958*4882a593Smuzhiyun static int xhci_invalidate_cancelled_tds(struct xhci_virt_ep *ep)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	struct xhci_hcd		*xhci;
961*4882a593Smuzhiyun 	struct xhci_td		*td = NULL;
962*4882a593Smuzhiyun 	struct xhci_td		*tmp_td = NULL;
963*4882a593Smuzhiyun 	struct xhci_td		*cached_td = NULL;
964*4882a593Smuzhiyun 	struct xhci_ring	*ring;
965*4882a593Smuzhiyun 	u64			hw_deq;
966*4882a593Smuzhiyun 	unsigned int		slot_id = ep->vdev->slot_id;
967*4882a593Smuzhiyun 	int			err;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	xhci = ep->xhci;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
972*4882a593Smuzhiyun 		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
973*4882a593Smuzhiyun 			       "Removing canceled TD starting at 0x%llx (dma) in stream %u URB %p",
974*4882a593Smuzhiyun 			       (unsigned long long)xhci_trb_virt_to_dma(
975*4882a593Smuzhiyun 				       td->start_seg, td->first_trb),
976*4882a593Smuzhiyun 			       td->urb->stream_id, td->urb);
977*4882a593Smuzhiyun 		list_del_init(&td->td_list);
978*4882a593Smuzhiyun 		ring = xhci_urb_to_transfer_ring(xhci, td->urb);
979*4882a593Smuzhiyun 		if (!ring) {
980*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN Cancelled URB %p has invalid stream ID %u.\n",
981*4882a593Smuzhiyun 				  td->urb, td->urb->stream_id);
982*4882a593Smuzhiyun 			continue;
983*4882a593Smuzhiyun 		}
984*4882a593Smuzhiyun 		/*
985*4882a593Smuzhiyun 		 * If a ring stopped on the TD we need to cancel then we have to
986*4882a593Smuzhiyun 		 * move the xHC endpoint ring dequeue pointer past this TD.
987*4882a593Smuzhiyun 		 * Rings halted due to STALL may show hw_deq is past the stalled
988*4882a593Smuzhiyun 		 * TD, but still require a set TR Deq command to flush xHC cache.
989*4882a593Smuzhiyun 		 */
990*4882a593Smuzhiyun 		hw_deq = xhci_get_hw_deq(xhci, ep->vdev, ep->ep_index,
991*4882a593Smuzhiyun 					 td->urb->stream_id);
992*4882a593Smuzhiyun 		hw_deq &= ~0xf;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 		if (td->cancel_status == TD_HALTED ||
995*4882a593Smuzhiyun 		    trb_in_td(xhci, td->start_seg, td->first_trb, td->last_trb, hw_deq, false)) {
996*4882a593Smuzhiyun 			switch (td->cancel_status) {
997*4882a593Smuzhiyun 			case TD_CLEARED: /* TD is already no-op */
998*4882a593Smuzhiyun 			case TD_CLEARING_CACHE: /* set TR deq command already queued */
999*4882a593Smuzhiyun 				break;
1000*4882a593Smuzhiyun 			case TD_DIRTY: /* TD is cached, clear it */
1001*4882a593Smuzhiyun 			case TD_HALTED:
1002*4882a593Smuzhiyun 				td->cancel_status = TD_CLEARING_CACHE;
1003*4882a593Smuzhiyun 				if (cached_td)
1004*4882a593Smuzhiyun 					/* FIXME  stream case, several stopped rings */
1005*4882a593Smuzhiyun 					xhci_dbg(xhci,
1006*4882a593Smuzhiyun 						 "Move dq past stream %u URB %p instead of stream %u URB %p\n",
1007*4882a593Smuzhiyun 						 td->urb->stream_id, td->urb,
1008*4882a593Smuzhiyun 						 cached_td->urb->stream_id, cached_td->urb);
1009*4882a593Smuzhiyun 				cached_td = td;
1010*4882a593Smuzhiyun 				ring->num_trbs_free += td->num_trbs;
1011*4882a593Smuzhiyun 				break;
1012*4882a593Smuzhiyun 			}
1013*4882a593Smuzhiyun 		} else {
1014*4882a593Smuzhiyun 			td_to_noop(xhci, ring, td, false);
1015*4882a593Smuzhiyun 			td->cancel_status = TD_CLEARED;
1016*4882a593Smuzhiyun 			ring->num_trbs_free += td->num_trbs;
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* If there's no need to move the dequeue pointer then we're done */
1021*4882a593Smuzhiyun 	if (!cached_td)
1022*4882a593Smuzhiyun 		return 0;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	err = xhci_move_dequeue_past_td(xhci, slot_id, ep->ep_index,
1025*4882a593Smuzhiyun 					cached_td->urb->stream_id,
1026*4882a593Smuzhiyun 					cached_td);
1027*4882a593Smuzhiyun 	if (err) {
1028*4882a593Smuzhiyun 		/* Failed to move past cached td, just set cached TDs to no-op */
1029*4882a593Smuzhiyun 		list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
1030*4882a593Smuzhiyun 			if (td->cancel_status != TD_CLEARING_CACHE)
1031*4882a593Smuzhiyun 				continue;
1032*4882a593Smuzhiyun 			xhci_dbg(xhci, "Failed to clear cancelled cached URB %p, mark clear anyway\n",
1033*4882a593Smuzhiyun 				 td->urb);
1034*4882a593Smuzhiyun 			td_to_noop(xhci, ring, td, false);
1035*4882a593Smuzhiyun 			td->cancel_status = TD_CLEARED;
1036*4882a593Smuzhiyun 		}
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 	return 0;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun /*
1042*4882a593Smuzhiyun  * Returns the TD the endpoint ring halted on.
1043*4882a593Smuzhiyun  * Only call for non-running rings without streams.
1044*4882a593Smuzhiyun  */
find_halted_td(struct xhci_virt_ep * ep)1045*4882a593Smuzhiyun static struct xhci_td *find_halted_td(struct xhci_virt_ep *ep)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct xhci_td	*td;
1048*4882a593Smuzhiyun 	u64		hw_deq;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	if (!list_empty(&ep->ring->td_list)) { /* Not streams compatible */
1051*4882a593Smuzhiyun 		hw_deq = xhci_get_hw_deq(ep->xhci, ep->vdev, ep->ep_index, 0);
1052*4882a593Smuzhiyun 		hw_deq &= ~0xf;
1053*4882a593Smuzhiyun 		td = list_first_entry(&ep->ring->td_list, struct xhci_td, td_list);
1054*4882a593Smuzhiyun 		if (trb_in_td(ep->xhci, td->start_seg, td->first_trb,
1055*4882a593Smuzhiyun 				td->last_trb, hw_deq, false))
1056*4882a593Smuzhiyun 			return td;
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 	return NULL;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun /*
1062*4882a593Smuzhiyun  * When we get a command completion for a Stop Endpoint Command, we need to
1063*4882a593Smuzhiyun  * unlink any cancelled TDs from the ring.  There are two ways to do that:
1064*4882a593Smuzhiyun  *
1065*4882a593Smuzhiyun  *  1. If the HW was in the middle of processing the TD that needs to be
1066*4882a593Smuzhiyun  *     cancelled, then we must move the ring's dequeue pointer past the last TRB
1067*4882a593Smuzhiyun  *     in the TD with a Set Dequeue Pointer Command.
1068*4882a593Smuzhiyun  *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
1069*4882a593Smuzhiyun  *     bit cleared) so that the HW will skip over them.
1070*4882a593Smuzhiyun  */
xhci_handle_cmd_stop_ep(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 comp_code)1071*4882a593Smuzhiyun static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
1072*4882a593Smuzhiyun 				    union xhci_trb *trb, u32 comp_code)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	unsigned int ep_index;
1075*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
1076*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
1077*4882a593Smuzhiyun 	struct xhci_td *td = NULL;
1078*4882a593Smuzhiyun 	enum xhci_ep_reset_type reset_type;
1079*4882a593Smuzhiyun 	struct xhci_command *command;
1080*4882a593Smuzhiyun 	int err;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
1083*4882a593Smuzhiyun 		if (!xhci->devs[slot_id])
1084*4882a593Smuzhiyun 			xhci_warn(xhci, "Stop endpoint command completion for disabled slot %u\n",
1085*4882a593Smuzhiyun 				  slot_id);
1086*4882a593Smuzhiyun 		return;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1090*4882a593Smuzhiyun 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1091*4882a593Smuzhiyun 	if (!ep)
1092*4882a593Smuzhiyun 		return;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	trace_xhci_handle_cmd_stop_ep(ep_ctx);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (comp_code == COMP_CONTEXT_STATE_ERROR) {
1099*4882a593Smuzhiyun 	/*
1100*4882a593Smuzhiyun 	 * If stop endpoint command raced with a halting endpoint we need to
1101*4882a593Smuzhiyun 	 * reset the host side endpoint first.
1102*4882a593Smuzhiyun 	 * If the TD we halted on isn't cancelled the TD should be given back
1103*4882a593Smuzhiyun 	 * with a proper error code, and the ring dequeue moved past the TD.
1104*4882a593Smuzhiyun 	 * If streams case we can't find hw_deq, or the TD we halted on so do a
1105*4882a593Smuzhiyun 	 * soft reset.
1106*4882a593Smuzhiyun 	 *
1107*4882a593Smuzhiyun 	 * Proper error code is unknown here, it would be -EPIPE if device side
1108*4882a593Smuzhiyun 	 * of enadpoit halted (aka STALL), and -EPROTO if not (transaction error)
1109*4882a593Smuzhiyun 	 * We use -EPROTO, if device is stalled it should return a stall error on
1110*4882a593Smuzhiyun 	 * next transfer, which then will return -EPIPE, and device side stall is
1111*4882a593Smuzhiyun 	 * noted and cleared by class driver.
1112*4882a593Smuzhiyun 	 */
1113*4882a593Smuzhiyun 		switch (GET_EP_CTX_STATE(ep_ctx)) {
1114*4882a593Smuzhiyun 		case EP_STATE_HALTED:
1115*4882a593Smuzhiyun 			xhci_dbg(xhci, "Stop ep completion raced with stall, reset ep\n");
1116*4882a593Smuzhiyun 			if (ep->ep_state & EP_HAS_STREAMS) {
1117*4882a593Smuzhiyun 				reset_type = EP_SOFT_RESET;
1118*4882a593Smuzhiyun 			} else {
1119*4882a593Smuzhiyun 				reset_type = EP_HARD_RESET;
1120*4882a593Smuzhiyun 				td = find_halted_td(ep);
1121*4882a593Smuzhiyun 				if (td)
1122*4882a593Smuzhiyun 					td->status = -EPROTO;
1123*4882a593Smuzhiyun 			}
1124*4882a593Smuzhiyun 			/* reset ep, reset handler cleans up cancelled tds */
1125*4882a593Smuzhiyun 			err = xhci_handle_halted_endpoint(xhci, ep, 0, td,
1126*4882a593Smuzhiyun 							  reset_type);
1127*4882a593Smuzhiyun 			if (err)
1128*4882a593Smuzhiyun 				break;
1129*4882a593Smuzhiyun 			xhci_stop_watchdog_timer_in_irq(xhci, ep);
1130*4882a593Smuzhiyun 			return;
1131*4882a593Smuzhiyun 		case EP_STATE_RUNNING:
1132*4882a593Smuzhiyun 			/* Race, HW handled stop ep cmd before ep was running */
1133*4882a593Smuzhiyun 			xhci_dbg(xhci, "Stop ep completion ctx error, ep is running\n");
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 			command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1136*4882a593Smuzhiyun 			if (!command)
1137*4882a593Smuzhiyun 				xhci_stop_watchdog_timer_in_irq(xhci, ep);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 			mod_timer(&ep->stop_cmd_timer,
1140*4882a593Smuzhiyun 				  jiffies + XHCI_STOP_EP_CMD_TIMEOUT * HZ);
1141*4882a593Smuzhiyun 			xhci_queue_stop_endpoint(xhci, command, slot_id, ep_index, 0);
1142*4882a593Smuzhiyun 			xhci_ring_cmd_db(xhci);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 			return;
1145*4882a593Smuzhiyun 		default:
1146*4882a593Smuzhiyun 			break;
1147*4882a593Smuzhiyun 		}
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 	/* will queue a set TR deq if stopped on a cancelled, uncleared TD */
1150*4882a593Smuzhiyun 	xhci_invalidate_cancelled_tds(ep);
1151*4882a593Smuzhiyun 	xhci_stop_watchdog_timer_in_irq(xhci, ep);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/* Otherwise ring the doorbell(s) to restart queued transfers */
1154*4882a593Smuzhiyun 	xhci_giveback_invalidated_tds(ep);
1155*4882a593Smuzhiyun 	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun 
xhci_kill_ring_urbs(struct xhci_hcd * xhci,struct xhci_ring * ring)1158*4882a593Smuzhiyun static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	struct xhci_td *cur_td;
1161*4882a593Smuzhiyun 	struct xhci_td *tmp;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
1164*4882a593Smuzhiyun 		list_del_init(&cur_td->td_list);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 		if (!list_empty(&cur_td->cancelled_td_list))
1167*4882a593Smuzhiyun 			list_del_init(&cur_td->cancelled_td_list);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 		xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 		inc_td_cnt(cur_td->urb);
1172*4882a593Smuzhiyun 		if (last_td_in_urb(cur_td))
1173*4882a593Smuzhiyun 			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
xhci_kill_endpoint_urbs(struct xhci_hcd * xhci,int slot_id,int ep_index)1177*4882a593Smuzhiyun static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
1178*4882a593Smuzhiyun 		int slot_id, int ep_index)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct xhci_td *cur_td;
1181*4882a593Smuzhiyun 	struct xhci_td *tmp;
1182*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
1183*4882a593Smuzhiyun 	struct xhci_ring *ring;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	ep = &xhci->devs[slot_id]->eps[ep_index];
1186*4882a593Smuzhiyun 	if ((ep->ep_state & EP_HAS_STREAMS) ||
1187*4882a593Smuzhiyun 			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
1188*4882a593Smuzhiyun 		int stream_id;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 		for (stream_id = 1; stream_id < ep->stream_info->num_streams;
1191*4882a593Smuzhiyun 				stream_id++) {
1192*4882a593Smuzhiyun 			ring = ep->stream_info->stream_rings[stream_id];
1193*4882a593Smuzhiyun 			if (!ring)
1194*4882a593Smuzhiyun 				continue;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1197*4882a593Smuzhiyun 					"Killing URBs for slot ID %u, ep index %u, stream %u",
1198*4882a593Smuzhiyun 					slot_id, ep_index, stream_id);
1199*4882a593Smuzhiyun 			xhci_kill_ring_urbs(xhci, ring);
1200*4882a593Smuzhiyun 		}
1201*4882a593Smuzhiyun 	} else {
1202*4882a593Smuzhiyun 		ring = ep->ring;
1203*4882a593Smuzhiyun 		if (!ring)
1204*4882a593Smuzhiyun 			return;
1205*4882a593Smuzhiyun 		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1206*4882a593Smuzhiyun 				"Killing URBs for slot ID %u, ep index %u",
1207*4882a593Smuzhiyun 				slot_id, ep_index);
1208*4882a593Smuzhiyun 		xhci_kill_ring_urbs(xhci, ring);
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
1212*4882a593Smuzhiyun 			cancelled_td_list) {
1213*4882a593Smuzhiyun 		list_del_init(&cur_td->cancelled_td_list);
1214*4882a593Smuzhiyun 		inc_td_cnt(cur_td->urb);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 		if (last_td_in_urb(cur_td))
1217*4882a593Smuzhiyun 			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun /*
1222*4882a593Smuzhiyun  * host controller died, register read returns 0xffffffff
1223*4882a593Smuzhiyun  * Complete pending commands, mark them ABORTED.
1224*4882a593Smuzhiyun  * URBs need to be given back as usb core might be waiting with device locks
1225*4882a593Smuzhiyun  * held for the URBs to finish during device disconnect, blocking host remove.
1226*4882a593Smuzhiyun  *
1227*4882a593Smuzhiyun  * Call with xhci->lock held.
1228*4882a593Smuzhiyun  * lock is relased and re-acquired while giving back urb.
1229*4882a593Smuzhiyun  */
xhci_hc_died(struct xhci_hcd * xhci)1230*4882a593Smuzhiyun void xhci_hc_died(struct xhci_hcd *xhci)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	int i, j;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	if (xhci->xhc_state & XHCI_STATE_DYING)
1235*4882a593Smuzhiyun 		return;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
1238*4882a593Smuzhiyun 	xhci->xhc_state |= XHCI_STATE_DYING;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	xhci_cleanup_command_queue(xhci);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/* return any pending urbs, remove may be waiting for them */
1243*4882a593Smuzhiyun 	for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1244*4882a593Smuzhiyun 		if (!xhci->devs[i])
1245*4882a593Smuzhiyun 			continue;
1246*4882a593Smuzhiyun 		for (j = 0; j < 31; j++)
1247*4882a593Smuzhiyun 			xhci_kill_endpoint_urbs(xhci, i, j);
1248*4882a593Smuzhiyun 	}
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	/* inform usb core hc died if PCI remove isn't already handling it */
1251*4882a593Smuzhiyun 	if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
1252*4882a593Smuzhiyun 		usb_hc_died(xhci_to_hcd(xhci));
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun /* Watchdog timer function for when a stop endpoint command fails to complete.
1256*4882a593Smuzhiyun  * In this case, we assume the host controller is broken or dying or dead.  The
1257*4882a593Smuzhiyun  * host may still be completing some other events, so we have to be careful to
1258*4882a593Smuzhiyun  * let the event ring handler and the URB dequeueing/enqueueing functions know
1259*4882a593Smuzhiyun  * through xhci->state.
1260*4882a593Smuzhiyun  *
1261*4882a593Smuzhiyun  * The timer may also fire if the host takes a very long time to respond to the
1262*4882a593Smuzhiyun  * command, and the stop endpoint command completion handler cannot delete the
1263*4882a593Smuzhiyun  * timer before the timer function is called.  Another endpoint cancellation may
1264*4882a593Smuzhiyun  * sneak in before the timer function can grab the lock, and that may queue
1265*4882a593Smuzhiyun  * another stop endpoint command and add the timer back.  So we cannot use a
1266*4882a593Smuzhiyun  * simple flag to say whether there is a pending stop endpoint command for a
1267*4882a593Smuzhiyun  * particular endpoint.
1268*4882a593Smuzhiyun  *
1269*4882a593Smuzhiyun  * Instead we use a combination of that flag and checking if a new timer is
1270*4882a593Smuzhiyun  * pending.
1271*4882a593Smuzhiyun  */
xhci_stop_endpoint_command_watchdog(struct timer_list * t)1272*4882a593Smuzhiyun void xhci_stop_endpoint_command_watchdog(struct timer_list *t)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	struct xhci_virt_ep *ep = from_timer(ep, t, stop_cmd_timer);
1275*4882a593Smuzhiyun 	struct xhci_hcd *xhci = ep->xhci;
1276*4882a593Smuzhiyun 	unsigned long flags;
1277*4882a593Smuzhiyun 	u32 usbsts;
1278*4882a593Smuzhiyun 	char str[XHCI_MSG_MAX];
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	spin_lock_irqsave(&xhci->lock, flags);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	/* bail out if cmd completed but raced with stop ep watchdog timer.*/
1283*4882a593Smuzhiyun 	if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
1284*4882a593Smuzhiyun 	    timer_pending(&ep->stop_cmd_timer)) {
1285*4882a593Smuzhiyun 		spin_unlock_irqrestore(&xhci->lock, flags);
1286*4882a593Smuzhiyun 		xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
1287*4882a593Smuzhiyun 		return;
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 	usbsts = readl(&xhci->op_regs->status);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
1292*4882a593Smuzhiyun 	xhci_warn(xhci, "USBSTS:%s\n", xhci_decode_usbsts(str, usbsts));
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	ep->ep_state &= ~EP_STOP_CMD_PENDING;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	xhci_halt(xhci);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	/*
1299*4882a593Smuzhiyun 	 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
1300*4882a593Smuzhiyun 	 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
1301*4882a593Smuzhiyun 	 * and try to recover a -ETIMEDOUT with a host controller reset
1302*4882a593Smuzhiyun 	 */
1303*4882a593Smuzhiyun 	xhci_hc_died(xhci);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xhci->lock, flags);
1306*4882a593Smuzhiyun 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1307*4882a593Smuzhiyun 			"xHCI host controller is dead.");
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun 
update_ring_for_set_deq_completion(struct xhci_hcd * xhci,struct xhci_virt_device * dev,struct xhci_ring * ep_ring,unsigned int ep_index)1310*4882a593Smuzhiyun static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1311*4882a593Smuzhiyun 		struct xhci_virt_device *dev,
1312*4882a593Smuzhiyun 		struct xhci_ring *ep_ring,
1313*4882a593Smuzhiyun 		unsigned int ep_index)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun 	union xhci_trb *dequeue_temp;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	dequeue_temp = ep_ring->dequeue;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	/* If we get two back-to-back stalls, and the first stalled transfer
1320*4882a593Smuzhiyun 	 * ends just before a link TRB, the dequeue pointer will be left on
1321*4882a593Smuzhiyun 	 * the link TRB by the code in the while loop.  So we have to update
1322*4882a593Smuzhiyun 	 * the dequeue pointer one segment further, or we'll jump off
1323*4882a593Smuzhiyun 	 * the segment into la-la-land.
1324*4882a593Smuzhiyun 	 */
1325*4882a593Smuzhiyun 	if (trb_is_link(ep_ring->dequeue)) {
1326*4882a593Smuzhiyun 		ep_ring->deq_seg = ep_ring->deq_seg->next;
1327*4882a593Smuzhiyun 		ep_ring->dequeue = ep_ring->deq_seg->trbs;
1328*4882a593Smuzhiyun 	}
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1331*4882a593Smuzhiyun 		ep_ring->dequeue++;
1332*4882a593Smuzhiyun 		if (trb_is_link(ep_ring->dequeue)) {
1333*4882a593Smuzhiyun 			if (ep_ring->dequeue ==
1334*4882a593Smuzhiyun 					dev->eps[ep_index].queued_deq_ptr)
1335*4882a593Smuzhiyun 				break;
1336*4882a593Smuzhiyun 			ep_ring->deq_seg = ep_ring->deq_seg->next;
1337*4882a593Smuzhiyun 			ep_ring->dequeue = ep_ring->deq_seg->trbs;
1338*4882a593Smuzhiyun 		}
1339*4882a593Smuzhiyun 		if (ep_ring->dequeue == dequeue_temp) {
1340*4882a593Smuzhiyun 			xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1341*4882a593Smuzhiyun 			break;
1342*4882a593Smuzhiyun 		}
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun /*
1347*4882a593Smuzhiyun  * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1348*4882a593Smuzhiyun  * we need to clear the set deq pending flag in the endpoint ring state, so that
1349*4882a593Smuzhiyun  * the TD queueing code can ring the doorbell again.  We also need to ring the
1350*4882a593Smuzhiyun  * endpoint doorbell to restart the ring, but only if there aren't more
1351*4882a593Smuzhiyun  * cancellations pending.
1352*4882a593Smuzhiyun  */
xhci_handle_cmd_set_deq(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 cmd_comp_code)1353*4882a593Smuzhiyun static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1354*4882a593Smuzhiyun 		union xhci_trb *trb, u32 cmd_comp_code)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	unsigned int ep_index;
1357*4882a593Smuzhiyun 	unsigned int stream_id;
1358*4882a593Smuzhiyun 	struct xhci_ring *ep_ring;
1359*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
1360*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
1361*4882a593Smuzhiyun 	struct xhci_slot_ctx *slot_ctx;
1362*4882a593Smuzhiyun 	struct xhci_td *td, *tmp_td;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1365*4882a593Smuzhiyun 	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1366*4882a593Smuzhiyun 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1367*4882a593Smuzhiyun 	if (!ep)
1368*4882a593Smuzhiyun 		return;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	ep_ring = xhci_virt_ep_to_ring(xhci, ep, stream_id);
1371*4882a593Smuzhiyun 	if (!ep_ring) {
1372*4882a593Smuzhiyun 		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1373*4882a593Smuzhiyun 				stream_id);
1374*4882a593Smuzhiyun 		/* XXX: Harmless??? */
1375*4882a593Smuzhiyun 		goto cleanup;
1376*4882a593Smuzhiyun 	}
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1379*4882a593Smuzhiyun 	slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
1380*4882a593Smuzhiyun 	trace_xhci_handle_cmd_set_deq(slot_ctx);
1381*4882a593Smuzhiyun 	trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	if (cmd_comp_code != COMP_SUCCESS) {
1384*4882a593Smuzhiyun 		unsigned int ep_state;
1385*4882a593Smuzhiyun 		unsigned int slot_state;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 		switch (cmd_comp_code) {
1388*4882a593Smuzhiyun 		case COMP_TRB_ERROR:
1389*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1390*4882a593Smuzhiyun 			break;
1391*4882a593Smuzhiyun 		case COMP_CONTEXT_STATE_ERROR:
1392*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1393*4882a593Smuzhiyun 			ep_state = GET_EP_CTX_STATE(ep_ctx);
1394*4882a593Smuzhiyun 			slot_state = le32_to_cpu(slot_ctx->dev_state);
1395*4882a593Smuzhiyun 			slot_state = GET_SLOT_STATE(slot_state);
1396*4882a593Smuzhiyun 			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1397*4882a593Smuzhiyun 					"Slot state = %u, EP state = %u",
1398*4882a593Smuzhiyun 					slot_state, ep_state);
1399*4882a593Smuzhiyun 			break;
1400*4882a593Smuzhiyun 		case COMP_SLOT_NOT_ENABLED_ERROR:
1401*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1402*4882a593Smuzhiyun 					slot_id);
1403*4882a593Smuzhiyun 			break;
1404*4882a593Smuzhiyun 		default:
1405*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1406*4882a593Smuzhiyun 					cmd_comp_code);
1407*4882a593Smuzhiyun 			break;
1408*4882a593Smuzhiyun 		}
1409*4882a593Smuzhiyun 		/* OK what do we do now?  The endpoint state is hosed, and we
1410*4882a593Smuzhiyun 		 * should never get to this point if the synchronization between
1411*4882a593Smuzhiyun 		 * queueing, and endpoint state are correct.  This might happen
1412*4882a593Smuzhiyun 		 * if the device gets disconnected after we've finished
1413*4882a593Smuzhiyun 		 * cancelling URBs, which might not be an error...
1414*4882a593Smuzhiyun 		 */
1415*4882a593Smuzhiyun 	} else {
1416*4882a593Smuzhiyun 		u64 deq;
1417*4882a593Smuzhiyun 		/* 4.6.10 deq ptr is written to the stream ctx for streams */
1418*4882a593Smuzhiyun 		if (ep->ep_state & EP_HAS_STREAMS) {
1419*4882a593Smuzhiyun 			struct xhci_stream_ctx *ctx =
1420*4882a593Smuzhiyun 				&ep->stream_info->stream_ctx_array[stream_id];
1421*4882a593Smuzhiyun 			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1422*4882a593Smuzhiyun 		} else {
1423*4882a593Smuzhiyun 			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1424*4882a593Smuzhiyun 		}
1425*4882a593Smuzhiyun 		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1426*4882a593Smuzhiyun 			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1427*4882a593Smuzhiyun 		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1428*4882a593Smuzhiyun 					 ep->queued_deq_ptr) == deq) {
1429*4882a593Smuzhiyun 			/* Update the ring's dequeue segment and dequeue pointer
1430*4882a593Smuzhiyun 			 * to reflect the new position.
1431*4882a593Smuzhiyun 			 */
1432*4882a593Smuzhiyun 			update_ring_for_set_deq_completion(xhci, ep->vdev,
1433*4882a593Smuzhiyun 				ep_ring, ep_index);
1434*4882a593Smuzhiyun 		} else {
1435*4882a593Smuzhiyun 			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1436*4882a593Smuzhiyun 			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1437*4882a593Smuzhiyun 				  ep->queued_deq_seg, ep->queued_deq_ptr);
1438*4882a593Smuzhiyun 		}
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 	/* HW cached TDs cleared from cache, give them back */
1441*4882a593Smuzhiyun 	list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
1442*4882a593Smuzhiyun 				 cancelled_td_list) {
1443*4882a593Smuzhiyun 		ep_ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
1444*4882a593Smuzhiyun 		if (td->cancel_status == TD_CLEARING_CACHE) {
1445*4882a593Smuzhiyun 			td->cancel_status = TD_CLEARED;
1446*4882a593Smuzhiyun 			xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
1447*4882a593Smuzhiyun 				 __func__, td->urb);
1448*4882a593Smuzhiyun 			xhci_td_cleanup(ep->xhci, td, ep_ring, td->status);
1449*4882a593Smuzhiyun 		} else {
1450*4882a593Smuzhiyun 			xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
1451*4882a593Smuzhiyun 				 __func__, td->urb, td->cancel_status);
1452*4882a593Smuzhiyun 		}
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun cleanup:
1455*4882a593Smuzhiyun 	ep->ep_state &= ~SET_DEQ_PENDING;
1456*4882a593Smuzhiyun 	ep->queued_deq_seg = NULL;
1457*4882a593Smuzhiyun 	ep->queued_deq_ptr = NULL;
1458*4882a593Smuzhiyun 	/* Restart any rings with pending URBs */
1459*4882a593Smuzhiyun 	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun 
xhci_handle_cmd_reset_ep(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 cmd_comp_code)1462*4882a593Smuzhiyun static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1463*4882a593Smuzhiyun 		union xhci_trb *trb, u32 cmd_comp_code)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
1466*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
1467*4882a593Smuzhiyun 	unsigned int ep_index;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1470*4882a593Smuzhiyun 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1471*4882a593Smuzhiyun 	if (!ep)
1472*4882a593Smuzhiyun 		return;
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1475*4882a593Smuzhiyun 	trace_xhci_handle_cmd_reset_ep(ep_ctx);
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	/* This command will only fail if the endpoint wasn't halted,
1478*4882a593Smuzhiyun 	 * but we don't care.
1479*4882a593Smuzhiyun 	 */
1480*4882a593Smuzhiyun 	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1481*4882a593Smuzhiyun 		"Ignoring reset ep completion code of %u", cmd_comp_code);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	/* Cleanup cancelled TDs as ep is stopped. May queue a Set TR Deq cmd */
1484*4882a593Smuzhiyun 	xhci_invalidate_cancelled_tds(ep);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	if (xhci->quirks & XHCI_RESET_EP_QUIRK)
1487*4882a593Smuzhiyun 		xhci_dbg(xhci, "Note: Removed workaround to queue config ep for this hw");
1488*4882a593Smuzhiyun 	/* Clear our internal halted state */
1489*4882a593Smuzhiyun 	ep->ep_state &= ~EP_HALTED;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	xhci_giveback_invalidated_tds(ep);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	/* if this was a soft reset, then restart */
1494*4882a593Smuzhiyun 	if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1495*4882a593Smuzhiyun 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun 
xhci_handle_cmd_enable_slot(struct xhci_hcd * xhci,int slot_id,struct xhci_command * command,u32 cmd_comp_code)1498*4882a593Smuzhiyun static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1499*4882a593Smuzhiyun 		struct xhci_command *command, u32 cmd_comp_code)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun 	if (cmd_comp_code == COMP_SUCCESS)
1502*4882a593Smuzhiyun 		command->slot_id = slot_id;
1503*4882a593Smuzhiyun 	else
1504*4882a593Smuzhiyun 		command->slot_id = 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun 
xhci_handle_cmd_disable_slot(struct xhci_hcd * xhci,int slot_id)1507*4882a593Smuzhiyun static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	struct xhci_virt_device *virt_dev;
1510*4882a593Smuzhiyun 	struct xhci_slot_ctx *slot_ctx;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	virt_dev = xhci->devs[slot_id];
1513*4882a593Smuzhiyun 	if (!virt_dev)
1514*4882a593Smuzhiyun 		return;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1517*4882a593Smuzhiyun 	trace_xhci_handle_cmd_disable_slot(slot_ctx);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1520*4882a593Smuzhiyun 		/* Delete default control endpoint resources */
1521*4882a593Smuzhiyun 		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun 
xhci_handle_cmd_config_ep(struct xhci_hcd * xhci,int slot_id,u32 cmd_comp_code)1524*4882a593Smuzhiyun static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1525*4882a593Smuzhiyun 		u32 cmd_comp_code)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	struct xhci_virt_device *virt_dev;
1528*4882a593Smuzhiyun 	struct xhci_input_control_ctx *ctrl_ctx;
1529*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
1530*4882a593Smuzhiyun 	unsigned int ep_index;
1531*4882a593Smuzhiyun 	unsigned int ep_state;
1532*4882a593Smuzhiyun 	u32 add_flags, drop_flags;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	/*
1535*4882a593Smuzhiyun 	 * Configure endpoint commands can come from the USB core
1536*4882a593Smuzhiyun 	 * configuration or alt setting changes, or because the HW
1537*4882a593Smuzhiyun 	 * needed an extra configure endpoint command after a reset
1538*4882a593Smuzhiyun 	 * endpoint command or streams were being configured.
1539*4882a593Smuzhiyun 	 * If the command was for a halted endpoint, the xHCI driver
1540*4882a593Smuzhiyun 	 * is not waiting on the configure endpoint command.
1541*4882a593Smuzhiyun 	 */
1542*4882a593Smuzhiyun 	virt_dev = xhci->devs[slot_id];
1543*4882a593Smuzhiyun 	if (!virt_dev)
1544*4882a593Smuzhiyun 		return;
1545*4882a593Smuzhiyun 	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1546*4882a593Smuzhiyun 	if (!ctrl_ctx) {
1547*4882a593Smuzhiyun 		xhci_warn(xhci, "Could not get input context, bad type.\n");
1548*4882a593Smuzhiyun 		return;
1549*4882a593Smuzhiyun 	}
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1552*4882a593Smuzhiyun 	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1553*4882a593Smuzhiyun 	/* Input ctx add_flags are the endpoint index plus one */
1554*4882a593Smuzhiyun 	ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1557*4882a593Smuzhiyun 	trace_xhci_handle_cmd_config_ep(ep_ctx);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	/* A usb_set_interface() call directly after clearing a halted
1560*4882a593Smuzhiyun 	 * condition may race on this quirky hardware.  Not worth
1561*4882a593Smuzhiyun 	 * worrying about, since this is prototype hardware.  Not sure
1562*4882a593Smuzhiyun 	 * if this will work for streams, but streams support was
1563*4882a593Smuzhiyun 	 * untested on this prototype.
1564*4882a593Smuzhiyun 	 */
1565*4882a593Smuzhiyun 	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1566*4882a593Smuzhiyun 			ep_index != (unsigned int) -1 &&
1567*4882a593Smuzhiyun 			add_flags - SLOT_FLAG == drop_flags) {
1568*4882a593Smuzhiyun 		ep_state = virt_dev->eps[ep_index].ep_state;
1569*4882a593Smuzhiyun 		if (!(ep_state & EP_HALTED))
1570*4882a593Smuzhiyun 			return;
1571*4882a593Smuzhiyun 		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1572*4882a593Smuzhiyun 				"Completed config ep cmd - "
1573*4882a593Smuzhiyun 				"last ep index = %d, state = %d",
1574*4882a593Smuzhiyun 				ep_index, ep_state);
1575*4882a593Smuzhiyun 		/* Clear internal halted state and restart ring(s) */
1576*4882a593Smuzhiyun 		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1577*4882a593Smuzhiyun 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1578*4882a593Smuzhiyun 		return;
1579*4882a593Smuzhiyun 	}
1580*4882a593Smuzhiyun 	return;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun 
xhci_handle_cmd_addr_dev(struct xhci_hcd * xhci,int slot_id)1583*4882a593Smuzhiyun static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun 	struct xhci_virt_device *vdev;
1586*4882a593Smuzhiyun 	struct xhci_slot_ctx *slot_ctx;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	vdev = xhci->devs[slot_id];
1589*4882a593Smuzhiyun 	if (!vdev)
1590*4882a593Smuzhiyun 		return;
1591*4882a593Smuzhiyun 	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1592*4882a593Smuzhiyun 	trace_xhci_handle_cmd_addr_dev(slot_ctx);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun 
xhci_handle_cmd_reset_dev(struct xhci_hcd * xhci,int slot_id)1595*4882a593Smuzhiyun static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun 	struct xhci_virt_device *vdev;
1598*4882a593Smuzhiyun 	struct xhci_slot_ctx *slot_ctx;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	vdev = xhci->devs[slot_id];
1601*4882a593Smuzhiyun 	if (!vdev) {
1602*4882a593Smuzhiyun 		xhci_warn(xhci, "Reset device command completion for disabled slot %u\n",
1603*4882a593Smuzhiyun 			  slot_id);
1604*4882a593Smuzhiyun 		return;
1605*4882a593Smuzhiyun 	}
1606*4882a593Smuzhiyun 	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1607*4882a593Smuzhiyun 	trace_xhci_handle_cmd_reset_dev(slot_ctx);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	xhci_dbg(xhci, "Completed reset device command.\n");
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun 
xhci_handle_cmd_nec_get_fw(struct xhci_hcd * xhci,struct xhci_event_cmd * event)1612*4882a593Smuzhiyun static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1613*4882a593Smuzhiyun 		struct xhci_event_cmd *event)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	if (!(xhci->quirks & XHCI_NEC_HOST)) {
1616*4882a593Smuzhiyun 		xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1617*4882a593Smuzhiyun 		return;
1618*4882a593Smuzhiyun 	}
1619*4882a593Smuzhiyun 	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1620*4882a593Smuzhiyun 			"NEC firmware version %2x.%02x",
1621*4882a593Smuzhiyun 			NEC_FW_MAJOR(le32_to_cpu(event->status)),
1622*4882a593Smuzhiyun 			NEC_FW_MINOR(le32_to_cpu(event->status)));
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun 
xhci_complete_del_and_free_cmd(struct xhci_command * cmd,u32 status)1625*4882a593Smuzhiyun static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun 	list_del(&cmd->cmd_list);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	if (cmd->completion) {
1630*4882a593Smuzhiyun 		cmd->status = status;
1631*4882a593Smuzhiyun 		complete(cmd->completion);
1632*4882a593Smuzhiyun 	} else {
1633*4882a593Smuzhiyun 		kfree(cmd);
1634*4882a593Smuzhiyun 	}
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun 
xhci_cleanup_command_queue(struct xhci_hcd * xhci)1637*4882a593Smuzhiyun void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun 	struct xhci_command *cur_cmd, *tmp_cmd;
1640*4882a593Smuzhiyun 	xhci->current_cmd = NULL;
1641*4882a593Smuzhiyun 	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1642*4882a593Smuzhiyun 		xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun 
xhci_handle_command_timeout(struct work_struct * work)1645*4882a593Smuzhiyun void xhci_handle_command_timeout(struct work_struct *work)
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun 	struct xhci_hcd *xhci;
1648*4882a593Smuzhiyun 	unsigned long flags;
1649*4882a593Smuzhiyun 	u64 hw_ring_state;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	spin_lock_irqsave(&xhci->lock, flags);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	/*
1656*4882a593Smuzhiyun 	 * If timeout work is pending, or current_cmd is NULL, it means we
1657*4882a593Smuzhiyun 	 * raced with command completion. Command is handled so just return.
1658*4882a593Smuzhiyun 	 */
1659*4882a593Smuzhiyun 	if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1660*4882a593Smuzhiyun 		spin_unlock_irqrestore(&xhci->lock, flags);
1661*4882a593Smuzhiyun 		return;
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 	/* mark this command to be cancelled */
1664*4882a593Smuzhiyun 	xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	/* Make sure command ring is running before aborting it */
1667*4882a593Smuzhiyun 	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1668*4882a593Smuzhiyun 	if (hw_ring_state == ~(u64)0) {
1669*4882a593Smuzhiyun 		xhci_hc_died(xhci);
1670*4882a593Smuzhiyun 		goto time_out_completed;
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1674*4882a593Smuzhiyun 	    (hw_ring_state & CMD_RING_RUNNING))  {
1675*4882a593Smuzhiyun 		/* Prevent new doorbell, and start command abort */
1676*4882a593Smuzhiyun 		xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1677*4882a593Smuzhiyun 		xhci_dbg(xhci, "Command timeout\n");
1678*4882a593Smuzhiyun 		xhci_abort_cmd_ring(xhci, flags);
1679*4882a593Smuzhiyun 		goto time_out_completed;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	/* host removed. Bail out */
1683*4882a593Smuzhiyun 	if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1684*4882a593Smuzhiyun 		xhci_dbg(xhci, "host removed, ring start fail?\n");
1685*4882a593Smuzhiyun 		xhci_cleanup_command_queue(xhci);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 		goto time_out_completed;
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	/* command timeout on stopped ring, ring can't be aborted */
1691*4882a593Smuzhiyun 	xhci_dbg(xhci, "Command timeout on stopped ring\n");
1692*4882a593Smuzhiyun 	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun time_out_completed:
1695*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xhci->lock, flags);
1696*4882a593Smuzhiyun 	return;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun 
handle_cmd_completion(struct xhci_hcd * xhci,struct xhci_event_cmd * event)1699*4882a593Smuzhiyun static void handle_cmd_completion(struct xhci_hcd *xhci,
1700*4882a593Smuzhiyun 		struct xhci_event_cmd *event)
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun 	unsigned int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1703*4882a593Smuzhiyun 	u64 cmd_dma;
1704*4882a593Smuzhiyun 	dma_addr_t cmd_dequeue_dma;
1705*4882a593Smuzhiyun 	u32 cmd_comp_code;
1706*4882a593Smuzhiyun 	union xhci_trb *cmd_trb;
1707*4882a593Smuzhiyun 	struct xhci_command *cmd;
1708*4882a593Smuzhiyun 	u32 cmd_type;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	if (slot_id >= MAX_HC_SLOTS) {
1711*4882a593Smuzhiyun 		xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
1712*4882a593Smuzhiyun 		return;
1713*4882a593Smuzhiyun 	}
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	cmd_dma = le64_to_cpu(event->cmd_trb);
1716*4882a593Smuzhiyun 	cmd_trb = xhci->cmd_ring->dequeue;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1721*4882a593Smuzhiyun 			cmd_trb);
1722*4882a593Smuzhiyun 	/*
1723*4882a593Smuzhiyun 	 * Check whether the completion event is for our internal kept
1724*4882a593Smuzhiyun 	 * command.
1725*4882a593Smuzhiyun 	 */
1726*4882a593Smuzhiyun 	if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1727*4882a593Smuzhiyun 		xhci_warn(xhci,
1728*4882a593Smuzhiyun 			  "ERROR mismatched command completion event\n");
1729*4882a593Smuzhiyun 		return;
1730*4882a593Smuzhiyun 	}
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	cancel_delayed_work(&xhci->cmd_timer);
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
1739*4882a593Smuzhiyun 	if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1740*4882a593Smuzhiyun 		complete_all(&xhci->cmd_ring_stop_completion);
1741*4882a593Smuzhiyun 		return;
1742*4882a593Smuzhiyun 	}
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1745*4882a593Smuzhiyun 		xhci_err(xhci,
1746*4882a593Smuzhiyun 			 "Command completion event does not match command\n");
1747*4882a593Smuzhiyun 		return;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	/*
1751*4882a593Smuzhiyun 	 * Host aborted the command ring, check if the current command was
1752*4882a593Smuzhiyun 	 * supposed to be aborted, otherwise continue normally.
1753*4882a593Smuzhiyun 	 * The command ring is stopped now, but the xHC will issue a Command
1754*4882a593Smuzhiyun 	 * Ring Stopped event which will cause us to restart it.
1755*4882a593Smuzhiyun 	 */
1756*4882a593Smuzhiyun 	if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1757*4882a593Smuzhiyun 		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1758*4882a593Smuzhiyun 		if (cmd->status == COMP_COMMAND_ABORTED) {
1759*4882a593Smuzhiyun 			if (xhci->current_cmd == cmd)
1760*4882a593Smuzhiyun 				xhci->current_cmd = NULL;
1761*4882a593Smuzhiyun 			goto event_handled;
1762*4882a593Smuzhiyun 		}
1763*4882a593Smuzhiyun 	}
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1766*4882a593Smuzhiyun 	switch (cmd_type) {
1767*4882a593Smuzhiyun 	case TRB_ENABLE_SLOT:
1768*4882a593Smuzhiyun 		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1769*4882a593Smuzhiyun 		break;
1770*4882a593Smuzhiyun 	case TRB_DISABLE_SLOT:
1771*4882a593Smuzhiyun 		xhci_handle_cmd_disable_slot(xhci, slot_id);
1772*4882a593Smuzhiyun 		break;
1773*4882a593Smuzhiyun 	case TRB_CONFIG_EP:
1774*4882a593Smuzhiyun 		if (!cmd->completion)
1775*4882a593Smuzhiyun 			xhci_handle_cmd_config_ep(xhci, slot_id, cmd_comp_code);
1776*4882a593Smuzhiyun 		break;
1777*4882a593Smuzhiyun 	case TRB_EVAL_CONTEXT:
1778*4882a593Smuzhiyun 		break;
1779*4882a593Smuzhiyun 	case TRB_ADDR_DEV:
1780*4882a593Smuzhiyun 		xhci_handle_cmd_addr_dev(xhci, slot_id);
1781*4882a593Smuzhiyun 		break;
1782*4882a593Smuzhiyun 	case TRB_STOP_RING:
1783*4882a593Smuzhiyun 		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1784*4882a593Smuzhiyun 				le32_to_cpu(cmd_trb->generic.field[3])));
1785*4882a593Smuzhiyun 		if (!cmd->completion)
1786*4882a593Smuzhiyun 			xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb,
1787*4882a593Smuzhiyun 						cmd_comp_code);
1788*4882a593Smuzhiyun 		break;
1789*4882a593Smuzhiyun 	case TRB_SET_DEQ:
1790*4882a593Smuzhiyun 		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1791*4882a593Smuzhiyun 				le32_to_cpu(cmd_trb->generic.field[3])));
1792*4882a593Smuzhiyun 		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1793*4882a593Smuzhiyun 		break;
1794*4882a593Smuzhiyun 	case TRB_CMD_NOOP:
1795*4882a593Smuzhiyun 		/* Is this an aborted command turned to NO-OP? */
1796*4882a593Smuzhiyun 		if (cmd->status == COMP_COMMAND_RING_STOPPED)
1797*4882a593Smuzhiyun 			cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1798*4882a593Smuzhiyun 		break;
1799*4882a593Smuzhiyun 	case TRB_RESET_EP:
1800*4882a593Smuzhiyun 		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1801*4882a593Smuzhiyun 				le32_to_cpu(cmd_trb->generic.field[3])));
1802*4882a593Smuzhiyun 		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1803*4882a593Smuzhiyun 		break;
1804*4882a593Smuzhiyun 	case TRB_RESET_DEV:
1805*4882a593Smuzhiyun 		/* SLOT_ID field in reset device cmd completion event TRB is 0.
1806*4882a593Smuzhiyun 		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1807*4882a593Smuzhiyun 		 */
1808*4882a593Smuzhiyun 		slot_id = TRB_TO_SLOT_ID(
1809*4882a593Smuzhiyun 				le32_to_cpu(cmd_trb->generic.field[3]));
1810*4882a593Smuzhiyun 		xhci_handle_cmd_reset_dev(xhci, slot_id);
1811*4882a593Smuzhiyun 		break;
1812*4882a593Smuzhiyun 	case TRB_NEC_GET_FW:
1813*4882a593Smuzhiyun 		xhci_handle_cmd_nec_get_fw(xhci, event);
1814*4882a593Smuzhiyun 		break;
1815*4882a593Smuzhiyun 	default:
1816*4882a593Smuzhiyun 		/* Skip over unknown commands on the event ring */
1817*4882a593Smuzhiyun 		xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1818*4882a593Smuzhiyun 		break;
1819*4882a593Smuzhiyun 	}
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	/* restart timer if this wasn't the last command */
1822*4882a593Smuzhiyun 	if (!list_is_singular(&xhci->cmd_list)) {
1823*4882a593Smuzhiyun 		xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1824*4882a593Smuzhiyun 						struct xhci_command, cmd_list);
1825*4882a593Smuzhiyun 		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1826*4882a593Smuzhiyun 	} else if (xhci->current_cmd == cmd) {
1827*4882a593Smuzhiyun 		xhci->current_cmd = NULL;
1828*4882a593Smuzhiyun 	}
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun event_handled:
1831*4882a593Smuzhiyun 	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	inc_deq(xhci, xhci->cmd_ring);
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun 
handle_vendor_event(struct xhci_hcd * xhci,union xhci_trb * event,u32 trb_type)1836*4882a593Smuzhiyun static void handle_vendor_event(struct xhci_hcd *xhci,
1837*4882a593Smuzhiyun 				union xhci_trb *event, u32 trb_type)
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun 	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1840*4882a593Smuzhiyun 	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1841*4882a593Smuzhiyun 		handle_cmd_completion(xhci, &event->event_cmd);
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun 
handle_device_notification(struct xhci_hcd * xhci,union xhci_trb * event)1844*4882a593Smuzhiyun static void handle_device_notification(struct xhci_hcd *xhci,
1845*4882a593Smuzhiyun 		union xhci_trb *event)
1846*4882a593Smuzhiyun {
1847*4882a593Smuzhiyun 	u32 slot_id;
1848*4882a593Smuzhiyun 	struct usb_device *udev;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1851*4882a593Smuzhiyun 	if (!xhci->devs[slot_id]) {
1852*4882a593Smuzhiyun 		xhci_warn(xhci, "Device Notification event for "
1853*4882a593Smuzhiyun 				"unused slot %u\n", slot_id);
1854*4882a593Smuzhiyun 		return;
1855*4882a593Smuzhiyun 	}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1858*4882a593Smuzhiyun 			slot_id);
1859*4882a593Smuzhiyun 	udev = xhci->devs[slot_id]->udev;
1860*4882a593Smuzhiyun 	if (udev && udev->parent)
1861*4882a593Smuzhiyun 		usb_wakeup_notification(udev->parent, udev->portnum);
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun /*
1865*4882a593Smuzhiyun  * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1866*4882a593Smuzhiyun  * Controller.
1867*4882a593Smuzhiyun  * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1868*4882a593Smuzhiyun  * If a connection to a USB 1 device is followed by another connection
1869*4882a593Smuzhiyun  * to a USB 2 device.
1870*4882a593Smuzhiyun  *
1871*4882a593Smuzhiyun  * Reset the PHY after the USB device is disconnected if device speed
1872*4882a593Smuzhiyun  * is less than HCD_USB3.
1873*4882a593Smuzhiyun  * Retry the reset sequence max of 4 times checking the PLL lock status.
1874*4882a593Smuzhiyun  *
1875*4882a593Smuzhiyun  */
xhci_cavium_reset_phy_quirk(struct xhci_hcd * xhci)1876*4882a593Smuzhiyun static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1877*4882a593Smuzhiyun {
1878*4882a593Smuzhiyun 	struct usb_hcd *hcd = xhci_to_hcd(xhci);
1879*4882a593Smuzhiyun 	u32 pll_lock_check;
1880*4882a593Smuzhiyun 	u32 retry_count = 4;
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	do {
1883*4882a593Smuzhiyun 		/* Assert PHY reset */
1884*4882a593Smuzhiyun 		writel(0x6F, hcd->regs + 0x1048);
1885*4882a593Smuzhiyun 		udelay(10);
1886*4882a593Smuzhiyun 		/* De-assert the PHY reset */
1887*4882a593Smuzhiyun 		writel(0x7F, hcd->regs + 0x1048);
1888*4882a593Smuzhiyun 		udelay(200);
1889*4882a593Smuzhiyun 		pll_lock_check = readl(hcd->regs + 0x1070);
1890*4882a593Smuzhiyun 	} while (!(pll_lock_check & 0x1) && --retry_count);
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun 
handle_port_status(struct xhci_hcd * xhci,union xhci_trb * event)1893*4882a593Smuzhiyun static void handle_port_status(struct xhci_hcd *xhci,
1894*4882a593Smuzhiyun 		union xhci_trb *event)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun 	struct usb_hcd *hcd;
1897*4882a593Smuzhiyun 	u32 port_id;
1898*4882a593Smuzhiyun 	u32 portsc, cmd_reg;
1899*4882a593Smuzhiyun 	int max_ports;
1900*4882a593Smuzhiyun 	int slot_id;
1901*4882a593Smuzhiyun 	unsigned int hcd_portnum;
1902*4882a593Smuzhiyun 	struct xhci_bus_state *bus_state;
1903*4882a593Smuzhiyun 	bool bogus_port_status = false;
1904*4882a593Smuzhiyun 	struct xhci_port *port;
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	/* Port status change events always have a successful completion code */
1907*4882a593Smuzhiyun 	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1908*4882a593Smuzhiyun 		xhci_warn(xhci,
1909*4882a593Smuzhiyun 			  "WARN: xHC returned failed port status event\n");
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1912*4882a593Smuzhiyun 	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	if ((port_id <= 0) || (port_id > max_ports)) {
1915*4882a593Smuzhiyun 		xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1916*4882a593Smuzhiyun 			  port_id);
1917*4882a593Smuzhiyun 		inc_deq(xhci, xhci->event_ring);
1918*4882a593Smuzhiyun 		return;
1919*4882a593Smuzhiyun 	}
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	port = &xhci->hw_ports[port_id - 1];
1922*4882a593Smuzhiyun 	if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
1923*4882a593Smuzhiyun 		xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1924*4882a593Smuzhiyun 			  port_id);
1925*4882a593Smuzhiyun 		bogus_port_status = true;
1926*4882a593Smuzhiyun 		goto cleanup;
1927*4882a593Smuzhiyun 	}
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	/* We might get interrupts after shared_hcd is removed */
1930*4882a593Smuzhiyun 	if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1931*4882a593Smuzhiyun 		xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1932*4882a593Smuzhiyun 		bogus_port_status = true;
1933*4882a593Smuzhiyun 		goto cleanup;
1934*4882a593Smuzhiyun 	}
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	hcd = port->rhub->hcd;
1937*4882a593Smuzhiyun 	bus_state = &port->rhub->bus_state;
1938*4882a593Smuzhiyun 	hcd_portnum = port->hcd_portnum;
1939*4882a593Smuzhiyun 	portsc = readl(port->addr);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1942*4882a593Smuzhiyun 		 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	trace_xhci_handle_port_status(hcd_portnum, portsc);
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	if (hcd->state == HC_STATE_SUSPENDED) {
1947*4882a593Smuzhiyun 		xhci_dbg(xhci, "resume root hub\n");
1948*4882a593Smuzhiyun 		usb_hcd_resume_root_hub(hcd);
1949*4882a593Smuzhiyun 	}
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	if (hcd->speed >= HCD_USB3 &&
1952*4882a593Smuzhiyun 	    (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1953*4882a593Smuzhiyun 		slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1954*4882a593Smuzhiyun 		if (slot_id && xhci->devs[slot_id])
1955*4882a593Smuzhiyun 			xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
1956*4882a593Smuzhiyun 	}
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1959*4882a593Smuzhiyun 		xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 		cmd_reg = readl(&xhci->op_regs->command);
1962*4882a593Smuzhiyun 		if (!(cmd_reg & CMD_RUN)) {
1963*4882a593Smuzhiyun 			xhci_warn(xhci, "xHC is not running.\n");
1964*4882a593Smuzhiyun 			goto cleanup;
1965*4882a593Smuzhiyun 		}
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 		if (DEV_SUPERSPEED_ANY(portsc)) {
1968*4882a593Smuzhiyun 			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1969*4882a593Smuzhiyun 			/* Set a flag to say the port signaled remote wakeup,
1970*4882a593Smuzhiyun 			 * so we can tell the difference between the end of
1971*4882a593Smuzhiyun 			 * device and host initiated resume.
1972*4882a593Smuzhiyun 			 */
1973*4882a593Smuzhiyun 			bus_state->port_remote_wakeup |= 1 << hcd_portnum;
1974*4882a593Smuzhiyun 			xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1975*4882a593Smuzhiyun 			usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1976*4882a593Smuzhiyun 			xhci_set_link_state(xhci, port, XDEV_U0);
1977*4882a593Smuzhiyun 			/* Need to wait until the next link state change
1978*4882a593Smuzhiyun 			 * indicates the device is actually in U0.
1979*4882a593Smuzhiyun 			 */
1980*4882a593Smuzhiyun 			bogus_port_status = true;
1981*4882a593Smuzhiyun 			goto cleanup;
1982*4882a593Smuzhiyun 		} else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
1983*4882a593Smuzhiyun 			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1984*4882a593Smuzhiyun 			bus_state->resume_done[hcd_portnum] = jiffies +
1985*4882a593Smuzhiyun 				msecs_to_jiffies(USB_RESUME_TIMEOUT);
1986*4882a593Smuzhiyun 			set_bit(hcd_portnum, &bus_state->resuming_ports);
1987*4882a593Smuzhiyun 			/* Do the rest in GetPortStatus after resume time delay.
1988*4882a593Smuzhiyun 			 * Avoid polling roothub status before that so that a
1989*4882a593Smuzhiyun 			 * usb device auto-resume latency around ~40ms.
1990*4882a593Smuzhiyun 			 */
1991*4882a593Smuzhiyun 			set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1992*4882a593Smuzhiyun 			mod_timer(&hcd->rh_timer,
1993*4882a593Smuzhiyun 				  bus_state->resume_done[hcd_portnum]);
1994*4882a593Smuzhiyun 			usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1995*4882a593Smuzhiyun 			bogus_port_status = true;
1996*4882a593Smuzhiyun 		}
1997*4882a593Smuzhiyun 	}
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	if ((portsc & PORT_PLC) &&
2000*4882a593Smuzhiyun 	    DEV_SUPERSPEED_ANY(portsc) &&
2001*4882a593Smuzhiyun 	    ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
2002*4882a593Smuzhiyun 	     (portsc & PORT_PLS_MASK) == XDEV_U1 ||
2003*4882a593Smuzhiyun 	     (portsc & PORT_PLS_MASK) == XDEV_U2)) {
2004*4882a593Smuzhiyun 		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
2005*4882a593Smuzhiyun 		complete(&bus_state->u3exit_done[hcd_portnum]);
2006*4882a593Smuzhiyun 		/* We've just brought the device into U0/1/2 through either the
2007*4882a593Smuzhiyun 		 * Resume state after a device remote wakeup, or through the
2008*4882a593Smuzhiyun 		 * U3Exit state after a host-initiated resume.  If it's a device
2009*4882a593Smuzhiyun 		 * initiated remote wake, don't pass up the link state change,
2010*4882a593Smuzhiyun 		 * so the roothub behavior is consistent with external
2011*4882a593Smuzhiyun 		 * USB 3.0 hub behavior.
2012*4882a593Smuzhiyun 		 */
2013*4882a593Smuzhiyun 		slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
2014*4882a593Smuzhiyun 		if (slot_id && xhci->devs[slot_id])
2015*4882a593Smuzhiyun 			xhci_ring_device(xhci, slot_id);
2016*4882a593Smuzhiyun 		if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
2017*4882a593Smuzhiyun 			xhci_test_and_clear_bit(xhci, port, PORT_PLC);
2018*4882a593Smuzhiyun 			usb_wakeup_notification(hcd->self.root_hub,
2019*4882a593Smuzhiyun 					hcd_portnum + 1);
2020*4882a593Smuzhiyun 			bogus_port_status = true;
2021*4882a593Smuzhiyun 			goto cleanup;
2022*4882a593Smuzhiyun 		}
2023*4882a593Smuzhiyun 	}
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	/*
2026*4882a593Smuzhiyun 	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
2027*4882a593Smuzhiyun 	 * RExit to a disconnect state).  If so, let the the driver know it's
2028*4882a593Smuzhiyun 	 * out of the RExit state.
2029*4882a593Smuzhiyun 	 */
2030*4882a593Smuzhiyun 	if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
2031*4882a593Smuzhiyun 			test_and_clear_bit(hcd_portnum,
2032*4882a593Smuzhiyun 				&bus_state->rexit_ports)) {
2033*4882a593Smuzhiyun 		complete(&bus_state->rexit_done[hcd_portnum]);
2034*4882a593Smuzhiyun 		bogus_port_status = true;
2035*4882a593Smuzhiyun 		goto cleanup;
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	if (hcd->speed < HCD_USB3) {
2039*4882a593Smuzhiyun 		xhci_test_and_clear_bit(xhci, port, PORT_PLC);
2040*4882a593Smuzhiyun 		if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
2041*4882a593Smuzhiyun 		    (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
2042*4882a593Smuzhiyun 			xhci_cavium_reset_phy_quirk(xhci);
2043*4882a593Smuzhiyun 	}
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun cleanup:
2046*4882a593Smuzhiyun 	/* Update event ring dequeue pointer before dropping the lock */
2047*4882a593Smuzhiyun 	inc_deq(xhci, xhci->event_ring);
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	/* Don't make the USB core poll the roothub if we got a bad port status
2050*4882a593Smuzhiyun 	 * change event.  Besides, at that point we can't tell which roothub
2051*4882a593Smuzhiyun 	 * (USB 2.0 or USB 3.0) to kick.
2052*4882a593Smuzhiyun 	 */
2053*4882a593Smuzhiyun 	if (bogus_port_status)
2054*4882a593Smuzhiyun 		return;
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	/*
2057*4882a593Smuzhiyun 	 * xHCI port-status-change events occur when the "or" of all the
2058*4882a593Smuzhiyun 	 * status-change bits in the portsc register changes from 0 to 1.
2059*4882a593Smuzhiyun 	 * New status changes won't cause an event if any other change
2060*4882a593Smuzhiyun 	 * bits are still set.  When an event occurs, switch over to
2061*4882a593Smuzhiyun 	 * polling to avoid losing status changes.
2062*4882a593Smuzhiyun 	 */
2063*4882a593Smuzhiyun 	xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
2064*4882a593Smuzhiyun 		 __func__, hcd->self.busnum);
2065*4882a593Smuzhiyun 	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
2066*4882a593Smuzhiyun 	spin_unlock(&xhci->lock);
2067*4882a593Smuzhiyun 	/* Pass this up to the core */
2068*4882a593Smuzhiyun 	usb_hcd_poll_rh_status(hcd);
2069*4882a593Smuzhiyun 	spin_lock(&xhci->lock);
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun /*
2073*4882a593Smuzhiyun  * This TD is defined by the TRBs starting at start_trb in start_seg and ending
2074*4882a593Smuzhiyun  * at end_trb, which may be in another segment.  If the suspect DMA address is a
2075*4882a593Smuzhiyun  * TRB in this TD, this function returns that TRB's segment.  Otherwise it
2076*4882a593Smuzhiyun  * returns 0.
2077*4882a593Smuzhiyun  */
trb_in_td(struct xhci_hcd * xhci,struct xhci_segment * start_seg,union xhci_trb * start_trb,union xhci_trb * end_trb,dma_addr_t suspect_dma,bool debug)2078*4882a593Smuzhiyun struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2079*4882a593Smuzhiyun 		struct xhci_segment *start_seg,
2080*4882a593Smuzhiyun 		union xhci_trb	*start_trb,
2081*4882a593Smuzhiyun 		union xhci_trb	*end_trb,
2082*4882a593Smuzhiyun 		dma_addr_t	suspect_dma,
2083*4882a593Smuzhiyun 		bool		debug)
2084*4882a593Smuzhiyun {
2085*4882a593Smuzhiyun 	dma_addr_t start_dma;
2086*4882a593Smuzhiyun 	dma_addr_t end_seg_dma;
2087*4882a593Smuzhiyun 	dma_addr_t end_trb_dma;
2088*4882a593Smuzhiyun 	struct xhci_segment *cur_seg;
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
2091*4882a593Smuzhiyun 	cur_seg = start_seg;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	do {
2094*4882a593Smuzhiyun 		if (start_dma == 0)
2095*4882a593Smuzhiyun 			return NULL;
2096*4882a593Smuzhiyun 		/* We may get an event for a Link TRB in the middle of a TD */
2097*4882a593Smuzhiyun 		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2098*4882a593Smuzhiyun 				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
2099*4882a593Smuzhiyun 		/* If the end TRB isn't in this segment, this is set to 0 */
2100*4882a593Smuzhiyun 		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 		if (debug)
2103*4882a593Smuzhiyun 			xhci_warn(xhci,
2104*4882a593Smuzhiyun 				"Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
2105*4882a593Smuzhiyun 				(unsigned long long)suspect_dma,
2106*4882a593Smuzhiyun 				(unsigned long long)start_dma,
2107*4882a593Smuzhiyun 				(unsigned long long)end_trb_dma,
2108*4882a593Smuzhiyun 				(unsigned long long)cur_seg->dma,
2109*4882a593Smuzhiyun 				(unsigned long long)end_seg_dma);
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 		if (end_trb_dma > 0) {
2112*4882a593Smuzhiyun 			/* The end TRB is in this segment, so suspect should be here */
2113*4882a593Smuzhiyun 			if (start_dma <= end_trb_dma) {
2114*4882a593Smuzhiyun 				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
2115*4882a593Smuzhiyun 					return cur_seg;
2116*4882a593Smuzhiyun 			} else {
2117*4882a593Smuzhiyun 				/* Case for one segment with
2118*4882a593Smuzhiyun 				 * a TD wrapped around to the top
2119*4882a593Smuzhiyun 				 */
2120*4882a593Smuzhiyun 				if ((suspect_dma >= start_dma &&
2121*4882a593Smuzhiyun 							suspect_dma <= end_seg_dma) ||
2122*4882a593Smuzhiyun 						(suspect_dma >= cur_seg->dma &&
2123*4882a593Smuzhiyun 						 suspect_dma <= end_trb_dma))
2124*4882a593Smuzhiyun 					return cur_seg;
2125*4882a593Smuzhiyun 			}
2126*4882a593Smuzhiyun 			return NULL;
2127*4882a593Smuzhiyun 		} else {
2128*4882a593Smuzhiyun 			/* Might still be somewhere in this segment */
2129*4882a593Smuzhiyun 			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
2130*4882a593Smuzhiyun 				return cur_seg;
2131*4882a593Smuzhiyun 		}
2132*4882a593Smuzhiyun 		cur_seg = cur_seg->next;
2133*4882a593Smuzhiyun 		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2134*4882a593Smuzhiyun 	} while (cur_seg != start_seg);
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	return NULL;
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun 
xhci_clear_hub_tt_buffer(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_virt_ep * ep)2139*4882a593Smuzhiyun static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
2140*4882a593Smuzhiyun 		struct xhci_virt_ep *ep)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun 	/*
2143*4882a593Smuzhiyun 	 * As part of low/full-speed endpoint-halt processing
2144*4882a593Smuzhiyun 	 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
2145*4882a593Smuzhiyun 	 */
2146*4882a593Smuzhiyun 	if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
2147*4882a593Smuzhiyun 	    (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
2148*4882a593Smuzhiyun 	    !(ep->ep_state & EP_CLEARING_TT)) {
2149*4882a593Smuzhiyun 		ep->ep_state |= EP_CLEARING_TT;
2150*4882a593Smuzhiyun 		td->urb->ep->hcpriv = td->urb->dev;
2151*4882a593Smuzhiyun 		if (usb_hub_clear_tt_buffer(td->urb))
2152*4882a593Smuzhiyun 			ep->ep_state &= ~EP_CLEARING_TT;
2153*4882a593Smuzhiyun 	}
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun /* Check if an error has halted the endpoint ring.  The class driver will
2157*4882a593Smuzhiyun  * cleanup the halt for a non-default control endpoint if we indicate a stall.
2158*4882a593Smuzhiyun  * However, a babble and other errors also halt the endpoint ring, and the class
2159*4882a593Smuzhiyun  * driver won't clear the halt in that case, so we need to issue a Set Transfer
2160*4882a593Smuzhiyun  * Ring Dequeue Pointer command manually.
2161*4882a593Smuzhiyun  */
xhci_requires_manual_halt_cleanup(struct xhci_hcd * xhci,struct xhci_ep_ctx * ep_ctx,unsigned int trb_comp_code)2162*4882a593Smuzhiyun static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
2163*4882a593Smuzhiyun 		struct xhci_ep_ctx *ep_ctx,
2164*4882a593Smuzhiyun 		unsigned int trb_comp_code)
2165*4882a593Smuzhiyun {
2166*4882a593Smuzhiyun 	/* TRB completion codes that may require a manual halt cleanup */
2167*4882a593Smuzhiyun 	if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
2168*4882a593Smuzhiyun 			trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
2169*4882a593Smuzhiyun 			trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
2170*4882a593Smuzhiyun 		/* The 0.95 spec says a babbling control endpoint
2171*4882a593Smuzhiyun 		 * is not halted. The 0.96 spec says it is.  Some HW
2172*4882a593Smuzhiyun 		 * claims to be 0.95 compliant, but it halts the control
2173*4882a593Smuzhiyun 		 * endpoint anyway.  Check if a babble halted the
2174*4882a593Smuzhiyun 		 * endpoint.
2175*4882a593Smuzhiyun 		 */
2176*4882a593Smuzhiyun 		if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
2177*4882a593Smuzhiyun 			return 1;
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 	return 0;
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun 
xhci_is_vendor_info_code(struct xhci_hcd * xhci,unsigned int trb_comp_code)2182*4882a593Smuzhiyun int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
2183*4882a593Smuzhiyun {
2184*4882a593Smuzhiyun 	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
2185*4882a593Smuzhiyun 		/* Vendor defined "informational" completion code,
2186*4882a593Smuzhiyun 		 * treat as not-an-error.
2187*4882a593Smuzhiyun 		 */
2188*4882a593Smuzhiyun 		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
2189*4882a593Smuzhiyun 				trb_comp_code);
2190*4882a593Smuzhiyun 		xhci_dbg(xhci, "Treating code as success.\n");
2191*4882a593Smuzhiyun 		return 1;
2192*4882a593Smuzhiyun 	}
2193*4882a593Smuzhiyun 	return 0;
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun 
finish_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,u32 trb_comp_code)2196*4882a593Smuzhiyun static int finish_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2197*4882a593Smuzhiyun 		     struct xhci_ring *ep_ring, struct xhci_td *td,
2198*4882a593Smuzhiyun 		     u32 trb_comp_code)
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	switch (trb_comp_code) {
2205*4882a593Smuzhiyun 	case COMP_STOPPED_LENGTH_INVALID:
2206*4882a593Smuzhiyun 	case COMP_STOPPED_SHORT_PACKET:
2207*4882a593Smuzhiyun 	case COMP_STOPPED:
2208*4882a593Smuzhiyun 		/*
2209*4882a593Smuzhiyun 		 * The "Stop Endpoint" completion will take care of any
2210*4882a593Smuzhiyun 		 * stopped TDs. A stopped TD may be restarted, so don't update
2211*4882a593Smuzhiyun 		 * the ring dequeue pointer or take this TD off any lists yet.
2212*4882a593Smuzhiyun 		 */
2213*4882a593Smuzhiyun 		return 0;
2214*4882a593Smuzhiyun 	case COMP_USB_TRANSACTION_ERROR:
2215*4882a593Smuzhiyun 	case COMP_BABBLE_DETECTED_ERROR:
2216*4882a593Smuzhiyun 	case COMP_SPLIT_TRANSACTION_ERROR:
2217*4882a593Smuzhiyun 		/*
2218*4882a593Smuzhiyun 		 * If endpoint context state is not halted we might be
2219*4882a593Smuzhiyun 		 * racing with a reset endpoint command issued by a unsuccessful
2220*4882a593Smuzhiyun 		 * stop endpoint completion (context error). In that case the
2221*4882a593Smuzhiyun 		 * td should be on the cancelled list, and EP_HALTED flag set.
2222*4882a593Smuzhiyun 		 *
2223*4882a593Smuzhiyun 		 * Or then it's not halted due to the 0.95 spec stating that a
2224*4882a593Smuzhiyun 		 * babbling control endpoint should not halt. The 0.96 spec
2225*4882a593Smuzhiyun 		 * again says it should.  Some HW claims to be 0.95 compliant,
2226*4882a593Smuzhiyun 		 * but it halts the control endpoint anyway.
2227*4882a593Smuzhiyun 		 */
2228*4882a593Smuzhiyun 		if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_HALTED) {
2229*4882a593Smuzhiyun 			/*
2230*4882a593Smuzhiyun 			 * If EP_HALTED is set and TD is on the cancelled list
2231*4882a593Smuzhiyun 			 * the TD and dequeue pointer will be handled by reset
2232*4882a593Smuzhiyun 			 * ep command completion
2233*4882a593Smuzhiyun 			 */
2234*4882a593Smuzhiyun 			if ((ep->ep_state & EP_HALTED) &&
2235*4882a593Smuzhiyun 			    !list_empty(&td->cancelled_td_list)) {
2236*4882a593Smuzhiyun 				xhci_dbg(xhci, "Already resolving halted ep for 0x%llx\n",
2237*4882a593Smuzhiyun 					 (unsigned long long)xhci_trb_virt_to_dma(
2238*4882a593Smuzhiyun 						 td->start_seg, td->first_trb));
2239*4882a593Smuzhiyun 				return 0;
2240*4882a593Smuzhiyun 			}
2241*4882a593Smuzhiyun 			/* endpoint not halted, don't reset it */
2242*4882a593Smuzhiyun 			break;
2243*4882a593Smuzhiyun 		}
2244*4882a593Smuzhiyun 		/* Almost same procedure as for STALL_ERROR below */
2245*4882a593Smuzhiyun 		xhci_clear_hub_tt_buffer(xhci, td, ep);
2246*4882a593Smuzhiyun 		xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2247*4882a593Smuzhiyun 					    EP_HARD_RESET);
2248*4882a593Smuzhiyun 		return 0;
2249*4882a593Smuzhiyun 	case COMP_STALL_ERROR:
2250*4882a593Smuzhiyun 		/*
2251*4882a593Smuzhiyun 		 * xhci internal endpoint state will go to a "halt" state for
2252*4882a593Smuzhiyun 		 * any stall, including default control pipe protocol stall.
2253*4882a593Smuzhiyun 		 * To clear the host side halt we need to issue a reset endpoint
2254*4882a593Smuzhiyun 		 * command, followed by a set dequeue command to move past the
2255*4882a593Smuzhiyun 		 * TD.
2256*4882a593Smuzhiyun 		 * Class drivers clear the device side halt from a functional
2257*4882a593Smuzhiyun 		 * stall later. Hub TT buffer should only be cleared for FS/LS
2258*4882a593Smuzhiyun 		 * devices behind HS hubs for functional stalls.
2259*4882a593Smuzhiyun 		 */
2260*4882a593Smuzhiyun 		if (ep->ep_index != 0)
2261*4882a593Smuzhiyun 			xhci_clear_hub_tt_buffer(xhci, td, ep);
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 		xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2264*4882a593Smuzhiyun 					    EP_HARD_RESET);
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 		return 0; /* xhci_handle_halted_endpoint marked td cancelled */
2267*4882a593Smuzhiyun 	default:
2268*4882a593Smuzhiyun 		break;
2269*4882a593Smuzhiyun 	}
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	/* Update ring dequeue pointer */
2272*4882a593Smuzhiyun 	ep_ring->dequeue = td->last_trb;
2273*4882a593Smuzhiyun 	ep_ring->deq_seg = td->last_trb_seg;
2274*4882a593Smuzhiyun 	ep_ring->num_trbs_free += td->num_trbs - 1;
2275*4882a593Smuzhiyun 	inc_deq(xhci, ep_ring);
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	return xhci_td_cleanup(xhci, td, ep_ring, td->status);
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
sum_trb_lengths(struct xhci_hcd * xhci,struct xhci_ring * ring,union xhci_trb * stop_trb)2281*4882a593Smuzhiyun static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2282*4882a593Smuzhiyun 			   union xhci_trb *stop_trb)
2283*4882a593Smuzhiyun {
2284*4882a593Smuzhiyun 	u32 sum;
2285*4882a593Smuzhiyun 	union xhci_trb *trb = ring->dequeue;
2286*4882a593Smuzhiyun 	struct xhci_segment *seg = ring->deq_seg;
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 	for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2289*4882a593Smuzhiyun 		if (!trb_is_noop(trb) && !trb_is_link(trb))
2290*4882a593Smuzhiyun 			sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2291*4882a593Smuzhiyun 	}
2292*4882a593Smuzhiyun 	return sum;
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun /*
2296*4882a593Smuzhiyun  * Process control tds, update urb status and actual_length.
2297*4882a593Smuzhiyun  */
process_ctrl_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event)2298*4882a593Smuzhiyun static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2299*4882a593Smuzhiyun 		struct xhci_ring *ep_ring,  struct xhci_td *td,
2300*4882a593Smuzhiyun 			   union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2301*4882a593Smuzhiyun {
2302*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
2303*4882a593Smuzhiyun 	u32 trb_comp_code;
2304*4882a593Smuzhiyun 	u32 remaining, requested;
2305*4882a593Smuzhiyun 	u32 trb_type;
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
2308*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
2309*4882a593Smuzhiyun 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2310*4882a593Smuzhiyun 	requested = td->urb->transfer_buffer_length;
2311*4882a593Smuzhiyun 	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	switch (trb_comp_code) {
2314*4882a593Smuzhiyun 	case COMP_SUCCESS:
2315*4882a593Smuzhiyun 		if (trb_type != TRB_STATUS) {
2316*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
2317*4882a593Smuzhiyun 				  (trb_type == TRB_DATA) ? "data" : "setup");
2318*4882a593Smuzhiyun 			td->status = -ESHUTDOWN;
2319*4882a593Smuzhiyun 			break;
2320*4882a593Smuzhiyun 		}
2321*4882a593Smuzhiyun 		td->status = 0;
2322*4882a593Smuzhiyun 		break;
2323*4882a593Smuzhiyun 	case COMP_SHORT_PACKET:
2324*4882a593Smuzhiyun 		td->status = 0;
2325*4882a593Smuzhiyun 		break;
2326*4882a593Smuzhiyun 	case COMP_STOPPED_SHORT_PACKET:
2327*4882a593Smuzhiyun 		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2328*4882a593Smuzhiyun 			td->urb->actual_length = remaining;
2329*4882a593Smuzhiyun 		else
2330*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2331*4882a593Smuzhiyun 		goto finish_td;
2332*4882a593Smuzhiyun 	case COMP_STOPPED:
2333*4882a593Smuzhiyun 		switch (trb_type) {
2334*4882a593Smuzhiyun 		case TRB_SETUP:
2335*4882a593Smuzhiyun 			td->urb->actual_length = 0;
2336*4882a593Smuzhiyun 			goto finish_td;
2337*4882a593Smuzhiyun 		case TRB_DATA:
2338*4882a593Smuzhiyun 		case TRB_NORMAL:
2339*4882a593Smuzhiyun 			td->urb->actual_length = requested - remaining;
2340*4882a593Smuzhiyun 			goto finish_td;
2341*4882a593Smuzhiyun 		case TRB_STATUS:
2342*4882a593Smuzhiyun 			td->urb->actual_length = requested;
2343*4882a593Smuzhiyun 			goto finish_td;
2344*4882a593Smuzhiyun 		default:
2345*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2346*4882a593Smuzhiyun 				  trb_type);
2347*4882a593Smuzhiyun 			goto finish_td;
2348*4882a593Smuzhiyun 		}
2349*4882a593Smuzhiyun 	case COMP_STOPPED_LENGTH_INVALID:
2350*4882a593Smuzhiyun 		goto finish_td;
2351*4882a593Smuzhiyun 	default:
2352*4882a593Smuzhiyun 		if (!xhci_requires_manual_halt_cleanup(xhci,
2353*4882a593Smuzhiyun 						       ep_ctx, trb_comp_code))
2354*4882a593Smuzhiyun 			break;
2355*4882a593Smuzhiyun 		xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2356*4882a593Smuzhiyun 			 trb_comp_code, ep->ep_index);
2357*4882a593Smuzhiyun 		fallthrough;
2358*4882a593Smuzhiyun 	case COMP_STALL_ERROR:
2359*4882a593Smuzhiyun 		/* Did we transfer part of the data (middle) phase? */
2360*4882a593Smuzhiyun 		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2361*4882a593Smuzhiyun 			td->urb->actual_length = requested - remaining;
2362*4882a593Smuzhiyun 		else if (!td->urb_length_set)
2363*4882a593Smuzhiyun 			td->urb->actual_length = 0;
2364*4882a593Smuzhiyun 		goto finish_td;
2365*4882a593Smuzhiyun 	}
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 	/* stopped at setup stage, no data transferred */
2368*4882a593Smuzhiyun 	if (trb_type == TRB_SETUP)
2369*4882a593Smuzhiyun 		goto finish_td;
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	/*
2372*4882a593Smuzhiyun 	 * if on data stage then update the actual_length of the URB and flag it
2373*4882a593Smuzhiyun 	 * as set, so it won't be overwritten in the event for the last TRB.
2374*4882a593Smuzhiyun 	 */
2375*4882a593Smuzhiyun 	if (trb_type == TRB_DATA ||
2376*4882a593Smuzhiyun 		trb_type == TRB_NORMAL) {
2377*4882a593Smuzhiyun 		td->urb_length_set = true;
2378*4882a593Smuzhiyun 		td->urb->actual_length = requested - remaining;
2379*4882a593Smuzhiyun 		xhci_dbg(xhci, "Waiting for status stage event\n");
2380*4882a593Smuzhiyun 		return 0;
2381*4882a593Smuzhiyun 	}
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun 	/* at status stage */
2384*4882a593Smuzhiyun 	if (!td->urb_length_set)
2385*4882a593Smuzhiyun 		td->urb->actual_length = requested;
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun finish_td:
2388*4882a593Smuzhiyun 	return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun /*
2392*4882a593Smuzhiyun  * Process isochronous tds, update urb packet status and actual_length.
2393*4882a593Smuzhiyun  */
process_isoc_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event)2394*4882a593Smuzhiyun static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2395*4882a593Smuzhiyun 		struct xhci_ring *ep_ring, struct xhci_td *td,
2396*4882a593Smuzhiyun 		union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2397*4882a593Smuzhiyun {
2398*4882a593Smuzhiyun 	struct urb_priv *urb_priv;
2399*4882a593Smuzhiyun 	int idx;
2400*4882a593Smuzhiyun 	struct usb_iso_packet_descriptor *frame;
2401*4882a593Smuzhiyun 	u32 trb_comp_code;
2402*4882a593Smuzhiyun 	bool sum_trbs_for_length = false;
2403*4882a593Smuzhiyun 	u32 remaining, requested, ep_trb_len;
2404*4882a593Smuzhiyun 	int short_framestatus;
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2407*4882a593Smuzhiyun 	urb_priv = td->urb->hcpriv;
2408*4882a593Smuzhiyun 	idx = urb_priv->num_tds_done;
2409*4882a593Smuzhiyun 	frame = &td->urb->iso_frame_desc[idx];
2410*4882a593Smuzhiyun 	requested = frame->length;
2411*4882a593Smuzhiyun 	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2412*4882a593Smuzhiyun 	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2413*4882a593Smuzhiyun 	short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2414*4882a593Smuzhiyun 		-EREMOTEIO : 0;
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	/* handle completion code */
2417*4882a593Smuzhiyun 	switch (trb_comp_code) {
2418*4882a593Smuzhiyun 	case COMP_SUCCESS:
2419*4882a593Smuzhiyun 		if (remaining) {
2420*4882a593Smuzhiyun 			frame->status = short_framestatus;
2421*4882a593Smuzhiyun 			if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2422*4882a593Smuzhiyun 				sum_trbs_for_length = true;
2423*4882a593Smuzhiyun 			break;
2424*4882a593Smuzhiyun 		}
2425*4882a593Smuzhiyun 		frame->status = 0;
2426*4882a593Smuzhiyun 		break;
2427*4882a593Smuzhiyun 	case COMP_SHORT_PACKET:
2428*4882a593Smuzhiyun 		frame->status = short_framestatus;
2429*4882a593Smuzhiyun 		sum_trbs_for_length = true;
2430*4882a593Smuzhiyun 		break;
2431*4882a593Smuzhiyun 	case COMP_BANDWIDTH_OVERRUN_ERROR:
2432*4882a593Smuzhiyun 		frame->status = -ECOMM;
2433*4882a593Smuzhiyun 		break;
2434*4882a593Smuzhiyun 	case COMP_ISOCH_BUFFER_OVERRUN:
2435*4882a593Smuzhiyun 	case COMP_BABBLE_DETECTED_ERROR:
2436*4882a593Smuzhiyun 		frame->status = -EOVERFLOW;
2437*4882a593Smuzhiyun 		break;
2438*4882a593Smuzhiyun 	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2439*4882a593Smuzhiyun 	case COMP_STALL_ERROR:
2440*4882a593Smuzhiyun 		frame->status = -EPROTO;
2441*4882a593Smuzhiyun 		break;
2442*4882a593Smuzhiyun 	case COMP_USB_TRANSACTION_ERROR:
2443*4882a593Smuzhiyun 		frame->status = -EPROTO;
2444*4882a593Smuzhiyun 		if (ep_trb != td->last_trb)
2445*4882a593Smuzhiyun 			return 0;
2446*4882a593Smuzhiyun 		break;
2447*4882a593Smuzhiyun 	case COMP_STOPPED:
2448*4882a593Smuzhiyun 		sum_trbs_for_length = true;
2449*4882a593Smuzhiyun 		break;
2450*4882a593Smuzhiyun 	case COMP_STOPPED_SHORT_PACKET:
2451*4882a593Smuzhiyun 		/* field normally containing residue now contains tranferred */
2452*4882a593Smuzhiyun 		frame->status = short_framestatus;
2453*4882a593Smuzhiyun 		requested = remaining;
2454*4882a593Smuzhiyun 		break;
2455*4882a593Smuzhiyun 	case COMP_STOPPED_LENGTH_INVALID:
2456*4882a593Smuzhiyun 		requested = 0;
2457*4882a593Smuzhiyun 		remaining = 0;
2458*4882a593Smuzhiyun 		break;
2459*4882a593Smuzhiyun 	default:
2460*4882a593Smuzhiyun 		sum_trbs_for_length = true;
2461*4882a593Smuzhiyun 		frame->status = -1;
2462*4882a593Smuzhiyun 		break;
2463*4882a593Smuzhiyun 	}
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	if (sum_trbs_for_length)
2466*4882a593Smuzhiyun 		frame->actual_length = sum_trb_lengths(xhci, ep->ring, ep_trb) +
2467*4882a593Smuzhiyun 			ep_trb_len - remaining;
2468*4882a593Smuzhiyun 	else
2469*4882a593Smuzhiyun 		frame->actual_length = requested;
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	td->urb->actual_length += frame->actual_length;
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun 
skip_isoc_td(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_virt_ep * ep,int status)2476*4882a593Smuzhiyun static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2477*4882a593Smuzhiyun 			struct xhci_virt_ep *ep, int status)
2478*4882a593Smuzhiyun {
2479*4882a593Smuzhiyun 	struct urb_priv *urb_priv;
2480*4882a593Smuzhiyun 	struct usb_iso_packet_descriptor *frame;
2481*4882a593Smuzhiyun 	int idx;
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	urb_priv = td->urb->hcpriv;
2484*4882a593Smuzhiyun 	idx = urb_priv->num_tds_done;
2485*4882a593Smuzhiyun 	frame = &td->urb->iso_frame_desc[idx];
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	/* The transfer is partly done. */
2488*4882a593Smuzhiyun 	frame->status = -EXDEV;
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	/* calc actual length */
2491*4882a593Smuzhiyun 	frame->actual_length = 0;
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun 	/* Update ring dequeue pointer */
2494*4882a593Smuzhiyun 	ep->ring->dequeue = td->last_trb;
2495*4882a593Smuzhiyun 	ep->ring->deq_seg = td->last_trb_seg;
2496*4882a593Smuzhiyun 	ep->ring->num_trbs_free += td->num_trbs - 1;
2497*4882a593Smuzhiyun 	inc_deq(xhci, ep->ring);
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	return xhci_td_cleanup(xhci, td, ep->ring, status);
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun /*
2503*4882a593Smuzhiyun  * Process bulk and interrupt tds, update urb status and actual_length.
2504*4882a593Smuzhiyun  */
process_bulk_intr_td(struct xhci_hcd * xhci,struct xhci_virt_ep * ep,struct xhci_ring * ep_ring,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event)2505*4882a593Smuzhiyun static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2506*4882a593Smuzhiyun 		struct xhci_ring *ep_ring, struct xhci_td *td,
2507*4882a593Smuzhiyun 		union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2508*4882a593Smuzhiyun {
2509*4882a593Smuzhiyun 	struct xhci_slot_ctx *slot_ctx;
2510*4882a593Smuzhiyun 	u32 trb_comp_code;
2511*4882a593Smuzhiyun 	u32 remaining, requested, ep_trb_len;
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
2514*4882a593Smuzhiyun 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2515*4882a593Smuzhiyun 	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2516*4882a593Smuzhiyun 	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2517*4882a593Smuzhiyun 	requested = td->urb->transfer_buffer_length;
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	switch (trb_comp_code) {
2520*4882a593Smuzhiyun 	case COMP_SUCCESS:
2521*4882a593Smuzhiyun 		ep_ring->err_count = 0;
2522*4882a593Smuzhiyun 		/* handle success with untransferred data as short packet */
2523*4882a593Smuzhiyun 		if (ep_trb != td->last_trb || remaining) {
2524*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN Successful completion on short TX\n");
2525*4882a593Smuzhiyun 			xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2526*4882a593Smuzhiyun 				 td->urb->ep->desc.bEndpointAddress,
2527*4882a593Smuzhiyun 				 requested, remaining);
2528*4882a593Smuzhiyun 		}
2529*4882a593Smuzhiyun 		td->status = 0;
2530*4882a593Smuzhiyun 		break;
2531*4882a593Smuzhiyun 	case COMP_SHORT_PACKET:
2532*4882a593Smuzhiyun 		xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2533*4882a593Smuzhiyun 			 td->urb->ep->desc.bEndpointAddress,
2534*4882a593Smuzhiyun 			 requested, remaining);
2535*4882a593Smuzhiyun 		td->status = 0;
2536*4882a593Smuzhiyun 		break;
2537*4882a593Smuzhiyun 	case COMP_STOPPED_SHORT_PACKET:
2538*4882a593Smuzhiyun 		td->urb->actual_length = remaining;
2539*4882a593Smuzhiyun 		goto finish_td;
2540*4882a593Smuzhiyun 	case COMP_STOPPED_LENGTH_INVALID:
2541*4882a593Smuzhiyun 		/* stopped on ep trb with invalid length, exclude it */
2542*4882a593Smuzhiyun 		ep_trb_len	= 0;
2543*4882a593Smuzhiyun 		remaining	= 0;
2544*4882a593Smuzhiyun 		break;
2545*4882a593Smuzhiyun 	case COMP_USB_TRANSACTION_ERROR:
2546*4882a593Smuzhiyun 		if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
2547*4882a593Smuzhiyun 		    (ep_ring->err_count++ > MAX_SOFT_RETRY) ||
2548*4882a593Smuzhiyun 		    le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2549*4882a593Smuzhiyun 			break;
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 		td->status = 0;
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 		xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2554*4882a593Smuzhiyun 					    EP_SOFT_RESET);
2555*4882a593Smuzhiyun 		return 0;
2556*4882a593Smuzhiyun 	default:
2557*4882a593Smuzhiyun 		/* do nothing */
2558*4882a593Smuzhiyun 		break;
2559*4882a593Smuzhiyun 	}
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	if (ep_trb == td->last_trb)
2562*4882a593Smuzhiyun 		td->urb->actual_length = requested - remaining;
2563*4882a593Smuzhiyun 	else
2564*4882a593Smuzhiyun 		td->urb->actual_length =
2565*4882a593Smuzhiyun 			sum_trb_lengths(xhci, ep_ring, ep_trb) +
2566*4882a593Smuzhiyun 			ep_trb_len - remaining;
2567*4882a593Smuzhiyun finish_td:
2568*4882a593Smuzhiyun 	if (remaining > requested) {
2569*4882a593Smuzhiyun 		xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2570*4882a593Smuzhiyun 			  remaining);
2571*4882a593Smuzhiyun 		td->urb->actual_length = 0;
2572*4882a593Smuzhiyun 	}
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2575*4882a593Smuzhiyun }
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun /*
2578*4882a593Smuzhiyun  * If this function returns an error condition, it means it got a Transfer
2579*4882a593Smuzhiyun  * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2580*4882a593Smuzhiyun  * At this point, the host controller is probably hosed and should be reset.
2581*4882a593Smuzhiyun  */
handle_tx_event(struct xhci_hcd * xhci,struct xhci_transfer_event * event)2582*4882a593Smuzhiyun static int handle_tx_event(struct xhci_hcd *xhci,
2583*4882a593Smuzhiyun 		struct xhci_transfer_event *event)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun 	struct xhci_virt_ep *ep;
2586*4882a593Smuzhiyun 	struct xhci_ring *ep_ring;
2587*4882a593Smuzhiyun 	unsigned int slot_id;
2588*4882a593Smuzhiyun 	int ep_index;
2589*4882a593Smuzhiyun 	struct xhci_td *td = NULL;
2590*4882a593Smuzhiyun 	dma_addr_t ep_trb_dma;
2591*4882a593Smuzhiyun 	struct xhci_segment *ep_seg;
2592*4882a593Smuzhiyun 	union xhci_trb *ep_trb;
2593*4882a593Smuzhiyun 	int status = -EINPROGRESS;
2594*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
2595*4882a593Smuzhiyun 	struct list_head *tmp;
2596*4882a593Smuzhiyun 	u32 trb_comp_code;
2597*4882a593Smuzhiyun 	int td_num = 0;
2598*4882a593Smuzhiyun 	bool handling_skipped_tds = false;
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2601*4882a593Smuzhiyun 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2602*4882a593Smuzhiyun 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2603*4882a593Smuzhiyun 	ep_trb_dma = le64_to_cpu(event->buffer);
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2606*4882a593Smuzhiyun 	if (!ep) {
2607*4882a593Smuzhiyun 		xhci_err(xhci, "ERROR Invalid Transfer event\n");
2608*4882a593Smuzhiyun 		goto err_out;
2609*4882a593Smuzhiyun 	}
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun 	ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2612*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2615*4882a593Smuzhiyun 		xhci_err(xhci,
2616*4882a593Smuzhiyun 			 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2617*4882a593Smuzhiyun 			  slot_id, ep_index);
2618*4882a593Smuzhiyun 		goto err_out;
2619*4882a593Smuzhiyun 	}
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	/* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2622*4882a593Smuzhiyun 	if (!ep_ring) {
2623*4882a593Smuzhiyun 		switch (trb_comp_code) {
2624*4882a593Smuzhiyun 		case COMP_STALL_ERROR:
2625*4882a593Smuzhiyun 		case COMP_USB_TRANSACTION_ERROR:
2626*4882a593Smuzhiyun 		case COMP_INVALID_STREAM_TYPE_ERROR:
2627*4882a593Smuzhiyun 		case COMP_INVALID_STREAM_ID_ERROR:
2628*4882a593Smuzhiyun 			xhci_handle_halted_endpoint(xhci, ep, 0, NULL,
2629*4882a593Smuzhiyun 						    EP_SOFT_RESET);
2630*4882a593Smuzhiyun 			goto cleanup;
2631*4882a593Smuzhiyun 		case COMP_RING_UNDERRUN:
2632*4882a593Smuzhiyun 		case COMP_RING_OVERRUN:
2633*4882a593Smuzhiyun 		case COMP_STOPPED_LENGTH_INVALID:
2634*4882a593Smuzhiyun 			goto cleanup;
2635*4882a593Smuzhiyun 		default:
2636*4882a593Smuzhiyun 			xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2637*4882a593Smuzhiyun 				 slot_id, ep_index);
2638*4882a593Smuzhiyun 			goto err_out;
2639*4882a593Smuzhiyun 		}
2640*4882a593Smuzhiyun 	}
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 	/* Count current td numbers if ep->skip is set */
2643*4882a593Smuzhiyun 	if (ep->skip) {
2644*4882a593Smuzhiyun 		list_for_each(tmp, &ep_ring->td_list)
2645*4882a593Smuzhiyun 			td_num++;
2646*4882a593Smuzhiyun 	}
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	/* Look for common error cases */
2649*4882a593Smuzhiyun 	switch (trb_comp_code) {
2650*4882a593Smuzhiyun 	/* Skip codes that require special handling depending on
2651*4882a593Smuzhiyun 	 * transfer type
2652*4882a593Smuzhiyun 	 */
2653*4882a593Smuzhiyun 	case COMP_SUCCESS:
2654*4882a593Smuzhiyun 		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2655*4882a593Smuzhiyun 			break;
2656*4882a593Smuzhiyun 		if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2657*4882a593Smuzhiyun 		    ep_ring->last_td_was_short)
2658*4882a593Smuzhiyun 			trb_comp_code = COMP_SHORT_PACKET;
2659*4882a593Smuzhiyun 		else
2660*4882a593Smuzhiyun 			xhci_warn_ratelimited(xhci,
2661*4882a593Smuzhiyun 					      "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2662*4882a593Smuzhiyun 					      slot_id, ep_index);
2663*4882a593Smuzhiyun 	case COMP_SHORT_PACKET:
2664*4882a593Smuzhiyun 		break;
2665*4882a593Smuzhiyun 	/* Completion codes for endpoint stopped state */
2666*4882a593Smuzhiyun 	case COMP_STOPPED:
2667*4882a593Smuzhiyun 		xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2668*4882a593Smuzhiyun 			 slot_id, ep_index);
2669*4882a593Smuzhiyun 		break;
2670*4882a593Smuzhiyun 	case COMP_STOPPED_LENGTH_INVALID:
2671*4882a593Smuzhiyun 		xhci_dbg(xhci,
2672*4882a593Smuzhiyun 			 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2673*4882a593Smuzhiyun 			 slot_id, ep_index);
2674*4882a593Smuzhiyun 		break;
2675*4882a593Smuzhiyun 	case COMP_STOPPED_SHORT_PACKET:
2676*4882a593Smuzhiyun 		xhci_dbg(xhci,
2677*4882a593Smuzhiyun 			 "Stopped with short packet transfer detected for slot %u ep %u\n",
2678*4882a593Smuzhiyun 			 slot_id, ep_index);
2679*4882a593Smuzhiyun 		break;
2680*4882a593Smuzhiyun 	/* Completion codes for endpoint halted state */
2681*4882a593Smuzhiyun 	case COMP_STALL_ERROR:
2682*4882a593Smuzhiyun 		xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2683*4882a593Smuzhiyun 			 ep_index);
2684*4882a593Smuzhiyun 		status = -EPIPE;
2685*4882a593Smuzhiyun 		break;
2686*4882a593Smuzhiyun 	case COMP_SPLIT_TRANSACTION_ERROR:
2687*4882a593Smuzhiyun 		xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n",
2688*4882a593Smuzhiyun 			 slot_id, ep_index);
2689*4882a593Smuzhiyun 		status = -EPROTO;
2690*4882a593Smuzhiyun 		break;
2691*4882a593Smuzhiyun 	case COMP_USB_TRANSACTION_ERROR:
2692*4882a593Smuzhiyun 		xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2693*4882a593Smuzhiyun 			 slot_id, ep_index);
2694*4882a593Smuzhiyun 		status = -EPROTO;
2695*4882a593Smuzhiyun 		break;
2696*4882a593Smuzhiyun 	case COMP_BABBLE_DETECTED_ERROR:
2697*4882a593Smuzhiyun 		xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2698*4882a593Smuzhiyun 			 slot_id, ep_index);
2699*4882a593Smuzhiyun 		status = -EOVERFLOW;
2700*4882a593Smuzhiyun 		break;
2701*4882a593Smuzhiyun 	/* Completion codes for endpoint error state */
2702*4882a593Smuzhiyun 	case COMP_TRB_ERROR:
2703*4882a593Smuzhiyun 		xhci_warn(xhci,
2704*4882a593Smuzhiyun 			  "WARN: TRB error for slot %u ep %u on endpoint\n",
2705*4882a593Smuzhiyun 			  slot_id, ep_index);
2706*4882a593Smuzhiyun 		status = -EILSEQ;
2707*4882a593Smuzhiyun 		break;
2708*4882a593Smuzhiyun 	/* completion codes not indicating endpoint state change */
2709*4882a593Smuzhiyun 	case COMP_DATA_BUFFER_ERROR:
2710*4882a593Smuzhiyun 		xhci_warn(xhci,
2711*4882a593Smuzhiyun 			  "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2712*4882a593Smuzhiyun 			  slot_id, ep_index);
2713*4882a593Smuzhiyun 		status = -ENOSR;
2714*4882a593Smuzhiyun 		break;
2715*4882a593Smuzhiyun 	case COMP_BANDWIDTH_OVERRUN_ERROR:
2716*4882a593Smuzhiyun 		xhci_warn(xhci,
2717*4882a593Smuzhiyun 			  "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2718*4882a593Smuzhiyun 			  slot_id, ep_index);
2719*4882a593Smuzhiyun 		break;
2720*4882a593Smuzhiyun 	case COMP_ISOCH_BUFFER_OVERRUN:
2721*4882a593Smuzhiyun 		xhci_warn(xhci,
2722*4882a593Smuzhiyun 			  "WARN: buffer overrun event for slot %u ep %u on endpoint",
2723*4882a593Smuzhiyun 			  slot_id, ep_index);
2724*4882a593Smuzhiyun 		break;
2725*4882a593Smuzhiyun 	case COMP_RING_UNDERRUN:
2726*4882a593Smuzhiyun 		/*
2727*4882a593Smuzhiyun 		 * When the Isoch ring is empty, the xHC will generate
2728*4882a593Smuzhiyun 		 * a Ring Overrun Event for IN Isoch endpoint or Ring
2729*4882a593Smuzhiyun 		 * Underrun Event for OUT Isoch endpoint.
2730*4882a593Smuzhiyun 		 */
2731*4882a593Smuzhiyun 		xhci_dbg(xhci, "underrun event on endpoint\n");
2732*4882a593Smuzhiyun 		if (!list_empty(&ep_ring->td_list))
2733*4882a593Smuzhiyun 			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2734*4882a593Smuzhiyun 					"still with TDs queued?\n",
2735*4882a593Smuzhiyun 				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2736*4882a593Smuzhiyun 				 ep_index);
2737*4882a593Smuzhiyun 		goto cleanup;
2738*4882a593Smuzhiyun 	case COMP_RING_OVERRUN:
2739*4882a593Smuzhiyun 		xhci_dbg(xhci, "overrun event on endpoint\n");
2740*4882a593Smuzhiyun 		if (!list_empty(&ep_ring->td_list))
2741*4882a593Smuzhiyun 			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2742*4882a593Smuzhiyun 					"still with TDs queued?\n",
2743*4882a593Smuzhiyun 				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2744*4882a593Smuzhiyun 				 ep_index);
2745*4882a593Smuzhiyun 		goto cleanup;
2746*4882a593Smuzhiyun 	case COMP_MISSED_SERVICE_ERROR:
2747*4882a593Smuzhiyun 		/*
2748*4882a593Smuzhiyun 		 * When encounter missed service error, one or more isoc tds
2749*4882a593Smuzhiyun 		 * may be missed by xHC.
2750*4882a593Smuzhiyun 		 * Set skip flag of the ep_ring; Complete the missed tds as
2751*4882a593Smuzhiyun 		 * short transfer when process the ep_ring next time.
2752*4882a593Smuzhiyun 		 */
2753*4882a593Smuzhiyun 		ep->skip = true;
2754*4882a593Smuzhiyun 		xhci_dbg(xhci,
2755*4882a593Smuzhiyun 			 "Miss service interval error for slot %u ep %u, set skip flag\n",
2756*4882a593Smuzhiyun 			 slot_id, ep_index);
2757*4882a593Smuzhiyun 		goto cleanup;
2758*4882a593Smuzhiyun 	case COMP_NO_PING_RESPONSE_ERROR:
2759*4882a593Smuzhiyun 		ep->skip = true;
2760*4882a593Smuzhiyun 		xhci_dbg(xhci,
2761*4882a593Smuzhiyun 			 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2762*4882a593Smuzhiyun 			 slot_id, ep_index);
2763*4882a593Smuzhiyun 		goto cleanup;
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2766*4882a593Smuzhiyun 		/* needs disable slot command to recover */
2767*4882a593Smuzhiyun 		xhci_warn(xhci,
2768*4882a593Smuzhiyun 			  "WARN: detect an incompatible device for slot %u ep %u",
2769*4882a593Smuzhiyun 			  slot_id, ep_index);
2770*4882a593Smuzhiyun 		status = -EPROTO;
2771*4882a593Smuzhiyun 		break;
2772*4882a593Smuzhiyun 	default:
2773*4882a593Smuzhiyun 		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2774*4882a593Smuzhiyun 			status = 0;
2775*4882a593Smuzhiyun 			break;
2776*4882a593Smuzhiyun 		}
2777*4882a593Smuzhiyun 		xhci_warn(xhci,
2778*4882a593Smuzhiyun 			  "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2779*4882a593Smuzhiyun 			  trb_comp_code, slot_id, ep_index);
2780*4882a593Smuzhiyun 		goto cleanup;
2781*4882a593Smuzhiyun 	}
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 	do {
2784*4882a593Smuzhiyun 		/* This TRB should be in the TD at the head of this ring's
2785*4882a593Smuzhiyun 		 * TD list.
2786*4882a593Smuzhiyun 		 */
2787*4882a593Smuzhiyun 		if (list_empty(&ep_ring->td_list)) {
2788*4882a593Smuzhiyun 			/*
2789*4882a593Smuzhiyun 			 * Don't print wanings if it's due to a stopped endpoint
2790*4882a593Smuzhiyun 			 * generating an extra completion event if the device
2791*4882a593Smuzhiyun 			 * was suspended. Or, a event for the last TRB of a
2792*4882a593Smuzhiyun 			 * short TD we already got a short event for.
2793*4882a593Smuzhiyun 			 * The short TD is already removed from the TD list.
2794*4882a593Smuzhiyun 			 */
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 			if (!(trb_comp_code == COMP_STOPPED ||
2797*4882a593Smuzhiyun 			      trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2798*4882a593Smuzhiyun 			      ep_ring->last_td_was_short)) {
2799*4882a593Smuzhiyun 				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2800*4882a593Smuzhiyun 						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2801*4882a593Smuzhiyun 						ep_index);
2802*4882a593Smuzhiyun 			}
2803*4882a593Smuzhiyun 			if (ep->skip) {
2804*4882a593Smuzhiyun 				ep->skip = false;
2805*4882a593Smuzhiyun 				xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2806*4882a593Smuzhiyun 					 slot_id, ep_index);
2807*4882a593Smuzhiyun 			}
2808*4882a593Smuzhiyun 			if (trb_comp_code == COMP_STALL_ERROR ||
2809*4882a593Smuzhiyun 			    xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2810*4882a593Smuzhiyun 							      trb_comp_code)) {
2811*4882a593Smuzhiyun 				xhci_handle_halted_endpoint(xhci, ep,
2812*4882a593Smuzhiyun 							    ep_ring->stream_id,
2813*4882a593Smuzhiyun 							    NULL,
2814*4882a593Smuzhiyun 							    EP_HARD_RESET);
2815*4882a593Smuzhiyun 			}
2816*4882a593Smuzhiyun 			goto cleanup;
2817*4882a593Smuzhiyun 		}
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 		/* We've skipped all the TDs on the ep ring when ep->skip set */
2820*4882a593Smuzhiyun 		if (ep->skip && td_num == 0) {
2821*4882a593Smuzhiyun 			ep->skip = false;
2822*4882a593Smuzhiyun 			xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2823*4882a593Smuzhiyun 				 slot_id, ep_index);
2824*4882a593Smuzhiyun 			goto cleanup;
2825*4882a593Smuzhiyun 		}
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun 		td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2828*4882a593Smuzhiyun 				      td_list);
2829*4882a593Smuzhiyun 		if (ep->skip)
2830*4882a593Smuzhiyun 			td_num--;
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 		/* Is this a TRB in the currently executing TD? */
2833*4882a593Smuzhiyun 		ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2834*4882a593Smuzhiyun 				td->last_trb, ep_trb_dma, false);
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun 		/*
2837*4882a593Smuzhiyun 		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2838*4882a593Smuzhiyun 		 * is not in the current TD pointed by ep_ring->dequeue because
2839*4882a593Smuzhiyun 		 * that the hardware dequeue pointer still at the previous TRB
2840*4882a593Smuzhiyun 		 * of the current TD. The previous TRB maybe a Link TD or the
2841*4882a593Smuzhiyun 		 * last TRB of the previous TD. The command completion handle
2842*4882a593Smuzhiyun 		 * will take care the rest.
2843*4882a593Smuzhiyun 		 */
2844*4882a593Smuzhiyun 		if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2845*4882a593Smuzhiyun 			   trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2846*4882a593Smuzhiyun 			goto cleanup;
2847*4882a593Smuzhiyun 		}
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 		if (!ep_seg) {
2850*4882a593Smuzhiyun 			if (!ep->skip ||
2851*4882a593Smuzhiyun 			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2852*4882a593Smuzhiyun 				/* Some host controllers give a spurious
2853*4882a593Smuzhiyun 				 * successful event after a short transfer.
2854*4882a593Smuzhiyun 				 * Ignore it.
2855*4882a593Smuzhiyun 				 */
2856*4882a593Smuzhiyun 				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2857*4882a593Smuzhiyun 						ep_ring->last_td_was_short) {
2858*4882a593Smuzhiyun 					ep_ring->last_td_was_short = false;
2859*4882a593Smuzhiyun 					goto cleanup;
2860*4882a593Smuzhiyun 				}
2861*4882a593Smuzhiyun 				/* HC is busted, give up! */
2862*4882a593Smuzhiyun 				xhci_err(xhci,
2863*4882a593Smuzhiyun 					"ERROR Transfer event TRB DMA ptr not "
2864*4882a593Smuzhiyun 					"part of current TD ep_index %d "
2865*4882a593Smuzhiyun 					"comp_code %u\n", ep_index,
2866*4882a593Smuzhiyun 					trb_comp_code);
2867*4882a593Smuzhiyun 				trb_in_td(xhci, ep_ring->deq_seg,
2868*4882a593Smuzhiyun 					  ep_ring->dequeue, td->last_trb,
2869*4882a593Smuzhiyun 					  ep_trb_dma, true);
2870*4882a593Smuzhiyun 				return -ESHUTDOWN;
2871*4882a593Smuzhiyun 			}
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 			skip_isoc_td(xhci, td, ep, status);
2874*4882a593Smuzhiyun 			goto cleanup;
2875*4882a593Smuzhiyun 		}
2876*4882a593Smuzhiyun 		if (trb_comp_code == COMP_SHORT_PACKET)
2877*4882a593Smuzhiyun 			ep_ring->last_td_was_short = true;
2878*4882a593Smuzhiyun 		else
2879*4882a593Smuzhiyun 			ep_ring->last_td_was_short = false;
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 		if (ep->skip) {
2882*4882a593Smuzhiyun 			xhci_dbg(xhci,
2883*4882a593Smuzhiyun 				 "Found td. Clear skip flag for slot %u ep %u.\n",
2884*4882a593Smuzhiyun 				 slot_id, ep_index);
2885*4882a593Smuzhiyun 			ep->skip = false;
2886*4882a593Smuzhiyun 		}
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun 		ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2889*4882a593Smuzhiyun 						sizeof(*ep_trb)];
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 		trace_xhci_handle_transfer(ep_ring,
2892*4882a593Smuzhiyun 				(struct xhci_generic_trb *) ep_trb);
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun 		/*
2895*4882a593Smuzhiyun 		 * No-op TRB could trigger interrupts in a case where
2896*4882a593Smuzhiyun 		 * a URB was killed and a STALL_ERROR happens right
2897*4882a593Smuzhiyun 		 * after the endpoint ring stopped. Reset the halted
2898*4882a593Smuzhiyun 		 * endpoint. Otherwise, the endpoint remains stalled
2899*4882a593Smuzhiyun 		 * indefinitely.
2900*4882a593Smuzhiyun 		 */
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 		if (trb_is_noop(ep_trb)) {
2903*4882a593Smuzhiyun 			if (trb_comp_code == COMP_STALL_ERROR ||
2904*4882a593Smuzhiyun 			    xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2905*4882a593Smuzhiyun 							      trb_comp_code))
2906*4882a593Smuzhiyun 				xhci_handle_halted_endpoint(xhci, ep,
2907*4882a593Smuzhiyun 							    ep_ring->stream_id,
2908*4882a593Smuzhiyun 							    td, EP_HARD_RESET);
2909*4882a593Smuzhiyun 			goto cleanup;
2910*4882a593Smuzhiyun 		}
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 		td->status = status;
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 		/* update the urb's actual_length and give back to the core */
2915*4882a593Smuzhiyun 		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2916*4882a593Smuzhiyun 			process_ctrl_td(xhci, ep, ep_ring, td, ep_trb, event);
2917*4882a593Smuzhiyun 		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2918*4882a593Smuzhiyun 			process_isoc_td(xhci, ep, ep_ring, td, ep_trb, event);
2919*4882a593Smuzhiyun 		else
2920*4882a593Smuzhiyun 			process_bulk_intr_td(xhci, ep, ep_ring, td, ep_trb, event);
2921*4882a593Smuzhiyun cleanup:
2922*4882a593Smuzhiyun 		handling_skipped_tds = ep->skip &&
2923*4882a593Smuzhiyun 			trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2924*4882a593Smuzhiyun 			trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
2925*4882a593Smuzhiyun 
2926*4882a593Smuzhiyun 		/*
2927*4882a593Smuzhiyun 		 * Do not update event ring dequeue pointer if we're in a loop
2928*4882a593Smuzhiyun 		 * processing missed tds.
2929*4882a593Smuzhiyun 		 */
2930*4882a593Smuzhiyun 		if (!handling_skipped_tds)
2931*4882a593Smuzhiyun 			inc_deq(xhci, xhci->event_ring);
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun 	/*
2934*4882a593Smuzhiyun 	 * If ep->skip is set, it means there are missed tds on the
2935*4882a593Smuzhiyun 	 * endpoint ring need to take care of.
2936*4882a593Smuzhiyun 	 * Process them as short transfer until reach the td pointed by
2937*4882a593Smuzhiyun 	 * the event.
2938*4882a593Smuzhiyun 	 */
2939*4882a593Smuzhiyun 	} while (handling_skipped_tds);
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 	return 0;
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun err_out:
2944*4882a593Smuzhiyun 	xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2945*4882a593Smuzhiyun 		 (unsigned long long) xhci_trb_virt_to_dma(
2946*4882a593Smuzhiyun 			 xhci->event_ring->deq_seg,
2947*4882a593Smuzhiyun 			 xhci->event_ring->dequeue),
2948*4882a593Smuzhiyun 		 lower_32_bits(le64_to_cpu(event->buffer)),
2949*4882a593Smuzhiyun 		 upper_32_bits(le64_to_cpu(event->buffer)),
2950*4882a593Smuzhiyun 		 le32_to_cpu(event->transfer_len),
2951*4882a593Smuzhiyun 		 le32_to_cpu(event->flags));
2952*4882a593Smuzhiyun 	return -ENODEV;
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun /*
2956*4882a593Smuzhiyun  * This function handles all OS-owned events on the event ring.  It may drop
2957*4882a593Smuzhiyun  * xhci->lock between event processing (e.g. to pass up port status changes).
2958*4882a593Smuzhiyun  * Returns >0 for "possibly more events to process" (caller should call again),
2959*4882a593Smuzhiyun  * otherwise 0 if done.  In future, <0 returns should indicate error code.
2960*4882a593Smuzhiyun  */
xhci_handle_event(struct xhci_hcd * xhci)2961*4882a593Smuzhiyun int xhci_handle_event(struct xhci_hcd *xhci)
2962*4882a593Smuzhiyun {
2963*4882a593Smuzhiyun 	union xhci_trb *event;
2964*4882a593Smuzhiyun 	int update_ptrs = 1;
2965*4882a593Smuzhiyun 	u32 trb_type;
2966*4882a593Smuzhiyun 	int ret;
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun 	/* Event ring hasn't been allocated yet. */
2969*4882a593Smuzhiyun 	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2970*4882a593Smuzhiyun 		xhci_err(xhci, "ERROR event ring not ready\n");
2971*4882a593Smuzhiyun 		return -ENOMEM;
2972*4882a593Smuzhiyun 	}
2973*4882a593Smuzhiyun 
2974*4882a593Smuzhiyun 	event = xhci->event_ring->dequeue;
2975*4882a593Smuzhiyun 	/* Does the HC or OS own the TRB? */
2976*4882a593Smuzhiyun 	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2977*4882a593Smuzhiyun 	    xhci->event_ring->cycle_state)
2978*4882a593Smuzhiyun 		return 0;
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun 	trace_xhci_handle_event(xhci->event_ring, &event->generic);
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun 	/*
2983*4882a593Smuzhiyun 	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2984*4882a593Smuzhiyun 	 * speculative reads of the event's flags/data below.
2985*4882a593Smuzhiyun 	 */
2986*4882a593Smuzhiyun 	rmb();
2987*4882a593Smuzhiyun 	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->event_cmd.flags));
2988*4882a593Smuzhiyun 	/* FIXME: Handle more event types. */
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	switch (trb_type) {
2991*4882a593Smuzhiyun 	case TRB_COMPLETION:
2992*4882a593Smuzhiyun 		handle_cmd_completion(xhci, &event->event_cmd);
2993*4882a593Smuzhiyun 		break;
2994*4882a593Smuzhiyun 	case TRB_PORT_STATUS:
2995*4882a593Smuzhiyun 		handle_port_status(xhci, event);
2996*4882a593Smuzhiyun 		update_ptrs = 0;
2997*4882a593Smuzhiyun 		break;
2998*4882a593Smuzhiyun 	case TRB_TRANSFER:
2999*4882a593Smuzhiyun 		ret = handle_tx_event(xhci, &event->trans_event);
3000*4882a593Smuzhiyun 		if (ret >= 0)
3001*4882a593Smuzhiyun 			update_ptrs = 0;
3002*4882a593Smuzhiyun 		break;
3003*4882a593Smuzhiyun 	case TRB_DEV_NOTE:
3004*4882a593Smuzhiyun 		handle_device_notification(xhci, event);
3005*4882a593Smuzhiyun 		break;
3006*4882a593Smuzhiyun 	default:
3007*4882a593Smuzhiyun 		if (trb_type >= TRB_VENDOR_DEFINED_LOW)
3008*4882a593Smuzhiyun 			handle_vendor_event(xhci, event, trb_type);
3009*4882a593Smuzhiyun 		else
3010*4882a593Smuzhiyun 			xhci_warn(xhci, "ERROR unknown event type %d\n", trb_type);
3011*4882a593Smuzhiyun 	}
3012*4882a593Smuzhiyun 	/* Any of the above functions may drop and re-acquire the lock, so check
3013*4882a593Smuzhiyun 	 * to make sure a watchdog timer didn't mark the host as non-responsive.
3014*4882a593Smuzhiyun 	 */
3015*4882a593Smuzhiyun 	if (xhci->xhc_state & XHCI_STATE_DYING) {
3016*4882a593Smuzhiyun 		xhci_dbg(xhci, "xHCI host dying, returning from "
3017*4882a593Smuzhiyun 				"event handler.\n");
3018*4882a593Smuzhiyun 		return 0;
3019*4882a593Smuzhiyun 	}
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	if (update_ptrs)
3022*4882a593Smuzhiyun 		/* Update SW event ring dequeue pointer */
3023*4882a593Smuzhiyun 		inc_deq(xhci, xhci->event_ring);
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 	/* Are there more items on the event ring?  Caller will call us again to
3026*4882a593Smuzhiyun 	 * check.
3027*4882a593Smuzhiyun 	 */
3028*4882a593Smuzhiyun 	return 1;
3029*4882a593Smuzhiyun }
3030*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xhci_handle_event);
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun /*
3033*4882a593Smuzhiyun  * Update Event Ring Dequeue Pointer:
3034*4882a593Smuzhiyun  * - When all events have finished
3035*4882a593Smuzhiyun  * - To avoid "Event Ring Full Error" condition
3036*4882a593Smuzhiyun  */
xhci_update_erst_dequeue(struct xhci_hcd * xhci,union xhci_trb * event_ring_deq)3037*4882a593Smuzhiyun void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
3038*4882a593Smuzhiyun 		union xhci_trb *event_ring_deq)
3039*4882a593Smuzhiyun {
3040*4882a593Smuzhiyun 	u64 temp_64;
3041*4882a593Smuzhiyun 	dma_addr_t deq;
3042*4882a593Smuzhiyun 
3043*4882a593Smuzhiyun 	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
3044*4882a593Smuzhiyun 	/* If necessary, update the HW's version of the event ring deq ptr. */
3045*4882a593Smuzhiyun 	if (event_ring_deq != xhci->event_ring->dequeue) {
3046*4882a593Smuzhiyun 		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
3047*4882a593Smuzhiyun 				xhci->event_ring->dequeue);
3048*4882a593Smuzhiyun 		if (deq == 0)
3049*4882a593Smuzhiyun 			xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
3050*4882a593Smuzhiyun 		/*
3051*4882a593Smuzhiyun 		 * Per 4.9.4, Software writes to the ERDP register shall
3052*4882a593Smuzhiyun 		 * always advance the Event Ring Dequeue Pointer value.
3053*4882a593Smuzhiyun 		 */
3054*4882a593Smuzhiyun 		if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
3055*4882a593Smuzhiyun 				((u64) deq & (u64) ~ERST_PTR_MASK))
3056*4882a593Smuzhiyun 			return;
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 		/* Update HC event ring dequeue pointer */
3059*4882a593Smuzhiyun 		temp_64 &= ERST_PTR_MASK;
3060*4882a593Smuzhiyun 		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
3061*4882a593Smuzhiyun 	}
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 	/* Clear the event handler busy flag (RW1C) */
3064*4882a593Smuzhiyun 	temp_64 |= ERST_EHB;
3065*4882a593Smuzhiyun 	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xhci_update_erst_dequeue);
3068*4882a593Smuzhiyun 
xhci_vendor_queue_irq_work(struct xhci_hcd * xhci)3069*4882a593Smuzhiyun static irqreturn_t xhci_vendor_queue_irq_work(struct xhci_hcd *xhci)
3070*4882a593Smuzhiyun {
3071*4882a593Smuzhiyun 	struct xhci_vendor_ops *ops = xhci_vendor_get_ops(xhci);
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	if (ops && ops->queue_irq_work)
3074*4882a593Smuzhiyun 		return ops->queue_irq_work(xhci);
3075*4882a593Smuzhiyun 	return IRQ_NONE;
3076*4882a593Smuzhiyun }
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun /*
3079*4882a593Smuzhiyun  * xHCI spec says we can get an interrupt, and if the HC has an error condition,
3080*4882a593Smuzhiyun  * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
3081*4882a593Smuzhiyun  * indicators of an event TRB error, but we check the status *first* to be safe.
3082*4882a593Smuzhiyun  */
xhci_irq(struct usb_hcd * hcd)3083*4882a593Smuzhiyun irqreturn_t xhci_irq(struct usb_hcd *hcd)
3084*4882a593Smuzhiyun {
3085*4882a593Smuzhiyun 	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3086*4882a593Smuzhiyun 	union xhci_trb *event_ring_deq;
3087*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
3088*4882a593Smuzhiyun 	unsigned long flags;
3089*4882a593Smuzhiyun 	u64 temp_64;
3090*4882a593Smuzhiyun 	u32 status;
3091*4882a593Smuzhiyun 	int event_loop = 0;
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	spin_lock_irqsave(&xhci->lock, flags);
3094*4882a593Smuzhiyun 	/* Check if the xHC generated the interrupt, or the irq is shared */
3095*4882a593Smuzhiyun 	status = readl(&xhci->op_regs->status);
3096*4882a593Smuzhiyun 	if (status == ~(u32)0) {
3097*4882a593Smuzhiyun 		xhci_hc_died(xhci);
3098*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
3099*4882a593Smuzhiyun 		goto out;
3100*4882a593Smuzhiyun 	}
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun 	if (!(status & STS_EINT))
3103*4882a593Smuzhiyun 		goto out;
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	if (status & STS_FATAL) {
3106*4882a593Smuzhiyun 		xhci_warn(xhci, "WARNING: Host System Error\n");
3107*4882a593Smuzhiyun 		xhci_halt(xhci);
3108*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
3109*4882a593Smuzhiyun 		goto out;
3110*4882a593Smuzhiyun 	}
3111*4882a593Smuzhiyun 
3112*4882a593Smuzhiyun 	ret = xhci_vendor_queue_irq_work(xhci);
3113*4882a593Smuzhiyun 	if (ret == IRQ_HANDLED)
3114*4882a593Smuzhiyun 		goto out;
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun 	/*
3117*4882a593Smuzhiyun 	 * Clear the op reg interrupt status first,
3118*4882a593Smuzhiyun 	 * so we can receive interrupts from other MSI-X interrupters.
3119*4882a593Smuzhiyun 	 * Write 1 to clear the interrupt status.
3120*4882a593Smuzhiyun 	 */
3121*4882a593Smuzhiyun 	status |= STS_EINT;
3122*4882a593Smuzhiyun 	writel(status, &xhci->op_regs->status);
3123*4882a593Smuzhiyun 
3124*4882a593Smuzhiyun 	if (!hcd->msi_enabled) {
3125*4882a593Smuzhiyun 		u32 irq_pending;
3126*4882a593Smuzhiyun 		irq_pending = readl(&xhci->ir_set->irq_pending);
3127*4882a593Smuzhiyun 		irq_pending |= IMAN_IP;
3128*4882a593Smuzhiyun 		writel(irq_pending, &xhci->ir_set->irq_pending);
3129*4882a593Smuzhiyun 	}
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 	if (xhci->xhc_state & XHCI_STATE_DYING ||
3132*4882a593Smuzhiyun 	    xhci->xhc_state & XHCI_STATE_HALTED) {
3133*4882a593Smuzhiyun 		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
3134*4882a593Smuzhiyun 				"Shouldn't IRQs be disabled?\n");
3135*4882a593Smuzhiyun 		/* Clear the event handler busy flag (RW1C);
3136*4882a593Smuzhiyun 		 * the event ring should be empty.
3137*4882a593Smuzhiyun 		 */
3138*4882a593Smuzhiyun 		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
3139*4882a593Smuzhiyun 		xhci_write_64(xhci, temp_64 | ERST_EHB,
3140*4882a593Smuzhiyun 				&xhci->ir_set->erst_dequeue);
3141*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
3142*4882a593Smuzhiyun 		goto out;
3143*4882a593Smuzhiyun 	}
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun 	event_ring_deq = xhci->event_ring->dequeue;
3146*4882a593Smuzhiyun 	/* FIXME this should be a delayed service routine
3147*4882a593Smuzhiyun 	 * that clears the EHB.
3148*4882a593Smuzhiyun 	 */
3149*4882a593Smuzhiyun 	while (xhci_handle_event(xhci) > 0) {
3150*4882a593Smuzhiyun 		if (event_loop++ < TRBS_PER_SEGMENT / 2)
3151*4882a593Smuzhiyun 			continue;
3152*4882a593Smuzhiyun 		xhci_update_erst_dequeue(xhci, event_ring_deq);
3153*4882a593Smuzhiyun 		event_ring_deq = xhci->event_ring->dequeue;
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 		event_loop = 0;
3156*4882a593Smuzhiyun 	}
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	xhci_update_erst_dequeue(xhci, event_ring_deq);
3159*4882a593Smuzhiyun 	ret = IRQ_HANDLED;
3160*4882a593Smuzhiyun 
3161*4882a593Smuzhiyun out:
3162*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xhci->lock, flags);
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	return ret;
3165*4882a593Smuzhiyun }
3166*4882a593Smuzhiyun 
xhci_msi_irq(int irq,void * hcd)3167*4882a593Smuzhiyun irqreturn_t xhci_msi_irq(int irq, void *hcd)
3168*4882a593Smuzhiyun {
3169*4882a593Smuzhiyun 	return xhci_irq(hcd);
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun /****		Endpoint Ring Operations	****/
3173*4882a593Smuzhiyun 
3174*4882a593Smuzhiyun /*
3175*4882a593Smuzhiyun  * Generic function for queueing a TRB on a ring.
3176*4882a593Smuzhiyun  * The caller must have checked to make sure there's room on the ring.
3177*4882a593Smuzhiyun  *
3178*4882a593Smuzhiyun  * @more_trbs_coming:	Will you enqueue more TRBs before calling
3179*4882a593Smuzhiyun  *			prepare_transfer()?
3180*4882a593Smuzhiyun  */
queue_trb(struct xhci_hcd * xhci,struct xhci_ring * ring,bool more_trbs_coming,u32 field1,u32 field2,u32 field3,u32 field4)3181*4882a593Smuzhiyun static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3182*4882a593Smuzhiyun 		bool more_trbs_coming,
3183*4882a593Smuzhiyun 		u32 field1, u32 field2, u32 field3, u32 field4)
3184*4882a593Smuzhiyun {
3185*4882a593Smuzhiyun 	struct xhci_generic_trb *trb;
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	trb = &ring->enqueue->generic;
3188*4882a593Smuzhiyun 	trb->field[0] = cpu_to_le32(field1);
3189*4882a593Smuzhiyun 	trb->field[1] = cpu_to_le32(field2);
3190*4882a593Smuzhiyun 	trb->field[2] = cpu_to_le32(field3);
3191*4882a593Smuzhiyun 	/* make sure TRB is fully written before giving it to the controller */
3192*4882a593Smuzhiyun 	wmb();
3193*4882a593Smuzhiyun 	trb->field[3] = cpu_to_le32(field4);
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 	trace_xhci_queue_trb(ring, trb);
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	inc_enq(xhci, ring, more_trbs_coming);
3198*4882a593Smuzhiyun }
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun /*
3201*4882a593Smuzhiyun  * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
3202*4882a593Smuzhiyun  * FIXME allocate segments if the ring is full.
3203*4882a593Smuzhiyun  */
prepare_ring(struct xhci_hcd * xhci,struct xhci_ring * ep_ring,u32 ep_state,unsigned int num_trbs,gfp_t mem_flags)3204*4882a593Smuzhiyun static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3205*4882a593Smuzhiyun 		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
3206*4882a593Smuzhiyun {
3207*4882a593Smuzhiyun 	unsigned int num_trbs_needed;
3208*4882a593Smuzhiyun 	unsigned int link_trb_count = 0;
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	/* Make sure the endpoint has been added to xHC schedule */
3211*4882a593Smuzhiyun 	switch (ep_state) {
3212*4882a593Smuzhiyun 	case EP_STATE_DISABLED:
3213*4882a593Smuzhiyun 		/*
3214*4882a593Smuzhiyun 		 * USB core changed config/interfaces without notifying us,
3215*4882a593Smuzhiyun 		 * or hardware is reporting the wrong state.
3216*4882a593Smuzhiyun 		 */
3217*4882a593Smuzhiyun 		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3218*4882a593Smuzhiyun 		return -ENOENT;
3219*4882a593Smuzhiyun 	case EP_STATE_ERROR:
3220*4882a593Smuzhiyun 		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
3221*4882a593Smuzhiyun 		/* FIXME event handling code for error needs to clear it */
3222*4882a593Smuzhiyun 		/* XXX not sure if this should be -ENOENT or not */
3223*4882a593Smuzhiyun 		return -EINVAL;
3224*4882a593Smuzhiyun 	case EP_STATE_HALTED:
3225*4882a593Smuzhiyun 		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
3226*4882a593Smuzhiyun 	case EP_STATE_STOPPED:
3227*4882a593Smuzhiyun 	case EP_STATE_RUNNING:
3228*4882a593Smuzhiyun 		break;
3229*4882a593Smuzhiyun 	default:
3230*4882a593Smuzhiyun 		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3231*4882a593Smuzhiyun 		/*
3232*4882a593Smuzhiyun 		 * FIXME issue Configure Endpoint command to try to get the HC
3233*4882a593Smuzhiyun 		 * back into a known state.
3234*4882a593Smuzhiyun 		 */
3235*4882a593Smuzhiyun 		return -EINVAL;
3236*4882a593Smuzhiyun 	}
3237*4882a593Smuzhiyun 
3238*4882a593Smuzhiyun 	while (1) {
3239*4882a593Smuzhiyun 		if (room_on_ring(xhci, ep_ring, num_trbs))
3240*4882a593Smuzhiyun 			break;
3241*4882a593Smuzhiyun 
3242*4882a593Smuzhiyun 		if (ep_ring == xhci->cmd_ring) {
3243*4882a593Smuzhiyun 			xhci_err(xhci, "Do not support expand command ring\n");
3244*4882a593Smuzhiyun 			return -ENOMEM;
3245*4882a593Smuzhiyun 		}
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun 		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3248*4882a593Smuzhiyun 				"ERROR no room on ep ring, try ring expansion");
3249*4882a593Smuzhiyun 		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
3250*4882a593Smuzhiyun 		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
3251*4882a593Smuzhiyun 					mem_flags)) {
3252*4882a593Smuzhiyun 			xhci_err(xhci, "Ring expansion failed\n");
3253*4882a593Smuzhiyun 			return -ENOMEM;
3254*4882a593Smuzhiyun 		}
3255*4882a593Smuzhiyun 	}
3256*4882a593Smuzhiyun 
3257*4882a593Smuzhiyun 	while (trb_is_link(ep_ring->enqueue)) {
3258*4882a593Smuzhiyun 		/* If we're not dealing with 0.95 hardware or isoc rings
3259*4882a593Smuzhiyun 		 * on AMD 0.96 host, clear the chain bit.
3260*4882a593Smuzhiyun 		 */
3261*4882a593Smuzhiyun 		if (!xhci_link_trb_quirk(xhci) &&
3262*4882a593Smuzhiyun 		    !(ep_ring->type == TYPE_ISOC &&
3263*4882a593Smuzhiyun 		      (xhci->quirks & XHCI_AMD_0x96_HOST)))
3264*4882a593Smuzhiyun 			ep_ring->enqueue->link.control &=
3265*4882a593Smuzhiyun 				cpu_to_le32(~TRB_CHAIN);
3266*4882a593Smuzhiyun 		else
3267*4882a593Smuzhiyun 			ep_ring->enqueue->link.control |=
3268*4882a593Smuzhiyun 				cpu_to_le32(TRB_CHAIN);
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 		wmb();
3271*4882a593Smuzhiyun 		ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
3272*4882a593Smuzhiyun 
3273*4882a593Smuzhiyun 		/* Toggle the cycle bit after the last ring segment. */
3274*4882a593Smuzhiyun 		if (link_trb_toggles_cycle(ep_ring->enqueue))
3275*4882a593Smuzhiyun 			ep_ring->cycle_state ^= 1;
3276*4882a593Smuzhiyun 
3277*4882a593Smuzhiyun 		ep_ring->enq_seg = ep_ring->enq_seg->next;
3278*4882a593Smuzhiyun 		ep_ring->enqueue = ep_ring->enq_seg->trbs;
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun 		/* prevent infinite loop if all first trbs are link trbs */
3281*4882a593Smuzhiyun 		if (link_trb_count++ > ep_ring->num_segs) {
3282*4882a593Smuzhiyun 			xhci_warn(xhci, "Ring is an endless link TRB loop\n");
3283*4882a593Smuzhiyun 			return -EINVAL;
3284*4882a593Smuzhiyun 		}
3285*4882a593Smuzhiyun 	}
3286*4882a593Smuzhiyun 
3287*4882a593Smuzhiyun 	if (last_trb_on_seg(ep_ring->enq_seg, ep_ring->enqueue)) {
3288*4882a593Smuzhiyun 		xhci_warn(xhci, "Missing link TRB at end of ring segment\n");
3289*4882a593Smuzhiyun 		return -EINVAL;
3290*4882a593Smuzhiyun 	}
3291*4882a593Smuzhiyun 
3292*4882a593Smuzhiyun 	return 0;
3293*4882a593Smuzhiyun }
3294*4882a593Smuzhiyun 
prepare_transfer(struct xhci_hcd * xhci,struct xhci_virt_device * xdev,unsigned int ep_index,unsigned int stream_id,unsigned int num_trbs,struct urb * urb,unsigned int td_index,gfp_t mem_flags)3295*4882a593Smuzhiyun static int prepare_transfer(struct xhci_hcd *xhci,
3296*4882a593Smuzhiyun 		struct xhci_virt_device *xdev,
3297*4882a593Smuzhiyun 		unsigned int ep_index,
3298*4882a593Smuzhiyun 		unsigned int stream_id,
3299*4882a593Smuzhiyun 		unsigned int num_trbs,
3300*4882a593Smuzhiyun 		struct urb *urb,
3301*4882a593Smuzhiyun 		unsigned int td_index,
3302*4882a593Smuzhiyun 		gfp_t mem_flags)
3303*4882a593Smuzhiyun {
3304*4882a593Smuzhiyun 	int ret;
3305*4882a593Smuzhiyun 	struct urb_priv *urb_priv;
3306*4882a593Smuzhiyun 	struct xhci_td	*td;
3307*4882a593Smuzhiyun 	struct xhci_ring *ep_ring;
3308*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	ep_ring = xhci_triad_to_transfer_ring(xhci, xdev->slot_id, ep_index,
3311*4882a593Smuzhiyun 					      stream_id);
3312*4882a593Smuzhiyun 	if (!ep_ring) {
3313*4882a593Smuzhiyun 		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3314*4882a593Smuzhiyun 				stream_id);
3315*4882a593Smuzhiyun 		return -EINVAL;
3316*4882a593Smuzhiyun 	}
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3319*4882a593Smuzhiyun 			   num_trbs, mem_flags);
3320*4882a593Smuzhiyun 	if (ret)
3321*4882a593Smuzhiyun 		return ret;
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun 	urb_priv = urb->hcpriv;
3324*4882a593Smuzhiyun 	td = &urb_priv->td[td_index];
3325*4882a593Smuzhiyun 
3326*4882a593Smuzhiyun 	INIT_LIST_HEAD(&td->td_list);
3327*4882a593Smuzhiyun 	INIT_LIST_HEAD(&td->cancelled_td_list);
3328*4882a593Smuzhiyun 
3329*4882a593Smuzhiyun 	if (td_index == 0) {
3330*4882a593Smuzhiyun 		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3331*4882a593Smuzhiyun 		if (unlikely(ret))
3332*4882a593Smuzhiyun 			return ret;
3333*4882a593Smuzhiyun 	}
3334*4882a593Smuzhiyun 
3335*4882a593Smuzhiyun 	td->urb = urb;
3336*4882a593Smuzhiyun 	/* Add this TD to the tail of the endpoint ring's TD list */
3337*4882a593Smuzhiyun 	list_add_tail(&td->td_list, &ep_ring->td_list);
3338*4882a593Smuzhiyun 	td->start_seg = ep_ring->enq_seg;
3339*4882a593Smuzhiyun 	td->first_trb = ep_ring->enqueue;
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun 	return 0;
3342*4882a593Smuzhiyun }
3343*4882a593Smuzhiyun 
count_trbs(u64 addr,u64 len)3344*4882a593Smuzhiyun unsigned int count_trbs(u64 addr, u64 len)
3345*4882a593Smuzhiyun {
3346*4882a593Smuzhiyun 	unsigned int num_trbs;
3347*4882a593Smuzhiyun 
3348*4882a593Smuzhiyun 	num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3349*4882a593Smuzhiyun 			TRB_MAX_BUFF_SIZE);
3350*4882a593Smuzhiyun 	if (num_trbs == 0)
3351*4882a593Smuzhiyun 		num_trbs++;
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 	return num_trbs;
3354*4882a593Smuzhiyun }
3355*4882a593Smuzhiyun 
count_trbs_needed(struct urb * urb)3356*4882a593Smuzhiyun static inline unsigned int count_trbs_needed(struct urb *urb)
3357*4882a593Smuzhiyun {
3358*4882a593Smuzhiyun 	return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3359*4882a593Smuzhiyun }
3360*4882a593Smuzhiyun 
count_sg_trbs_needed(struct urb * urb)3361*4882a593Smuzhiyun static unsigned int count_sg_trbs_needed(struct urb *urb)
3362*4882a593Smuzhiyun {
3363*4882a593Smuzhiyun 	struct scatterlist *sg;
3364*4882a593Smuzhiyun 	unsigned int i, len, full_len, num_trbs = 0;
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	full_len = urb->transfer_buffer_length;
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 	for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3369*4882a593Smuzhiyun 		len = sg_dma_len(sg);
3370*4882a593Smuzhiyun 		num_trbs += count_trbs(sg_dma_address(sg), len);
3371*4882a593Smuzhiyun 		len = min_t(unsigned int, len, full_len);
3372*4882a593Smuzhiyun 		full_len -= len;
3373*4882a593Smuzhiyun 		if (full_len == 0)
3374*4882a593Smuzhiyun 			break;
3375*4882a593Smuzhiyun 	}
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	return num_trbs;
3378*4882a593Smuzhiyun }
3379*4882a593Smuzhiyun 
count_isoc_trbs_needed(struct urb * urb,int i)3380*4882a593Smuzhiyun static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3381*4882a593Smuzhiyun {
3382*4882a593Smuzhiyun 	u64 addr, len;
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3385*4882a593Smuzhiyun 	len = urb->iso_frame_desc[i].length;
3386*4882a593Smuzhiyun 
3387*4882a593Smuzhiyun 	return count_trbs(addr, len);
3388*4882a593Smuzhiyun }
3389*4882a593Smuzhiyun 
check_trb_math(struct urb * urb,int running_total)3390*4882a593Smuzhiyun static void check_trb_math(struct urb *urb, int running_total)
3391*4882a593Smuzhiyun {
3392*4882a593Smuzhiyun 	if (unlikely(running_total != urb->transfer_buffer_length))
3393*4882a593Smuzhiyun 		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3394*4882a593Smuzhiyun 				"queued %#x (%d), asked for %#x (%d)\n",
3395*4882a593Smuzhiyun 				__func__,
3396*4882a593Smuzhiyun 				urb->ep->desc.bEndpointAddress,
3397*4882a593Smuzhiyun 				running_total, running_total,
3398*4882a593Smuzhiyun 				urb->transfer_buffer_length,
3399*4882a593Smuzhiyun 				urb->transfer_buffer_length);
3400*4882a593Smuzhiyun }
3401*4882a593Smuzhiyun 
giveback_first_trb(struct xhci_hcd * xhci,int slot_id,unsigned int ep_index,unsigned int stream_id,int start_cycle,struct xhci_generic_trb * start_trb)3402*4882a593Smuzhiyun static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3403*4882a593Smuzhiyun 		unsigned int ep_index, unsigned int stream_id, int start_cycle,
3404*4882a593Smuzhiyun 		struct xhci_generic_trb *start_trb)
3405*4882a593Smuzhiyun {
3406*4882a593Smuzhiyun 	/*
3407*4882a593Smuzhiyun 	 * Pass all the TRBs to the hardware at once and make sure this write
3408*4882a593Smuzhiyun 	 * isn't reordered.
3409*4882a593Smuzhiyun 	 */
3410*4882a593Smuzhiyun 	wmb();
3411*4882a593Smuzhiyun 	if (start_cycle)
3412*4882a593Smuzhiyun 		start_trb->field[3] |= cpu_to_le32(start_cycle);
3413*4882a593Smuzhiyun 	else
3414*4882a593Smuzhiyun 		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3415*4882a593Smuzhiyun 	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3416*4882a593Smuzhiyun }
3417*4882a593Smuzhiyun 
check_interval(struct xhci_hcd * xhci,struct urb * urb,struct xhci_ep_ctx * ep_ctx)3418*4882a593Smuzhiyun static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3419*4882a593Smuzhiyun 						struct xhci_ep_ctx *ep_ctx)
3420*4882a593Smuzhiyun {
3421*4882a593Smuzhiyun 	int xhci_interval;
3422*4882a593Smuzhiyun 	int ep_interval;
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3425*4882a593Smuzhiyun 	ep_interval = urb->interval;
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun 	/* Convert to microframes */
3428*4882a593Smuzhiyun 	if (urb->dev->speed == USB_SPEED_LOW ||
3429*4882a593Smuzhiyun 			urb->dev->speed == USB_SPEED_FULL)
3430*4882a593Smuzhiyun 		ep_interval *= 8;
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 	/* FIXME change this to a warning and a suggestion to use the new API
3433*4882a593Smuzhiyun 	 * to set the polling interval (once the API is added).
3434*4882a593Smuzhiyun 	 */
3435*4882a593Smuzhiyun 	if (xhci_interval != ep_interval) {
3436*4882a593Smuzhiyun 		dev_dbg_ratelimited(&urb->dev->dev,
3437*4882a593Smuzhiyun 				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3438*4882a593Smuzhiyun 				ep_interval, ep_interval == 1 ? "" : "s",
3439*4882a593Smuzhiyun 				xhci_interval, xhci_interval == 1 ? "" : "s");
3440*4882a593Smuzhiyun 		urb->interval = xhci_interval;
3441*4882a593Smuzhiyun 		/* Convert back to frames for LS/FS devices */
3442*4882a593Smuzhiyun 		if (urb->dev->speed == USB_SPEED_LOW ||
3443*4882a593Smuzhiyun 				urb->dev->speed == USB_SPEED_FULL)
3444*4882a593Smuzhiyun 			urb->interval /= 8;
3445*4882a593Smuzhiyun 	}
3446*4882a593Smuzhiyun }
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun /*
3449*4882a593Smuzhiyun  * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
3450*4882a593Smuzhiyun  * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
3451*4882a593Smuzhiyun  * (comprised of sg list entries) can take several service intervals to
3452*4882a593Smuzhiyun  * transmit.
3453*4882a593Smuzhiyun  */
xhci_queue_intr_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3454*4882a593Smuzhiyun int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3455*4882a593Smuzhiyun 		struct urb *urb, int slot_id, unsigned int ep_index)
3456*4882a593Smuzhiyun {
3457*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3460*4882a593Smuzhiyun 	check_interval(xhci, urb, ep_ctx);
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun 	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3463*4882a593Smuzhiyun }
3464*4882a593Smuzhiyun 
3465*4882a593Smuzhiyun /*
3466*4882a593Smuzhiyun  * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3467*4882a593Smuzhiyun  * packets remaining in the TD (*not* including this TRB).
3468*4882a593Smuzhiyun  *
3469*4882a593Smuzhiyun  * Total TD packet count = total_packet_count =
3470*4882a593Smuzhiyun  *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3471*4882a593Smuzhiyun  *
3472*4882a593Smuzhiyun  * Packets transferred up to and including this TRB = packets_transferred =
3473*4882a593Smuzhiyun  *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3474*4882a593Smuzhiyun  *
3475*4882a593Smuzhiyun  * TD size = total_packet_count - packets_transferred
3476*4882a593Smuzhiyun  *
3477*4882a593Smuzhiyun  * For xHCI 0.96 and older, TD size field should be the remaining bytes
3478*4882a593Smuzhiyun  * including this TRB, right shifted by 10
3479*4882a593Smuzhiyun  *
3480*4882a593Smuzhiyun  * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3481*4882a593Smuzhiyun  * This is taken care of in the TRB_TD_SIZE() macro
3482*4882a593Smuzhiyun  *
3483*4882a593Smuzhiyun  * The last TRB in a TD must have the TD size set to zero.
3484*4882a593Smuzhiyun  */
xhci_td_remainder(struct xhci_hcd * xhci,int transferred,int trb_buff_len,unsigned int td_total_len,struct urb * urb,bool more_trbs_coming)3485*4882a593Smuzhiyun static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3486*4882a593Smuzhiyun 			      int trb_buff_len, unsigned int td_total_len,
3487*4882a593Smuzhiyun 			      struct urb *urb, bool more_trbs_coming)
3488*4882a593Smuzhiyun {
3489*4882a593Smuzhiyun 	u32 maxp, total_packet_count;
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun 	/* MTK xHCI 0.96 contains some features from 1.0 */
3492*4882a593Smuzhiyun 	if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3493*4882a593Smuzhiyun 		return ((td_total_len - transferred) >> 10);
3494*4882a593Smuzhiyun 
3495*4882a593Smuzhiyun 	/* One TRB with a zero-length data packet. */
3496*4882a593Smuzhiyun 	if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3497*4882a593Smuzhiyun 	    trb_buff_len == td_total_len)
3498*4882a593Smuzhiyun 		return 0;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 	/* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3501*4882a593Smuzhiyun 	if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3502*4882a593Smuzhiyun 		trb_buff_len = 0;
3503*4882a593Smuzhiyun 
3504*4882a593Smuzhiyun 	maxp = usb_endpoint_maxp(&urb->ep->desc);
3505*4882a593Smuzhiyun 	total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3506*4882a593Smuzhiyun 
3507*4882a593Smuzhiyun 	/* Queueing functions don't count the current TRB into transferred */
3508*4882a593Smuzhiyun 	return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3509*4882a593Smuzhiyun }
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun 
xhci_align_td(struct xhci_hcd * xhci,struct urb * urb,u32 enqd_len,u32 * trb_buff_len,struct xhci_segment * seg)3512*4882a593Smuzhiyun static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3513*4882a593Smuzhiyun 			 u32 *trb_buff_len, struct xhci_segment *seg)
3514*4882a593Smuzhiyun {
3515*4882a593Smuzhiyun 	struct device *dev = xhci_to_hcd(xhci)->self.controller;
3516*4882a593Smuzhiyun 	unsigned int unalign;
3517*4882a593Smuzhiyun 	unsigned int max_pkt;
3518*4882a593Smuzhiyun 	u32 new_buff_len;
3519*4882a593Smuzhiyun 	size_t len;
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3522*4882a593Smuzhiyun 	unalign = (enqd_len + *trb_buff_len) % max_pkt;
3523*4882a593Smuzhiyun 
3524*4882a593Smuzhiyun 	/* we got lucky, last normal TRB data on segment is packet aligned */
3525*4882a593Smuzhiyun 	if (unalign == 0)
3526*4882a593Smuzhiyun 		return 0;
3527*4882a593Smuzhiyun 
3528*4882a593Smuzhiyun 	xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3529*4882a593Smuzhiyun 		 unalign, *trb_buff_len);
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun 	/* is the last nornal TRB alignable by splitting it */
3532*4882a593Smuzhiyun 	if (*trb_buff_len > unalign) {
3533*4882a593Smuzhiyun 		*trb_buff_len -= unalign;
3534*4882a593Smuzhiyun 		xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3535*4882a593Smuzhiyun 		return 0;
3536*4882a593Smuzhiyun 	}
3537*4882a593Smuzhiyun 
3538*4882a593Smuzhiyun 	/*
3539*4882a593Smuzhiyun 	 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3540*4882a593Smuzhiyun 	 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3541*4882a593Smuzhiyun 	 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3542*4882a593Smuzhiyun 	 */
3543*4882a593Smuzhiyun 	new_buff_len = max_pkt - (enqd_len % max_pkt);
3544*4882a593Smuzhiyun 
3545*4882a593Smuzhiyun 	if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3546*4882a593Smuzhiyun 		new_buff_len = (urb->transfer_buffer_length - enqd_len);
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun 	/* create a max max_pkt sized bounce buffer pointed to by last trb */
3549*4882a593Smuzhiyun 	if (usb_urb_dir_out(urb)) {
3550*4882a593Smuzhiyun 		if (urb->num_sgs) {
3551*4882a593Smuzhiyun 			len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3552*4882a593Smuzhiyun 						 seg->bounce_buf, new_buff_len, enqd_len);
3553*4882a593Smuzhiyun 			if (len != new_buff_len)
3554*4882a593Smuzhiyun 				xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3555*4882a593Smuzhiyun 					  len, new_buff_len);
3556*4882a593Smuzhiyun 		} else {
3557*4882a593Smuzhiyun 			memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3558*4882a593Smuzhiyun 		}
3559*4882a593Smuzhiyun 
3560*4882a593Smuzhiyun 		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3561*4882a593Smuzhiyun 						 max_pkt, DMA_TO_DEVICE);
3562*4882a593Smuzhiyun 	} else {
3563*4882a593Smuzhiyun 		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3564*4882a593Smuzhiyun 						 max_pkt, DMA_FROM_DEVICE);
3565*4882a593Smuzhiyun 	}
3566*4882a593Smuzhiyun 
3567*4882a593Smuzhiyun 	if (dma_mapping_error(dev, seg->bounce_dma)) {
3568*4882a593Smuzhiyun 		/* try without aligning. Some host controllers survive */
3569*4882a593Smuzhiyun 		xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3570*4882a593Smuzhiyun 		return 0;
3571*4882a593Smuzhiyun 	}
3572*4882a593Smuzhiyun 	*trb_buff_len = new_buff_len;
3573*4882a593Smuzhiyun 	seg->bounce_len = new_buff_len;
3574*4882a593Smuzhiyun 	seg->bounce_offs = enqd_len;
3575*4882a593Smuzhiyun 
3576*4882a593Smuzhiyun 	xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3577*4882a593Smuzhiyun 
3578*4882a593Smuzhiyun 	return 1;
3579*4882a593Smuzhiyun }
3580*4882a593Smuzhiyun 
3581*4882a593Smuzhiyun /* This is very similar to what ehci-q.c qtd_fill() does */
xhci_queue_bulk_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3582*4882a593Smuzhiyun int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3583*4882a593Smuzhiyun 		struct urb *urb, int slot_id, unsigned int ep_index)
3584*4882a593Smuzhiyun {
3585*4882a593Smuzhiyun 	struct xhci_ring *ring;
3586*4882a593Smuzhiyun 	struct urb_priv *urb_priv;
3587*4882a593Smuzhiyun 	struct xhci_td *td;
3588*4882a593Smuzhiyun 	struct xhci_generic_trb *start_trb;
3589*4882a593Smuzhiyun 	struct scatterlist *sg = NULL;
3590*4882a593Smuzhiyun 	bool more_trbs_coming = true;
3591*4882a593Smuzhiyun 	bool need_zero_pkt = false;
3592*4882a593Smuzhiyun 	bool first_trb = true;
3593*4882a593Smuzhiyun 	unsigned int num_trbs;
3594*4882a593Smuzhiyun 	unsigned int start_cycle, num_sgs = 0;
3595*4882a593Smuzhiyun 	unsigned int enqd_len, block_len, trb_buff_len, full_len;
3596*4882a593Smuzhiyun 	int sent_len, ret;
3597*4882a593Smuzhiyun 	u32 field, length_field, remainder;
3598*4882a593Smuzhiyun 	u64 addr, send_addr;
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun 	ring = xhci_urb_to_transfer_ring(xhci, urb);
3601*4882a593Smuzhiyun 	if (!ring)
3602*4882a593Smuzhiyun 		return -EINVAL;
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun 	full_len = urb->transfer_buffer_length;
3605*4882a593Smuzhiyun 	/* If we have scatter/gather list, we use it. */
3606*4882a593Smuzhiyun 	if (urb->num_sgs) {
3607*4882a593Smuzhiyun 		num_sgs = urb->num_mapped_sgs;
3608*4882a593Smuzhiyun 		sg = urb->sg;
3609*4882a593Smuzhiyun 		addr = (u64) sg_dma_address(sg);
3610*4882a593Smuzhiyun 		block_len = sg_dma_len(sg);
3611*4882a593Smuzhiyun 		num_trbs = count_sg_trbs_needed(urb);
3612*4882a593Smuzhiyun 	} else {
3613*4882a593Smuzhiyun 		num_trbs = count_trbs_needed(urb);
3614*4882a593Smuzhiyun 		addr = (u64) urb->transfer_dma;
3615*4882a593Smuzhiyun 		block_len = full_len;
3616*4882a593Smuzhiyun 	}
3617*4882a593Smuzhiyun 	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3618*4882a593Smuzhiyun 			ep_index, urb->stream_id,
3619*4882a593Smuzhiyun 			num_trbs, urb, 0, mem_flags);
3620*4882a593Smuzhiyun 	if (unlikely(ret < 0))
3621*4882a593Smuzhiyun 		return ret;
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun 	urb_priv = urb->hcpriv;
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun 	/* Deal with URB_ZERO_PACKET - need one more td/trb */
3626*4882a593Smuzhiyun 	if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3627*4882a593Smuzhiyun 		need_zero_pkt = true;
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun 	td = &urb_priv->td[0];
3630*4882a593Smuzhiyun 
3631*4882a593Smuzhiyun 	/*
3632*4882a593Smuzhiyun 	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3633*4882a593Smuzhiyun 	 * until we've finished creating all the other TRBs.  The ring's cycle
3634*4882a593Smuzhiyun 	 * state may change as we enqueue the other TRBs, so save it too.
3635*4882a593Smuzhiyun 	 */
3636*4882a593Smuzhiyun 	start_trb = &ring->enqueue->generic;
3637*4882a593Smuzhiyun 	start_cycle = ring->cycle_state;
3638*4882a593Smuzhiyun 	send_addr = addr;
3639*4882a593Smuzhiyun 
3640*4882a593Smuzhiyun 	/* Queue the TRBs, even if they are zero-length */
3641*4882a593Smuzhiyun 	for (enqd_len = 0; first_trb || enqd_len < full_len;
3642*4882a593Smuzhiyun 			enqd_len += trb_buff_len) {
3643*4882a593Smuzhiyun 		field = TRB_TYPE(TRB_NORMAL);
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 		/* TRB buffer should not cross 64KB boundaries */
3646*4882a593Smuzhiyun 		trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3647*4882a593Smuzhiyun 		trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 		if (enqd_len + trb_buff_len > full_len)
3650*4882a593Smuzhiyun 			trb_buff_len = full_len - enqd_len;
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 		/* Don't change the cycle bit of the first TRB until later */
3653*4882a593Smuzhiyun 		if (first_trb) {
3654*4882a593Smuzhiyun 			first_trb = false;
3655*4882a593Smuzhiyun 			if (start_cycle == 0)
3656*4882a593Smuzhiyun 				field |= TRB_CYCLE;
3657*4882a593Smuzhiyun 		} else
3658*4882a593Smuzhiyun 			field |= ring->cycle_state;
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 		/* Chain all the TRBs together; clear the chain bit in the last
3661*4882a593Smuzhiyun 		 * TRB to indicate it's the last TRB in the chain.
3662*4882a593Smuzhiyun 		 */
3663*4882a593Smuzhiyun 		if (enqd_len + trb_buff_len < full_len) {
3664*4882a593Smuzhiyun 			field |= TRB_CHAIN;
3665*4882a593Smuzhiyun 			if (trb_is_link(ring->enqueue + 1)) {
3666*4882a593Smuzhiyun 				if (xhci_align_td(xhci, urb, enqd_len,
3667*4882a593Smuzhiyun 						  &trb_buff_len,
3668*4882a593Smuzhiyun 						  ring->enq_seg)) {
3669*4882a593Smuzhiyun 					send_addr = ring->enq_seg->bounce_dma;
3670*4882a593Smuzhiyun 					/* assuming TD won't span 2 segs */
3671*4882a593Smuzhiyun 					td->bounce_seg = ring->enq_seg;
3672*4882a593Smuzhiyun 				}
3673*4882a593Smuzhiyun 			}
3674*4882a593Smuzhiyun 		}
3675*4882a593Smuzhiyun 		if (enqd_len + trb_buff_len >= full_len) {
3676*4882a593Smuzhiyun 			field &= ~TRB_CHAIN;
3677*4882a593Smuzhiyun 			field |= TRB_IOC;
3678*4882a593Smuzhiyun 			more_trbs_coming = false;
3679*4882a593Smuzhiyun 			td->last_trb = ring->enqueue;
3680*4882a593Smuzhiyun 			td->last_trb_seg = ring->enq_seg;
3681*4882a593Smuzhiyun 			if (xhci_urb_suitable_for_idt(urb)) {
3682*4882a593Smuzhiyun 				memcpy(&send_addr, urb->transfer_buffer,
3683*4882a593Smuzhiyun 				       trb_buff_len);
3684*4882a593Smuzhiyun 				le64_to_cpus(&send_addr);
3685*4882a593Smuzhiyun 				field |= TRB_IDT;
3686*4882a593Smuzhiyun 			}
3687*4882a593Smuzhiyun 		}
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 		/* Only set interrupt on short packet for IN endpoints */
3690*4882a593Smuzhiyun 		if (usb_urb_dir_in(urb))
3691*4882a593Smuzhiyun 			field |= TRB_ISP;
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun 		/* Set the TRB length, TD size, and interrupter fields. */
3694*4882a593Smuzhiyun 		remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3695*4882a593Smuzhiyun 					      full_len, urb, more_trbs_coming);
3696*4882a593Smuzhiyun 
3697*4882a593Smuzhiyun 		length_field = TRB_LEN(trb_buff_len) |
3698*4882a593Smuzhiyun 			TRB_TD_SIZE(remainder) |
3699*4882a593Smuzhiyun 			TRB_INTR_TARGET(0);
3700*4882a593Smuzhiyun 
3701*4882a593Smuzhiyun 		queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3702*4882a593Smuzhiyun 				lower_32_bits(send_addr),
3703*4882a593Smuzhiyun 				upper_32_bits(send_addr),
3704*4882a593Smuzhiyun 				length_field,
3705*4882a593Smuzhiyun 				field);
3706*4882a593Smuzhiyun 		td->num_trbs++;
3707*4882a593Smuzhiyun 		addr += trb_buff_len;
3708*4882a593Smuzhiyun 		sent_len = trb_buff_len;
3709*4882a593Smuzhiyun 
3710*4882a593Smuzhiyun 		while (sg && sent_len >= block_len) {
3711*4882a593Smuzhiyun 			/* New sg entry */
3712*4882a593Smuzhiyun 			--num_sgs;
3713*4882a593Smuzhiyun 			sent_len -= block_len;
3714*4882a593Smuzhiyun 			sg = sg_next(sg);
3715*4882a593Smuzhiyun 			if (num_sgs != 0 && sg) {
3716*4882a593Smuzhiyun 				block_len = sg_dma_len(sg);
3717*4882a593Smuzhiyun 				addr = (u64) sg_dma_address(sg);
3718*4882a593Smuzhiyun 				addr += sent_len;
3719*4882a593Smuzhiyun 			}
3720*4882a593Smuzhiyun 		}
3721*4882a593Smuzhiyun 		block_len -= sent_len;
3722*4882a593Smuzhiyun 		send_addr = addr;
3723*4882a593Smuzhiyun 	}
3724*4882a593Smuzhiyun 
3725*4882a593Smuzhiyun 	if (need_zero_pkt) {
3726*4882a593Smuzhiyun 		ret = prepare_transfer(xhci, xhci->devs[slot_id],
3727*4882a593Smuzhiyun 				       ep_index, urb->stream_id,
3728*4882a593Smuzhiyun 				       1, urb, 1, mem_flags);
3729*4882a593Smuzhiyun 		urb_priv->td[1].last_trb = ring->enqueue;
3730*4882a593Smuzhiyun 		urb_priv->td[1].last_trb_seg = ring->enq_seg;
3731*4882a593Smuzhiyun 		field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3732*4882a593Smuzhiyun 		queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3733*4882a593Smuzhiyun 		urb_priv->td[1].num_trbs++;
3734*4882a593Smuzhiyun 	}
3735*4882a593Smuzhiyun 
3736*4882a593Smuzhiyun 	check_trb_math(urb, enqd_len);
3737*4882a593Smuzhiyun 	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3738*4882a593Smuzhiyun 			start_cycle, start_trb);
3739*4882a593Smuzhiyun 	return 0;
3740*4882a593Smuzhiyun }
3741*4882a593Smuzhiyun 
3742*4882a593Smuzhiyun /* Caller must have locked xhci->lock */
xhci_queue_ctrl_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3743*4882a593Smuzhiyun int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3744*4882a593Smuzhiyun 		struct urb *urb, int slot_id, unsigned int ep_index)
3745*4882a593Smuzhiyun {
3746*4882a593Smuzhiyun 	struct xhci_ring *ep_ring;
3747*4882a593Smuzhiyun 	int num_trbs;
3748*4882a593Smuzhiyun 	int ret;
3749*4882a593Smuzhiyun 	struct usb_ctrlrequest *setup;
3750*4882a593Smuzhiyun 	struct xhci_generic_trb *start_trb;
3751*4882a593Smuzhiyun 	int start_cycle;
3752*4882a593Smuzhiyun 	u32 field;
3753*4882a593Smuzhiyun 	struct urb_priv *urb_priv;
3754*4882a593Smuzhiyun 	struct xhci_td *td;
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3757*4882a593Smuzhiyun 	if (!ep_ring)
3758*4882a593Smuzhiyun 		return -EINVAL;
3759*4882a593Smuzhiyun 
3760*4882a593Smuzhiyun 	/*
3761*4882a593Smuzhiyun 	 * Need to copy setup packet into setup TRB, so we can't use the setup
3762*4882a593Smuzhiyun 	 * DMA address.
3763*4882a593Smuzhiyun 	 */
3764*4882a593Smuzhiyun 	if (!urb->setup_packet)
3765*4882a593Smuzhiyun 		return -EINVAL;
3766*4882a593Smuzhiyun 
3767*4882a593Smuzhiyun 	/* 1 TRB for setup, 1 for status */
3768*4882a593Smuzhiyun 	num_trbs = 2;
3769*4882a593Smuzhiyun 	/*
3770*4882a593Smuzhiyun 	 * Don't need to check if we need additional event data and normal TRBs,
3771*4882a593Smuzhiyun 	 * since data in control transfers will never get bigger than 16MB
3772*4882a593Smuzhiyun 	 * XXX: can we get a buffer that crosses 64KB boundaries?
3773*4882a593Smuzhiyun 	 */
3774*4882a593Smuzhiyun 	if (urb->transfer_buffer_length > 0)
3775*4882a593Smuzhiyun 		num_trbs++;
3776*4882a593Smuzhiyun 	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3777*4882a593Smuzhiyun 			ep_index, urb->stream_id,
3778*4882a593Smuzhiyun 			num_trbs, urb, 0, mem_flags);
3779*4882a593Smuzhiyun 	if (ret < 0)
3780*4882a593Smuzhiyun 		return ret;
3781*4882a593Smuzhiyun 
3782*4882a593Smuzhiyun 	urb_priv = urb->hcpriv;
3783*4882a593Smuzhiyun 	td = &urb_priv->td[0];
3784*4882a593Smuzhiyun 	td->num_trbs = num_trbs;
3785*4882a593Smuzhiyun 
3786*4882a593Smuzhiyun 	/*
3787*4882a593Smuzhiyun 	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3788*4882a593Smuzhiyun 	 * until we've finished creating all the other TRBs.  The ring's cycle
3789*4882a593Smuzhiyun 	 * state may change as we enqueue the other TRBs, so save it too.
3790*4882a593Smuzhiyun 	 */
3791*4882a593Smuzhiyun 	start_trb = &ep_ring->enqueue->generic;
3792*4882a593Smuzhiyun 	start_cycle = ep_ring->cycle_state;
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun 	/* Queue setup TRB - see section 6.4.1.2.1 */
3795*4882a593Smuzhiyun 	/* FIXME better way to translate setup_packet into two u32 fields? */
3796*4882a593Smuzhiyun 	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3797*4882a593Smuzhiyun 	field = 0;
3798*4882a593Smuzhiyun 	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3799*4882a593Smuzhiyun 	if (start_cycle == 0)
3800*4882a593Smuzhiyun 		field |= 0x1;
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 	/* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3803*4882a593Smuzhiyun 	if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3804*4882a593Smuzhiyun 		if (urb->transfer_buffer_length > 0) {
3805*4882a593Smuzhiyun 			if (setup->bRequestType & USB_DIR_IN)
3806*4882a593Smuzhiyun 				field |= TRB_TX_TYPE(TRB_DATA_IN);
3807*4882a593Smuzhiyun 			else
3808*4882a593Smuzhiyun 				field |= TRB_TX_TYPE(TRB_DATA_OUT);
3809*4882a593Smuzhiyun 		}
3810*4882a593Smuzhiyun 	}
3811*4882a593Smuzhiyun 
3812*4882a593Smuzhiyun 	queue_trb(xhci, ep_ring, true,
3813*4882a593Smuzhiyun 		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3814*4882a593Smuzhiyun 		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3815*4882a593Smuzhiyun 		  TRB_LEN(8) | TRB_INTR_TARGET(0),
3816*4882a593Smuzhiyun 		  /* Immediate data in pointer */
3817*4882a593Smuzhiyun 		  field);
3818*4882a593Smuzhiyun 
3819*4882a593Smuzhiyun 	/* If there's data, queue data TRBs */
3820*4882a593Smuzhiyun 	/* Only set interrupt on short packet for IN endpoints */
3821*4882a593Smuzhiyun 	if (usb_urb_dir_in(urb))
3822*4882a593Smuzhiyun 		field = TRB_ISP | TRB_TYPE(TRB_DATA);
3823*4882a593Smuzhiyun 	else
3824*4882a593Smuzhiyun 		field = TRB_TYPE(TRB_DATA);
3825*4882a593Smuzhiyun 
3826*4882a593Smuzhiyun 	if (urb->transfer_buffer_length > 0) {
3827*4882a593Smuzhiyun 		u32 length_field, remainder;
3828*4882a593Smuzhiyun 		u64 addr;
3829*4882a593Smuzhiyun 
3830*4882a593Smuzhiyun 		if (xhci_urb_suitable_for_idt(urb)) {
3831*4882a593Smuzhiyun 			memcpy(&addr, urb->transfer_buffer,
3832*4882a593Smuzhiyun 			       urb->transfer_buffer_length);
3833*4882a593Smuzhiyun 			le64_to_cpus(&addr);
3834*4882a593Smuzhiyun 			field |= TRB_IDT;
3835*4882a593Smuzhiyun 		} else {
3836*4882a593Smuzhiyun 			addr = (u64) urb->transfer_dma;
3837*4882a593Smuzhiyun 		}
3838*4882a593Smuzhiyun 
3839*4882a593Smuzhiyun 		remainder = xhci_td_remainder(xhci, 0,
3840*4882a593Smuzhiyun 				urb->transfer_buffer_length,
3841*4882a593Smuzhiyun 				urb->transfer_buffer_length,
3842*4882a593Smuzhiyun 				urb, 1);
3843*4882a593Smuzhiyun 		length_field = TRB_LEN(urb->transfer_buffer_length) |
3844*4882a593Smuzhiyun 				TRB_TD_SIZE(remainder) |
3845*4882a593Smuzhiyun 				TRB_INTR_TARGET(0);
3846*4882a593Smuzhiyun 		if (setup->bRequestType & USB_DIR_IN)
3847*4882a593Smuzhiyun 			field |= TRB_DIR_IN;
3848*4882a593Smuzhiyun 		queue_trb(xhci, ep_ring, true,
3849*4882a593Smuzhiyun 				lower_32_bits(addr),
3850*4882a593Smuzhiyun 				upper_32_bits(addr),
3851*4882a593Smuzhiyun 				length_field,
3852*4882a593Smuzhiyun 				field | ep_ring->cycle_state);
3853*4882a593Smuzhiyun 	}
3854*4882a593Smuzhiyun 
3855*4882a593Smuzhiyun 	/* Save the DMA address of the last TRB in the TD */
3856*4882a593Smuzhiyun 	td->last_trb = ep_ring->enqueue;
3857*4882a593Smuzhiyun 	td->last_trb_seg = ep_ring->enq_seg;
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3860*4882a593Smuzhiyun 	/* If the device sent data, the status stage is an OUT transfer */
3861*4882a593Smuzhiyun 	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3862*4882a593Smuzhiyun 		field = 0;
3863*4882a593Smuzhiyun 	else
3864*4882a593Smuzhiyun 		field = TRB_DIR_IN;
3865*4882a593Smuzhiyun 	queue_trb(xhci, ep_ring, false,
3866*4882a593Smuzhiyun 			0,
3867*4882a593Smuzhiyun 			0,
3868*4882a593Smuzhiyun 			TRB_INTR_TARGET(0),
3869*4882a593Smuzhiyun 			/* Event on completion */
3870*4882a593Smuzhiyun 			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun 	giveback_first_trb(xhci, slot_id, ep_index, 0,
3873*4882a593Smuzhiyun 			start_cycle, start_trb);
3874*4882a593Smuzhiyun 	return 0;
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun 
3877*4882a593Smuzhiyun /*
3878*4882a593Smuzhiyun  * The transfer burst count field of the isochronous TRB defines the number of
3879*4882a593Smuzhiyun  * bursts that are required to move all packets in this TD.  Only SuperSpeed
3880*4882a593Smuzhiyun  * devices can burst up to bMaxBurst number of packets per service interval.
3881*4882a593Smuzhiyun  * This field is zero based, meaning a value of zero in the field means one
3882*4882a593Smuzhiyun  * burst.  Basically, for everything but SuperSpeed devices, this field will be
3883*4882a593Smuzhiyun  * zero.  Only xHCI 1.0 host controllers support this field.
3884*4882a593Smuzhiyun  */
xhci_get_burst_count(struct xhci_hcd * xhci,struct urb * urb,unsigned int total_packet_count)3885*4882a593Smuzhiyun static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3886*4882a593Smuzhiyun 		struct urb *urb, unsigned int total_packet_count)
3887*4882a593Smuzhiyun {
3888*4882a593Smuzhiyun 	unsigned int max_burst;
3889*4882a593Smuzhiyun 
3890*4882a593Smuzhiyun 	if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3891*4882a593Smuzhiyun 		return 0;
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun 	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3894*4882a593Smuzhiyun 	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3895*4882a593Smuzhiyun }
3896*4882a593Smuzhiyun 
3897*4882a593Smuzhiyun /*
3898*4882a593Smuzhiyun  * Returns the number of packets in the last "burst" of packets.  This field is
3899*4882a593Smuzhiyun  * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3900*4882a593Smuzhiyun  * the last burst packet count is equal to the total number of packets in the
3901*4882a593Smuzhiyun  * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3902*4882a593Smuzhiyun  * must contain (bMaxBurst + 1) number of packets, but the last burst can
3903*4882a593Smuzhiyun  * contain 1 to (bMaxBurst + 1) packets.
3904*4882a593Smuzhiyun  */
xhci_get_last_burst_packet_count(struct xhci_hcd * xhci,struct urb * urb,unsigned int total_packet_count)3905*4882a593Smuzhiyun static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3906*4882a593Smuzhiyun 		struct urb *urb, unsigned int total_packet_count)
3907*4882a593Smuzhiyun {
3908*4882a593Smuzhiyun 	unsigned int max_burst;
3909*4882a593Smuzhiyun 	unsigned int residue;
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun 	if (xhci->hci_version < 0x100)
3912*4882a593Smuzhiyun 		return 0;
3913*4882a593Smuzhiyun 
3914*4882a593Smuzhiyun 	if (urb->dev->speed >= USB_SPEED_SUPER) {
3915*4882a593Smuzhiyun 		/* bMaxBurst is zero based: 0 means 1 packet per burst */
3916*4882a593Smuzhiyun 		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3917*4882a593Smuzhiyun 		residue = total_packet_count % (max_burst + 1);
3918*4882a593Smuzhiyun 		/* If residue is zero, the last burst contains (max_burst + 1)
3919*4882a593Smuzhiyun 		 * number of packets, but the TLBPC field is zero-based.
3920*4882a593Smuzhiyun 		 */
3921*4882a593Smuzhiyun 		if (residue == 0)
3922*4882a593Smuzhiyun 			return max_burst;
3923*4882a593Smuzhiyun 		return residue - 1;
3924*4882a593Smuzhiyun 	}
3925*4882a593Smuzhiyun 	if (total_packet_count == 0)
3926*4882a593Smuzhiyun 		return 0;
3927*4882a593Smuzhiyun 	return total_packet_count - 1;
3928*4882a593Smuzhiyun }
3929*4882a593Smuzhiyun 
3930*4882a593Smuzhiyun /*
3931*4882a593Smuzhiyun  * Calculates Frame ID field of the isochronous TRB identifies the
3932*4882a593Smuzhiyun  * target frame that the Interval associated with this Isochronous
3933*4882a593Smuzhiyun  * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3934*4882a593Smuzhiyun  *
3935*4882a593Smuzhiyun  * Returns actual frame id on success, negative value on error.
3936*4882a593Smuzhiyun  */
xhci_get_isoc_frame_id(struct xhci_hcd * xhci,struct urb * urb,int index)3937*4882a593Smuzhiyun static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3938*4882a593Smuzhiyun 		struct urb *urb, int index)
3939*4882a593Smuzhiyun {
3940*4882a593Smuzhiyun 	int start_frame, ist, ret = 0;
3941*4882a593Smuzhiyun 	int start_frame_id, end_frame_id, current_frame_id;
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun 	if (urb->dev->speed == USB_SPEED_LOW ||
3944*4882a593Smuzhiyun 			urb->dev->speed == USB_SPEED_FULL)
3945*4882a593Smuzhiyun 		start_frame = urb->start_frame + index * urb->interval;
3946*4882a593Smuzhiyun 	else
3947*4882a593Smuzhiyun 		start_frame = (urb->start_frame + index * urb->interval) >> 3;
3948*4882a593Smuzhiyun 
3949*4882a593Smuzhiyun 	/* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3950*4882a593Smuzhiyun 	 *
3951*4882a593Smuzhiyun 	 * If bit [3] of IST is cleared to '0', software can add a TRB no
3952*4882a593Smuzhiyun 	 * later than IST[2:0] Microframes before that TRB is scheduled to
3953*4882a593Smuzhiyun 	 * be executed.
3954*4882a593Smuzhiyun 	 * If bit [3] of IST is set to '1', software can add a TRB no later
3955*4882a593Smuzhiyun 	 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3956*4882a593Smuzhiyun 	 */
3957*4882a593Smuzhiyun 	ist = HCS_IST(xhci->hcs_params2) & 0x7;
3958*4882a593Smuzhiyun 	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3959*4882a593Smuzhiyun 		ist <<= 3;
3960*4882a593Smuzhiyun 
3961*4882a593Smuzhiyun 	/* Software shall not schedule an Isoch TD with a Frame ID value that
3962*4882a593Smuzhiyun 	 * is less than the Start Frame ID or greater than the End Frame ID,
3963*4882a593Smuzhiyun 	 * where:
3964*4882a593Smuzhiyun 	 *
3965*4882a593Smuzhiyun 	 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3966*4882a593Smuzhiyun 	 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3967*4882a593Smuzhiyun 	 *
3968*4882a593Smuzhiyun 	 * Both the End Frame ID and Start Frame ID values are calculated
3969*4882a593Smuzhiyun 	 * in microframes. When software determines the valid Frame ID value;
3970*4882a593Smuzhiyun 	 * The End Frame ID value should be rounded down to the nearest Frame
3971*4882a593Smuzhiyun 	 * boundary, and the Start Frame ID value should be rounded up to the
3972*4882a593Smuzhiyun 	 * nearest Frame boundary.
3973*4882a593Smuzhiyun 	 */
3974*4882a593Smuzhiyun 	current_frame_id = readl(&xhci->run_regs->microframe_index);
3975*4882a593Smuzhiyun 	start_frame_id = roundup(current_frame_id + ist + 1, 8);
3976*4882a593Smuzhiyun 	end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3977*4882a593Smuzhiyun 
3978*4882a593Smuzhiyun 	start_frame &= 0x7ff;
3979*4882a593Smuzhiyun 	start_frame_id = (start_frame_id >> 3) & 0x7ff;
3980*4882a593Smuzhiyun 	end_frame_id = (end_frame_id >> 3) & 0x7ff;
3981*4882a593Smuzhiyun 
3982*4882a593Smuzhiyun 	xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3983*4882a593Smuzhiyun 		 __func__, index, readl(&xhci->run_regs->microframe_index),
3984*4882a593Smuzhiyun 		 start_frame_id, end_frame_id, start_frame);
3985*4882a593Smuzhiyun 
3986*4882a593Smuzhiyun 	if (start_frame_id < end_frame_id) {
3987*4882a593Smuzhiyun 		if (start_frame > end_frame_id ||
3988*4882a593Smuzhiyun 				start_frame < start_frame_id)
3989*4882a593Smuzhiyun 			ret = -EINVAL;
3990*4882a593Smuzhiyun 	} else if (start_frame_id > end_frame_id) {
3991*4882a593Smuzhiyun 		if ((start_frame > end_frame_id &&
3992*4882a593Smuzhiyun 				start_frame < start_frame_id))
3993*4882a593Smuzhiyun 			ret = -EINVAL;
3994*4882a593Smuzhiyun 	} else {
3995*4882a593Smuzhiyun 			ret = -EINVAL;
3996*4882a593Smuzhiyun 	}
3997*4882a593Smuzhiyun 
3998*4882a593Smuzhiyun 	if (index == 0) {
3999*4882a593Smuzhiyun 		if (ret == -EINVAL || start_frame == start_frame_id) {
4000*4882a593Smuzhiyun 			start_frame = start_frame_id + 1;
4001*4882a593Smuzhiyun 			if (urb->dev->speed == USB_SPEED_LOW ||
4002*4882a593Smuzhiyun 					urb->dev->speed == USB_SPEED_FULL)
4003*4882a593Smuzhiyun 				urb->start_frame = start_frame;
4004*4882a593Smuzhiyun 			else
4005*4882a593Smuzhiyun 				urb->start_frame = start_frame << 3;
4006*4882a593Smuzhiyun 			ret = 0;
4007*4882a593Smuzhiyun 		}
4008*4882a593Smuzhiyun 	}
4009*4882a593Smuzhiyun 
4010*4882a593Smuzhiyun 	if (ret) {
4011*4882a593Smuzhiyun 		xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
4012*4882a593Smuzhiyun 				start_frame, current_frame_id, index,
4013*4882a593Smuzhiyun 				start_frame_id, end_frame_id);
4014*4882a593Smuzhiyun 		xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
4015*4882a593Smuzhiyun 		return ret;
4016*4882a593Smuzhiyun 	}
4017*4882a593Smuzhiyun 
4018*4882a593Smuzhiyun 	return start_frame;
4019*4882a593Smuzhiyun }
4020*4882a593Smuzhiyun 
4021*4882a593Smuzhiyun /* Check if we should generate event interrupt for a TD in an isoc URB */
trb_block_event_intr(struct xhci_hcd * xhci,int num_tds,int i)4022*4882a593Smuzhiyun static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i)
4023*4882a593Smuzhiyun {
4024*4882a593Smuzhiyun 	if (xhci->hci_version < 0x100)
4025*4882a593Smuzhiyun 		return false;
4026*4882a593Smuzhiyun 	/* always generate an event interrupt for the last TD */
4027*4882a593Smuzhiyun 	if (i == num_tds - 1)
4028*4882a593Smuzhiyun 		return false;
4029*4882a593Smuzhiyun 	/*
4030*4882a593Smuzhiyun 	 * If AVOID_BEI is set the host handles full event rings poorly,
4031*4882a593Smuzhiyun 	 * generate an event at least every 8th TD to clear the event ring
4032*4882a593Smuzhiyun 	 */
4033*4882a593Smuzhiyun 	if (i && xhci->quirks & XHCI_AVOID_BEI)
4034*4882a593Smuzhiyun 		return !!(i % 8);
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 	return true;
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun /* This is for isoc transfer */
xhci_queue_isoc_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)4040*4882a593Smuzhiyun static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
4041*4882a593Smuzhiyun 		struct urb *urb, int slot_id, unsigned int ep_index)
4042*4882a593Smuzhiyun {
4043*4882a593Smuzhiyun 	struct xhci_ring *ep_ring;
4044*4882a593Smuzhiyun 	struct urb_priv *urb_priv;
4045*4882a593Smuzhiyun 	struct xhci_td *td;
4046*4882a593Smuzhiyun 	int num_tds, trbs_per_td;
4047*4882a593Smuzhiyun 	struct xhci_generic_trb *start_trb;
4048*4882a593Smuzhiyun 	bool first_trb;
4049*4882a593Smuzhiyun 	int start_cycle;
4050*4882a593Smuzhiyun 	u32 field, length_field;
4051*4882a593Smuzhiyun 	int running_total, trb_buff_len, td_len, td_remain_len, ret;
4052*4882a593Smuzhiyun 	u64 start_addr, addr;
4053*4882a593Smuzhiyun 	int i, j;
4054*4882a593Smuzhiyun 	bool more_trbs_coming;
4055*4882a593Smuzhiyun 	struct xhci_virt_ep *xep;
4056*4882a593Smuzhiyun 	int frame_id;
4057*4882a593Smuzhiyun 
4058*4882a593Smuzhiyun 	xep = &xhci->devs[slot_id]->eps[ep_index];
4059*4882a593Smuzhiyun 	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
4060*4882a593Smuzhiyun 
4061*4882a593Smuzhiyun 	num_tds = urb->number_of_packets;
4062*4882a593Smuzhiyun 	if (num_tds < 1) {
4063*4882a593Smuzhiyun 		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
4064*4882a593Smuzhiyun 		return -EINVAL;
4065*4882a593Smuzhiyun 	}
4066*4882a593Smuzhiyun 	start_addr = (u64) urb->transfer_dma;
4067*4882a593Smuzhiyun 	start_trb = &ep_ring->enqueue->generic;
4068*4882a593Smuzhiyun 	start_cycle = ep_ring->cycle_state;
4069*4882a593Smuzhiyun 
4070*4882a593Smuzhiyun 	urb_priv = urb->hcpriv;
4071*4882a593Smuzhiyun 	/* Queue the TRBs for each TD, even if they are zero-length */
4072*4882a593Smuzhiyun 	for (i = 0; i < num_tds; i++) {
4073*4882a593Smuzhiyun 		unsigned int total_pkt_count, max_pkt;
4074*4882a593Smuzhiyun 		unsigned int burst_count, last_burst_pkt_count;
4075*4882a593Smuzhiyun 		u32 sia_frame_id;
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun 		first_trb = true;
4078*4882a593Smuzhiyun 		running_total = 0;
4079*4882a593Smuzhiyun 		addr = start_addr + urb->iso_frame_desc[i].offset;
4080*4882a593Smuzhiyun 		td_len = urb->iso_frame_desc[i].length;
4081*4882a593Smuzhiyun 		td_remain_len = td_len;
4082*4882a593Smuzhiyun 		max_pkt = usb_endpoint_maxp(&urb->ep->desc);
4083*4882a593Smuzhiyun 		total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
4084*4882a593Smuzhiyun 
4085*4882a593Smuzhiyun 		/* A zero-length transfer still involves at least one packet. */
4086*4882a593Smuzhiyun 		if (total_pkt_count == 0)
4087*4882a593Smuzhiyun 			total_pkt_count++;
4088*4882a593Smuzhiyun 		burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
4089*4882a593Smuzhiyun 		last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
4090*4882a593Smuzhiyun 							urb, total_pkt_count);
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun 		trbs_per_td = count_isoc_trbs_needed(urb, i);
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun 		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
4095*4882a593Smuzhiyun 				urb->stream_id, trbs_per_td, urb, i, mem_flags);
4096*4882a593Smuzhiyun 		if (ret < 0) {
4097*4882a593Smuzhiyun 			if (i == 0)
4098*4882a593Smuzhiyun 				return ret;
4099*4882a593Smuzhiyun 			goto cleanup;
4100*4882a593Smuzhiyun 		}
4101*4882a593Smuzhiyun 		td = &urb_priv->td[i];
4102*4882a593Smuzhiyun 		td->num_trbs = trbs_per_td;
4103*4882a593Smuzhiyun 		/* use SIA as default, if frame id is used overwrite it */
4104*4882a593Smuzhiyun 		sia_frame_id = TRB_SIA;
4105*4882a593Smuzhiyun 		if (!(urb->transfer_flags & URB_ISO_ASAP) &&
4106*4882a593Smuzhiyun 		    HCC_CFC(xhci->hcc_params)) {
4107*4882a593Smuzhiyun 			frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
4108*4882a593Smuzhiyun 			if (frame_id >= 0)
4109*4882a593Smuzhiyun 				sia_frame_id = TRB_FRAME_ID(frame_id);
4110*4882a593Smuzhiyun 		}
4111*4882a593Smuzhiyun 		/*
4112*4882a593Smuzhiyun 		 * Set isoc specific data for the first TRB in a TD.
4113*4882a593Smuzhiyun 		 * Prevent HW from getting the TRBs by keeping the cycle state
4114*4882a593Smuzhiyun 		 * inverted in the first TDs isoc TRB.
4115*4882a593Smuzhiyun 		 */
4116*4882a593Smuzhiyun 		field = TRB_TYPE(TRB_ISOC) |
4117*4882a593Smuzhiyun 			TRB_TLBPC(last_burst_pkt_count) |
4118*4882a593Smuzhiyun 			sia_frame_id |
4119*4882a593Smuzhiyun 			(i ? ep_ring->cycle_state : !start_cycle);
4120*4882a593Smuzhiyun 
4121*4882a593Smuzhiyun 		/* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
4122*4882a593Smuzhiyun 		if (!xep->use_extended_tbc)
4123*4882a593Smuzhiyun 			field |= TRB_TBC(burst_count);
4124*4882a593Smuzhiyun 
4125*4882a593Smuzhiyun 		/* fill the rest of the TRB fields, and remaining normal TRBs */
4126*4882a593Smuzhiyun 		for (j = 0; j < trbs_per_td; j++) {
4127*4882a593Smuzhiyun 			u32 remainder = 0;
4128*4882a593Smuzhiyun 
4129*4882a593Smuzhiyun 			/* only first TRB is isoc, overwrite otherwise */
4130*4882a593Smuzhiyun 			if (!first_trb)
4131*4882a593Smuzhiyun 				field = TRB_TYPE(TRB_NORMAL) |
4132*4882a593Smuzhiyun 					ep_ring->cycle_state;
4133*4882a593Smuzhiyun 
4134*4882a593Smuzhiyun 			/* Only set interrupt on short packet for IN EPs */
4135*4882a593Smuzhiyun 			if (usb_urb_dir_in(urb))
4136*4882a593Smuzhiyun 				field |= TRB_ISP;
4137*4882a593Smuzhiyun 
4138*4882a593Smuzhiyun 			/* Set the chain bit for all except the last TRB  */
4139*4882a593Smuzhiyun 			if (j < trbs_per_td - 1) {
4140*4882a593Smuzhiyun 				more_trbs_coming = true;
4141*4882a593Smuzhiyun 				field |= TRB_CHAIN;
4142*4882a593Smuzhiyun 			} else {
4143*4882a593Smuzhiyun 				more_trbs_coming = false;
4144*4882a593Smuzhiyun 				td->last_trb = ep_ring->enqueue;
4145*4882a593Smuzhiyun 				td->last_trb_seg = ep_ring->enq_seg;
4146*4882a593Smuzhiyun 				field |= TRB_IOC;
4147*4882a593Smuzhiyun 				if (trb_block_event_intr(xhci, num_tds, i))
4148*4882a593Smuzhiyun 					field |= TRB_BEI;
4149*4882a593Smuzhiyun 			}
4150*4882a593Smuzhiyun 			/* Calculate TRB length */
4151*4882a593Smuzhiyun 			trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
4152*4882a593Smuzhiyun 			if (trb_buff_len > td_remain_len)
4153*4882a593Smuzhiyun 				trb_buff_len = td_remain_len;
4154*4882a593Smuzhiyun 
4155*4882a593Smuzhiyun 			/* Set the TRB length, TD size, & interrupter fields. */
4156*4882a593Smuzhiyun 			remainder = xhci_td_remainder(xhci, running_total,
4157*4882a593Smuzhiyun 						   trb_buff_len, td_len,
4158*4882a593Smuzhiyun 						   urb, more_trbs_coming);
4159*4882a593Smuzhiyun 
4160*4882a593Smuzhiyun 			length_field = TRB_LEN(trb_buff_len) |
4161*4882a593Smuzhiyun 				TRB_INTR_TARGET(0);
4162*4882a593Smuzhiyun 
4163*4882a593Smuzhiyun 			/* xhci 1.1 with ETE uses TD Size field for TBC */
4164*4882a593Smuzhiyun 			if (first_trb && xep->use_extended_tbc)
4165*4882a593Smuzhiyun 				length_field |= TRB_TD_SIZE_TBC(burst_count);
4166*4882a593Smuzhiyun 			else
4167*4882a593Smuzhiyun 				length_field |= TRB_TD_SIZE(remainder);
4168*4882a593Smuzhiyun 			first_trb = false;
4169*4882a593Smuzhiyun 
4170*4882a593Smuzhiyun 			queue_trb(xhci, ep_ring, more_trbs_coming,
4171*4882a593Smuzhiyun 				lower_32_bits(addr),
4172*4882a593Smuzhiyun 				upper_32_bits(addr),
4173*4882a593Smuzhiyun 				length_field,
4174*4882a593Smuzhiyun 				field);
4175*4882a593Smuzhiyun 			running_total += trb_buff_len;
4176*4882a593Smuzhiyun 
4177*4882a593Smuzhiyun 			addr += trb_buff_len;
4178*4882a593Smuzhiyun 			td_remain_len -= trb_buff_len;
4179*4882a593Smuzhiyun 		}
4180*4882a593Smuzhiyun 
4181*4882a593Smuzhiyun 		/* Check TD length */
4182*4882a593Smuzhiyun 		if (running_total != td_len) {
4183*4882a593Smuzhiyun 			xhci_err(xhci, "ISOC TD length unmatch\n");
4184*4882a593Smuzhiyun 			ret = -EINVAL;
4185*4882a593Smuzhiyun 			goto cleanup;
4186*4882a593Smuzhiyun 		}
4187*4882a593Smuzhiyun 	}
4188*4882a593Smuzhiyun 
4189*4882a593Smuzhiyun 	/* store the next frame id */
4190*4882a593Smuzhiyun 	if (HCC_CFC(xhci->hcc_params))
4191*4882a593Smuzhiyun 		xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
4192*4882a593Smuzhiyun 
4193*4882a593Smuzhiyun 	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
4194*4882a593Smuzhiyun 		if (xhci->quirks & XHCI_AMD_PLL_FIX)
4195*4882a593Smuzhiyun 			usb_amd_quirk_pll_disable();
4196*4882a593Smuzhiyun 	}
4197*4882a593Smuzhiyun 	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
4198*4882a593Smuzhiyun 
4199*4882a593Smuzhiyun 	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
4200*4882a593Smuzhiyun 			start_cycle, start_trb);
4201*4882a593Smuzhiyun 	return 0;
4202*4882a593Smuzhiyun cleanup:
4203*4882a593Smuzhiyun 	/* Clean up a partially enqueued isoc transfer. */
4204*4882a593Smuzhiyun 
4205*4882a593Smuzhiyun 	for (i--; i >= 0; i--)
4206*4882a593Smuzhiyun 		list_del_init(&urb_priv->td[i].td_list);
4207*4882a593Smuzhiyun 
4208*4882a593Smuzhiyun 	/* Use the first TD as a temporary variable to turn the TDs we've queued
4209*4882a593Smuzhiyun 	 * into No-ops with a software-owned cycle bit. That way the hardware
4210*4882a593Smuzhiyun 	 * won't accidentally start executing bogus TDs when we partially
4211*4882a593Smuzhiyun 	 * overwrite them.  td->first_trb and td->start_seg are already set.
4212*4882a593Smuzhiyun 	 */
4213*4882a593Smuzhiyun 	urb_priv->td[0].last_trb = ep_ring->enqueue;
4214*4882a593Smuzhiyun 	/* Every TRB except the first & last will have its cycle bit flipped. */
4215*4882a593Smuzhiyun 	td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
4216*4882a593Smuzhiyun 
4217*4882a593Smuzhiyun 	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
4218*4882a593Smuzhiyun 	ep_ring->enqueue = urb_priv->td[0].first_trb;
4219*4882a593Smuzhiyun 	ep_ring->enq_seg = urb_priv->td[0].start_seg;
4220*4882a593Smuzhiyun 	ep_ring->cycle_state = start_cycle;
4221*4882a593Smuzhiyun 	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
4222*4882a593Smuzhiyun 	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
4223*4882a593Smuzhiyun 	return ret;
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun /*
4227*4882a593Smuzhiyun  * Check transfer ring to guarantee there is enough room for the urb.
4228*4882a593Smuzhiyun  * Update ISO URB start_frame and interval.
4229*4882a593Smuzhiyun  * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
4230*4882a593Smuzhiyun  * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
4231*4882a593Smuzhiyun  * Contiguous Frame ID is not supported by HC.
4232*4882a593Smuzhiyun  */
xhci_queue_isoc_tx_prepare(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)4233*4882a593Smuzhiyun int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
4234*4882a593Smuzhiyun 		struct urb *urb, int slot_id, unsigned int ep_index)
4235*4882a593Smuzhiyun {
4236*4882a593Smuzhiyun 	struct xhci_virt_device *xdev;
4237*4882a593Smuzhiyun 	struct xhci_ring *ep_ring;
4238*4882a593Smuzhiyun 	struct xhci_ep_ctx *ep_ctx;
4239*4882a593Smuzhiyun 	int start_frame;
4240*4882a593Smuzhiyun 	int num_tds, num_trbs, i;
4241*4882a593Smuzhiyun 	int ret;
4242*4882a593Smuzhiyun 	struct xhci_virt_ep *xep;
4243*4882a593Smuzhiyun 	int ist;
4244*4882a593Smuzhiyun 
4245*4882a593Smuzhiyun 	xdev = xhci->devs[slot_id];
4246*4882a593Smuzhiyun 	xep = &xhci->devs[slot_id]->eps[ep_index];
4247*4882a593Smuzhiyun 	ep_ring = xdev->eps[ep_index].ring;
4248*4882a593Smuzhiyun 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
4249*4882a593Smuzhiyun 
4250*4882a593Smuzhiyun 	num_trbs = 0;
4251*4882a593Smuzhiyun 	num_tds = urb->number_of_packets;
4252*4882a593Smuzhiyun 	for (i = 0; i < num_tds; i++)
4253*4882a593Smuzhiyun 		num_trbs += count_isoc_trbs_needed(urb, i);
4254*4882a593Smuzhiyun 
4255*4882a593Smuzhiyun 	/* Check the ring to guarantee there is enough room for the whole urb.
4256*4882a593Smuzhiyun 	 * Do not insert any td of the urb to the ring if the check failed.
4257*4882a593Smuzhiyun 	 */
4258*4882a593Smuzhiyun 	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
4259*4882a593Smuzhiyun 			   num_trbs, mem_flags);
4260*4882a593Smuzhiyun 	if (ret)
4261*4882a593Smuzhiyun 		return ret;
4262*4882a593Smuzhiyun 
4263*4882a593Smuzhiyun 	/*
4264*4882a593Smuzhiyun 	 * Check interval value. This should be done before we start to
4265*4882a593Smuzhiyun 	 * calculate the start frame value.
4266*4882a593Smuzhiyun 	 */
4267*4882a593Smuzhiyun 	check_interval(xhci, urb, ep_ctx);
4268*4882a593Smuzhiyun 
4269*4882a593Smuzhiyun 	/* Calculate the start frame and put it in urb->start_frame. */
4270*4882a593Smuzhiyun 	if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
4271*4882a593Smuzhiyun 		if (GET_EP_CTX_STATE(ep_ctx) ==	EP_STATE_RUNNING) {
4272*4882a593Smuzhiyun 			urb->start_frame = xep->next_frame_id;
4273*4882a593Smuzhiyun 			goto skip_start_over;
4274*4882a593Smuzhiyun 		}
4275*4882a593Smuzhiyun 	}
4276*4882a593Smuzhiyun 
4277*4882a593Smuzhiyun 	start_frame = readl(&xhci->run_regs->microframe_index);
4278*4882a593Smuzhiyun 	start_frame &= 0x3fff;
4279*4882a593Smuzhiyun 	/*
4280*4882a593Smuzhiyun 	 * Round up to the next frame and consider the time before trb really
4281*4882a593Smuzhiyun 	 * gets scheduled by hardare.
4282*4882a593Smuzhiyun 	 */
4283*4882a593Smuzhiyun 	ist = HCS_IST(xhci->hcs_params2) & 0x7;
4284*4882a593Smuzhiyun 	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4285*4882a593Smuzhiyun 		ist <<= 3;
4286*4882a593Smuzhiyun 	start_frame += ist + XHCI_CFC_DELAY;
4287*4882a593Smuzhiyun 	start_frame = roundup(start_frame, 8);
4288*4882a593Smuzhiyun 
4289*4882a593Smuzhiyun 	/*
4290*4882a593Smuzhiyun 	 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4291*4882a593Smuzhiyun 	 * is greate than 8 microframes.
4292*4882a593Smuzhiyun 	 */
4293*4882a593Smuzhiyun 	if (urb->dev->speed == USB_SPEED_LOW ||
4294*4882a593Smuzhiyun 			urb->dev->speed == USB_SPEED_FULL) {
4295*4882a593Smuzhiyun 		start_frame = roundup(start_frame, urb->interval << 3);
4296*4882a593Smuzhiyun 		urb->start_frame = start_frame >> 3;
4297*4882a593Smuzhiyun 	} else {
4298*4882a593Smuzhiyun 		start_frame = roundup(start_frame, urb->interval);
4299*4882a593Smuzhiyun 		urb->start_frame = start_frame;
4300*4882a593Smuzhiyun 	}
4301*4882a593Smuzhiyun 
4302*4882a593Smuzhiyun skip_start_over:
4303*4882a593Smuzhiyun 	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4304*4882a593Smuzhiyun 
4305*4882a593Smuzhiyun 	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
4306*4882a593Smuzhiyun }
4307*4882a593Smuzhiyun 
4308*4882a593Smuzhiyun /****		Command Ring Operations		****/
4309*4882a593Smuzhiyun 
4310*4882a593Smuzhiyun /* Generic function for queueing a command TRB on the command ring.
4311*4882a593Smuzhiyun  * Check to make sure there's room on the command ring for one command TRB.
4312*4882a593Smuzhiyun  * Also check that there's room reserved for commands that must not fail.
4313*4882a593Smuzhiyun  * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4314*4882a593Smuzhiyun  * then only check for the number of reserved spots.
4315*4882a593Smuzhiyun  * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4316*4882a593Smuzhiyun  * because the command event handler may want to resubmit a failed command.
4317*4882a593Smuzhiyun  */
queue_command(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 field1,u32 field2,u32 field3,u32 field4,bool command_must_succeed)4318*4882a593Smuzhiyun static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4319*4882a593Smuzhiyun 			 u32 field1, u32 field2,
4320*4882a593Smuzhiyun 			 u32 field3, u32 field4, bool command_must_succeed)
4321*4882a593Smuzhiyun {
4322*4882a593Smuzhiyun 	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
4323*4882a593Smuzhiyun 	int ret;
4324*4882a593Smuzhiyun 
4325*4882a593Smuzhiyun 	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4326*4882a593Smuzhiyun 		(xhci->xhc_state & XHCI_STATE_HALTED)) {
4327*4882a593Smuzhiyun 		xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
4328*4882a593Smuzhiyun 		return -ESHUTDOWN;
4329*4882a593Smuzhiyun 	}
4330*4882a593Smuzhiyun 
4331*4882a593Smuzhiyun 	if (!command_must_succeed)
4332*4882a593Smuzhiyun 		reserved_trbs++;
4333*4882a593Smuzhiyun 
4334*4882a593Smuzhiyun 	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
4335*4882a593Smuzhiyun 			reserved_trbs, GFP_ATOMIC);
4336*4882a593Smuzhiyun 	if (ret < 0) {
4337*4882a593Smuzhiyun 		xhci_err(xhci, "ERR: No room for command on command ring\n");
4338*4882a593Smuzhiyun 		if (command_must_succeed)
4339*4882a593Smuzhiyun 			xhci_err(xhci, "ERR: Reserved TRB counting for "
4340*4882a593Smuzhiyun 					"unfailable commands failed.\n");
4341*4882a593Smuzhiyun 		return ret;
4342*4882a593Smuzhiyun 	}
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun 	cmd->command_trb = xhci->cmd_ring->enqueue;
4345*4882a593Smuzhiyun 
4346*4882a593Smuzhiyun 	/* if there are no other commands queued we start the timeout timer */
4347*4882a593Smuzhiyun 	if (list_empty(&xhci->cmd_list)) {
4348*4882a593Smuzhiyun 		xhci->current_cmd = cmd;
4349*4882a593Smuzhiyun 		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
4350*4882a593Smuzhiyun 	}
4351*4882a593Smuzhiyun 
4352*4882a593Smuzhiyun 	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4353*4882a593Smuzhiyun 
4354*4882a593Smuzhiyun 	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4355*4882a593Smuzhiyun 			field4 | xhci->cmd_ring->cycle_state);
4356*4882a593Smuzhiyun 	return 0;
4357*4882a593Smuzhiyun }
4358*4882a593Smuzhiyun 
4359*4882a593Smuzhiyun /* Queue a slot enable or disable request on the command ring */
xhci_queue_slot_control(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 trb_type,u32 slot_id)4360*4882a593Smuzhiyun int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4361*4882a593Smuzhiyun 		u32 trb_type, u32 slot_id)
4362*4882a593Smuzhiyun {
4363*4882a593Smuzhiyun 	return queue_command(xhci, cmd, 0, 0, 0,
4364*4882a593Smuzhiyun 			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4365*4882a593Smuzhiyun }
4366*4882a593Smuzhiyun 
4367*4882a593Smuzhiyun /* Queue an address device command TRB */
xhci_queue_address_device(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,enum xhci_setup_dev setup)4368*4882a593Smuzhiyun int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4369*4882a593Smuzhiyun 		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4370*4882a593Smuzhiyun {
4371*4882a593Smuzhiyun 	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4372*4882a593Smuzhiyun 			upper_32_bits(in_ctx_ptr), 0,
4373*4882a593Smuzhiyun 			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4374*4882a593Smuzhiyun 			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4375*4882a593Smuzhiyun }
4376*4882a593Smuzhiyun 
xhci_queue_vendor_command(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 field1,u32 field2,u32 field3,u32 field4)4377*4882a593Smuzhiyun int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4378*4882a593Smuzhiyun 		u32 field1, u32 field2, u32 field3, u32 field4)
4379*4882a593Smuzhiyun {
4380*4882a593Smuzhiyun 	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4381*4882a593Smuzhiyun }
4382*4882a593Smuzhiyun 
4383*4882a593Smuzhiyun /* Queue a reset device command TRB */
xhci_queue_reset_device(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 slot_id)4384*4882a593Smuzhiyun int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4385*4882a593Smuzhiyun 		u32 slot_id)
4386*4882a593Smuzhiyun {
4387*4882a593Smuzhiyun 	return queue_command(xhci, cmd, 0, 0, 0,
4388*4882a593Smuzhiyun 			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4389*4882a593Smuzhiyun 			false);
4390*4882a593Smuzhiyun }
4391*4882a593Smuzhiyun 
4392*4882a593Smuzhiyun /* Queue a configure endpoint command TRB */
xhci_queue_configure_endpoint(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,bool command_must_succeed)4393*4882a593Smuzhiyun int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4394*4882a593Smuzhiyun 		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4395*4882a593Smuzhiyun 		u32 slot_id, bool command_must_succeed)
4396*4882a593Smuzhiyun {
4397*4882a593Smuzhiyun 	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4398*4882a593Smuzhiyun 			upper_32_bits(in_ctx_ptr), 0,
4399*4882a593Smuzhiyun 			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4400*4882a593Smuzhiyun 			command_must_succeed);
4401*4882a593Smuzhiyun }
4402*4882a593Smuzhiyun 
4403*4882a593Smuzhiyun /* Queue an evaluate context command TRB */
xhci_queue_evaluate_context(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,bool command_must_succeed)4404*4882a593Smuzhiyun int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4405*4882a593Smuzhiyun 		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4406*4882a593Smuzhiyun {
4407*4882a593Smuzhiyun 	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4408*4882a593Smuzhiyun 			upper_32_bits(in_ctx_ptr), 0,
4409*4882a593Smuzhiyun 			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4410*4882a593Smuzhiyun 			command_must_succeed);
4411*4882a593Smuzhiyun }
4412*4882a593Smuzhiyun 
4413*4882a593Smuzhiyun /*
4414*4882a593Smuzhiyun  * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4415*4882a593Smuzhiyun  * activity on an endpoint that is about to be suspended.
4416*4882a593Smuzhiyun  */
xhci_queue_stop_endpoint(struct xhci_hcd * xhci,struct xhci_command * cmd,int slot_id,unsigned int ep_index,int suspend)4417*4882a593Smuzhiyun int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4418*4882a593Smuzhiyun 			     int slot_id, unsigned int ep_index, int suspend)
4419*4882a593Smuzhiyun {
4420*4882a593Smuzhiyun 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4421*4882a593Smuzhiyun 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4422*4882a593Smuzhiyun 	u32 type = TRB_TYPE(TRB_STOP_RING);
4423*4882a593Smuzhiyun 	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4424*4882a593Smuzhiyun 
4425*4882a593Smuzhiyun 	return queue_command(xhci, cmd, 0, 0, 0,
4426*4882a593Smuzhiyun 			trb_slot_id | trb_ep_index | type | trb_suspend, false);
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(xhci_queue_stop_endpoint);
4429*4882a593Smuzhiyun 
xhci_queue_reset_ep(struct xhci_hcd * xhci,struct xhci_command * cmd,int slot_id,unsigned int ep_index,enum xhci_ep_reset_type reset_type)4430*4882a593Smuzhiyun int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4431*4882a593Smuzhiyun 			int slot_id, unsigned int ep_index,
4432*4882a593Smuzhiyun 			enum xhci_ep_reset_type reset_type)
4433*4882a593Smuzhiyun {
4434*4882a593Smuzhiyun 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4435*4882a593Smuzhiyun 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4436*4882a593Smuzhiyun 	u32 type = TRB_TYPE(TRB_RESET_EP);
4437*4882a593Smuzhiyun 
4438*4882a593Smuzhiyun 	if (reset_type == EP_SOFT_RESET)
4439*4882a593Smuzhiyun 		type |= TRB_TSP;
4440*4882a593Smuzhiyun 
4441*4882a593Smuzhiyun 	return queue_command(xhci, cmd, 0, 0, 0,
4442*4882a593Smuzhiyun 			trb_slot_id | trb_ep_index | type, false);
4443*4882a593Smuzhiyun }
4444