1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-1.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OHCI HCD (Host Controller Driver) for USB.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
6*4882a593Smuzhiyun * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licenced under the GPL.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun
urb_free_priv(struct ohci_hcd * hc,urb_priv_t * urb_priv)14*4882a593Smuzhiyun static void urb_free_priv (struct ohci_hcd *hc, urb_priv_t *urb_priv)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun int last = urb_priv->length - 1;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun if (last >= 0) {
19*4882a593Smuzhiyun int i;
20*4882a593Smuzhiyun struct td *td;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun for (i = 0; i <= last; i++) {
23*4882a593Smuzhiyun td = urb_priv->td [i];
24*4882a593Smuzhiyun if (td)
25*4882a593Smuzhiyun td_free (hc, td);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun list_del (&urb_priv->pending);
30*4882a593Smuzhiyun kfree (urb_priv);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * URB goes back to driver, and isn't reissued.
37*4882a593Smuzhiyun * It's completely gone from HC data structures.
38*4882a593Smuzhiyun * PRECONDITION: ohci lock held, irqs blocked.
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun static void
finish_urb(struct ohci_hcd * ohci,struct urb * urb,int status)41*4882a593Smuzhiyun finish_urb(struct ohci_hcd *ohci, struct urb *urb, int status)
42*4882a593Smuzhiyun __releases(ohci->lock)
43*4882a593Smuzhiyun __acquires(ohci->lock)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct device *dev = ohci_to_hcd(ohci)->self.controller;
46*4882a593Smuzhiyun struct usb_host_endpoint *ep = urb->ep;
47*4882a593Smuzhiyun struct urb_priv *urb_priv;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun // ASSERT (urb->hcpriv != 0);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun restart:
52*4882a593Smuzhiyun urb_free_priv (ohci, urb->hcpriv);
53*4882a593Smuzhiyun urb->hcpriv = NULL;
54*4882a593Smuzhiyun if (likely(status == -EINPROGRESS))
55*4882a593Smuzhiyun status = 0;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun switch (usb_pipetype (urb->pipe)) {
58*4882a593Smuzhiyun case PIPE_ISOCHRONOUS:
59*4882a593Smuzhiyun ohci_to_hcd(ohci)->self.bandwidth_isoc_reqs--;
60*4882a593Smuzhiyun if (ohci_to_hcd(ohci)->self.bandwidth_isoc_reqs == 0) {
61*4882a593Smuzhiyun if (quirk_amdiso(ohci))
62*4882a593Smuzhiyun usb_amd_quirk_pll_enable();
63*4882a593Smuzhiyun if (quirk_amdprefetch(ohci))
64*4882a593Smuzhiyun sb800_prefetch(dev, 0);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun break;
67*4882a593Smuzhiyun case PIPE_INTERRUPT:
68*4882a593Smuzhiyun ohci_to_hcd(ohci)->self.bandwidth_int_reqs--;
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* urb->complete() can reenter this HCD */
73*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(ohci_to_hcd(ohci), urb);
74*4882a593Smuzhiyun spin_unlock (&ohci->lock);
75*4882a593Smuzhiyun usb_hcd_giveback_urb(ohci_to_hcd(ohci), urb, status);
76*4882a593Smuzhiyun spin_lock (&ohci->lock);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* stop periodic dma if it's not needed */
79*4882a593Smuzhiyun if (ohci_to_hcd(ohci)->self.bandwidth_isoc_reqs == 0
80*4882a593Smuzhiyun && ohci_to_hcd(ohci)->self.bandwidth_int_reqs == 0) {
81*4882a593Smuzhiyun ohci->hc_control &= ~(OHCI_CTRL_PLE|OHCI_CTRL_IE);
82*4882a593Smuzhiyun ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * An isochronous URB that is sumitted too late won't have any TDs
87*4882a593Smuzhiyun * (marked by the fact that the td_cnt value is larger than the
88*4882a593Smuzhiyun * actual number of TDs). If the next URB on this endpoint is like
89*4882a593Smuzhiyun * that, give it back now.
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun if (!list_empty(&ep->urb_list)) {
92*4882a593Smuzhiyun urb = list_first_entry(&ep->urb_list, struct urb, urb_list);
93*4882a593Smuzhiyun urb_priv = urb->hcpriv;
94*4882a593Smuzhiyun if (urb_priv->td_cnt > urb_priv->length) {
95*4882a593Smuzhiyun status = 0;
96*4882a593Smuzhiyun goto restart;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
103*4882a593Smuzhiyun * ED handling functions
104*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* search for the right schedule branch to use for a periodic ed.
107*4882a593Smuzhiyun * does some load balancing; returns the branch, or negative errno.
108*4882a593Smuzhiyun */
balance(struct ohci_hcd * ohci,int interval,int load)109*4882a593Smuzhiyun static int balance (struct ohci_hcd *ohci, int interval, int load)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun int i, branch = -ENOSPC;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* iso periods can be huge; iso tds specify frame numbers */
114*4882a593Smuzhiyun if (interval > NUM_INTS)
115*4882a593Smuzhiyun interval = NUM_INTS;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* search for the least loaded schedule branch of that period
118*4882a593Smuzhiyun * that has enough bandwidth left unreserved.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun for (i = 0; i < interval ; i++) {
121*4882a593Smuzhiyun if (branch < 0 || ohci->load [branch] > ohci->load [i]) {
122*4882a593Smuzhiyun int j;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* usb 1.1 says 90% of one frame */
125*4882a593Smuzhiyun for (j = i; j < NUM_INTS; j += interval) {
126*4882a593Smuzhiyun if ((ohci->load [j] + load) > 900)
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun if (j < NUM_INTS)
130*4882a593Smuzhiyun continue;
131*4882a593Smuzhiyun branch = i;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun return branch;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* both iso and interrupt requests have periods; this routine puts them
140*4882a593Smuzhiyun * into the schedule tree in the apppropriate place. most iso devices use
141*4882a593Smuzhiyun * 1msec periods, but that's not required.
142*4882a593Smuzhiyun */
periodic_link(struct ohci_hcd * ohci,struct ed * ed)143*4882a593Smuzhiyun static void periodic_link (struct ohci_hcd *ohci, struct ed *ed)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun unsigned i;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ohci_dbg(ohci, "link %sed %p branch %d [%dus.], interval %d\n",
148*4882a593Smuzhiyun (ed->hwINFO & cpu_to_hc32 (ohci, ED_ISO)) ? "iso " : "",
149*4882a593Smuzhiyun ed, ed->branch, ed->load, ed->interval);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = ed->branch; i < NUM_INTS; i += ed->interval) {
152*4882a593Smuzhiyun struct ed **prev = &ohci->periodic [i];
153*4882a593Smuzhiyun __hc32 *prev_p = &ohci->hcca->int_table [i];
154*4882a593Smuzhiyun struct ed *here = *prev;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* sorting each branch by period (slow before fast)
157*4882a593Smuzhiyun * lets us share the faster parts of the tree.
158*4882a593Smuzhiyun * (plus maybe: put interrupt eds before iso)
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun while (here && ed != here) {
161*4882a593Smuzhiyun if (ed->interval > here->interval)
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun prev = &here->ed_next;
164*4882a593Smuzhiyun prev_p = &here->hwNextED;
165*4882a593Smuzhiyun here = *prev;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun if (ed != here) {
168*4882a593Smuzhiyun ed->ed_next = here;
169*4882a593Smuzhiyun if (here)
170*4882a593Smuzhiyun ed->hwNextED = *prev_p;
171*4882a593Smuzhiyun wmb ();
172*4882a593Smuzhiyun *prev = ed;
173*4882a593Smuzhiyun *prev_p = cpu_to_hc32(ohci, ed->dma);
174*4882a593Smuzhiyun wmb();
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun ohci->load [i] += ed->load;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun ohci_to_hcd(ohci)->self.bandwidth_allocated += ed->load / ed->interval;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* link an ed into one of the HC chains */
182*4882a593Smuzhiyun
ed_schedule(struct ohci_hcd * ohci,struct ed * ed)183*4882a593Smuzhiyun static int ed_schedule (struct ohci_hcd *ohci, struct ed *ed)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int branch;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ed->ed_prev = NULL;
188*4882a593Smuzhiyun ed->ed_next = NULL;
189*4882a593Smuzhiyun ed->hwNextED = 0;
190*4882a593Smuzhiyun wmb ();
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* we care about rm_list when setting CLE/BLE in case the HC was at
193*4882a593Smuzhiyun * work on some TD when CLE/BLE was turned off, and isn't quiesced
194*4882a593Smuzhiyun * yet. finish_unlinks() restarts as needed, some upcoming INTR_SF.
195*4882a593Smuzhiyun *
196*4882a593Smuzhiyun * control and bulk EDs are doubly linked (ed_next, ed_prev), but
197*4882a593Smuzhiyun * periodic ones are singly linked (ed_next). that's because the
198*4882a593Smuzhiyun * periodic schedule encodes a tree like figure 3-5 in the ohci
199*4882a593Smuzhiyun * spec: each qh can have several "previous" nodes, and the tree
200*4882a593Smuzhiyun * doesn't have unused/idle descriptors.
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun switch (ed->type) {
203*4882a593Smuzhiyun case PIPE_CONTROL:
204*4882a593Smuzhiyun if (ohci->ed_controltail == NULL) {
205*4882a593Smuzhiyun WARN_ON (ohci->hc_control & OHCI_CTRL_CLE);
206*4882a593Smuzhiyun ohci_writel (ohci, ed->dma,
207*4882a593Smuzhiyun &ohci->regs->ed_controlhead);
208*4882a593Smuzhiyun } else {
209*4882a593Smuzhiyun ohci->ed_controltail->ed_next = ed;
210*4882a593Smuzhiyun ohci->ed_controltail->hwNextED = cpu_to_hc32 (ohci,
211*4882a593Smuzhiyun ed->dma);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun ed->ed_prev = ohci->ed_controltail;
214*4882a593Smuzhiyun if (!ohci->ed_controltail && !ohci->ed_rm_list) {
215*4882a593Smuzhiyun wmb();
216*4882a593Smuzhiyun ohci->hc_control |= OHCI_CTRL_CLE;
217*4882a593Smuzhiyun ohci_writel (ohci, 0, &ohci->regs->ed_controlcurrent);
218*4882a593Smuzhiyun ohci_writel (ohci, ohci->hc_control,
219*4882a593Smuzhiyun &ohci->regs->control);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun ohci->ed_controltail = ed;
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun case PIPE_BULK:
225*4882a593Smuzhiyun if (ohci->ed_bulktail == NULL) {
226*4882a593Smuzhiyun WARN_ON (ohci->hc_control & OHCI_CTRL_BLE);
227*4882a593Smuzhiyun ohci_writel (ohci, ed->dma, &ohci->regs->ed_bulkhead);
228*4882a593Smuzhiyun } else {
229*4882a593Smuzhiyun ohci->ed_bulktail->ed_next = ed;
230*4882a593Smuzhiyun ohci->ed_bulktail->hwNextED = cpu_to_hc32 (ohci,
231*4882a593Smuzhiyun ed->dma);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun ed->ed_prev = ohci->ed_bulktail;
234*4882a593Smuzhiyun if (!ohci->ed_bulktail && !ohci->ed_rm_list) {
235*4882a593Smuzhiyun wmb();
236*4882a593Smuzhiyun ohci->hc_control |= OHCI_CTRL_BLE;
237*4882a593Smuzhiyun ohci_writel (ohci, 0, &ohci->regs->ed_bulkcurrent);
238*4882a593Smuzhiyun ohci_writel (ohci, ohci->hc_control,
239*4882a593Smuzhiyun &ohci->regs->control);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun ohci->ed_bulktail = ed;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun // case PIPE_INTERRUPT:
245*4882a593Smuzhiyun // case PIPE_ISOCHRONOUS:
246*4882a593Smuzhiyun default:
247*4882a593Smuzhiyun branch = balance (ohci, ed->interval, ed->load);
248*4882a593Smuzhiyun if (branch < 0) {
249*4882a593Smuzhiyun ohci_dbg (ohci,
250*4882a593Smuzhiyun "ERR %d, interval %d msecs, load %d\n",
251*4882a593Smuzhiyun branch, ed->interval, ed->load);
252*4882a593Smuzhiyun // FIXME if there are TDs queued, fail them!
253*4882a593Smuzhiyun return branch;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun ed->branch = branch;
256*4882a593Smuzhiyun periodic_link (ohci, ed);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* the HC may not see the schedule updates yet, but if it does
260*4882a593Smuzhiyun * then they'll be properly ordered.
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun ed->state = ED_OPER;
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* scan the periodic table to find and unlink this ED */
periodic_unlink(struct ohci_hcd * ohci,struct ed * ed)270*4882a593Smuzhiyun static void periodic_unlink (struct ohci_hcd *ohci, struct ed *ed)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun int i;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for (i = ed->branch; i < NUM_INTS; i += ed->interval) {
275*4882a593Smuzhiyun struct ed *temp;
276*4882a593Smuzhiyun struct ed **prev = &ohci->periodic [i];
277*4882a593Smuzhiyun __hc32 *prev_p = &ohci->hcca->int_table [i];
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun while (*prev && (temp = *prev) != ed) {
280*4882a593Smuzhiyun prev_p = &temp->hwNextED;
281*4882a593Smuzhiyun prev = &temp->ed_next;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun if (*prev) {
284*4882a593Smuzhiyun *prev_p = ed->hwNextED;
285*4882a593Smuzhiyun *prev = ed->ed_next;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun ohci->load [i] -= ed->load;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun ohci_to_hcd(ohci)->self.bandwidth_allocated -= ed->load / ed->interval;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ohci_dbg(ohci, "unlink %sed %p branch %d [%dus.], interval %d\n",
292*4882a593Smuzhiyun (ed->hwINFO & cpu_to_hc32 (ohci, ED_ISO)) ? "iso " : "",
293*4882a593Smuzhiyun ed, ed->branch, ed->load, ed->interval);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* unlink an ed from one of the HC chains.
297*4882a593Smuzhiyun * just the link to the ed is unlinked.
298*4882a593Smuzhiyun * the link from the ed still points to another operational ed or 0
299*4882a593Smuzhiyun * so the HC can eventually finish the processing of the unlinked ed
300*4882a593Smuzhiyun * (assuming it already started that, which needn't be true).
301*4882a593Smuzhiyun *
302*4882a593Smuzhiyun * ED_UNLINK is a transient state: the HC may still see this ED, but soon
303*4882a593Smuzhiyun * it won't. ED_SKIP means the HC will finish its current transaction,
304*4882a593Smuzhiyun * but won't start anything new. The TD queue may still grow; device
305*4882a593Smuzhiyun * drivers don't know about this HCD-internal state.
306*4882a593Smuzhiyun *
307*4882a593Smuzhiyun * When the HC can't see the ED, something changes ED_UNLINK to one of:
308*4882a593Smuzhiyun *
309*4882a593Smuzhiyun * - ED_OPER: when there's any request queued, the ED gets rescheduled
310*4882a593Smuzhiyun * immediately. HC should be working on them.
311*4882a593Smuzhiyun *
312*4882a593Smuzhiyun * - ED_IDLE: when there's no TD queue or the HC isn't running.
313*4882a593Smuzhiyun *
314*4882a593Smuzhiyun * When finish_unlinks() runs later, after SOF interrupt, it will often
315*4882a593Smuzhiyun * complete one or more URB unlinks before making that state change.
316*4882a593Smuzhiyun */
ed_deschedule(struct ohci_hcd * ohci,struct ed * ed)317*4882a593Smuzhiyun static void ed_deschedule (struct ohci_hcd *ohci, struct ed *ed)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun ed->hwINFO |= cpu_to_hc32 (ohci, ED_SKIP);
320*4882a593Smuzhiyun wmb ();
321*4882a593Smuzhiyun ed->state = ED_UNLINK;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* To deschedule something from the control or bulk list, just
324*4882a593Smuzhiyun * clear CLE/BLE and wait. There's no safe way to scrub out list
325*4882a593Smuzhiyun * head/current registers until later, and "later" isn't very
326*4882a593Smuzhiyun * tightly specified. Figure 6-5 and Section 6.4.2.2 show how
327*4882a593Smuzhiyun * the HC is reading the ED queues (while we modify them).
328*4882a593Smuzhiyun *
329*4882a593Smuzhiyun * For now, ed_schedule() is "later". It might be good paranoia
330*4882a593Smuzhiyun * to scrub those registers in finish_unlinks(), in case of bugs
331*4882a593Smuzhiyun * that make the HC try to use them.
332*4882a593Smuzhiyun */
333*4882a593Smuzhiyun switch (ed->type) {
334*4882a593Smuzhiyun case PIPE_CONTROL:
335*4882a593Smuzhiyun /* remove ED from the HC's list: */
336*4882a593Smuzhiyun if (ed->ed_prev == NULL) {
337*4882a593Smuzhiyun if (!ed->hwNextED) {
338*4882a593Smuzhiyun ohci->hc_control &= ~OHCI_CTRL_CLE;
339*4882a593Smuzhiyun ohci_writel (ohci, ohci->hc_control,
340*4882a593Smuzhiyun &ohci->regs->control);
341*4882a593Smuzhiyun // a ohci_readl() later syncs CLE with the HC
342*4882a593Smuzhiyun } else
343*4882a593Smuzhiyun ohci_writel (ohci,
344*4882a593Smuzhiyun hc32_to_cpup (ohci, &ed->hwNextED),
345*4882a593Smuzhiyun &ohci->regs->ed_controlhead);
346*4882a593Smuzhiyun } else {
347*4882a593Smuzhiyun ed->ed_prev->ed_next = ed->ed_next;
348*4882a593Smuzhiyun ed->ed_prev->hwNextED = ed->hwNextED;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun /* remove ED from the HCD's list: */
351*4882a593Smuzhiyun if (ohci->ed_controltail == ed) {
352*4882a593Smuzhiyun ohci->ed_controltail = ed->ed_prev;
353*4882a593Smuzhiyun if (ohci->ed_controltail)
354*4882a593Smuzhiyun ohci->ed_controltail->ed_next = NULL;
355*4882a593Smuzhiyun } else if (ed->ed_next) {
356*4882a593Smuzhiyun ed->ed_next->ed_prev = ed->ed_prev;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun case PIPE_BULK:
361*4882a593Smuzhiyun /* remove ED from the HC's list: */
362*4882a593Smuzhiyun if (ed->ed_prev == NULL) {
363*4882a593Smuzhiyun if (!ed->hwNextED) {
364*4882a593Smuzhiyun ohci->hc_control &= ~OHCI_CTRL_BLE;
365*4882a593Smuzhiyun ohci_writel (ohci, ohci->hc_control,
366*4882a593Smuzhiyun &ohci->regs->control);
367*4882a593Smuzhiyun // a ohci_readl() later syncs BLE with the HC
368*4882a593Smuzhiyun } else
369*4882a593Smuzhiyun ohci_writel (ohci,
370*4882a593Smuzhiyun hc32_to_cpup (ohci, &ed->hwNextED),
371*4882a593Smuzhiyun &ohci->regs->ed_bulkhead);
372*4882a593Smuzhiyun } else {
373*4882a593Smuzhiyun ed->ed_prev->ed_next = ed->ed_next;
374*4882a593Smuzhiyun ed->ed_prev->hwNextED = ed->hwNextED;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun /* remove ED from the HCD's list: */
377*4882a593Smuzhiyun if (ohci->ed_bulktail == ed) {
378*4882a593Smuzhiyun ohci->ed_bulktail = ed->ed_prev;
379*4882a593Smuzhiyun if (ohci->ed_bulktail)
380*4882a593Smuzhiyun ohci->ed_bulktail->ed_next = NULL;
381*4882a593Smuzhiyun } else if (ed->ed_next) {
382*4882a593Smuzhiyun ed->ed_next->ed_prev = ed->ed_prev;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun // case PIPE_INTERRUPT:
387*4882a593Smuzhiyun // case PIPE_ISOCHRONOUS:
388*4882a593Smuzhiyun default:
389*4882a593Smuzhiyun periodic_unlink (ohci, ed);
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* get and maybe (re)init an endpoint. init _should_ be done only as part
398*4882a593Smuzhiyun * of enumeration, usb_set_configuration() or usb_set_interface().
399*4882a593Smuzhiyun */
ed_get(struct ohci_hcd * ohci,struct usb_host_endpoint * ep,struct usb_device * udev,unsigned int pipe,int interval)400*4882a593Smuzhiyun static struct ed *ed_get (
401*4882a593Smuzhiyun struct ohci_hcd *ohci,
402*4882a593Smuzhiyun struct usb_host_endpoint *ep,
403*4882a593Smuzhiyun struct usb_device *udev,
404*4882a593Smuzhiyun unsigned int pipe,
405*4882a593Smuzhiyun int interval
406*4882a593Smuzhiyun ) {
407*4882a593Smuzhiyun struct ed *ed;
408*4882a593Smuzhiyun unsigned long flags;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun spin_lock_irqsave (&ohci->lock, flags);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ed = ep->hcpriv;
413*4882a593Smuzhiyun if (!ed) {
414*4882a593Smuzhiyun struct td *td;
415*4882a593Smuzhiyun int is_out;
416*4882a593Smuzhiyun u32 info;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun ed = ed_alloc (ohci, GFP_ATOMIC);
419*4882a593Smuzhiyun if (!ed) {
420*4882a593Smuzhiyun /* out of memory */
421*4882a593Smuzhiyun goto done;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* dummy td; end of td list for ed */
425*4882a593Smuzhiyun td = td_alloc (ohci, GFP_ATOMIC);
426*4882a593Smuzhiyun if (!td) {
427*4882a593Smuzhiyun /* out of memory */
428*4882a593Smuzhiyun ed_free (ohci, ed);
429*4882a593Smuzhiyun ed = NULL;
430*4882a593Smuzhiyun goto done;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun ed->dummy = td;
433*4882a593Smuzhiyun ed->hwTailP = cpu_to_hc32 (ohci, td->td_dma);
434*4882a593Smuzhiyun ed->hwHeadP = ed->hwTailP; /* ED_C, ED_H zeroed */
435*4882a593Smuzhiyun ed->state = ED_IDLE;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun is_out = !(ep->desc.bEndpointAddress & USB_DIR_IN);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* FIXME usbcore changes dev->devnum before SET_ADDRESS
440*4882a593Smuzhiyun * succeeds ... otherwise we wouldn't need "pipe".
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun info = usb_pipedevice (pipe);
443*4882a593Smuzhiyun ed->type = usb_pipetype(pipe);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun info |= (ep->desc.bEndpointAddress & ~USB_DIR_IN) << 7;
446*4882a593Smuzhiyun info |= usb_endpoint_maxp(&ep->desc) << 16;
447*4882a593Smuzhiyun if (udev->speed == USB_SPEED_LOW)
448*4882a593Smuzhiyun info |= ED_LOWSPEED;
449*4882a593Smuzhiyun /* only control transfers store pids in tds */
450*4882a593Smuzhiyun if (ed->type != PIPE_CONTROL) {
451*4882a593Smuzhiyun info |= is_out ? ED_OUT : ED_IN;
452*4882a593Smuzhiyun if (ed->type != PIPE_BULK) {
453*4882a593Smuzhiyun /* periodic transfers... */
454*4882a593Smuzhiyun if (ed->type == PIPE_ISOCHRONOUS)
455*4882a593Smuzhiyun info |= ED_ISO;
456*4882a593Smuzhiyun else if (interval > 32) /* iso can be bigger */
457*4882a593Smuzhiyun interval = 32;
458*4882a593Smuzhiyun ed->interval = interval;
459*4882a593Smuzhiyun ed->load = usb_calc_bus_time (
460*4882a593Smuzhiyun udev->speed, !is_out,
461*4882a593Smuzhiyun ed->type == PIPE_ISOCHRONOUS,
462*4882a593Smuzhiyun usb_endpoint_maxp(&ep->desc))
463*4882a593Smuzhiyun / 1000;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun ed->hwINFO = cpu_to_hc32(ohci, info);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun ep->hcpriv = ed;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun done:
472*4882a593Smuzhiyun spin_unlock_irqrestore (&ohci->lock, flags);
473*4882a593Smuzhiyun return ed;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* request unlinking of an endpoint from an operational HC.
479*4882a593Smuzhiyun * put the ep on the rm_list
480*4882a593Smuzhiyun * real work is done at the next start frame (SF) hardware interrupt
481*4882a593Smuzhiyun * caller guarantees HCD is running, so hardware access is safe,
482*4882a593Smuzhiyun * and that ed->state is ED_OPER
483*4882a593Smuzhiyun */
start_ed_unlink(struct ohci_hcd * ohci,struct ed * ed)484*4882a593Smuzhiyun static void start_ed_unlink (struct ohci_hcd *ohci, struct ed *ed)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun ed->hwINFO |= cpu_to_hc32 (ohci, ED_DEQUEUE);
487*4882a593Smuzhiyun ed_deschedule (ohci, ed);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* rm_list is just singly linked, for simplicity */
490*4882a593Smuzhiyun ed->ed_next = ohci->ed_rm_list;
491*4882a593Smuzhiyun ed->ed_prev = NULL;
492*4882a593Smuzhiyun ohci->ed_rm_list = ed;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* enable SOF interrupt */
495*4882a593Smuzhiyun ohci_writel (ohci, OHCI_INTR_SF, &ohci->regs->intrstatus);
496*4882a593Smuzhiyun ohci_writel (ohci, OHCI_INTR_SF, &ohci->regs->intrenable);
497*4882a593Smuzhiyun // flush those writes, and get latest HCCA contents
498*4882a593Smuzhiyun (void) ohci_readl (ohci, &ohci->regs->control);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* SF interrupt might get delayed; record the frame counter value that
501*4882a593Smuzhiyun * indicates when the HC isn't looking at it, so concurrent unlinks
502*4882a593Smuzhiyun * behave. frame_no wraps every 2^16 msec, and changes right before
503*4882a593Smuzhiyun * SF is triggered.
504*4882a593Smuzhiyun */
505*4882a593Smuzhiyun ed->tick = ohci_frame_no(ohci) + 1;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
510*4882a593Smuzhiyun * TD handling functions
511*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* enqueue next TD for this URB (OHCI spec 5.2.8.2) */
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static void
td_fill(struct ohci_hcd * ohci,u32 info,dma_addr_t data,int len,struct urb * urb,int index)516*4882a593Smuzhiyun td_fill (struct ohci_hcd *ohci, u32 info,
517*4882a593Smuzhiyun dma_addr_t data, int len,
518*4882a593Smuzhiyun struct urb *urb, int index)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct td *td, *td_pt;
521*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
522*4882a593Smuzhiyun int is_iso = info & TD_ISO;
523*4882a593Smuzhiyun int hash;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun // ASSERT (index < urb_priv->length);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* aim for only one interrupt per urb. mostly applies to control
528*4882a593Smuzhiyun * and iso; other urbs rarely need more than one TD per urb.
529*4882a593Smuzhiyun * this way, only final tds (or ones with an error) cause IRQs.
530*4882a593Smuzhiyun * at least immediately; use DI=6 in case any control request is
531*4882a593Smuzhiyun * tempted to die part way through. (and to force the hc to flush
532*4882a593Smuzhiyun * its donelist soonish, even on unlink paths.)
533*4882a593Smuzhiyun *
534*4882a593Smuzhiyun * NOTE: could delay interrupts even for the last TD, and get fewer
535*4882a593Smuzhiyun * interrupts ... increasing per-urb latency by sharing interrupts.
536*4882a593Smuzhiyun * Drivers that queue bulk urbs may request that behavior.
537*4882a593Smuzhiyun */
538*4882a593Smuzhiyun if (index != (urb_priv->length - 1)
539*4882a593Smuzhiyun || (urb->transfer_flags & URB_NO_INTERRUPT))
540*4882a593Smuzhiyun info |= TD_DI_SET (6);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* use this td as the next dummy */
543*4882a593Smuzhiyun td_pt = urb_priv->td [index];
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* fill the old dummy TD */
546*4882a593Smuzhiyun td = urb_priv->td [index] = urb_priv->ed->dummy;
547*4882a593Smuzhiyun urb_priv->ed->dummy = td_pt;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun td->ed = urb_priv->ed;
550*4882a593Smuzhiyun td->next_dl_td = NULL;
551*4882a593Smuzhiyun td->index = index;
552*4882a593Smuzhiyun td->urb = urb;
553*4882a593Smuzhiyun td->data_dma = data;
554*4882a593Smuzhiyun if (!len)
555*4882a593Smuzhiyun data = 0;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun td->hwINFO = cpu_to_hc32 (ohci, info);
558*4882a593Smuzhiyun if (is_iso) {
559*4882a593Smuzhiyun td->hwCBP = cpu_to_hc32 (ohci, data & 0xFFFFF000);
560*4882a593Smuzhiyun *ohci_hwPSWp(ohci, td, 0) = cpu_to_hc16 (ohci,
561*4882a593Smuzhiyun (data & 0x0FFF) | 0xE000);
562*4882a593Smuzhiyun } else {
563*4882a593Smuzhiyun td->hwCBP = cpu_to_hc32 (ohci, data);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun if (data)
566*4882a593Smuzhiyun td->hwBE = cpu_to_hc32 (ohci, data + len - 1);
567*4882a593Smuzhiyun else
568*4882a593Smuzhiyun td->hwBE = 0;
569*4882a593Smuzhiyun td->hwNextTD = cpu_to_hc32 (ohci, td_pt->td_dma);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* append to queue */
572*4882a593Smuzhiyun list_add_tail (&td->td_list, &td->ed->td_list);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* hash it for later reverse mapping */
575*4882a593Smuzhiyun hash = TD_HASH_FUNC (td->td_dma);
576*4882a593Smuzhiyun td->td_hash = ohci->td_hash [hash];
577*4882a593Smuzhiyun ohci->td_hash [hash] = td;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* HC might read the TD (or cachelines) right away ... */
580*4882a593Smuzhiyun wmb ();
581*4882a593Smuzhiyun td->ed->hwTailP = td->hwNextTD;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Prepare all TDs of a transfer, and queue them onto the ED.
587*4882a593Smuzhiyun * Caller guarantees HC is active.
588*4882a593Smuzhiyun * Usually the ED is already on the schedule, so TDs might be
589*4882a593Smuzhiyun * processed as soon as they're queued.
590*4882a593Smuzhiyun */
td_submit_urb(struct ohci_hcd * ohci,struct urb * urb)591*4882a593Smuzhiyun static void td_submit_urb (
592*4882a593Smuzhiyun struct ohci_hcd *ohci,
593*4882a593Smuzhiyun struct urb *urb
594*4882a593Smuzhiyun ) {
595*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
596*4882a593Smuzhiyun struct device *dev = ohci_to_hcd(ohci)->self.controller;
597*4882a593Smuzhiyun dma_addr_t data;
598*4882a593Smuzhiyun int data_len = urb->transfer_buffer_length;
599*4882a593Smuzhiyun int cnt = 0;
600*4882a593Smuzhiyun u32 info = 0;
601*4882a593Smuzhiyun int is_out = usb_pipeout (urb->pipe);
602*4882a593Smuzhiyun int periodic = 0;
603*4882a593Smuzhiyun int i, this_sg_len, n;
604*4882a593Smuzhiyun struct scatterlist *sg;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* OHCI handles the bulk/interrupt data toggles itself. We just
607*4882a593Smuzhiyun * use the device toggle bits for resetting, and rely on the fact
608*4882a593Smuzhiyun * that resetting toggle is meaningless if the endpoint is active.
609*4882a593Smuzhiyun */
610*4882a593Smuzhiyun if (!usb_gettoggle (urb->dev, usb_pipeendpoint (urb->pipe), is_out)) {
611*4882a593Smuzhiyun usb_settoggle (urb->dev, usb_pipeendpoint (urb->pipe),
612*4882a593Smuzhiyun is_out, 1);
613*4882a593Smuzhiyun urb_priv->ed->hwHeadP &= ~cpu_to_hc32 (ohci, ED_C);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun list_add (&urb_priv->pending, &ohci->pending);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun i = urb->num_mapped_sgs;
619*4882a593Smuzhiyun if (data_len > 0 && i > 0) {
620*4882a593Smuzhiyun sg = urb->sg;
621*4882a593Smuzhiyun data = sg_dma_address(sg);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /*
624*4882a593Smuzhiyun * urb->transfer_buffer_length may be smaller than the
625*4882a593Smuzhiyun * size of the scatterlist (or vice versa)
626*4882a593Smuzhiyun */
627*4882a593Smuzhiyun this_sg_len = min_t(int, sg_dma_len(sg), data_len);
628*4882a593Smuzhiyun } else {
629*4882a593Smuzhiyun sg = NULL;
630*4882a593Smuzhiyun if (data_len)
631*4882a593Smuzhiyun data = urb->transfer_dma;
632*4882a593Smuzhiyun else
633*4882a593Smuzhiyun data = 0;
634*4882a593Smuzhiyun this_sg_len = data_len;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* NOTE: TD_CC is set so we can tell which TDs the HC processed by
638*4882a593Smuzhiyun * using TD_CC_GET, as well as by seeing them on the done list.
639*4882a593Smuzhiyun * (CC = NotAccessed ... 0x0F, or 0x0E in PSWs for ISO.)
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun switch (urb_priv->ed->type) {
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Bulk and interrupt are identical except for where in the schedule
644*4882a593Smuzhiyun * their EDs live.
645*4882a593Smuzhiyun */
646*4882a593Smuzhiyun case PIPE_INTERRUPT:
647*4882a593Smuzhiyun /* ... and periodic urbs have extra accounting */
648*4882a593Smuzhiyun periodic = ohci_to_hcd(ohci)->self.bandwidth_int_reqs++ == 0
649*4882a593Smuzhiyun && ohci_to_hcd(ohci)->self.bandwidth_isoc_reqs == 0;
650*4882a593Smuzhiyun fallthrough;
651*4882a593Smuzhiyun case PIPE_BULK:
652*4882a593Smuzhiyun info = is_out
653*4882a593Smuzhiyun ? TD_T_TOGGLE | TD_CC | TD_DP_OUT
654*4882a593Smuzhiyun : TD_T_TOGGLE | TD_CC | TD_DP_IN;
655*4882a593Smuzhiyun /* TDs _could_ transfer up to 8K each */
656*4882a593Smuzhiyun for (;;) {
657*4882a593Smuzhiyun n = min(this_sg_len, 4096);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* maybe avoid ED halt on final TD short read */
660*4882a593Smuzhiyun if (n >= data_len || (i == 1 && n >= this_sg_len)) {
661*4882a593Smuzhiyun if (!(urb->transfer_flags & URB_SHORT_NOT_OK))
662*4882a593Smuzhiyun info |= TD_R;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun td_fill(ohci, info, data, n, urb, cnt);
665*4882a593Smuzhiyun this_sg_len -= n;
666*4882a593Smuzhiyun data_len -= n;
667*4882a593Smuzhiyun data += n;
668*4882a593Smuzhiyun cnt++;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (this_sg_len <= 0) {
671*4882a593Smuzhiyun if (--i <= 0 || data_len <= 0)
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun sg = sg_next(sg);
674*4882a593Smuzhiyun data = sg_dma_address(sg);
675*4882a593Smuzhiyun this_sg_len = min_t(int, sg_dma_len(sg),
676*4882a593Smuzhiyun data_len);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun if ((urb->transfer_flags & URB_ZERO_PACKET)
680*4882a593Smuzhiyun && cnt < urb_priv->length) {
681*4882a593Smuzhiyun td_fill (ohci, info, 0, 0, urb, cnt);
682*4882a593Smuzhiyun cnt++;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun /* maybe kickstart bulk list */
685*4882a593Smuzhiyun if (urb_priv->ed->type == PIPE_BULK) {
686*4882a593Smuzhiyun wmb ();
687*4882a593Smuzhiyun ohci_writel (ohci, OHCI_BLF, &ohci->regs->cmdstatus);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* control manages DATA0/DATA1 toggle per-request; SETUP resets it,
692*4882a593Smuzhiyun * any DATA phase works normally, and the STATUS ack is special.
693*4882a593Smuzhiyun */
694*4882a593Smuzhiyun case PIPE_CONTROL:
695*4882a593Smuzhiyun info = TD_CC | TD_DP_SETUP | TD_T_DATA0;
696*4882a593Smuzhiyun td_fill (ohci, info, urb->setup_dma, 8, urb, cnt++);
697*4882a593Smuzhiyun if (data_len > 0) {
698*4882a593Smuzhiyun info = TD_CC | TD_R | TD_T_DATA1;
699*4882a593Smuzhiyun info |= is_out ? TD_DP_OUT : TD_DP_IN;
700*4882a593Smuzhiyun /* NOTE: mishandles transfers >8K, some >4K */
701*4882a593Smuzhiyun td_fill (ohci, info, data, data_len, urb, cnt++);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun info = (is_out || data_len == 0)
704*4882a593Smuzhiyun ? TD_CC | TD_DP_IN | TD_T_DATA1
705*4882a593Smuzhiyun : TD_CC | TD_DP_OUT | TD_T_DATA1;
706*4882a593Smuzhiyun td_fill (ohci, info, data, 0, urb, cnt++);
707*4882a593Smuzhiyun /* maybe kickstart control list */
708*4882a593Smuzhiyun wmb ();
709*4882a593Smuzhiyun ohci_writel (ohci, OHCI_CLF, &ohci->regs->cmdstatus);
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* ISO has no retransmit, so no toggle; and it uses special TDs.
713*4882a593Smuzhiyun * Each TD could handle multiple consecutive frames (interval 1);
714*4882a593Smuzhiyun * we could often reduce the number of TDs here.
715*4882a593Smuzhiyun */
716*4882a593Smuzhiyun case PIPE_ISOCHRONOUS:
717*4882a593Smuzhiyun for (cnt = urb_priv->td_cnt; cnt < urb->number_of_packets;
718*4882a593Smuzhiyun cnt++) {
719*4882a593Smuzhiyun int frame = urb->start_frame;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun // FIXME scheduling should handle frame counter
722*4882a593Smuzhiyun // roll-around ... exotic case (and OHCI has
723*4882a593Smuzhiyun // a 2^16 iso range, vs other HCs max of 2^10)
724*4882a593Smuzhiyun frame += cnt * urb->interval;
725*4882a593Smuzhiyun frame &= 0xffff;
726*4882a593Smuzhiyun td_fill (ohci, TD_CC | TD_ISO | frame,
727*4882a593Smuzhiyun data + urb->iso_frame_desc [cnt].offset,
728*4882a593Smuzhiyun urb->iso_frame_desc [cnt].length, urb, cnt);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun if (ohci_to_hcd(ohci)->self.bandwidth_isoc_reqs == 0) {
731*4882a593Smuzhiyun if (quirk_amdiso(ohci))
732*4882a593Smuzhiyun usb_amd_quirk_pll_disable();
733*4882a593Smuzhiyun if (quirk_amdprefetch(ohci))
734*4882a593Smuzhiyun sb800_prefetch(dev, 1);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun periodic = ohci_to_hcd(ohci)->self.bandwidth_isoc_reqs++ == 0
737*4882a593Smuzhiyun && ohci_to_hcd(ohci)->self.bandwidth_int_reqs == 0;
738*4882a593Smuzhiyun break;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* start periodic dma if needed */
742*4882a593Smuzhiyun if (periodic) {
743*4882a593Smuzhiyun wmb ();
744*4882a593Smuzhiyun ohci->hc_control |= OHCI_CTRL_PLE|OHCI_CTRL_IE;
745*4882a593Smuzhiyun ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun // ASSERT (urb_priv->length == cnt);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
752*4882a593Smuzhiyun * Done List handling functions
753*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* calculate transfer length/status and update the urb */
td_done(struct ohci_hcd * ohci,struct urb * urb,struct td * td)756*4882a593Smuzhiyun static int td_done(struct ohci_hcd *ohci, struct urb *urb, struct td *td)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun u32 tdINFO = hc32_to_cpup (ohci, &td->hwINFO);
759*4882a593Smuzhiyun int cc = 0;
760*4882a593Smuzhiyun int status = -EINPROGRESS;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun list_del (&td->td_list);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* ISO ... drivers see per-TD length/status */
765*4882a593Smuzhiyun if (tdINFO & TD_ISO) {
766*4882a593Smuzhiyun u16 tdPSW = ohci_hwPSW(ohci, td, 0);
767*4882a593Smuzhiyun int dlen = 0;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* NOTE: assumes FC in tdINFO == 0, and that
770*4882a593Smuzhiyun * only the first of 0..MAXPSW psws is used.
771*4882a593Smuzhiyun */
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun cc = (tdPSW >> 12) & 0xF;
774*4882a593Smuzhiyun if (tdINFO & TD_CC) /* hc didn't touch? */
775*4882a593Smuzhiyun return status;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (usb_pipeout (urb->pipe))
778*4882a593Smuzhiyun dlen = urb->iso_frame_desc [td->index].length;
779*4882a593Smuzhiyun else {
780*4882a593Smuzhiyun /* short reads are always OK for ISO */
781*4882a593Smuzhiyun if (cc == TD_DATAUNDERRUN)
782*4882a593Smuzhiyun cc = TD_CC_NOERROR;
783*4882a593Smuzhiyun dlen = tdPSW & 0x3ff;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun urb->actual_length += dlen;
786*4882a593Smuzhiyun urb->iso_frame_desc [td->index].actual_length = dlen;
787*4882a593Smuzhiyun urb->iso_frame_desc [td->index].status = cc_to_error [cc];
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (cc != TD_CC_NOERROR)
790*4882a593Smuzhiyun ohci_dbg(ohci,
791*4882a593Smuzhiyun "urb %p iso td %p (%d) len %d cc %d\n",
792*4882a593Smuzhiyun urb, td, 1 + td->index, dlen, cc);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* BULK, INT, CONTROL ... drivers see aggregate length/status,
795*4882a593Smuzhiyun * except that "setup" bytes aren't counted and "short" transfers
796*4882a593Smuzhiyun * might not be reported as errors.
797*4882a593Smuzhiyun */
798*4882a593Smuzhiyun } else {
799*4882a593Smuzhiyun int type = usb_pipetype (urb->pipe);
800*4882a593Smuzhiyun u32 tdBE = hc32_to_cpup (ohci, &td->hwBE);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun cc = TD_CC_GET (tdINFO);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* update packet status if needed (short is normally ok) */
805*4882a593Smuzhiyun if (cc == TD_DATAUNDERRUN
806*4882a593Smuzhiyun && !(urb->transfer_flags & URB_SHORT_NOT_OK))
807*4882a593Smuzhiyun cc = TD_CC_NOERROR;
808*4882a593Smuzhiyun if (cc != TD_CC_NOERROR && cc < 0x0E)
809*4882a593Smuzhiyun status = cc_to_error[cc];
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* count all non-empty packets except control SETUP packet */
812*4882a593Smuzhiyun if ((type != PIPE_CONTROL || td->index != 0) && tdBE != 0) {
813*4882a593Smuzhiyun if (td->hwCBP == 0)
814*4882a593Smuzhiyun urb->actual_length += tdBE - td->data_dma + 1;
815*4882a593Smuzhiyun else
816*4882a593Smuzhiyun urb->actual_length +=
817*4882a593Smuzhiyun hc32_to_cpup (ohci, &td->hwCBP)
818*4882a593Smuzhiyun - td->data_dma;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (cc != TD_CC_NOERROR && cc < 0x0E)
822*4882a593Smuzhiyun ohci_dbg(ohci,
823*4882a593Smuzhiyun "urb %p td %p (%d) cc %d, len=%d/%d\n",
824*4882a593Smuzhiyun urb, td, 1 + td->index, cc,
825*4882a593Smuzhiyun urb->actual_length,
826*4882a593Smuzhiyun urb->transfer_buffer_length);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun return status;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
832*4882a593Smuzhiyun
ed_halted(struct ohci_hcd * ohci,struct td * td,int cc)833*4882a593Smuzhiyun static void ed_halted(struct ohci_hcd *ohci, struct td *td, int cc)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun struct urb *urb = td->urb;
836*4882a593Smuzhiyun urb_priv_t *urb_priv = urb->hcpriv;
837*4882a593Smuzhiyun struct ed *ed = td->ed;
838*4882a593Smuzhiyun struct list_head *tmp = td->td_list.next;
839*4882a593Smuzhiyun __hc32 toggle = ed->hwHeadP & cpu_to_hc32 (ohci, ED_C);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* clear ed halt; this is the td that caused it, but keep it inactive
842*4882a593Smuzhiyun * until its urb->complete() has a chance to clean up.
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun ed->hwINFO |= cpu_to_hc32 (ohci, ED_SKIP);
845*4882a593Smuzhiyun wmb ();
846*4882a593Smuzhiyun ed->hwHeadP &= ~cpu_to_hc32 (ohci, ED_H);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* Get rid of all later tds from this urb. We don't have
849*4882a593Smuzhiyun * to be careful: no errors and nothing was transferred.
850*4882a593Smuzhiyun * Also patch the ed so it looks as if those tds completed normally.
851*4882a593Smuzhiyun */
852*4882a593Smuzhiyun while (tmp != &ed->td_list) {
853*4882a593Smuzhiyun struct td *next;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun next = list_entry (tmp, struct td, td_list);
856*4882a593Smuzhiyun tmp = next->td_list.next;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (next->urb != urb)
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* NOTE: if multi-td control DATA segments get supported,
862*4882a593Smuzhiyun * this urb had one of them, this td wasn't the last td
863*4882a593Smuzhiyun * in that segment (TD_R clear), this ed halted because
864*4882a593Smuzhiyun * of a short read, _and_ URB_SHORT_NOT_OK is clear ...
865*4882a593Smuzhiyun * then we need to leave the control STATUS packet queued
866*4882a593Smuzhiyun * and clear ED_SKIP.
867*4882a593Smuzhiyun */
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun list_del(&next->td_list);
870*4882a593Smuzhiyun urb_priv->td_cnt++;
871*4882a593Smuzhiyun ed->hwHeadP = next->hwNextTD | toggle;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* help for troubleshooting: report anything that
875*4882a593Smuzhiyun * looks odd ... that doesn't include protocol stalls
876*4882a593Smuzhiyun * (or maybe some other things)
877*4882a593Smuzhiyun */
878*4882a593Smuzhiyun switch (cc) {
879*4882a593Smuzhiyun case TD_DATAUNDERRUN:
880*4882a593Smuzhiyun if ((urb->transfer_flags & URB_SHORT_NOT_OK) == 0)
881*4882a593Smuzhiyun break;
882*4882a593Smuzhiyun fallthrough;
883*4882a593Smuzhiyun case TD_CC_STALL:
884*4882a593Smuzhiyun if (usb_pipecontrol (urb->pipe))
885*4882a593Smuzhiyun break;
886*4882a593Smuzhiyun fallthrough;
887*4882a593Smuzhiyun default:
888*4882a593Smuzhiyun ohci_dbg (ohci,
889*4882a593Smuzhiyun "urb %p path %s ep%d%s %08x cc %d --> status %d\n",
890*4882a593Smuzhiyun urb, urb->dev->devpath,
891*4882a593Smuzhiyun usb_pipeendpoint (urb->pipe),
892*4882a593Smuzhiyun usb_pipein (urb->pipe) ? "in" : "out",
893*4882a593Smuzhiyun hc32_to_cpu (ohci, td->hwINFO),
894*4882a593Smuzhiyun cc, cc_to_error [cc]);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* Add a TD to the done list */
add_to_done_list(struct ohci_hcd * ohci,struct td * td)899*4882a593Smuzhiyun static void add_to_done_list(struct ohci_hcd *ohci, struct td *td)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct td *td2, *td_prev;
902*4882a593Smuzhiyun struct ed *ed;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (td->next_dl_td)
905*4882a593Smuzhiyun return; /* Already on the list */
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* Add all the TDs going back until we reach one that's on the list */
908*4882a593Smuzhiyun ed = td->ed;
909*4882a593Smuzhiyun td2 = td_prev = td;
910*4882a593Smuzhiyun list_for_each_entry_continue_reverse(td2, &ed->td_list, td_list) {
911*4882a593Smuzhiyun if (td2->next_dl_td)
912*4882a593Smuzhiyun break;
913*4882a593Smuzhiyun td2->next_dl_td = td_prev;
914*4882a593Smuzhiyun td_prev = td2;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (ohci->dl_end)
918*4882a593Smuzhiyun ohci->dl_end->next_dl_td = td_prev;
919*4882a593Smuzhiyun else
920*4882a593Smuzhiyun ohci->dl_start = td_prev;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * Make td->next_dl_td point to td itself, to mark the fact
924*4882a593Smuzhiyun * that td is on the done list.
925*4882a593Smuzhiyun */
926*4882a593Smuzhiyun ohci->dl_end = td->next_dl_td = td;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* Did we just add the latest pending TD? */
929*4882a593Smuzhiyun td2 = ed->pending_td;
930*4882a593Smuzhiyun if (td2 && td2->next_dl_td)
931*4882a593Smuzhiyun ed->pending_td = NULL;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Get the entries on the hardware done queue and put them on our list */
update_done_list(struct ohci_hcd * ohci)935*4882a593Smuzhiyun static void update_done_list(struct ohci_hcd *ohci)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun u32 td_dma;
938*4882a593Smuzhiyun struct td *td = NULL;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun td_dma = hc32_to_cpup (ohci, &ohci->hcca->done_head);
941*4882a593Smuzhiyun ohci->hcca->done_head = 0;
942*4882a593Smuzhiyun wmb();
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* get TD from hc's singly linked list, and
945*4882a593Smuzhiyun * add to ours. ed->td_list changes later.
946*4882a593Smuzhiyun */
947*4882a593Smuzhiyun while (td_dma) {
948*4882a593Smuzhiyun int cc;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun td = dma_to_td (ohci, td_dma);
951*4882a593Smuzhiyun if (!td) {
952*4882a593Smuzhiyun ohci_err (ohci, "bad entry %8x\n", td_dma);
953*4882a593Smuzhiyun break;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun td->hwINFO |= cpu_to_hc32 (ohci, TD_DONE);
957*4882a593Smuzhiyun cc = TD_CC_GET (hc32_to_cpup (ohci, &td->hwINFO));
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* Non-iso endpoints can halt on error; un-halt,
960*4882a593Smuzhiyun * and dequeue any other TDs from this urb.
961*4882a593Smuzhiyun * No other TD could have caused the halt.
962*4882a593Smuzhiyun */
963*4882a593Smuzhiyun if (cc != TD_CC_NOERROR
964*4882a593Smuzhiyun && (td->ed->hwHeadP & cpu_to_hc32 (ohci, ED_H)))
965*4882a593Smuzhiyun ed_halted(ohci, td, cc);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun td_dma = hc32_to_cpup (ohci, &td->hwNextTD);
968*4882a593Smuzhiyun add_to_done_list(ohci, td);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* there are some urbs/eds to unlink; called in_irq(), with HCD locked */
finish_unlinks(struct ohci_hcd * ohci)975*4882a593Smuzhiyun static void finish_unlinks(struct ohci_hcd *ohci)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun unsigned tick = ohci_frame_no(ohci);
978*4882a593Smuzhiyun struct ed *ed, **last;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun rescan_all:
981*4882a593Smuzhiyun for (last = &ohci->ed_rm_list, ed = *last; ed != NULL; ed = *last) {
982*4882a593Smuzhiyun struct list_head *entry, *tmp;
983*4882a593Smuzhiyun int completed, modified;
984*4882a593Smuzhiyun __hc32 *prev;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* only take off EDs that the HC isn't using, accounting for
987*4882a593Smuzhiyun * frame counter wraps and EDs with partially retired TDs
988*4882a593Smuzhiyun */
989*4882a593Smuzhiyun if (likely(ohci->rh_state == OHCI_RH_RUNNING) &&
990*4882a593Smuzhiyun tick_before(tick, ed->tick)) {
991*4882a593Smuzhiyun skip_ed:
992*4882a593Smuzhiyun last = &ed->ed_next;
993*4882a593Smuzhiyun continue;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun if (!list_empty(&ed->td_list)) {
996*4882a593Smuzhiyun struct td *td;
997*4882a593Smuzhiyun u32 head;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun td = list_first_entry(&ed->td_list, struct td, td_list);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* INTR_WDH may need to clean up first */
1002*4882a593Smuzhiyun head = hc32_to_cpu(ohci, ed->hwHeadP) & TD_MASK;
1003*4882a593Smuzhiyun if (td->td_dma != head &&
1004*4882a593Smuzhiyun ohci->rh_state == OHCI_RH_RUNNING)
1005*4882a593Smuzhiyun goto skip_ed;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* Don't mess up anything already on the done list */
1008*4882a593Smuzhiyun if (td->next_dl_td)
1009*4882a593Smuzhiyun goto skip_ed;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* ED's now officially unlinked, hc doesn't see */
1013*4882a593Smuzhiyun ed->hwHeadP &= ~cpu_to_hc32(ohci, ED_H);
1014*4882a593Smuzhiyun ed->hwNextED = 0;
1015*4882a593Smuzhiyun wmb();
1016*4882a593Smuzhiyun ed->hwINFO &= ~cpu_to_hc32(ohci, ED_SKIP | ED_DEQUEUE);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* reentrancy: if we drop the schedule lock, someone might
1019*4882a593Smuzhiyun * have modified this list. normally it's just prepending
1020*4882a593Smuzhiyun * entries (which we'd ignore), but paranoia won't hurt.
1021*4882a593Smuzhiyun */
1022*4882a593Smuzhiyun *last = ed->ed_next;
1023*4882a593Smuzhiyun ed->ed_next = NULL;
1024*4882a593Smuzhiyun modified = 0;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* unlink urbs as requested, but rescan the list after
1027*4882a593Smuzhiyun * we call a completion since it might have unlinked
1028*4882a593Smuzhiyun * another (earlier) urb
1029*4882a593Smuzhiyun *
1030*4882a593Smuzhiyun * When we get here, the HC doesn't see this ed. But it
1031*4882a593Smuzhiyun * must not be rescheduled until all completed URBs have
1032*4882a593Smuzhiyun * been given back to the driver.
1033*4882a593Smuzhiyun */
1034*4882a593Smuzhiyun rescan_this:
1035*4882a593Smuzhiyun completed = 0;
1036*4882a593Smuzhiyun prev = &ed->hwHeadP;
1037*4882a593Smuzhiyun list_for_each_safe (entry, tmp, &ed->td_list) {
1038*4882a593Smuzhiyun struct td *td;
1039*4882a593Smuzhiyun struct urb *urb;
1040*4882a593Smuzhiyun urb_priv_t *urb_priv;
1041*4882a593Smuzhiyun __hc32 savebits;
1042*4882a593Smuzhiyun u32 tdINFO;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun td = list_entry (entry, struct td, td_list);
1045*4882a593Smuzhiyun urb = td->urb;
1046*4882a593Smuzhiyun urb_priv = td->urb->hcpriv;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (!urb->unlinked) {
1049*4882a593Smuzhiyun prev = &td->hwNextTD;
1050*4882a593Smuzhiyun continue;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* patch pointer hc uses */
1054*4882a593Smuzhiyun savebits = *prev & ~cpu_to_hc32 (ohci, TD_MASK);
1055*4882a593Smuzhiyun *prev = td->hwNextTD | savebits;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* If this was unlinked, the TD may not have been
1058*4882a593Smuzhiyun * retired ... so manually save the data toggle.
1059*4882a593Smuzhiyun * The controller ignores the value we save for
1060*4882a593Smuzhiyun * control and ISO endpoints.
1061*4882a593Smuzhiyun */
1062*4882a593Smuzhiyun tdINFO = hc32_to_cpup(ohci, &td->hwINFO);
1063*4882a593Smuzhiyun if ((tdINFO & TD_T) == TD_T_DATA0)
1064*4882a593Smuzhiyun ed->hwHeadP &= ~cpu_to_hc32(ohci, ED_C);
1065*4882a593Smuzhiyun else if ((tdINFO & TD_T) == TD_T_DATA1)
1066*4882a593Smuzhiyun ed->hwHeadP |= cpu_to_hc32(ohci, ED_C);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* HC may have partly processed this TD */
1069*4882a593Smuzhiyun td_done (ohci, urb, td);
1070*4882a593Smuzhiyun urb_priv->td_cnt++;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* if URB is done, clean up */
1073*4882a593Smuzhiyun if (urb_priv->td_cnt >= urb_priv->length) {
1074*4882a593Smuzhiyun modified = completed = 1;
1075*4882a593Smuzhiyun finish_urb(ohci, urb, 0);
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun if (completed && !list_empty (&ed->td_list))
1079*4882a593Smuzhiyun goto rescan_this;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /*
1082*4882a593Smuzhiyun * If no TDs are queued, ED is now idle.
1083*4882a593Smuzhiyun * Otherwise, if the HC is running, reschedule.
1084*4882a593Smuzhiyun * If the HC isn't running, add ED back to the
1085*4882a593Smuzhiyun * start of the list for later processing.
1086*4882a593Smuzhiyun */
1087*4882a593Smuzhiyun if (list_empty(&ed->td_list)) {
1088*4882a593Smuzhiyun ed->state = ED_IDLE;
1089*4882a593Smuzhiyun list_del(&ed->in_use_list);
1090*4882a593Smuzhiyun } else if (ohci->rh_state == OHCI_RH_RUNNING) {
1091*4882a593Smuzhiyun ed_schedule(ohci, ed);
1092*4882a593Smuzhiyun } else {
1093*4882a593Smuzhiyun ed->ed_next = ohci->ed_rm_list;
1094*4882a593Smuzhiyun ohci->ed_rm_list = ed;
1095*4882a593Smuzhiyun /* Don't loop on the same ED */
1096*4882a593Smuzhiyun if (last == &ohci->ed_rm_list)
1097*4882a593Smuzhiyun last = &ed->ed_next;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun if (modified)
1101*4882a593Smuzhiyun goto rescan_all;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun /* maybe reenable control and bulk lists */
1105*4882a593Smuzhiyun if (ohci->rh_state == OHCI_RH_RUNNING && !ohci->ed_rm_list) {
1106*4882a593Smuzhiyun u32 command = 0, control = 0;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun if (ohci->ed_controltail) {
1109*4882a593Smuzhiyun command |= OHCI_CLF;
1110*4882a593Smuzhiyun if (quirk_zfmicro(ohci))
1111*4882a593Smuzhiyun mdelay(1);
1112*4882a593Smuzhiyun if (!(ohci->hc_control & OHCI_CTRL_CLE)) {
1113*4882a593Smuzhiyun control |= OHCI_CTRL_CLE;
1114*4882a593Smuzhiyun ohci_writel (ohci, 0,
1115*4882a593Smuzhiyun &ohci->regs->ed_controlcurrent);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun if (ohci->ed_bulktail) {
1119*4882a593Smuzhiyun command |= OHCI_BLF;
1120*4882a593Smuzhiyun if (quirk_zfmicro(ohci))
1121*4882a593Smuzhiyun mdelay(1);
1122*4882a593Smuzhiyun if (!(ohci->hc_control & OHCI_CTRL_BLE)) {
1123*4882a593Smuzhiyun control |= OHCI_CTRL_BLE;
1124*4882a593Smuzhiyun ohci_writel (ohci, 0,
1125*4882a593Smuzhiyun &ohci->regs->ed_bulkcurrent);
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* CLE/BLE to enable, CLF/BLF to (maybe) kickstart */
1130*4882a593Smuzhiyun if (control) {
1131*4882a593Smuzhiyun ohci->hc_control |= control;
1132*4882a593Smuzhiyun if (quirk_zfmicro(ohci))
1133*4882a593Smuzhiyun mdelay(1);
1134*4882a593Smuzhiyun ohci_writel (ohci, ohci->hc_control,
1135*4882a593Smuzhiyun &ohci->regs->control);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun if (command) {
1138*4882a593Smuzhiyun if (quirk_zfmicro(ohci))
1139*4882a593Smuzhiyun mdelay(1);
1140*4882a593Smuzhiyun ohci_writel (ohci, command, &ohci->regs->cmdstatus);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Take back a TD from the host controller */
takeback_td(struct ohci_hcd * ohci,struct td * td)1150*4882a593Smuzhiyun static void takeback_td(struct ohci_hcd *ohci, struct td *td)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun struct urb *urb = td->urb;
1153*4882a593Smuzhiyun urb_priv_t *urb_priv = urb->hcpriv;
1154*4882a593Smuzhiyun struct ed *ed = td->ed;
1155*4882a593Smuzhiyun int status;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* update URB's length and status from TD */
1158*4882a593Smuzhiyun status = td_done(ohci, urb, td);
1159*4882a593Smuzhiyun urb_priv->td_cnt++;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* If all this urb's TDs are done, call complete() */
1162*4882a593Smuzhiyun if (urb_priv->td_cnt >= urb_priv->length)
1163*4882a593Smuzhiyun finish_urb(ohci, urb, status);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* clean schedule: unlink EDs that are no longer busy */
1166*4882a593Smuzhiyun if (list_empty(&ed->td_list)) {
1167*4882a593Smuzhiyun if (ed->state == ED_OPER)
1168*4882a593Smuzhiyun start_ed_unlink(ohci, ed);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* ... reenabling halted EDs only after fault cleanup */
1171*4882a593Smuzhiyun } else if ((ed->hwINFO & cpu_to_hc32(ohci, ED_SKIP | ED_DEQUEUE))
1172*4882a593Smuzhiyun == cpu_to_hc32(ohci, ED_SKIP)) {
1173*4882a593Smuzhiyun td = list_entry(ed->td_list.next, struct td, td_list);
1174*4882a593Smuzhiyun if (!(td->hwINFO & cpu_to_hc32(ohci, TD_DONE))) {
1175*4882a593Smuzhiyun ed->hwINFO &= ~cpu_to_hc32(ohci, ED_SKIP);
1176*4882a593Smuzhiyun /* ... hc may need waking-up */
1177*4882a593Smuzhiyun switch (ed->type) {
1178*4882a593Smuzhiyun case PIPE_CONTROL:
1179*4882a593Smuzhiyun ohci_writel(ohci, OHCI_CLF,
1180*4882a593Smuzhiyun &ohci->regs->cmdstatus);
1181*4882a593Smuzhiyun break;
1182*4882a593Smuzhiyun case PIPE_BULK:
1183*4882a593Smuzhiyun ohci_writel(ohci, OHCI_BLF,
1184*4882a593Smuzhiyun &ohci->regs->cmdstatus);
1185*4882a593Smuzhiyun break;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /*
1192*4882a593Smuzhiyun * Process normal completions (error or success) and clean the schedules.
1193*4882a593Smuzhiyun *
1194*4882a593Smuzhiyun * This is the main path for handing urbs back to drivers. The only other
1195*4882a593Smuzhiyun * normal path is finish_unlinks(), which unlinks URBs using ed_rm_list,
1196*4882a593Smuzhiyun * instead of scanning the (re-reversed) donelist as this does.
1197*4882a593Smuzhiyun */
process_done_list(struct ohci_hcd * ohci)1198*4882a593Smuzhiyun static void process_done_list(struct ohci_hcd *ohci)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun struct td *td;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun while (ohci->dl_start) {
1203*4882a593Smuzhiyun td = ohci->dl_start;
1204*4882a593Smuzhiyun if (td == ohci->dl_end)
1205*4882a593Smuzhiyun ohci->dl_start = ohci->dl_end = NULL;
1206*4882a593Smuzhiyun else
1207*4882a593Smuzhiyun ohci->dl_start = td->next_dl_td;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun takeback_td(ohci, td);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /*
1214*4882a593Smuzhiyun * TD takeback and URB giveback must be single-threaded.
1215*4882a593Smuzhiyun * This routine takes care of it all.
1216*4882a593Smuzhiyun */
ohci_work(struct ohci_hcd * ohci)1217*4882a593Smuzhiyun static void ohci_work(struct ohci_hcd *ohci)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun if (ohci->working) {
1220*4882a593Smuzhiyun ohci->restart_work = 1;
1221*4882a593Smuzhiyun return;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun ohci->working = 1;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun restart:
1226*4882a593Smuzhiyun process_done_list(ohci);
1227*4882a593Smuzhiyun if (ohci->ed_rm_list)
1228*4882a593Smuzhiyun finish_unlinks(ohci);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if (ohci->restart_work) {
1231*4882a593Smuzhiyun ohci->restart_work = 0;
1232*4882a593Smuzhiyun goto restart;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun ohci->working = 0;
1235*4882a593Smuzhiyun }
1236