xref: /OK3568_Linux_fs/kernel/drivers/usb/host/ohci-pxa27x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-1.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OHCI HCD (Host Controller Driver) for USB.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
6*4882a593Smuzhiyun  * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
7*4882a593Smuzhiyun  * (C) Copyright 2002 Hewlett-Packard Company
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Bus Glue for pxa27x
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Written by Christopher Hoover <ch@hpl.hp.com>
12*4882a593Smuzhiyun  * Based on fragments of previous driver by Russell King et al.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Modified for LH7A404 from ohci-sa1111.c
15*4882a593Smuzhiyun  *  by Durgesh Pattamatta <pattamattad@sharpsec.com>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Modified for pxa27x from ohci-lh7a404.c
18*4882a593Smuzhiyun  *  by Nick Bane <nick@cecomputing.co.uk> 26-8-2004
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * This file is licenced under the GPL.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/device.h>
25*4882a593Smuzhiyun #include <linux/dma-mapping.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/of_platform.h>
30*4882a593Smuzhiyun #include <linux/of_gpio.h>
31*4882a593Smuzhiyun #include <linux/platform_data/usb-ohci-pxa27x.h>
32*4882a593Smuzhiyun #include <linux/platform_data/usb-pxa3xx-ulpi.h>
33*4882a593Smuzhiyun #include <linux/platform_device.h>
34*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
35*4882a593Smuzhiyun #include <linux/signal.h>
36*4882a593Smuzhiyun #include <linux/usb.h>
37*4882a593Smuzhiyun #include <linux/usb/hcd.h>
38*4882a593Smuzhiyun #include <linux/usb/otg.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <mach/hardware.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "ohci.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DRIVER_DESC "OHCI PXA27x/PXA3x driver"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * UHC: USB Host Controller (OHCI-like) register definitions
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define UHCREV		(0x0000) /* UHC HCI Spec Revision */
50*4882a593Smuzhiyun #define UHCHCON		(0x0004) /* UHC Host Control Register */
51*4882a593Smuzhiyun #define UHCCOMS		(0x0008) /* UHC Command Status Register */
52*4882a593Smuzhiyun #define UHCINTS		(0x000C) /* UHC Interrupt Status Register */
53*4882a593Smuzhiyun #define UHCINTE		(0x0010) /* UHC Interrupt Enable */
54*4882a593Smuzhiyun #define UHCINTD		(0x0014) /* UHC Interrupt Disable */
55*4882a593Smuzhiyun #define UHCHCCA		(0x0018) /* UHC Host Controller Comm. Area */
56*4882a593Smuzhiyun #define UHCPCED		(0x001C) /* UHC Period Current Endpt Descr */
57*4882a593Smuzhiyun #define UHCCHED		(0x0020) /* UHC Control Head Endpt Descr */
58*4882a593Smuzhiyun #define UHCCCED		(0x0024) /* UHC Control Current Endpt Descr */
59*4882a593Smuzhiyun #define UHCBHED		(0x0028) /* UHC Bulk Head Endpt Descr */
60*4882a593Smuzhiyun #define UHCBCED		(0x002C) /* UHC Bulk Current Endpt Descr */
61*4882a593Smuzhiyun #define UHCDHEAD	(0x0030) /* UHC Done Head */
62*4882a593Smuzhiyun #define UHCFMI		(0x0034) /* UHC Frame Interval */
63*4882a593Smuzhiyun #define UHCFMR		(0x0038) /* UHC Frame Remaining */
64*4882a593Smuzhiyun #define UHCFMN		(0x003C) /* UHC Frame Number */
65*4882a593Smuzhiyun #define UHCPERS		(0x0040) /* UHC Periodic Start */
66*4882a593Smuzhiyun #define UHCLS		(0x0044) /* UHC Low Speed Threshold */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define UHCRHDA		(0x0048) /* UHC Root Hub Descriptor A */
69*4882a593Smuzhiyun #define UHCRHDA_NOCP	(1 << 12)	/* No over current protection */
70*4882a593Smuzhiyun #define UHCRHDA_OCPM	(1 << 11)	/* Over Current Protection Mode */
71*4882a593Smuzhiyun #define UHCRHDA_POTPGT(x) \
72*4882a593Smuzhiyun 			(((x) & 0xff) << 24) /* Power On To Power Good Time */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define UHCRHDB		(0x004C) /* UHC Root Hub Descriptor B */
75*4882a593Smuzhiyun #define UHCRHS		(0x0050) /* UHC Root Hub Status */
76*4882a593Smuzhiyun #define UHCRHPS1	(0x0054) /* UHC Root Hub Port 1 Status */
77*4882a593Smuzhiyun #define UHCRHPS2	(0x0058) /* UHC Root Hub Port 2 Status */
78*4882a593Smuzhiyun #define UHCRHPS3	(0x005C) /* UHC Root Hub Port 3 Status */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define UHCSTAT		(0x0060) /* UHC Status Register */
81*4882a593Smuzhiyun #define UHCSTAT_UPS3	(1 << 16)	/* USB Power Sense Port3 */
82*4882a593Smuzhiyun #define UHCSTAT_SBMAI	(1 << 15)	/* System Bus Master Abort Interrupt*/
83*4882a593Smuzhiyun #define UHCSTAT_SBTAI	(1 << 14)	/* System Bus Target Abort Interrupt*/
84*4882a593Smuzhiyun #define UHCSTAT_UPRI	(1 << 13)	/* USB Port Resume Interrupt */
85*4882a593Smuzhiyun #define UHCSTAT_UPS2	(1 << 12)	/* USB Power Sense Port 2 */
86*4882a593Smuzhiyun #define UHCSTAT_UPS1	(1 << 11)	/* USB Power Sense Port 1 */
87*4882a593Smuzhiyun #define UHCSTAT_HTA	(1 << 10)	/* HCI Target Abort */
88*4882a593Smuzhiyun #define UHCSTAT_HBA	(1 << 8)	/* HCI Buffer Active */
89*4882a593Smuzhiyun #define UHCSTAT_RWUE	(1 << 7)	/* HCI Remote Wake Up Event */
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define UHCHR           (0x0064) /* UHC Reset Register */
92*4882a593Smuzhiyun #define UHCHR_SSEP3	(1 << 11)	/* Sleep Standby Enable for Port3 */
93*4882a593Smuzhiyun #define UHCHR_SSEP2	(1 << 10)	/* Sleep Standby Enable for Port2 */
94*4882a593Smuzhiyun #define UHCHR_SSEP1	(1 << 9)	/* Sleep Standby Enable for Port1 */
95*4882a593Smuzhiyun #define UHCHR_PCPL	(1 << 7)	/* Power control polarity low */
96*4882a593Smuzhiyun #define UHCHR_PSPL	(1 << 6)	/* Power sense polarity low */
97*4882a593Smuzhiyun #define UHCHR_SSE	(1 << 5)	/* Sleep Standby Enable */
98*4882a593Smuzhiyun #define UHCHR_UIT	(1 << 4)	/* USB Interrupt Test */
99*4882a593Smuzhiyun #define UHCHR_SSDC	(1 << 3)	/* Simulation Scale Down Clock */
100*4882a593Smuzhiyun #define UHCHR_CGR	(1 << 2)	/* Clock Generation Reset */
101*4882a593Smuzhiyun #define UHCHR_FHR	(1 << 1)	/* Force Host Controller Reset */
102*4882a593Smuzhiyun #define UHCHR_FSBIR	(1 << 0)	/* Force System Bus Iface Reset */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define UHCHIE          (0x0068) /* UHC Interrupt Enable Register*/
105*4882a593Smuzhiyun #define UHCHIE_UPS3IE	(1 << 14)	/* Power Sense Port3 IntEn */
106*4882a593Smuzhiyun #define UHCHIE_UPRIE	(1 << 13)	/* Port Resume IntEn */
107*4882a593Smuzhiyun #define UHCHIE_UPS2IE	(1 << 12)	/* Power Sense Port2 IntEn */
108*4882a593Smuzhiyun #define UHCHIE_UPS1IE	(1 << 11)	/* Power Sense Port1 IntEn */
109*4882a593Smuzhiyun #define UHCHIE_TAIE	(1 << 10)	/* HCI Interface Transfer Abort
110*4882a593Smuzhiyun 					   Interrupt Enable*/
111*4882a593Smuzhiyun #define UHCHIE_HBAIE	(1 << 8)	/* HCI Buffer Active IntEn */
112*4882a593Smuzhiyun #define UHCHIE_RWIE	(1 << 7)	/* Remote Wake-up IntEn */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define UHCHIT          (0x006C) /* UHC Interrupt Test register */
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define PXA_UHC_MAX_PORTNUM    3
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const char hcd_name[] = "ohci-pxa27x";
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct hc_driver __read_mostly ohci_pxa27x_hc_driver;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct pxa27x_ohci {
123*4882a593Smuzhiyun 	struct clk	*clk;
124*4882a593Smuzhiyun 	void __iomem	*mmio_base;
125*4882a593Smuzhiyun 	struct regulator *vbus[3];
126*4882a593Smuzhiyun 	bool		vbus_enabled[3];
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define to_pxa27x_ohci(hcd)	(struct pxa27x_ohci *)(hcd_to_ohci(hcd)->priv)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun   PMM_NPS_MODE -- PMM Non-power switching mode
133*4882a593Smuzhiyun       Ports are powered continuously.
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun   PMM_GLOBAL_MODE -- PMM global switching mode
136*4882a593Smuzhiyun       All ports are powered at the same time.
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun   PMM_PERPORT_MODE -- PMM per port switching mode
139*4882a593Smuzhiyun       Ports are powered individually.
140*4882a593Smuzhiyun  */
pxa27x_ohci_select_pmm(struct pxa27x_ohci * pxa_ohci,int mode)141*4882a593Smuzhiyun static int pxa27x_ohci_select_pmm(struct pxa27x_ohci *pxa_ohci, int mode)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
144*4882a593Smuzhiyun 	uint32_t uhcrhdb = __raw_readl(pxa_ohci->mmio_base + UHCRHDB);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	switch (mode) {
147*4882a593Smuzhiyun 	case PMM_NPS_MODE:
148*4882a593Smuzhiyun 		uhcrhda |= RH_A_NPS;
149*4882a593Smuzhiyun 		break;
150*4882a593Smuzhiyun 	case PMM_GLOBAL_MODE:
151*4882a593Smuzhiyun 		uhcrhda &= ~(RH_A_NPS | RH_A_PSM);
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 	case PMM_PERPORT_MODE:
154*4882a593Smuzhiyun 		uhcrhda &= ~(RH_A_NPS);
155*4882a593Smuzhiyun 		uhcrhda |= RH_A_PSM;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		/* Set port power control mask bits, only 3 ports. */
158*4882a593Smuzhiyun 		uhcrhdb |= (0x7<<17);
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	default:
161*4882a593Smuzhiyun 		printk( KERN_ERR
162*4882a593Smuzhiyun 			"Invalid mode %d, set to non-power switch mode.\n",
163*4882a593Smuzhiyun 			mode );
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		uhcrhda |= RH_A_NPS;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	__raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
169*4882a593Smuzhiyun 	__raw_writel(uhcrhdb, pxa_ohci->mmio_base + UHCRHDB);
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
pxa27x_ohci_set_vbus_power(struct pxa27x_ohci * pxa_ohci,unsigned int port,bool enable)173*4882a593Smuzhiyun static int pxa27x_ohci_set_vbus_power(struct pxa27x_ohci *pxa_ohci,
174*4882a593Smuzhiyun 				      unsigned int port, bool enable)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct regulator *vbus = pxa_ohci->vbus[port];
177*4882a593Smuzhiyun 	int ret = 0;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(vbus))
180*4882a593Smuzhiyun 		return 0;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (enable && !pxa_ohci->vbus_enabled[port])
183*4882a593Smuzhiyun 		ret = regulator_enable(vbus);
184*4882a593Smuzhiyun 	else if (!enable && pxa_ohci->vbus_enabled[port])
185*4882a593Smuzhiyun 		ret = regulator_disable(vbus);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (ret < 0)
188*4882a593Smuzhiyun 		return ret;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	pxa_ohci->vbus_enabled[port] = enable;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
pxa27x_ohci_hub_control(struct usb_hcd * hcd,u16 typeReq,u16 wValue,u16 wIndex,char * buf,u16 wLength)195*4882a593Smuzhiyun static int pxa27x_ohci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
196*4882a593Smuzhiyun 				   u16 wIndex, char *buf, u16 wLength)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
199*4882a593Smuzhiyun 	int ret;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	switch (typeReq) {
202*4882a593Smuzhiyun 	case SetPortFeature:
203*4882a593Smuzhiyun 	case ClearPortFeature:
204*4882a593Smuzhiyun 		if (!wIndex || wIndex > 3)
205*4882a593Smuzhiyun 			return -EPIPE;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		if (wValue != USB_PORT_FEAT_POWER)
208*4882a593Smuzhiyun 			break;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		ret = pxa27x_ohci_set_vbus_power(pxa_ohci, wIndex - 1,
211*4882a593Smuzhiyun 						 typeReq == SetPortFeature);
212*4882a593Smuzhiyun 		if (ret)
213*4882a593Smuzhiyun 			return ret;
214*4882a593Smuzhiyun 		break;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return ohci_hub_control(hcd, typeReq, wValue, wIndex, buf, wLength);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
220*4882a593Smuzhiyun 
pxa27x_setup_hc(struct pxa27x_ohci * pxa_ohci,struct pxaohci_platform_data * inf)221*4882a593Smuzhiyun static inline void pxa27x_setup_hc(struct pxa27x_ohci *pxa_ohci,
222*4882a593Smuzhiyun 				   struct pxaohci_platform_data *inf)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
225*4882a593Smuzhiyun 	uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (inf->flags & ENABLE_PORT1)
228*4882a593Smuzhiyun 		uhchr &= ~UHCHR_SSEP1;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (inf->flags & ENABLE_PORT2)
231*4882a593Smuzhiyun 		uhchr &= ~UHCHR_SSEP2;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (inf->flags & ENABLE_PORT3)
234*4882a593Smuzhiyun 		uhchr &= ~UHCHR_SSEP3;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (inf->flags & POWER_CONTROL_LOW)
237*4882a593Smuzhiyun 		uhchr |= UHCHR_PCPL;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (inf->flags & POWER_SENSE_LOW)
240*4882a593Smuzhiyun 		uhchr |= UHCHR_PSPL;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (inf->flags & NO_OC_PROTECTION)
243*4882a593Smuzhiyun 		uhcrhda |= UHCRHDA_NOCP;
244*4882a593Smuzhiyun 	else
245*4882a593Smuzhiyun 		uhcrhda &= ~UHCRHDA_NOCP;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (inf->flags & OC_MODE_PERPORT)
248*4882a593Smuzhiyun 		uhcrhda |= UHCRHDA_OCPM;
249*4882a593Smuzhiyun 	else
250*4882a593Smuzhiyun 		uhcrhda &= ~UHCRHDA_OCPM;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (inf->power_on_delay) {
253*4882a593Smuzhiyun 		uhcrhda &= ~UHCRHDA_POTPGT(0xff);
254*4882a593Smuzhiyun 		uhcrhda |= UHCRHDA_POTPGT(inf->power_on_delay / 2);
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	__raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
258*4882a593Smuzhiyun 	__raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
pxa27x_reset_hc(struct pxa27x_ohci * pxa_ohci)261*4882a593Smuzhiyun static inline void pxa27x_reset_hc(struct pxa27x_ohci *pxa_ohci)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	__raw_writel(uhchr | UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
266*4882a593Smuzhiyun 	udelay(11);
267*4882a593Smuzhiyun 	__raw_writel(uhchr & ~UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #ifdef CONFIG_PXA27x
271*4882a593Smuzhiyun extern void pxa27x_clear_otgph(void);
272*4882a593Smuzhiyun #else
273*4882a593Smuzhiyun #define pxa27x_clear_otgph()	do {} while (0)
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun 
pxa27x_start_hc(struct pxa27x_ohci * pxa_ohci,struct device * dev)276*4882a593Smuzhiyun static int pxa27x_start_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	int retval;
279*4882a593Smuzhiyun 	struct pxaohci_platform_data *inf;
280*4882a593Smuzhiyun 	uint32_t uhchr;
281*4882a593Smuzhiyun 	struct usb_hcd *hcd = dev_get_drvdata(dev);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	inf = dev_get_platdata(dev);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	retval = clk_prepare_enable(pxa_ohci->clk);
286*4882a593Smuzhiyun 	if (retval)
287*4882a593Smuzhiyun 		return retval;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	pxa27x_reset_hc(pxa_ohci);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) | UHCHR_FSBIR;
292*4882a593Smuzhiyun 	__raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	while (__raw_readl(pxa_ohci->mmio_base + UHCHR) & UHCHR_FSBIR)
295*4882a593Smuzhiyun 		cpu_relax();
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	pxa27x_setup_hc(pxa_ohci, inf);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (inf->init)
300*4882a593Smuzhiyun 		retval = inf->init(dev);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (retval < 0) {
303*4882a593Smuzhiyun 		clk_disable_unprepare(pxa_ohci->clk);
304*4882a593Smuzhiyun 		return retval;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (cpu_is_pxa3xx())
308*4882a593Smuzhiyun 		pxa3xx_u2d_start_hc(&hcd->self);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) & ~UHCHR_SSE;
311*4882a593Smuzhiyun 	__raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
312*4882a593Smuzhiyun 	__raw_writel(UHCHIE_UPRIE | UHCHIE_RWIE, pxa_ohci->mmio_base + UHCHIE);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Clear any OTG Pin Hold */
315*4882a593Smuzhiyun 	pxa27x_clear_otgph();
316*4882a593Smuzhiyun 	return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
pxa27x_stop_hc(struct pxa27x_ohci * pxa_ohci,struct device * dev)319*4882a593Smuzhiyun static void pxa27x_stop_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct pxaohci_platform_data *inf;
322*4882a593Smuzhiyun 	struct usb_hcd *hcd = dev_get_drvdata(dev);
323*4882a593Smuzhiyun 	uint32_t uhccoms;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	inf = dev_get_platdata(dev);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (cpu_is_pxa3xx())
328*4882a593Smuzhiyun 		pxa3xx_u2d_stop_hc(&hcd->self);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (inf->exit)
331*4882a593Smuzhiyun 		inf->exit(dev);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	pxa27x_reset_hc(pxa_ohci);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Host Controller Reset */
336*4882a593Smuzhiyun 	uhccoms = __raw_readl(pxa_ohci->mmio_base + UHCCOMS) | 0x01;
337*4882a593Smuzhiyun 	__raw_writel(uhccoms, pxa_ohci->mmio_base + UHCCOMS);
338*4882a593Smuzhiyun 	udelay(10);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	clk_disable_unprepare(pxa_ohci->clk);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #ifdef CONFIG_OF
344*4882a593Smuzhiyun static const struct of_device_id pxa_ohci_dt_ids[] = {
345*4882a593Smuzhiyun 	{ .compatible = "marvell,pxa-ohci" },
346*4882a593Smuzhiyun 	{ }
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pxa_ohci_dt_ids);
350*4882a593Smuzhiyun 
ohci_pxa_of_init(struct platform_device * pdev)351*4882a593Smuzhiyun static int ohci_pxa_of_init(struct platform_device *pdev)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
354*4882a593Smuzhiyun 	struct pxaohci_platform_data *pdata;
355*4882a593Smuzhiyun 	u32 tmp;
356*4882a593Smuzhiyun 	int ret;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (!np)
359*4882a593Smuzhiyun 		return 0;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* Right now device-tree probed devices don't get dma_mask set.
362*4882a593Smuzhiyun 	 * Since shared usb code relies on it, set it here for now.
363*4882a593Smuzhiyun 	 * Once we have dma capability bindings this can go away.
364*4882a593Smuzhiyun 	 */
365*4882a593Smuzhiyun 	ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
366*4882a593Smuzhiyun 	if (ret)
367*4882a593Smuzhiyun 		return ret;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
370*4882a593Smuzhiyun 	if (!pdata)
371*4882a593Smuzhiyun 		return -ENOMEM;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (of_property_read_bool(np, "marvell,enable-port1"))
374*4882a593Smuzhiyun 		pdata->flags |= ENABLE_PORT1;
375*4882a593Smuzhiyun 	if (of_property_read_bool(np, "marvell,enable-port2"))
376*4882a593Smuzhiyun 		pdata->flags |= ENABLE_PORT2;
377*4882a593Smuzhiyun 	if (of_property_read_bool(np, "marvell,enable-port3"))
378*4882a593Smuzhiyun 		pdata->flags |= ENABLE_PORT3;
379*4882a593Smuzhiyun 	if (of_property_read_bool(np, "marvell,port-sense-low"))
380*4882a593Smuzhiyun 		pdata->flags |= POWER_SENSE_LOW;
381*4882a593Smuzhiyun 	if (of_property_read_bool(np, "marvell,power-control-low"))
382*4882a593Smuzhiyun 		pdata->flags |= POWER_CONTROL_LOW;
383*4882a593Smuzhiyun 	if (of_property_read_bool(np, "marvell,no-oc-protection"))
384*4882a593Smuzhiyun 		pdata->flags |= NO_OC_PROTECTION;
385*4882a593Smuzhiyun 	if (of_property_read_bool(np, "marvell,oc-mode-perport"))
386*4882a593Smuzhiyun 		pdata->flags |= OC_MODE_PERPORT;
387*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "marvell,power-on-delay", &tmp))
388*4882a593Smuzhiyun 		pdata->power_on_delay = tmp;
389*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "marvell,port-mode", &tmp))
390*4882a593Smuzhiyun 		pdata->port_mode = tmp;
391*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "marvell,power-budget", &tmp))
392*4882a593Smuzhiyun 		pdata->power_budget = tmp;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	pdev->dev.platform_data = pdata;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun #else
ohci_pxa_of_init(struct platform_device * pdev)399*4882a593Smuzhiyun static int ohci_pxa_of_init(struct platform_device *pdev)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #endif
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* configure so an HC device and id are always provided */
408*4882a593Smuzhiyun /* always called with process context; sleeping is OK */
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /**
412*4882a593Smuzhiyun  * ohci_hcd_pxa27x_probe - initialize pxa27x-based HCDs
413*4882a593Smuzhiyun  * Context: !in_interrupt()
414*4882a593Smuzhiyun  *
415*4882a593Smuzhiyun  * Allocates basic resources for this USB host controller, and
416*4882a593Smuzhiyun  * then invokes the start() method for the HCD associated with it
417*4882a593Smuzhiyun  * through the hotplug entry's driver_data.
418*4882a593Smuzhiyun  *
419*4882a593Smuzhiyun  */
ohci_hcd_pxa27x_probe(struct platform_device * pdev)420*4882a593Smuzhiyun static int ohci_hcd_pxa27x_probe(struct platform_device *pdev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	int retval, irq;
423*4882a593Smuzhiyun 	struct usb_hcd *hcd;
424*4882a593Smuzhiyun 	struct pxaohci_platform_data *inf;
425*4882a593Smuzhiyun 	struct pxa27x_ohci *pxa_ohci;
426*4882a593Smuzhiyun 	struct ohci_hcd *ohci;
427*4882a593Smuzhiyun 	struct resource *r;
428*4882a593Smuzhiyun 	struct clk *usb_clk;
429*4882a593Smuzhiyun 	unsigned int i;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	retval = ohci_pxa_of_init(pdev);
432*4882a593Smuzhiyun 	if (retval)
433*4882a593Smuzhiyun 		return retval;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	inf = dev_get_platdata(&pdev->dev);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (!inf)
438*4882a593Smuzhiyun 		return -ENODEV;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
441*4882a593Smuzhiyun 	if (irq < 0) {
442*4882a593Smuzhiyun 		pr_err("no resource of IORESOURCE_IRQ");
443*4882a593Smuzhiyun 		return irq;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	usb_clk = devm_clk_get(&pdev->dev, NULL);
447*4882a593Smuzhiyun 	if (IS_ERR(usb_clk))
448*4882a593Smuzhiyun 		return PTR_ERR(usb_clk);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	hcd = usb_create_hcd(&ohci_pxa27x_hc_driver, &pdev->dev, "pxa27x");
451*4882a593Smuzhiyun 	if (!hcd)
452*4882a593Smuzhiyun 		return -ENOMEM;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
455*4882a593Smuzhiyun 	hcd->regs = devm_ioremap_resource(&pdev->dev, r);
456*4882a593Smuzhiyun 	if (IS_ERR(hcd->regs)) {
457*4882a593Smuzhiyun 		retval = PTR_ERR(hcd->regs);
458*4882a593Smuzhiyun 		goto err;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 	hcd->rsrc_start = r->start;
461*4882a593Smuzhiyun 	hcd->rsrc_len = resource_size(r);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* initialize "struct pxa27x_ohci" */
464*4882a593Smuzhiyun 	pxa_ohci = to_pxa27x_ohci(hcd);
465*4882a593Smuzhiyun 	pxa_ohci->clk = usb_clk;
466*4882a593Smuzhiyun 	pxa_ohci->mmio_base = (void __iomem *)hcd->regs;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	for (i = 0; i < 3; ++i) {
469*4882a593Smuzhiyun 		char name[6];
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		if (!(inf->flags & (ENABLE_PORT1 << i)))
472*4882a593Smuzhiyun 			continue;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 		sprintf(name, "vbus%u", i + 1);
475*4882a593Smuzhiyun 		pxa_ohci->vbus[i] = devm_regulator_get(&pdev->dev, name);
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	retval = pxa27x_start_hc(pxa_ohci, &pdev->dev);
479*4882a593Smuzhiyun 	if (retval < 0) {
480*4882a593Smuzhiyun 		pr_debug("pxa27x_start_hc failed");
481*4882a593Smuzhiyun 		goto err;
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* Select Power Management Mode */
485*4882a593Smuzhiyun 	pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (inf->power_budget)
488*4882a593Smuzhiyun 		hcd->power_budget = inf->power_budget;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* The value of NDP in roothub_a is incorrect on this hardware */
491*4882a593Smuzhiyun 	ohci = hcd_to_ohci(hcd);
492*4882a593Smuzhiyun 	ohci->num_ports = 3;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	retval = usb_add_hcd(hcd, irq, 0);
495*4882a593Smuzhiyun 	if (retval == 0) {
496*4882a593Smuzhiyun 		device_wakeup_enable(hcd->self.controller);
497*4882a593Smuzhiyun 		return retval;
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	pxa27x_stop_hc(pxa_ohci, &pdev->dev);
501*4882a593Smuzhiyun  err:
502*4882a593Smuzhiyun 	usb_put_hcd(hcd);
503*4882a593Smuzhiyun 	return retval;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /* may be called without controller electrically present */
508*4882a593Smuzhiyun /* may be called with controller, bus, and devices active */
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /**
511*4882a593Smuzhiyun  * ohci_hcd_pxa27x_remove - shutdown processing for pxa27x-based HCDs
512*4882a593Smuzhiyun  * @dev: USB Host Controller being removed
513*4882a593Smuzhiyun  * Context: !in_interrupt()
514*4882a593Smuzhiyun  *
515*4882a593Smuzhiyun  * Reverses the effect of ohci_hcd_pxa27x_probe(), first invoking
516*4882a593Smuzhiyun  * the HCD's stop() method.  It is always called from a thread
517*4882a593Smuzhiyun  * context, normally "rmmod", "apmd", or something similar.
518*4882a593Smuzhiyun  *
519*4882a593Smuzhiyun  */
ohci_hcd_pxa27x_remove(struct platform_device * pdev)520*4882a593Smuzhiyun static int ohci_hcd_pxa27x_remove(struct platform_device *pdev)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct usb_hcd *hcd = platform_get_drvdata(pdev);
523*4882a593Smuzhiyun 	struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
524*4882a593Smuzhiyun 	unsigned int i;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	usb_remove_hcd(hcd);
527*4882a593Smuzhiyun 	pxa27x_stop_hc(pxa_ohci, &pdev->dev);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	for (i = 0; i < 3; ++i)
530*4882a593Smuzhiyun 		pxa27x_ohci_set_vbus_power(pxa_ohci, i, false);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	usb_put_hcd(hcd);
533*4882a593Smuzhiyun 	return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun #ifdef CONFIG_PM
ohci_hcd_pxa27x_drv_suspend(struct device * dev)539*4882a593Smuzhiyun static int ohci_hcd_pxa27x_drv_suspend(struct device *dev)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct usb_hcd *hcd = dev_get_drvdata(dev);
542*4882a593Smuzhiyun 	struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
543*4882a593Smuzhiyun 	struct ohci_hcd *ohci = hcd_to_ohci(hcd);
544*4882a593Smuzhiyun 	bool do_wakeup = device_may_wakeup(dev);
545*4882a593Smuzhiyun 	int ret;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (time_before(jiffies, ohci->next_statechange))
549*4882a593Smuzhiyun 		msleep(5);
550*4882a593Smuzhiyun 	ohci->next_statechange = jiffies;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	ret = ohci_suspend(hcd, do_wakeup);
553*4882a593Smuzhiyun 	if (ret)
554*4882a593Smuzhiyun 		return ret;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	pxa27x_stop_hc(pxa_ohci, dev);
557*4882a593Smuzhiyun 	return ret;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
ohci_hcd_pxa27x_drv_resume(struct device * dev)560*4882a593Smuzhiyun static int ohci_hcd_pxa27x_drv_resume(struct device *dev)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct usb_hcd *hcd = dev_get_drvdata(dev);
563*4882a593Smuzhiyun 	struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
564*4882a593Smuzhiyun 	struct pxaohci_platform_data *inf = dev_get_platdata(dev);
565*4882a593Smuzhiyun 	struct ohci_hcd *ohci = hcd_to_ohci(hcd);
566*4882a593Smuzhiyun 	int status;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (time_before(jiffies, ohci->next_statechange))
569*4882a593Smuzhiyun 		msleep(5);
570*4882a593Smuzhiyun 	ohci->next_statechange = jiffies;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	status = pxa27x_start_hc(pxa_ohci, dev);
573*4882a593Smuzhiyun 	if (status < 0)
574*4882a593Smuzhiyun 		return status;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Select Power Management Mode */
577*4882a593Smuzhiyun 	pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	ohci_resume(hcd, false);
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun static const struct dev_pm_ops ohci_hcd_pxa27x_pm_ops = {
584*4882a593Smuzhiyun 	.suspend	= ohci_hcd_pxa27x_drv_suspend,
585*4882a593Smuzhiyun 	.resume		= ohci_hcd_pxa27x_drv_resume,
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun #endif
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun static struct platform_driver ohci_hcd_pxa27x_driver = {
590*4882a593Smuzhiyun 	.probe		= ohci_hcd_pxa27x_probe,
591*4882a593Smuzhiyun 	.remove		= ohci_hcd_pxa27x_remove,
592*4882a593Smuzhiyun 	.shutdown	= usb_hcd_platform_shutdown,
593*4882a593Smuzhiyun 	.driver		= {
594*4882a593Smuzhiyun 		.name	= "pxa27x-ohci",
595*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(pxa_ohci_dt_ids),
596*4882a593Smuzhiyun #ifdef CONFIG_PM
597*4882a593Smuzhiyun 		.pm	= &ohci_hcd_pxa27x_pm_ops,
598*4882a593Smuzhiyun #endif
599*4882a593Smuzhiyun 	},
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static const struct ohci_driver_overrides pxa27x_overrides __initconst = {
603*4882a593Smuzhiyun 	.extra_priv_size =      sizeof(struct pxa27x_ohci),
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
ohci_pxa27x_init(void)606*4882a593Smuzhiyun static int __init ohci_pxa27x_init(void)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	if (usb_disabled())
609*4882a593Smuzhiyun 		return -ENODEV;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	pr_info("%s: " DRIVER_DESC "\n", hcd_name);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	ohci_init_driver(&ohci_pxa27x_hc_driver, &pxa27x_overrides);
614*4882a593Smuzhiyun 	ohci_pxa27x_hc_driver.hub_control = pxa27x_ohci_hub_control;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return platform_driver_register(&ohci_hcd_pxa27x_driver);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun module_init(ohci_pxa27x_init);
619*4882a593Smuzhiyun 
ohci_pxa27x_cleanup(void)620*4882a593Smuzhiyun static void __exit ohci_pxa27x_cleanup(void)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	platform_driver_unregister(&ohci_hcd_pxa27x_driver);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun module_exit(ohci_pxa27x_cleanup);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
627*4882a593Smuzhiyun MODULE_LICENSE("GPL");
628*4882a593Smuzhiyun MODULE_ALIAS("platform:pxa27x-ohci");
629