xref: /OK3568_Linux_fs/kernel/drivers/usb/host/ohci-hcd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-1.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Open Host Controller Interface (OHCI) driver for USB.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Maintainer: Alan Stern <stern@rowland.harvard.edu>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
8*4882a593Smuzhiyun  * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * [ Initialisation is based on Linus'  ]
11*4882a593Smuzhiyun  * [ uhci code and gregs ohci fragments ]
12*4882a593Smuzhiyun  * [ (C) Copyright 1999 Linus Torvalds  ]
13*4882a593Smuzhiyun  * [ (C) Copyright 1999 Gregory P. Smith]
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
17*4882a593Smuzhiyun  * interfaces (though some non-x86 Intel chips use it).  It supports
18*4882a593Smuzhiyun  * smarter hardware than UHCI.  A download link for the spec available
19*4882a593Smuzhiyun  * through the https://www.usb.org website.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * This file is licenced under the GPL.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/moduleparam.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/ioport.h>
30*4882a593Smuzhiyun #include <linux/sched.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun #include <linux/errno.h>
33*4882a593Smuzhiyun #include <linux/init.h>
34*4882a593Smuzhiyun #include <linux/timer.h>
35*4882a593Smuzhiyun #include <linux/list.h>
36*4882a593Smuzhiyun #include <linux/usb.h>
37*4882a593Smuzhiyun #include <linux/usb/otg.h>
38*4882a593Smuzhiyun #include <linux/usb/hcd.h>
39*4882a593Smuzhiyun #include <linux/dma-mapping.h>
40*4882a593Smuzhiyun #include <linux/dmapool.h>
41*4882a593Smuzhiyun #include <linux/workqueue.h>
42*4882a593Smuzhiyun #include <linux/debugfs.h>
43*4882a593Smuzhiyun #include <linux/genalloc.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include <asm/io.h>
46*4882a593Smuzhiyun #include <asm/irq.h>
47*4882a593Smuzhiyun #include <asm/unaligned.h>
48*4882a593Smuzhiyun #include <asm/byteorder.h>
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
52*4882a593Smuzhiyun #define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* For initializing controller (mask in an HCFS mode too) */
57*4882a593Smuzhiyun #define	OHCI_CONTROL_INIT	OHCI_CTRL_CBSR
58*4882a593Smuzhiyun #define	OHCI_INTR_INIT \
59*4882a593Smuzhiyun 		(OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \
60*4882a593Smuzhiyun 		| OHCI_INTR_RD | OHCI_INTR_WDH)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #ifdef __hppa__
63*4882a593Smuzhiyun /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
64*4882a593Smuzhiyun #define	IR_DISABLE
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP
68*4882a593Smuzhiyun /* OMAP doesn't support IR (no SMM; not needed) */
69*4882a593Smuzhiyun #define	IR_DISABLE
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const char	hcd_name [] = "ohci_hcd";
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define	STATECHANGE_DELAY	msecs_to_jiffies(300)
77*4882a593Smuzhiyun #define	IO_WATCHDOG_DELAY	msecs_to_jiffies(275)
78*4882a593Smuzhiyun #define	IO_WATCHDOG_OFF		0xffffff00
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #include "ohci.h"
81*4882a593Smuzhiyun #include "pci-quirks.h"
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static void ohci_dump(struct ohci_hcd *ohci);
84*4882a593Smuzhiyun static void ohci_stop(struct usb_hcd *hcd);
85*4882a593Smuzhiyun static void io_watchdog_func(struct timer_list *t);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #include "ohci-hub.c"
88*4882a593Smuzhiyun #include "ohci-dbg.c"
89*4882a593Smuzhiyun #include "ohci-mem.c"
90*4882a593Smuzhiyun #include "ohci-q.c"
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * On architectures with edge-triggered interrupts we must never return
95*4882a593Smuzhiyun  * IRQ_NONE.
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun #if defined(CONFIG_SA1111)  /* ... or other edge-triggered systems */
98*4882a593Smuzhiyun #define IRQ_NOTMINE	IRQ_HANDLED
99*4882a593Smuzhiyun #else
100*4882a593Smuzhiyun #define IRQ_NOTMINE	IRQ_NONE
101*4882a593Smuzhiyun #endif
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Some boards misreport power switching/overcurrent */
105*4882a593Smuzhiyun static bool distrust_firmware;
106*4882a593Smuzhiyun module_param (distrust_firmware, bool, 0);
107*4882a593Smuzhiyun MODULE_PARM_DESC (distrust_firmware,
108*4882a593Smuzhiyun 	"true to distrust firmware power/overcurrent setup");
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
111*4882a593Smuzhiyun static bool no_handshake;
112*4882a593Smuzhiyun module_param (no_handshake, bool, 0);
113*4882a593Smuzhiyun MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake");
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
116*4882a593Smuzhiyun 
number_of_tds(struct urb * urb)117*4882a593Smuzhiyun static int number_of_tds(struct urb *urb)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	int			len, i, num, this_sg_len;
120*4882a593Smuzhiyun 	struct scatterlist	*sg;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	len = urb->transfer_buffer_length;
123*4882a593Smuzhiyun 	i = urb->num_mapped_sgs;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (len > 0 && i > 0) {		/* Scatter-gather transfer */
126*4882a593Smuzhiyun 		num = 0;
127*4882a593Smuzhiyun 		sg = urb->sg;
128*4882a593Smuzhiyun 		for (;;) {
129*4882a593Smuzhiyun 			this_sg_len = min_t(int, sg_dma_len(sg), len);
130*4882a593Smuzhiyun 			num += DIV_ROUND_UP(this_sg_len, 4096);
131*4882a593Smuzhiyun 			len -= this_sg_len;
132*4882a593Smuzhiyun 			if (--i <= 0 || len <= 0)
133*4882a593Smuzhiyun 				break;
134*4882a593Smuzhiyun 			sg = sg_next(sg);
135*4882a593Smuzhiyun 		}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	} else {			/* Non-SG transfer */
138*4882a593Smuzhiyun 		/* one TD for every 4096 Bytes (could be up to 8K) */
139*4882a593Smuzhiyun 		num = DIV_ROUND_UP(len, 4096);
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 	return num;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun  * queue up an urb for anything except the root hub
146*4882a593Smuzhiyun  */
ohci_urb_enqueue(struct usb_hcd * hcd,struct urb * urb,gfp_t mem_flags)147*4882a593Smuzhiyun static int ohci_urb_enqueue (
148*4882a593Smuzhiyun 	struct usb_hcd	*hcd,
149*4882a593Smuzhiyun 	struct urb	*urb,
150*4882a593Smuzhiyun 	gfp_t		mem_flags
151*4882a593Smuzhiyun ) {
152*4882a593Smuzhiyun 	struct ohci_hcd	*ohci = hcd_to_ohci (hcd);
153*4882a593Smuzhiyun 	struct ed	*ed;
154*4882a593Smuzhiyun 	urb_priv_t	*urb_priv;
155*4882a593Smuzhiyun 	unsigned int	pipe = urb->pipe;
156*4882a593Smuzhiyun 	int		i, size = 0;
157*4882a593Smuzhiyun 	unsigned long	flags;
158*4882a593Smuzhiyun 	int		retval = 0;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* every endpoint has a ed, locate and maybe (re)initialize it */
161*4882a593Smuzhiyun 	ed = ed_get(ohci, urb->ep, urb->dev, pipe, urb->interval);
162*4882a593Smuzhiyun 	if (! ed)
163*4882a593Smuzhiyun 		return -ENOMEM;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* for the private part of the URB we need the number of TDs (size) */
166*4882a593Smuzhiyun 	switch (ed->type) {
167*4882a593Smuzhiyun 		case PIPE_CONTROL:
168*4882a593Smuzhiyun 			/* td_submit_urb() doesn't yet handle these */
169*4882a593Smuzhiyun 			if (urb->transfer_buffer_length > 4096)
170*4882a593Smuzhiyun 				return -EMSGSIZE;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 			/* 1 TD for setup, 1 for ACK, plus ... */
173*4882a593Smuzhiyun 			size = 2;
174*4882a593Smuzhiyun 			/* FALLTHROUGH */
175*4882a593Smuzhiyun 		// case PIPE_INTERRUPT:
176*4882a593Smuzhiyun 		// case PIPE_BULK:
177*4882a593Smuzhiyun 		default:
178*4882a593Smuzhiyun 			size += number_of_tds(urb);
179*4882a593Smuzhiyun 			/* maybe a zero-length packet to wrap it up */
180*4882a593Smuzhiyun 			if (size == 0)
181*4882a593Smuzhiyun 				size++;
182*4882a593Smuzhiyun 			else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0
183*4882a593Smuzhiyun 				&& (urb->transfer_buffer_length
184*4882a593Smuzhiyun 					% usb_maxpacket (urb->dev, pipe,
185*4882a593Smuzhiyun 						usb_pipeout (pipe))) == 0)
186*4882a593Smuzhiyun 				size++;
187*4882a593Smuzhiyun 			break;
188*4882a593Smuzhiyun 		case PIPE_ISOCHRONOUS: /* number of packets from URB */
189*4882a593Smuzhiyun 			size = urb->number_of_packets;
190*4882a593Smuzhiyun 			break;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* allocate the private part of the URB */
194*4882a593Smuzhiyun 	urb_priv = kzalloc (sizeof (urb_priv_t) + size * sizeof (struct td *),
195*4882a593Smuzhiyun 			mem_flags);
196*4882a593Smuzhiyun 	if (!urb_priv)
197*4882a593Smuzhiyun 		return -ENOMEM;
198*4882a593Smuzhiyun 	INIT_LIST_HEAD (&urb_priv->pending);
199*4882a593Smuzhiyun 	urb_priv->length = size;
200*4882a593Smuzhiyun 	urb_priv->ed = ed;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* allocate the TDs (deferring hash chain updates) */
203*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
204*4882a593Smuzhiyun 		urb_priv->td [i] = td_alloc (ohci, mem_flags);
205*4882a593Smuzhiyun 		if (!urb_priv->td [i]) {
206*4882a593Smuzhiyun 			urb_priv->length = i;
207*4882a593Smuzhiyun 			urb_free_priv (ohci, urb_priv);
208*4882a593Smuzhiyun 			return -ENOMEM;
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	spin_lock_irqsave (&ohci->lock, flags);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* don't submit to a dead HC */
215*4882a593Smuzhiyun 	if (!HCD_HW_ACCESSIBLE(hcd)) {
216*4882a593Smuzhiyun 		retval = -ENODEV;
217*4882a593Smuzhiyun 		goto fail;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 	if (ohci->rh_state != OHCI_RH_RUNNING) {
220*4882a593Smuzhiyun 		retval = -ENODEV;
221*4882a593Smuzhiyun 		goto fail;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 	retval = usb_hcd_link_urb_to_ep(hcd, urb);
224*4882a593Smuzhiyun 	if (retval)
225*4882a593Smuzhiyun 		goto fail;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* schedule the ed if needed */
228*4882a593Smuzhiyun 	if (ed->state == ED_IDLE) {
229*4882a593Smuzhiyun 		retval = ed_schedule (ohci, ed);
230*4882a593Smuzhiyun 		if (retval < 0) {
231*4882a593Smuzhiyun 			usb_hcd_unlink_urb_from_ep(hcd, urb);
232*4882a593Smuzhiyun 			goto fail;
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		/* Start up the I/O watchdog timer, if it's not running */
236*4882a593Smuzhiyun 		if (ohci->prev_frame_no == IO_WATCHDOG_OFF &&
237*4882a593Smuzhiyun 				list_empty(&ohci->eds_in_use) &&
238*4882a593Smuzhiyun 				!(ohci->flags & OHCI_QUIRK_QEMU)) {
239*4882a593Smuzhiyun 			ohci->prev_frame_no = ohci_frame_no(ohci);
240*4882a593Smuzhiyun 			mod_timer(&ohci->io_watchdog,
241*4882a593Smuzhiyun 					jiffies + IO_WATCHDOG_DELAY);
242*4882a593Smuzhiyun 		}
243*4882a593Smuzhiyun 		list_add(&ed->in_use_list, &ohci->eds_in_use);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		if (ed->type == PIPE_ISOCHRONOUS) {
246*4882a593Smuzhiyun 			u16	frame = ohci_frame_no(ohci);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 			/* delay a few frames before the first TD */
249*4882a593Smuzhiyun 			frame += max_t (u16, 8, ed->interval);
250*4882a593Smuzhiyun 			frame &= ~(ed->interval - 1);
251*4882a593Smuzhiyun 			frame |= ed->branch;
252*4882a593Smuzhiyun 			urb->start_frame = frame;
253*4882a593Smuzhiyun 			ed->last_iso = frame + ed->interval * (size - 1);
254*4882a593Smuzhiyun 		}
255*4882a593Smuzhiyun 	} else if (ed->type == PIPE_ISOCHRONOUS) {
256*4882a593Smuzhiyun 		u16	next = ohci_frame_no(ohci) + 1;
257*4882a593Smuzhiyun 		u16	frame = ed->last_iso + ed->interval;
258*4882a593Smuzhiyun 		u16	length = ed->interval * (size - 1);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		/* Behind the scheduling threshold? */
261*4882a593Smuzhiyun 		if (unlikely(tick_before(frame, next))) {
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 			/* URB_ISO_ASAP: Round up to the first available slot */
264*4882a593Smuzhiyun 			if (urb->transfer_flags & URB_ISO_ASAP) {
265*4882a593Smuzhiyun 				frame += (next - frame + ed->interval - 1) &
266*4882a593Smuzhiyun 						-ed->interval;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 			/*
269*4882a593Smuzhiyun 			 * Not ASAP: Use the next slot in the stream,
270*4882a593Smuzhiyun 			 * no matter what.
271*4882a593Smuzhiyun 			 */
272*4882a593Smuzhiyun 			} else {
273*4882a593Smuzhiyun 				/*
274*4882a593Smuzhiyun 				 * Some OHCI hardware doesn't handle late TDs
275*4882a593Smuzhiyun 				 * correctly.  After retiring them it proceeds
276*4882a593Smuzhiyun 				 * to the next ED instead of the next TD.
277*4882a593Smuzhiyun 				 * Therefore we have to omit the late TDs
278*4882a593Smuzhiyun 				 * entirely.
279*4882a593Smuzhiyun 				 */
280*4882a593Smuzhiyun 				urb_priv->td_cnt = DIV_ROUND_UP(
281*4882a593Smuzhiyun 						(u16) (next - frame),
282*4882a593Smuzhiyun 						ed->interval);
283*4882a593Smuzhiyun 				if (urb_priv->td_cnt >= urb_priv->length) {
284*4882a593Smuzhiyun 					++urb_priv->td_cnt;	/* Mark it */
285*4882a593Smuzhiyun 					ohci_dbg(ohci, "iso underrun %p (%u+%u < %u)\n",
286*4882a593Smuzhiyun 							urb, frame, length,
287*4882a593Smuzhiyun 							next);
288*4882a593Smuzhiyun 				}
289*4882a593Smuzhiyun 			}
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 		urb->start_frame = frame;
292*4882a593Smuzhiyun 		ed->last_iso = frame + length;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* fill the TDs and link them to the ed; and
296*4882a593Smuzhiyun 	 * enable that part of the schedule, if needed
297*4882a593Smuzhiyun 	 * and update count of queued periodic urbs
298*4882a593Smuzhiyun 	 */
299*4882a593Smuzhiyun 	urb->hcpriv = urb_priv;
300*4882a593Smuzhiyun 	td_submit_urb (ohci, urb);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun fail:
303*4882a593Smuzhiyun 	if (retval)
304*4882a593Smuzhiyun 		urb_free_priv (ohci, urb_priv);
305*4882a593Smuzhiyun 	spin_unlock_irqrestore (&ohci->lock, flags);
306*4882a593Smuzhiyun 	return retval;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun  * decouple the URB from the HC queues (TDs, urb_priv).
311*4882a593Smuzhiyun  * reporting is always done
312*4882a593Smuzhiyun  * asynchronously, and we might be dealing with an urb that's
313*4882a593Smuzhiyun  * partially transferred, or an ED with other urbs being unlinked.
314*4882a593Smuzhiyun  */
ohci_urb_dequeue(struct usb_hcd * hcd,struct urb * urb,int status)315*4882a593Smuzhiyun static int ohci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
318*4882a593Smuzhiyun 	unsigned long		flags;
319*4882a593Smuzhiyun 	int			rc;
320*4882a593Smuzhiyun 	urb_priv_t		*urb_priv;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	spin_lock_irqsave (&ohci->lock, flags);
323*4882a593Smuzhiyun 	rc = usb_hcd_check_unlink_urb(hcd, urb, status);
324*4882a593Smuzhiyun 	if (rc == 0) {
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		/* Unless an IRQ completed the unlink while it was being
327*4882a593Smuzhiyun 		 * handed to us, flag it for unlink and giveback, and force
328*4882a593Smuzhiyun 		 * some upcoming INTR_SF to call finish_unlinks()
329*4882a593Smuzhiyun 		 */
330*4882a593Smuzhiyun 		urb_priv = urb->hcpriv;
331*4882a593Smuzhiyun 		if (urb_priv->ed->state == ED_OPER)
332*4882a593Smuzhiyun 			start_ed_unlink(ohci, urb_priv->ed);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		if (ohci->rh_state != OHCI_RH_RUNNING) {
335*4882a593Smuzhiyun 			/* With HC dead, we can clean up right away */
336*4882a593Smuzhiyun 			ohci_work(ohci);
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 	spin_unlock_irqrestore (&ohci->lock, flags);
340*4882a593Smuzhiyun 	return rc;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /* frees config/altsetting state for endpoints,
346*4882a593Smuzhiyun  * including ED memory, dummy TD, and bulk/intr data toggle
347*4882a593Smuzhiyun  */
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static void
ohci_endpoint_disable(struct usb_hcd * hcd,struct usb_host_endpoint * ep)350*4882a593Smuzhiyun ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
353*4882a593Smuzhiyun 	unsigned long		flags;
354*4882a593Smuzhiyun 	struct ed		*ed = ep->hcpriv;
355*4882a593Smuzhiyun 	unsigned		limit = 1000;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* ASSERT:  any requests/urbs are being unlinked */
358*4882a593Smuzhiyun 	/* ASSERT:  nobody can be submitting urbs for this any more */
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (!ed)
361*4882a593Smuzhiyun 		return;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun rescan:
364*4882a593Smuzhiyun 	spin_lock_irqsave (&ohci->lock, flags);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (ohci->rh_state != OHCI_RH_RUNNING) {
367*4882a593Smuzhiyun sanitize:
368*4882a593Smuzhiyun 		ed->state = ED_IDLE;
369*4882a593Smuzhiyun 		ohci_work(ohci);
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	switch (ed->state) {
373*4882a593Smuzhiyun 	case ED_UNLINK:		/* wait for hw to finish? */
374*4882a593Smuzhiyun 		/* major IRQ delivery trouble loses INTR_SF too... */
375*4882a593Smuzhiyun 		if (limit-- == 0) {
376*4882a593Smuzhiyun 			ohci_warn(ohci, "ED unlink timeout\n");
377*4882a593Smuzhiyun 			goto sanitize;
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 		spin_unlock_irqrestore (&ohci->lock, flags);
380*4882a593Smuzhiyun 		schedule_timeout_uninterruptible(1);
381*4882a593Smuzhiyun 		goto rescan;
382*4882a593Smuzhiyun 	case ED_IDLE:		/* fully unlinked */
383*4882a593Smuzhiyun 		if (list_empty (&ed->td_list)) {
384*4882a593Smuzhiyun 			td_free (ohci, ed->dummy);
385*4882a593Smuzhiyun 			ed_free (ohci, ed);
386*4882a593Smuzhiyun 			break;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 		fallthrough;
389*4882a593Smuzhiyun 	default:
390*4882a593Smuzhiyun 		/* caller was supposed to have unlinked any requests;
391*4882a593Smuzhiyun 		 * that's not our job.  can't recover; must leak ed.
392*4882a593Smuzhiyun 		 */
393*4882a593Smuzhiyun 		ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n",
394*4882a593Smuzhiyun 			ed, ep->desc.bEndpointAddress, ed->state,
395*4882a593Smuzhiyun 			list_empty (&ed->td_list) ? "" : " (has tds)");
396*4882a593Smuzhiyun 		td_free (ohci, ed->dummy);
397*4882a593Smuzhiyun 		break;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 	ep->hcpriv = NULL;
400*4882a593Smuzhiyun 	spin_unlock_irqrestore (&ohci->lock, flags);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
ohci_get_frame(struct usb_hcd * hcd)403*4882a593Smuzhiyun static int ohci_get_frame (struct usb_hcd *hcd)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return ohci_frame_no(ohci);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
ohci_usb_reset(struct ohci_hcd * ohci)410*4882a593Smuzhiyun static void ohci_usb_reset (struct ohci_hcd *ohci)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	ohci->hc_control = ohci_readl (ohci, &ohci->regs->control);
413*4882a593Smuzhiyun 	ohci->hc_control &= OHCI_CTRL_RWC;
414*4882a593Smuzhiyun 	ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
415*4882a593Smuzhiyun 	ohci->rh_state = OHCI_RH_HALTED;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and
419*4882a593Smuzhiyun  * other cases where the next software may expect clean state from the
420*4882a593Smuzhiyun  * "firmware".  this is bus-neutral, unlike shutdown() methods.
421*4882a593Smuzhiyun  */
_ohci_shutdown(struct usb_hcd * hcd)422*4882a593Smuzhiyun static void _ohci_shutdown(struct usb_hcd *hcd)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct ohci_hcd *ohci;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	ohci = hcd_to_ohci (hcd);
427*4882a593Smuzhiyun 	ohci_writel(ohci, (u32) ~0, &ohci->regs->intrdisable);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Software reset, after which the controller goes into SUSPEND */
430*4882a593Smuzhiyun 	ohci_writel(ohci, OHCI_HCR, &ohci->regs->cmdstatus);
431*4882a593Smuzhiyun 	ohci_readl(ohci, &ohci->regs->cmdstatus);	/* flush the writes */
432*4882a593Smuzhiyun 	udelay(10);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ohci_writel(ohci, ohci->fminterval, &ohci->regs->fminterval);
435*4882a593Smuzhiyun 	ohci->rh_state = OHCI_RH_HALTED;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
ohci_shutdown(struct usb_hcd * hcd)438*4882a593Smuzhiyun static void ohci_shutdown(struct usb_hcd *hcd)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct ohci_hcd	*ohci = hcd_to_ohci(hcd);
441*4882a593Smuzhiyun 	unsigned long flags;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	spin_lock_irqsave(&ohci->lock, flags);
444*4882a593Smuzhiyun 	_ohci_shutdown(hcd);
445*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ohci->lock, flags);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
449*4882a593Smuzhiyun  * HC functions
450*4882a593Smuzhiyun  *-------------------------------------------------------------------------*/
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* init memory, and kick BIOS/SMM off */
453*4882a593Smuzhiyun 
ohci_init(struct ohci_hcd * ohci)454*4882a593Smuzhiyun static int ohci_init (struct ohci_hcd *ohci)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	int ret;
457*4882a593Smuzhiyun 	struct usb_hcd *hcd = ohci_to_hcd(ohci);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* Accept arbitrarily long scatter-gather lists */
460*4882a593Smuzhiyun 	if (!hcd->localmem_pool)
461*4882a593Smuzhiyun 		hcd->self.sg_tablesize = ~0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (distrust_firmware)
464*4882a593Smuzhiyun 		ohci->flags |= OHCI_QUIRK_HUB_POWER;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	ohci->rh_state = OHCI_RH_HALTED;
467*4882a593Smuzhiyun 	ohci->regs = hcd->regs;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* REVISIT this BIOS handshake is now moved into PCI "quirks", and
470*4882a593Smuzhiyun 	 * was never needed for most non-PCI systems ... remove the code?
471*4882a593Smuzhiyun 	 */
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #ifndef IR_DISABLE
474*4882a593Smuzhiyun 	/* SMM owns the HC?  not for long! */
475*4882a593Smuzhiyun 	if (!no_handshake && ohci_readl (ohci,
476*4882a593Smuzhiyun 					&ohci->regs->control) & OHCI_CTRL_IR) {
477*4882a593Smuzhiyun 		u32 temp;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 		ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n");
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		/* this timeout is arbitrary.  we make it long, so systems
482*4882a593Smuzhiyun 		 * depending on usb keyboards may be usable even if the
483*4882a593Smuzhiyun 		 * BIOS/SMM code seems pretty broken.
484*4882a593Smuzhiyun 		 */
485*4882a593Smuzhiyun 		temp = 500;	/* arbitrary: five seconds */
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable);
488*4882a593Smuzhiyun 		ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus);
489*4882a593Smuzhiyun 		while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) {
490*4882a593Smuzhiyun 			msleep (10);
491*4882a593Smuzhiyun 			if (--temp == 0) {
492*4882a593Smuzhiyun 				ohci_err (ohci, "USB HC takeover failed!"
493*4882a593Smuzhiyun 					"  (BIOS/SMM bug)\n");
494*4882a593Smuzhiyun 				return -EBUSY;
495*4882a593Smuzhiyun 			}
496*4882a593Smuzhiyun 		}
497*4882a593Smuzhiyun 		ohci_usb_reset (ohci);
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun #endif
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Disable HC interrupts */
502*4882a593Smuzhiyun 	ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* flush the writes, and save key bits like RWC */
505*4882a593Smuzhiyun 	if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC)
506*4882a593Smuzhiyun 		ohci->hc_control |= OHCI_CTRL_RWC;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* Read the number of ports unless overridden */
509*4882a593Smuzhiyun 	if (ohci->num_ports == 0)
510*4882a593Smuzhiyun 		ohci->num_ports = roothub_a(ohci) & RH_A_NDP;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (ohci->hcca)
513*4882a593Smuzhiyun 		return 0;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	timer_setup(&ohci->io_watchdog, io_watchdog_func, 0);
516*4882a593Smuzhiyun 	ohci->prev_frame_no = IO_WATCHDOG_OFF;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (hcd->localmem_pool)
519*4882a593Smuzhiyun 		ohci->hcca = gen_pool_dma_alloc_align(hcd->localmem_pool,
520*4882a593Smuzhiyun 						sizeof(*ohci->hcca),
521*4882a593Smuzhiyun 						&ohci->hcca_dma, 256);
522*4882a593Smuzhiyun 	else
523*4882a593Smuzhiyun 		ohci->hcca = dma_alloc_coherent(hcd->self.controller,
524*4882a593Smuzhiyun 						sizeof(*ohci->hcca),
525*4882a593Smuzhiyun 						&ohci->hcca_dma,
526*4882a593Smuzhiyun 						GFP_KERNEL);
527*4882a593Smuzhiyun 	if (!ohci->hcca)
528*4882a593Smuzhiyun 		return -ENOMEM;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if ((ret = ohci_mem_init (ohci)) < 0)
531*4882a593Smuzhiyun 		ohci_stop (hcd);
532*4882a593Smuzhiyun 	else {
533*4882a593Smuzhiyun 		create_debug_files (ohci);
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return ret;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /* Start an OHCI controller, set the BUS operational
542*4882a593Smuzhiyun  * resets USB and controller
543*4882a593Smuzhiyun  * enable interrupts
544*4882a593Smuzhiyun  */
ohci_run(struct ohci_hcd * ohci)545*4882a593Smuzhiyun static int ohci_run (struct ohci_hcd *ohci)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	u32			mask, val;
548*4882a593Smuzhiyun 	int			first = ohci->fminterval == 0;
549*4882a593Smuzhiyun 	struct usb_hcd		*hcd = ohci_to_hcd(ohci);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	ohci->rh_state = OHCI_RH_HALTED;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* boot firmware should have set this up (5.1.1.3.1) */
554*4882a593Smuzhiyun 	if (first) {
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		val = ohci_readl (ohci, &ohci->regs->fminterval);
557*4882a593Smuzhiyun 		ohci->fminterval = val & 0x3fff;
558*4882a593Smuzhiyun 		if (ohci->fminterval != FI)
559*4882a593Smuzhiyun 			ohci_dbg (ohci, "fminterval delta %d\n",
560*4882a593Smuzhiyun 				ohci->fminterval - FI);
561*4882a593Smuzhiyun 		ohci->fminterval |= FSMP (ohci->fminterval) << 16;
562*4882a593Smuzhiyun 		/* also: power/overcurrent flags in roothub.a */
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* Reset USB nearly "by the book".  RemoteWakeupConnected has
566*4882a593Smuzhiyun 	 * to be checked in case boot firmware (BIOS/SMM/...) has set up
567*4882a593Smuzhiyun 	 * wakeup in a way the bus isn't aware of (e.g., legacy PCI PM).
568*4882a593Smuzhiyun 	 * If the bus glue detected wakeup capability then it should
569*4882a593Smuzhiyun 	 * already be enabled; if so we'll just enable it again.
570*4882a593Smuzhiyun 	 */
571*4882a593Smuzhiyun 	if ((ohci->hc_control & OHCI_CTRL_RWC) != 0)
572*4882a593Smuzhiyun 		device_set_wakeup_capable(hcd->self.controller, 1);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	switch (ohci->hc_control & OHCI_CTRL_HCFS) {
575*4882a593Smuzhiyun 	case OHCI_USB_OPER:
576*4882a593Smuzhiyun 		val = 0;
577*4882a593Smuzhiyun 		break;
578*4882a593Smuzhiyun 	case OHCI_USB_SUSPEND:
579*4882a593Smuzhiyun 	case OHCI_USB_RESUME:
580*4882a593Smuzhiyun 		ohci->hc_control &= OHCI_CTRL_RWC;
581*4882a593Smuzhiyun 		ohci->hc_control |= OHCI_USB_RESUME;
582*4882a593Smuzhiyun 		val = 10 /* msec wait */;
583*4882a593Smuzhiyun 		break;
584*4882a593Smuzhiyun 	// case OHCI_USB_RESET:
585*4882a593Smuzhiyun 	default:
586*4882a593Smuzhiyun 		ohci->hc_control &= OHCI_CTRL_RWC;
587*4882a593Smuzhiyun 		ohci->hc_control |= OHCI_USB_RESET;
588*4882a593Smuzhiyun 		val = 50 /* msec wait */;
589*4882a593Smuzhiyun 		break;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 	ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
592*4882a593Smuzhiyun 	// flush the writes
593*4882a593Smuzhiyun 	(void) ohci_readl (ohci, &ohci->regs->control);
594*4882a593Smuzhiyun 	msleep(val);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	memset (ohci->hcca, 0, sizeof (struct ohci_hcca));
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* 2msec timelimit here means no irqs/preempt */
599*4882a593Smuzhiyun 	spin_lock_irq (&ohci->lock);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun retry:
602*4882a593Smuzhiyun 	/* HC Reset requires max 10 us delay */
603*4882a593Smuzhiyun 	ohci_writel (ohci, OHCI_HCR,  &ohci->regs->cmdstatus);
604*4882a593Smuzhiyun 	val = 30;	/* ... allow extra time */
605*4882a593Smuzhiyun 	while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
606*4882a593Smuzhiyun 		if (--val == 0) {
607*4882a593Smuzhiyun 			spin_unlock_irq (&ohci->lock);
608*4882a593Smuzhiyun 			ohci_err (ohci, "USB HC reset timed out!\n");
609*4882a593Smuzhiyun 			return -1;
610*4882a593Smuzhiyun 		}
611*4882a593Smuzhiyun 		udelay (1);
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* now we're in the SUSPEND state ... must go OPERATIONAL
615*4882a593Smuzhiyun 	 * within 2msec else HC enters RESUME
616*4882a593Smuzhiyun 	 *
617*4882a593Smuzhiyun 	 * ... but some hardware won't init fmInterval "by the book"
618*4882a593Smuzhiyun 	 * (SiS, OPTi ...), so reset again instead.  SiS doesn't need
619*4882a593Smuzhiyun 	 * this if we write fmInterval after we're OPERATIONAL.
620*4882a593Smuzhiyun 	 * Unclear about ALi, ServerWorks, and others ... this could
621*4882a593Smuzhiyun 	 * easily be a longstanding bug in chip init on Linux.
622*4882a593Smuzhiyun 	 */
623*4882a593Smuzhiyun 	if (ohci->flags & OHCI_QUIRK_INITRESET) {
624*4882a593Smuzhiyun 		ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
625*4882a593Smuzhiyun 		// flush those writes
626*4882a593Smuzhiyun 		(void) ohci_readl (ohci, &ohci->regs->control);
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* Tell the controller where the control and bulk lists are
630*4882a593Smuzhiyun 	 * The lists are empty now. */
631*4882a593Smuzhiyun 	ohci_writel (ohci, 0, &ohci->regs->ed_controlhead);
632*4882a593Smuzhiyun 	ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* a reset clears this */
635*4882a593Smuzhiyun 	ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	periodic_reinit (ohci);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/* some OHCI implementations are finicky about how they init.
640*4882a593Smuzhiyun 	 * bogus values here mean not even enumeration could work.
641*4882a593Smuzhiyun 	 */
642*4882a593Smuzhiyun 	if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0
643*4882a593Smuzhiyun 			|| !ohci_readl (ohci, &ohci->regs->periodicstart)) {
644*4882a593Smuzhiyun 		if (!(ohci->flags & OHCI_QUIRK_INITRESET)) {
645*4882a593Smuzhiyun 			ohci->flags |= OHCI_QUIRK_INITRESET;
646*4882a593Smuzhiyun 			ohci_dbg (ohci, "enabling initreset quirk\n");
647*4882a593Smuzhiyun 			goto retry;
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 		spin_unlock_irq (&ohci->lock);
650*4882a593Smuzhiyun 		ohci_err (ohci, "init err (%08x %04x)\n",
651*4882a593Smuzhiyun 			ohci_readl (ohci, &ohci->regs->fminterval),
652*4882a593Smuzhiyun 			ohci_readl (ohci, &ohci->regs->periodicstart));
653*4882a593Smuzhiyun 		return -EOVERFLOW;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* use rhsc irqs after hub_wq is allocated */
657*4882a593Smuzhiyun 	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
658*4882a593Smuzhiyun 	hcd->uses_new_polling = 1;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* start controller operations */
661*4882a593Smuzhiyun 	ohci->hc_control &= OHCI_CTRL_RWC;
662*4882a593Smuzhiyun 	ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER;
663*4882a593Smuzhiyun 	ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
664*4882a593Smuzhiyun 	ohci->rh_state = OHCI_RH_RUNNING;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* wake on ConnectStatusChange, matching external hubs */
667*4882a593Smuzhiyun 	ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Choose the interrupts we care about now, others later on demand */
670*4882a593Smuzhiyun 	mask = OHCI_INTR_INIT;
671*4882a593Smuzhiyun 	ohci_writel (ohci, ~0, &ohci->regs->intrstatus);
672*4882a593Smuzhiyun 	ohci_writel (ohci, mask, &ohci->regs->intrenable);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* handle root hub init quirks ... */
675*4882a593Smuzhiyun 	val = roothub_a (ohci);
676*4882a593Smuzhiyun 	/* Configure for per-port over-current protection by default */
677*4882a593Smuzhiyun 	val &= ~RH_A_NOCP;
678*4882a593Smuzhiyun 	val |= RH_A_OCPM;
679*4882a593Smuzhiyun 	if (ohci->flags & OHCI_QUIRK_SUPERIO) {
680*4882a593Smuzhiyun 		/* NSC 87560 and maybe others.
681*4882a593Smuzhiyun 		 * Ganged power switching, no over-current protection.
682*4882a593Smuzhiyun 		 */
683*4882a593Smuzhiyun 		val |= RH_A_NOCP;
684*4882a593Smuzhiyun 		val &= ~(RH_A_POTPGT | RH_A_NPS | RH_A_PSM | RH_A_OCPM);
685*4882a593Smuzhiyun 	} else if ((ohci->flags & OHCI_QUIRK_AMD756) ||
686*4882a593Smuzhiyun 			(ohci->flags & OHCI_QUIRK_HUB_POWER)) {
687*4882a593Smuzhiyun 		/* hub power always on; required for AMD-756 and some
688*4882a593Smuzhiyun 		 * Mac platforms.
689*4882a593Smuzhiyun 		 */
690*4882a593Smuzhiyun 		val |= RH_A_NPS;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 	ohci_writel(ohci, val, &ohci->regs->roothub.a);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status);
695*4882a593Smuzhiyun 	ohci_writel (ohci, (val & RH_A_NPS) ? 0 : RH_B_PPCM,
696*4882a593Smuzhiyun 						&ohci->regs->roothub.b);
697*4882a593Smuzhiyun 	// flush those writes
698*4882a593Smuzhiyun 	(void) ohci_readl (ohci, &ohci->regs->control);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	ohci->next_statechange = jiffies + STATECHANGE_DELAY;
701*4882a593Smuzhiyun 	spin_unlock_irq (&ohci->lock);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	// POTPGT delay is bits 24-31, in 2 ms units.
704*4882a593Smuzhiyun 	mdelay ((val >> 23) & 0x1fe);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	ohci_dump(ohci);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun /* ohci_setup routine for generic controller initialization */
712*4882a593Smuzhiyun 
ohci_setup(struct usb_hcd * hcd)713*4882a593Smuzhiyun int ohci_setup(struct usb_hcd *hcd)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci(hcd);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	ohci_hcd_init(ohci);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return ohci_init(ohci);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ohci_setup);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun /* ohci_start routine for generic controller start of all OHCI bus glue */
ohci_start(struct usb_hcd * hcd)724*4882a593Smuzhiyun static int ohci_start(struct usb_hcd *hcd)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci(hcd);
727*4882a593Smuzhiyun 	int	ret;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	ret = ohci_run(ohci);
730*4882a593Smuzhiyun 	if (ret < 0) {
731*4882a593Smuzhiyun 		ohci_err(ohci, "can't start\n");
732*4882a593Smuzhiyun 		ohci_stop(hcd);
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 	return ret;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun  * Some OHCI controllers are known to lose track of completed TDs.  They
741*4882a593Smuzhiyun  * don't add the TDs to the hardware done queue, which means we never see
742*4882a593Smuzhiyun  * them as being completed.
743*4882a593Smuzhiyun  *
744*4882a593Smuzhiyun  * This watchdog routine checks for such problems.  Without some way to
745*4882a593Smuzhiyun  * tell when those TDs have completed, we would never take their EDs off
746*4882a593Smuzhiyun  * the unlink list.  As a result, URBs could never be dequeued and
747*4882a593Smuzhiyun  * endpoints could never be released.
748*4882a593Smuzhiyun  */
io_watchdog_func(struct timer_list * t)749*4882a593Smuzhiyun static void io_watchdog_func(struct timer_list *t)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	struct ohci_hcd	*ohci = from_timer(ohci, t, io_watchdog);
752*4882a593Smuzhiyun 	bool		takeback_all_pending = false;
753*4882a593Smuzhiyun 	u32		status;
754*4882a593Smuzhiyun 	u32		head;
755*4882a593Smuzhiyun 	struct ed	*ed;
756*4882a593Smuzhiyun 	struct td	*td, *td_start, *td_next;
757*4882a593Smuzhiyun 	unsigned	frame_no, prev_frame_no = IO_WATCHDOG_OFF;
758*4882a593Smuzhiyun 	unsigned long	flags;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	spin_lock_irqsave(&ohci->lock, flags);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/*
763*4882a593Smuzhiyun 	 * One way to lose track of completed TDs is if the controller
764*4882a593Smuzhiyun 	 * never writes back the done queue head.  If it hasn't been
765*4882a593Smuzhiyun 	 * written back since the last time this function ran and if it
766*4882a593Smuzhiyun 	 * was non-empty at that time, something is badly wrong with the
767*4882a593Smuzhiyun 	 * hardware.
768*4882a593Smuzhiyun 	 */
769*4882a593Smuzhiyun 	status = ohci_readl(ohci, &ohci->regs->intrstatus);
770*4882a593Smuzhiyun 	if (!(status & OHCI_INTR_WDH) && ohci->wdh_cnt == ohci->prev_wdh_cnt) {
771*4882a593Smuzhiyun 		if (ohci->prev_donehead) {
772*4882a593Smuzhiyun 			ohci_err(ohci, "HcDoneHead not written back; disabled\n");
773*4882a593Smuzhiyun  died:
774*4882a593Smuzhiyun 			usb_hc_died(ohci_to_hcd(ohci));
775*4882a593Smuzhiyun 			ohci_dump(ohci);
776*4882a593Smuzhiyun 			_ohci_shutdown(ohci_to_hcd(ohci));
777*4882a593Smuzhiyun 			goto done;
778*4882a593Smuzhiyun 		} else {
779*4882a593Smuzhiyun 			/* No write back because the done queue was empty */
780*4882a593Smuzhiyun 			takeback_all_pending = true;
781*4882a593Smuzhiyun 		}
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Check every ED which might have pending TDs */
785*4882a593Smuzhiyun 	list_for_each_entry(ed, &ohci->eds_in_use, in_use_list) {
786*4882a593Smuzhiyun 		if (ed->pending_td) {
787*4882a593Smuzhiyun 			if (takeback_all_pending ||
788*4882a593Smuzhiyun 					OKAY_TO_TAKEBACK(ohci, ed)) {
789*4882a593Smuzhiyun 				unsigned tmp = hc32_to_cpu(ohci, ed->hwINFO);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 				ohci_dbg(ohci, "takeback pending TD for dev %d ep 0x%x\n",
792*4882a593Smuzhiyun 						0x007f & tmp,
793*4882a593Smuzhiyun 						(0x000f & (tmp >> 7)) +
794*4882a593Smuzhiyun 							((tmp & ED_IN) >> 5));
795*4882a593Smuzhiyun 				add_to_done_list(ohci, ed->pending_td);
796*4882a593Smuzhiyun 			}
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		/* Starting from the latest pending TD, */
800*4882a593Smuzhiyun 		td = ed->pending_td;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		/* or the last TD on the done list, */
803*4882a593Smuzhiyun 		if (!td) {
804*4882a593Smuzhiyun 			list_for_each_entry(td_next, &ed->td_list, td_list) {
805*4882a593Smuzhiyun 				if (!td_next->next_dl_td)
806*4882a593Smuzhiyun 					break;
807*4882a593Smuzhiyun 				td = td_next;
808*4882a593Smuzhiyun 			}
809*4882a593Smuzhiyun 		}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		/* find the last TD processed by the controller. */
812*4882a593Smuzhiyun 		head = hc32_to_cpu(ohci, READ_ONCE(ed->hwHeadP)) & TD_MASK;
813*4882a593Smuzhiyun 		td_start = td;
814*4882a593Smuzhiyun 		td_next = list_prepare_entry(td, &ed->td_list, td_list);
815*4882a593Smuzhiyun 		list_for_each_entry_continue(td_next, &ed->td_list, td_list) {
816*4882a593Smuzhiyun 			if (head == (u32) td_next->td_dma)
817*4882a593Smuzhiyun 				break;
818*4882a593Smuzhiyun 			td = td_next;	/* head pointer has passed this TD */
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 		if (td != td_start) {
821*4882a593Smuzhiyun 			/*
822*4882a593Smuzhiyun 			 * In case a WDH cycle is in progress, we will wait
823*4882a593Smuzhiyun 			 * for the next two cycles to complete before assuming
824*4882a593Smuzhiyun 			 * this TD will never get on the done queue.
825*4882a593Smuzhiyun 			 */
826*4882a593Smuzhiyun 			ed->takeback_wdh_cnt = ohci->wdh_cnt + 2;
827*4882a593Smuzhiyun 			ed->pending_td = td;
828*4882a593Smuzhiyun 		}
829*4882a593Smuzhiyun 	}
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	ohci_work(ohci);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (ohci->rh_state == OHCI_RH_RUNNING) {
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 		/*
836*4882a593Smuzhiyun 		 * Sometimes a controller just stops working.  We can tell
837*4882a593Smuzhiyun 		 * by checking that the frame counter has advanced since
838*4882a593Smuzhiyun 		 * the last time we ran.
839*4882a593Smuzhiyun 		 *
840*4882a593Smuzhiyun 		 * But be careful: Some controllers violate the spec by
841*4882a593Smuzhiyun 		 * stopping their frame counter when no ports are active.
842*4882a593Smuzhiyun 		 */
843*4882a593Smuzhiyun 		frame_no = ohci_frame_no(ohci);
844*4882a593Smuzhiyun 		if (frame_no == ohci->prev_frame_no) {
845*4882a593Smuzhiyun 			int		active_cnt = 0;
846*4882a593Smuzhiyun 			int		i;
847*4882a593Smuzhiyun 			unsigned	tmp;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 			for (i = 0; i < ohci->num_ports; ++i) {
850*4882a593Smuzhiyun 				tmp = roothub_portstatus(ohci, i);
851*4882a593Smuzhiyun 				/* Enabled and not suspended? */
852*4882a593Smuzhiyun 				if ((tmp & RH_PS_PES) && !(tmp & RH_PS_PSS))
853*4882a593Smuzhiyun 					++active_cnt;
854*4882a593Smuzhiyun 			}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 			if (active_cnt > 0) {
857*4882a593Smuzhiyun 				ohci_err(ohci, "frame counter not updating; disabled\n");
858*4882a593Smuzhiyun 				goto died;
859*4882a593Smuzhiyun 			}
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 		if (!list_empty(&ohci->eds_in_use)) {
862*4882a593Smuzhiyun 			prev_frame_no = frame_no;
863*4882a593Smuzhiyun 			ohci->prev_wdh_cnt = ohci->wdh_cnt;
864*4882a593Smuzhiyun 			ohci->prev_donehead = ohci_readl(ohci,
865*4882a593Smuzhiyun 					&ohci->regs->donehead);
866*4882a593Smuzhiyun 			mod_timer(&ohci->io_watchdog,
867*4882a593Smuzhiyun 					jiffies + IO_WATCHDOG_DELAY);
868*4882a593Smuzhiyun 		}
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun  done:
872*4882a593Smuzhiyun 	ohci->prev_frame_no = prev_frame_no;
873*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ohci->lock, flags);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun /* an interrupt happens */
877*4882a593Smuzhiyun 
ohci_irq(struct usb_hcd * hcd)878*4882a593Smuzhiyun static irqreturn_t ohci_irq (struct usb_hcd *hcd)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
881*4882a593Smuzhiyun 	struct ohci_regs __iomem *regs = ohci->regs;
882*4882a593Smuzhiyun 	int			ints;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Read interrupt status (and flush pending writes).  We ignore the
885*4882a593Smuzhiyun 	 * optimization of checking the LSB of hcca->done_head; it doesn't
886*4882a593Smuzhiyun 	 * work on all systems (edge triggering for OHCI can be a factor).
887*4882a593Smuzhiyun 	 */
888*4882a593Smuzhiyun 	ints = ohci_readl(ohci, &regs->intrstatus);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* Check for an all 1's result which is a typical consequence
891*4882a593Smuzhiyun 	 * of dead, unclocked, or unplugged (CardBus...) devices
892*4882a593Smuzhiyun 	 */
893*4882a593Smuzhiyun 	if (ints == ~(u32)0) {
894*4882a593Smuzhiyun 		ohci->rh_state = OHCI_RH_HALTED;
895*4882a593Smuzhiyun 		ohci_dbg (ohci, "device removed!\n");
896*4882a593Smuzhiyun 		usb_hc_died(hcd);
897*4882a593Smuzhiyun 		return IRQ_HANDLED;
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* We only care about interrupts that are enabled */
901*4882a593Smuzhiyun 	ints &= ohci_readl(ohci, &regs->intrenable);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/* interrupt for some other device? */
904*4882a593Smuzhiyun 	if (ints == 0 || unlikely(ohci->rh_state == OHCI_RH_HALTED))
905*4882a593Smuzhiyun 		return IRQ_NOTMINE;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (ints & OHCI_INTR_UE) {
908*4882a593Smuzhiyun 		// e.g. due to PCI Master/Target Abort
909*4882a593Smuzhiyun 		if (quirk_nec(ohci)) {
910*4882a593Smuzhiyun 			/* Workaround for a silicon bug in some NEC chips used
911*4882a593Smuzhiyun 			 * in Apple's PowerBooks. Adapted from Darwin code.
912*4882a593Smuzhiyun 			 */
913*4882a593Smuzhiyun 			ohci_err (ohci, "OHCI Unrecoverable Error, scheduling NEC chip restart\n");
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 			ohci_writel (ohci, OHCI_INTR_UE, &regs->intrdisable);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 			schedule_work (&ohci->nec_work);
918*4882a593Smuzhiyun 		} else {
919*4882a593Smuzhiyun 			ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n");
920*4882a593Smuzhiyun 			ohci->rh_state = OHCI_RH_HALTED;
921*4882a593Smuzhiyun 			usb_hc_died(hcd);
922*4882a593Smuzhiyun 		}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		ohci_dump(ohci);
925*4882a593Smuzhiyun 		ohci_usb_reset (ohci);
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (ints & OHCI_INTR_RHSC) {
929*4882a593Smuzhiyun 		ohci_dbg(ohci, "rhsc\n");
930*4882a593Smuzhiyun 		ohci->next_statechange = jiffies + STATECHANGE_DELAY;
931*4882a593Smuzhiyun 		ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC,
932*4882a593Smuzhiyun 				&regs->intrstatus);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		/* NOTE: Vendors didn't always make the same implementation
935*4882a593Smuzhiyun 		 * choices for RHSC.  Many followed the spec; RHSC triggers
936*4882a593Smuzhiyun 		 * on an edge, like setting and maybe clearing a port status
937*4882a593Smuzhiyun 		 * change bit.  With others it's level-triggered, active
938*4882a593Smuzhiyun 		 * until hub_wq clears all the port status change bits.  We'll
939*4882a593Smuzhiyun 		 * always disable it here and rely on polling until hub_wq
940*4882a593Smuzhiyun 		 * re-enables it.
941*4882a593Smuzhiyun 		 */
942*4882a593Smuzhiyun 		ohci_writel(ohci, OHCI_INTR_RHSC, &regs->intrdisable);
943*4882a593Smuzhiyun 		usb_hcd_poll_rh_status(hcd);
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* For connect and disconnect events, we expect the controller
947*4882a593Smuzhiyun 	 * to turn on RHSC along with RD.  But for remote wakeup events
948*4882a593Smuzhiyun 	 * this might not happen.
949*4882a593Smuzhiyun 	 */
950*4882a593Smuzhiyun 	else if (ints & OHCI_INTR_RD) {
951*4882a593Smuzhiyun 		ohci_dbg(ohci, "resume detect\n");
952*4882a593Smuzhiyun 		ohci_writel(ohci, OHCI_INTR_RD, &regs->intrstatus);
953*4882a593Smuzhiyun 		set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
954*4882a593Smuzhiyun 		if (ohci->autostop) {
955*4882a593Smuzhiyun 			spin_lock (&ohci->lock);
956*4882a593Smuzhiyun 			ohci_rh_resume (ohci);
957*4882a593Smuzhiyun 			spin_unlock (&ohci->lock);
958*4882a593Smuzhiyun 		} else
959*4882a593Smuzhiyun 			usb_hcd_resume_root_hub(hcd);
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	spin_lock(&ohci->lock);
963*4882a593Smuzhiyun 	if (ints & OHCI_INTR_WDH)
964*4882a593Smuzhiyun 		update_done_list(ohci);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* could track INTR_SO to reduce available PCI/... bandwidth */
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* handle any pending URB/ED unlinks, leaving INTR_SF enabled
969*4882a593Smuzhiyun 	 * when there's still unlinking to be done (next frame).
970*4882a593Smuzhiyun 	 */
971*4882a593Smuzhiyun 	ohci_work(ohci);
972*4882a593Smuzhiyun 	if ((ints & OHCI_INTR_SF) != 0 && !ohci->ed_rm_list
973*4882a593Smuzhiyun 			&& ohci->rh_state == OHCI_RH_RUNNING)
974*4882a593Smuzhiyun 		ohci_writel (ohci, OHCI_INTR_SF, &regs->intrdisable);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	if (ohci->rh_state == OHCI_RH_RUNNING) {
977*4882a593Smuzhiyun 		ohci_writel (ohci, ints, &regs->intrstatus);
978*4882a593Smuzhiyun 		if (ints & OHCI_INTR_WDH)
979*4882a593Smuzhiyun 			++ohci->wdh_cnt;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 		ohci_writel (ohci, OHCI_INTR_MIE, &regs->intrenable);
982*4882a593Smuzhiyun 		// flush those writes
983*4882a593Smuzhiyun 		(void) ohci_readl (ohci, &ohci->regs->control);
984*4882a593Smuzhiyun 	}
985*4882a593Smuzhiyun 	spin_unlock(&ohci->lock);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	return IRQ_HANDLED;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
991*4882a593Smuzhiyun 
ohci_stop(struct usb_hcd * hcd)992*4882a593Smuzhiyun static void ohci_stop (struct usb_hcd *hcd)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	ohci_dump(ohci);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	if (quirk_nec(ohci))
999*4882a593Smuzhiyun 		flush_work(&ohci->nec_work);
1000*4882a593Smuzhiyun 	del_timer_sync(&ohci->io_watchdog);
1001*4882a593Smuzhiyun 	ohci->prev_frame_no = IO_WATCHDOG_OFF;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
1004*4882a593Smuzhiyun 	ohci_usb_reset(ohci);
1005*4882a593Smuzhiyun 	free_irq(hcd->irq, hcd);
1006*4882a593Smuzhiyun 	hcd->irq = 0;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (quirk_amdiso(ohci))
1009*4882a593Smuzhiyun 		usb_amd_dev_put();
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	remove_debug_files (ohci);
1012*4882a593Smuzhiyun 	ohci_mem_cleanup (ohci);
1013*4882a593Smuzhiyun 	if (ohci->hcca) {
1014*4882a593Smuzhiyun 		if (hcd->localmem_pool)
1015*4882a593Smuzhiyun 			gen_pool_free(hcd->localmem_pool,
1016*4882a593Smuzhiyun 				      (unsigned long)ohci->hcca,
1017*4882a593Smuzhiyun 				      sizeof(*ohci->hcca));
1018*4882a593Smuzhiyun 		else
1019*4882a593Smuzhiyun 			dma_free_coherent(hcd->self.controller,
1020*4882a593Smuzhiyun 					  sizeof(*ohci->hcca),
1021*4882a593Smuzhiyun 					  ohci->hcca, ohci->hcca_dma);
1022*4882a593Smuzhiyun 		ohci->hcca = NULL;
1023*4882a593Smuzhiyun 		ohci->hcca_dma = 0;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun #if defined(CONFIG_PM) || defined(CONFIG_USB_PCI)
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun /* must not be called from interrupt context */
ohci_restart(struct ohci_hcd * ohci)1032*4882a593Smuzhiyun int ohci_restart(struct ohci_hcd *ohci)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	int temp;
1035*4882a593Smuzhiyun 	int i;
1036*4882a593Smuzhiyun 	struct urb_priv *priv;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	ohci_init(ohci);
1039*4882a593Smuzhiyun 	spin_lock_irq(&ohci->lock);
1040*4882a593Smuzhiyun 	ohci->rh_state = OHCI_RH_HALTED;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	/* Recycle any "live" eds/tds (and urbs). */
1043*4882a593Smuzhiyun 	if (!list_empty (&ohci->pending))
1044*4882a593Smuzhiyun 		ohci_dbg(ohci, "abort schedule...\n");
1045*4882a593Smuzhiyun 	list_for_each_entry (priv, &ohci->pending, pending) {
1046*4882a593Smuzhiyun 		struct urb	*urb = priv->td[0]->urb;
1047*4882a593Smuzhiyun 		struct ed	*ed = priv->ed;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 		switch (ed->state) {
1050*4882a593Smuzhiyun 		case ED_OPER:
1051*4882a593Smuzhiyun 			ed->state = ED_UNLINK;
1052*4882a593Smuzhiyun 			ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE);
1053*4882a593Smuzhiyun 			ed_deschedule (ohci, ed);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 			ed->ed_next = ohci->ed_rm_list;
1056*4882a593Smuzhiyun 			ed->ed_prev = NULL;
1057*4882a593Smuzhiyun 			ohci->ed_rm_list = ed;
1058*4882a593Smuzhiyun 			fallthrough;
1059*4882a593Smuzhiyun 		case ED_UNLINK:
1060*4882a593Smuzhiyun 			break;
1061*4882a593Smuzhiyun 		default:
1062*4882a593Smuzhiyun 			ohci_dbg(ohci, "bogus ed %p state %d\n",
1063*4882a593Smuzhiyun 					ed, ed->state);
1064*4882a593Smuzhiyun 		}
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 		if (!urb->unlinked)
1067*4882a593Smuzhiyun 			urb->unlinked = -ESHUTDOWN;
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 	ohci_work(ohci);
1070*4882a593Smuzhiyun 	spin_unlock_irq(&ohci->lock);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* paranoia, in case that didn't work: */
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/* empty the interrupt branches */
1075*4882a593Smuzhiyun 	for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0;
1076*4882a593Smuzhiyun 	for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	/* no EDs to remove */
1079*4882a593Smuzhiyun 	ohci->ed_rm_list = NULL;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/* empty control and bulk lists */
1082*4882a593Smuzhiyun 	ohci->ed_controltail = NULL;
1083*4882a593Smuzhiyun 	ohci->ed_bulktail    = NULL;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	if ((temp = ohci_run (ohci)) < 0) {
1086*4882a593Smuzhiyun 		ohci_err (ohci, "can't restart, %d\n", temp);
1087*4882a593Smuzhiyun 		return temp;
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 	ohci_dbg(ohci, "restart complete\n");
1090*4882a593Smuzhiyun 	return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ohci_restart);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun #endif
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun #ifdef CONFIG_PM
1097*4882a593Smuzhiyun 
ohci_suspend(struct usb_hcd * hcd,bool do_wakeup)1098*4882a593Smuzhiyun int ohci_suspend(struct usb_hcd *hcd, bool do_wakeup)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	struct ohci_hcd	*ohci = hcd_to_ohci (hcd);
1101*4882a593Smuzhiyun 	unsigned long	flags;
1102*4882a593Smuzhiyun 	int		rc = 0;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	/* Disable irq emission and mark HW unaccessible. Use
1105*4882a593Smuzhiyun 	 * the spinlock to properly synchronize with possible pending
1106*4882a593Smuzhiyun 	 * RH suspend or resume activity.
1107*4882a593Smuzhiyun 	 */
1108*4882a593Smuzhiyun 	spin_lock_irqsave (&ohci->lock, flags);
1109*4882a593Smuzhiyun 	ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
1110*4882a593Smuzhiyun 	(void)ohci_readl(ohci, &ohci->regs->intrdisable);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1113*4882a593Smuzhiyun 	spin_unlock_irqrestore (&ohci->lock, flags);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	synchronize_irq(hcd->irq);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	if (do_wakeup && HCD_WAKEUP_PENDING(hcd)) {
1118*4882a593Smuzhiyun 		ohci_resume(hcd, false);
1119*4882a593Smuzhiyun 		rc = -EBUSY;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 	return rc;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ohci_suspend);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 
ohci_resume(struct usb_hcd * hcd,bool hibernated)1126*4882a593Smuzhiyun int ohci_resume(struct usb_hcd *hcd, bool hibernated)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	struct ohci_hcd		*ohci = hcd_to_ohci(hcd);
1129*4882a593Smuzhiyun 	int			port;
1130*4882a593Smuzhiyun 	bool			need_reinit = false;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	/* Make sure resume from hibernation re-enumerates everything */
1135*4882a593Smuzhiyun 	if (hibernated)
1136*4882a593Smuzhiyun 		ohci_usb_reset(ohci);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	/* See if the controller is already running or has been reset */
1139*4882a593Smuzhiyun 	ohci->hc_control = ohci_readl(ohci, &ohci->regs->control);
1140*4882a593Smuzhiyun 	if (ohci->hc_control & (OHCI_CTRL_IR | OHCI_SCHED_ENABLES)) {
1141*4882a593Smuzhiyun 		need_reinit = true;
1142*4882a593Smuzhiyun 	} else {
1143*4882a593Smuzhiyun 		switch (ohci->hc_control & OHCI_CTRL_HCFS) {
1144*4882a593Smuzhiyun 		case OHCI_USB_OPER:
1145*4882a593Smuzhiyun 		case OHCI_USB_RESET:
1146*4882a593Smuzhiyun 			need_reinit = true;
1147*4882a593Smuzhiyun 		}
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	/* If needed, reinitialize and suspend the root hub */
1151*4882a593Smuzhiyun 	if (need_reinit) {
1152*4882a593Smuzhiyun 		spin_lock_irq(&ohci->lock);
1153*4882a593Smuzhiyun 		ohci_rh_resume(ohci);
1154*4882a593Smuzhiyun 		ohci_rh_suspend(ohci, 0);
1155*4882a593Smuzhiyun 		spin_unlock_irq(&ohci->lock);
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	/* Normally just turn on port power and enable interrupts */
1159*4882a593Smuzhiyun 	else {
1160*4882a593Smuzhiyun 		ohci_dbg(ohci, "powerup ports\n");
1161*4882a593Smuzhiyun 		for (port = 0; port < ohci->num_ports; port++)
1162*4882a593Smuzhiyun 			ohci_writel(ohci, RH_PS_PPS,
1163*4882a593Smuzhiyun 					&ohci->regs->roothub.portstatus[port]);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 		ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrenable);
1166*4882a593Smuzhiyun 		ohci_readl(ohci, &ohci->regs->intrenable);
1167*4882a593Smuzhiyun 		msleep(20);
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	usb_hcd_resume_root_hub(hcd);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	return 0;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ohci_resume);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun #endif
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun  * Generic structure: This gets copied for platform drivers so that
1182*4882a593Smuzhiyun  * individual entries can be overridden as needed.
1183*4882a593Smuzhiyun  */
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun static const struct hc_driver ohci_hc_driver = {
1186*4882a593Smuzhiyun 	.description =          hcd_name,
1187*4882a593Smuzhiyun 	.product_desc =         "OHCI Host Controller",
1188*4882a593Smuzhiyun 	.hcd_priv_size =        sizeof(struct ohci_hcd),
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/*
1191*4882a593Smuzhiyun 	 * generic hardware linkage
1192*4882a593Smuzhiyun 	*/
1193*4882a593Smuzhiyun 	.irq =                  ohci_irq,
1194*4882a593Smuzhiyun 	.flags =                HCD_MEMORY | HCD_DMA | HCD_USB11,
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	/*
1197*4882a593Smuzhiyun 	* basic lifecycle operations
1198*4882a593Smuzhiyun 	*/
1199*4882a593Smuzhiyun 	.reset =                ohci_setup,
1200*4882a593Smuzhiyun 	.start =                ohci_start,
1201*4882a593Smuzhiyun 	.stop =                 ohci_stop,
1202*4882a593Smuzhiyun 	.shutdown =             ohci_shutdown,
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	/*
1205*4882a593Smuzhiyun 	 * managing i/o requests and associated device resources
1206*4882a593Smuzhiyun 	*/
1207*4882a593Smuzhiyun 	.urb_enqueue =          ohci_urb_enqueue,
1208*4882a593Smuzhiyun 	.urb_dequeue =          ohci_urb_dequeue,
1209*4882a593Smuzhiyun 	.endpoint_disable =     ohci_endpoint_disable,
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/*
1212*4882a593Smuzhiyun 	* scheduling support
1213*4882a593Smuzhiyun 	*/
1214*4882a593Smuzhiyun 	.get_frame_number =     ohci_get_frame,
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/*
1217*4882a593Smuzhiyun 	* root hub support
1218*4882a593Smuzhiyun 	*/
1219*4882a593Smuzhiyun 	.hub_status_data =      ohci_hub_status_data,
1220*4882a593Smuzhiyun 	.hub_control =          ohci_hub_control,
1221*4882a593Smuzhiyun #ifdef CONFIG_PM
1222*4882a593Smuzhiyun 	.bus_suspend =          ohci_bus_suspend,
1223*4882a593Smuzhiyun 	.bus_resume =           ohci_bus_resume,
1224*4882a593Smuzhiyun #endif
1225*4882a593Smuzhiyun 	.start_port_reset =	ohci_start_port_reset,
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun 
ohci_init_driver(struct hc_driver * drv,const struct ohci_driver_overrides * over)1228*4882a593Smuzhiyun void ohci_init_driver(struct hc_driver *drv,
1229*4882a593Smuzhiyun 		const struct ohci_driver_overrides *over)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	/* Copy the generic table to drv and then apply the overrides */
1232*4882a593Smuzhiyun 	*drv = ohci_hc_driver;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	if (over) {
1235*4882a593Smuzhiyun 		drv->product_desc = over->product_desc;
1236*4882a593Smuzhiyun 		drv->hcd_priv_size += over->extra_priv_size;
1237*4882a593Smuzhiyun 		if (over->reset)
1238*4882a593Smuzhiyun 			drv->reset = over->reset;
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ohci_init_driver);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun MODULE_AUTHOR (DRIVER_AUTHOR);
1246*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
1247*4882a593Smuzhiyun MODULE_LICENSE ("GPL");
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun #if defined(CONFIG_ARCH_SA1100) && defined(CONFIG_SA1111)
1250*4882a593Smuzhiyun #include "ohci-sa1111.c"
1251*4882a593Smuzhiyun #define SA1111_DRIVER		ohci_hcd_sa1111_driver
1252*4882a593Smuzhiyun #endif
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun #ifdef CONFIG_USB_OHCI_HCD_PPC_OF
1255*4882a593Smuzhiyun #include "ohci-ppc-of.c"
1256*4882a593Smuzhiyun #define OF_PLATFORM_DRIVER	ohci_hcd_ppc_of_driver
1257*4882a593Smuzhiyun #endif
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun #ifdef CONFIG_PPC_PS3
1260*4882a593Smuzhiyun #include "ohci-ps3.c"
1261*4882a593Smuzhiyun #define PS3_SYSTEM_BUS_DRIVER	ps3_ohci_driver
1262*4882a593Smuzhiyun #endif
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun #ifdef CONFIG_MFD_SM501
1265*4882a593Smuzhiyun #include "ohci-sm501.c"
1266*4882a593Smuzhiyun #define SM501_OHCI_DRIVER	ohci_hcd_sm501_driver
1267*4882a593Smuzhiyun #endif
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun #ifdef CONFIG_MFD_TC6393XB
1270*4882a593Smuzhiyun #include "ohci-tmio.c"
1271*4882a593Smuzhiyun #define TMIO_OHCI_DRIVER	ohci_hcd_tmio_driver
1272*4882a593Smuzhiyun #endif
1273*4882a593Smuzhiyun 
ohci_hcd_mod_init(void)1274*4882a593Smuzhiyun static int __init ohci_hcd_mod_init(void)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun 	int retval = 0;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (usb_disabled())
1279*4882a593Smuzhiyun 		return -ENODEV;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
1282*4882a593Smuzhiyun 	pr_debug ("%s: block sizes: ed %zd td %zd\n", hcd_name,
1283*4882a593Smuzhiyun 		sizeof (struct ed), sizeof (struct td));
1284*4882a593Smuzhiyun 	set_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	ohci_debug_root = debugfs_create_dir("ohci", usb_debug_root);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun #ifdef PS3_SYSTEM_BUS_DRIVER
1289*4882a593Smuzhiyun 	retval = ps3_ohci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
1290*4882a593Smuzhiyun 	if (retval < 0)
1291*4882a593Smuzhiyun 		goto error_ps3;
1292*4882a593Smuzhiyun #endif
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun #ifdef OF_PLATFORM_DRIVER
1295*4882a593Smuzhiyun 	retval = platform_driver_register(&OF_PLATFORM_DRIVER);
1296*4882a593Smuzhiyun 	if (retval < 0)
1297*4882a593Smuzhiyun 		goto error_of_platform;
1298*4882a593Smuzhiyun #endif
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun #ifdef SA1111_DRIVER
1301*4882a593Smuzhiyun 	retval = sa1111_driver_register(&SA1111_DRIVER);
1302*4882a593Smuzhiyun 	if (retval < 0)
1303*4882a593Smuzhiyun 		goto error_sa1111;
1304*4882a593Smuzhiyun #endif
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun #ifdef SM501_OHCI_DRIVER
1307*4882a593Smuzhiyun 	retval = platform_driver_register(&SM501_OHCI_DRIVER);
1308*4882a593Smuzhiyun 	if (retval < 0)
1309*4882a593Smuzhiyun 		goto error_sm501;
1310*4882a593Smuzhiyun #endif
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun #ifdef TMIO_OHCI_DRIVER
1313*4882a593Smuzhiyun 	retval = platform_driver_register(&TMIO_OHCI_DRIVER);
1314*4882a593Smuzhiyun 	if (retval < 0)
1315*4882a593Smuzhiyun 		goto error_tmio;
1316*4882a593Smuzhiyun #endif
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	return retval;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	/* Error path */
1321*4882a593Smuzhiyun #ifdef TMIO_OHCI_DRIVER
1322*4882a593Smuzhiyun 	platform_driver_unregister(&TMIO_OHCI_DRIVER);
1323*4882a593Smuzhiyun  error_tmio:
1324*4882a593Smuzhiyun #endif
1325*4882a593Smuzhiyun #ifdef SM501_OHCI_DRIVER
1326*4882a593Smuzhiyun 	platform_driver_unregister(&SM501_OHCI_DRIVER);
1327*4882a593Smuzhiyun  error_sm501:
1328*4882a593Smuzhiyun #endif
1329*4882a593Smuzhiyun #ifdef SA1111_DRIVER
1330*4882a593Smuzhiyun 	sa1111_driver_unregister(&SA1111_DRIVER);
1331*4882a593Smuzhiyun  error_sa1111:
1332*4882a593Smuzhiyun #endif
1333*4882a593Smuzhiyun #ifdef OF_PLATFORM_DRIVER
1334*4882a593Smuzhiyun 	platform_driver_unregister(&OF_PLATFORM_DRIVER);
1335*4882a593Smuzhiyun  error_of_platform:
1336*4882a593Smuzhiyun #endif
1337*4882a593Smuzhiyun #ifdef PS3_SYSTEM_BUS_DRIVER
1338*4882a593Smuzhiyun 	ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1339*4882a593Smuzhiyun  error_ps3:
1340*4882a593Smuzhiyun #endif
1341*4882a593Smuzhiyun 	debugfs_remove(ohci_debug_root);
1342*4882a593Smuzhiyun 	ohci_debug_root = NULL;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
1345*4882a593Smuzhiyun 	return retval;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun module_init(ohci_hcd_mod_init);
1348*4882a593Smuzhiyun 
ohci_hcd_mod_exit(void)1349*4882a593Smuzhiyun static void __exit ohci_hcd_mod_exit(void)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun #ifdef TMIO_OHCI_DRIVER
1352*4882a593Smuzhiyun 	platform_driver_unregister(&TMIO_OHCI_DRIVER);
1353*4882a593Smuzhiyun #endif
1354*4882a593Smuzhiyun #ifdef SM501_OHCI_DRIVER
1355*4882a593Smuzhiyun 	platform_driver_unregister(&SM501_OHCI_DRIVER);
1356*4882a593Smuzhiyun #endif
1357*4882a593Smuzhiyun #ifdef SA1111_DRIVER
1358*4882a593Smuzhiyun 	sa1111_driver_unregister(&SA1111_DRIVER);
1359*4882a593Smuzhiyun #endif
1360*4882a593Smuzhiyun #ifdef OF_PLATFORM_DRIVER
1361*4882a593Smuzhiyun 	platform_driver_unregister(&OF_PLATFORM_DRIVER);
1362*4882a593Smuzhiyun #endif
1363*4882a593Smuzhiyun #ifdef PS3_SYSTEM_BUS_DRIVER
1364*4882a593Smuzhiyun 	ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1365*4882a593Smuzhiyun #endif
1366*4882a593Smuzhiyun 	debugfs_remove(ohci_debug_root);
1367*4882a593Smuzhiyun 	clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun module_exit(ohci_hcd_mod_exit);
1370*4882a593Smuzhiyun 
1371