xref: /OK3568_Linux_fs/kernel/drivers/usb/host/imx21-hcd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Macros and prototypes for i.MX21
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2006 Loping Dog Embedded Systems
6*4882a593Smuzhiyun  * Copyright (C) 2009 Martin Fuzzey
7*4882a593Smuzhiyun  * Originally written by Jay Monkman <jtm@lopingdog.com>
8*4882a593Smuzhiyun  * Ported to 2.6.30, debugged and enhanced by Martin Fuzzey
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __LINUX_IMX21_HCD_H__
12*4882a593Smuzhiyun #define __LINUX_IMX21_HCD_H__
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_DEBUG
15*4882a593Smuzhiyun #define DEBUG
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/platform_data/usb-mx2.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define NUM_ISO_ETDS 	2
21*4882a593Smuzhiyun #define USB_NUM_ETD	32
22*4882a593Smuzhiyun #define DMEM_SIZE   	4096
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Register definitions */
25*4882a593Smuzhiyun #define USBOTG_HWMODE		0x00
26*4882a593Smuzhiyun #define USBOTG_HWMODE_ANASDBEN		(1 << 14)
27*4882a593Smuzhiyun #define USBOTG_HWMODE_OTGXCVR_SHIFT	6
28*4882a593Smuzhiyun #define USBOTG_HWMODE_OTGXCVR_MASK	(3 << 6)
29*4882a593Smuzhiyun #define USBOTG_HWMODE_OTGXCVR_TD_RD	(0 << 6)
30*4882a593Smuzhiyun #define USBOTG_HWMODE_OTGXCVR_TS_RD	(2 << 6)
31*4882a593Smuzhiyun #define USBOTG_HWMODE_OTGXCVR_TD_RS	(1 << 6)
32*4882a593Smuzhiyun #define USBOTG_HWMODE_OTGXCVR_TS_RS	(3 << 6)
33*4882a593Smuzhiyun #define USBOTG_HWMODE_HOSTXCVR_SHIFT	4
34*4882a593Smuzhiyun #define USBOTG_HWMODE_HOSTXCVR_MASK	(3 << 4)
35*4882a593Smuzhiyun #define USBOTG_HWMODE_HOSTXCVR_TD_RD	(0 << 4)
36*4882a593Smuzhiyun #define USBOTG_HWMODE_HOSTXCVR_TS_RD	(2 << 4)
37*4882a593Smuzhiyun #define USBOTG_HWMODE_HOSTXCVR_TD_RS	(1 << 4)
38*4882a593Smuzhiyun #define USBOTG_HWMODE_HOSTXCVR_TS_RS	(3 << 4)
39*4882a593Smuzhiyun #define USBOTG_HWMODE_CRECFG_MASK	(3 << 0)
40*4882a593Smuzhiyun #define USBOTG_HWMODE_CRECFG_HOST	(1 << 0)
41*4882a593Smuzhiyun #define USBOTG_HWMODE_CRECFG_FUNC	(2 << 0)
42*4882a593Smuzhiyun #define USBOTG_HWMODE_CRECFG_HNP	(3 << 0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define USBOTG_CINT_STAT	0x04
45*4882a593Smuzhiyun #define USBOTG_CINT_STEN	0x08
46*4882a593Smuzhiyun #define USBOTG_ASHNPINT			(1 << 5)
47*4882a593Smuzhiyun #define USBOTG_ASFCINT			(1 << 4)
48*4882a593Smuzhiyun #define USBOTG_ASHCINT			(1 << 3)
49*4882a593Smuzhiyun #define USBOTG_SHNPINT			(1 << 2)
50*4882a593Smuzhiyun #define USBOTG_FCINT			(1 << 1)
51*4882a593Smuzhiyun #define USBOTG_HCINT			(1 << 0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define USBOTG_CLK_CTRL		0x0c
54*4882a593Smuzhiyun #define USBOTG_CLK_CTRL_FUNC		(1 << 2)
55*4882a593Smuzhiyun #define USBOTG_CLK_CTRL_HST		(1 << 1)
56*4882a593Smuzhiyun #define USBOTG_CLK_CTRL_MAIN		(1 << 0)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define USBOTG_RST_CTRL		0x10
59*4882a593Smuzhiyun #define USBOTG_RST_RSTI2C		(1 << 15)
60*4882a593Smuzhiyun #define USBOTG_RST_RSTCTRL		(1 << 5)
61*4882a593Smuzhiyun #define USBOTG_RST_RSTFC		(1 << 4)
62*4882a593Smuzhiyun #define USBOTG_RST_RSTFSKE		(1 << 3)
63*4882a593Smuzhiyun #define USBOTG_RST_RSTRH		(1 << 2)
64*4882a593Smuzhiyun #define USBOTG_RST_RSTHSIE		(1 << 1)
65*4882a593Smuzhiyun #define USBOTG_RST_RSTHC		(1 << 0)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define USBOTG_FRM_INTVL    	0x14
68*4882a593Smuzhiyun #define USBOTG_FRM_REMAIN   	0x18
69*4882a593Smuzhiyun #define USBOTG_HNP_CSR	    	0x1c
70*4882a593Smuzhiyun #define USBOTG_HNP_ISR	    	0x2c
71*4882a593Smuzhiyun #define USBOTG_HNP_IEN	    	0x30
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define USBOTG_I2C_TXCVR_REG(x)	(0x100 + (x))
74*4882a593Smuzhiyun #define USBOTG_I2C_XCVR_DEVAD		0x118
75*4882a593Smuzhiyun #define USBOTG_I2C_SEQ_OP_REG		0x119
76*4882a593Smuzhiyun #define USBOTG_I2C_SEQ_RD_STARTAD	0x11a
77*4882a593Smuzhiyun #define USBOTG_I2C_OP_CTRL_REG	     	0x11b
78*4882a593Smuzhiyun #define USBOTG_I2C_SCLK_TO_SCK_HPER  	0x11e
79*4882a593Smuzhiyun #define USBOTG_I2C_MASTER_INT_REG    	0x11f
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define USBH_HOST_CTRL		0x80
82*4882a593Smuzhiyun #define USBH_HOST_CTRL_HCRESET			(1 << 31)
83*4882a593Smuzhiyun #define USBH_HOST_CTRL_SCHDOVR(x)		((x) << 16)
84*4882a593Smuzhiyun #define USBH_HOST_CTRL_RMTWUEN			(1 << 4)
85*4882a593Smuzhiyun #define USBH_HOST_CTRL_HCUSBSTE_RESET		(0 << 2)
86*4882a593Smuzhiyun #define USBH_HOST_CTRL_HCUSBSTE_RESUME		(1 << 2)
87*4882a593Smuzhiyun #define USBH_HOST_CTRL_HCUSBSTE_OPERATIONAL	(2 << 2)
88*4882a593Smuzhiyun #define USBH_HOST_CTRL_HCUSBSTE_SUSPEND	(3 << 2)
89*4882a593Smuzhiyun #define USBH_HOST_CTRL_CTLBLKSR_1		(0 << 0)
90*4882a593Smuzhiyun #define USBH_HOST_CTRL_CTLBLKSR_2		(1 << 0)
91*4882a593Smuzhiyun #define USBH_HOST_CTRL_CTLBLKSR_3		(2 << 0)
92*4882a593Smuzhiyun #define USBH_HOST_CTRL_CTLBLKSR_4		(3 << 0)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define USBH_SYSISR		0x88
95*4882a593Smuzhiyun #define USBH_SYSISR_PSCINT		(1 << 6)
96*4882a593Smuzhiyun #define USBH_SYSISR_FMOFINT		(1 << 5)
97*4882a593Smuzhiyun #define USBH_SYSISR_HERRINT		(1 << 4)
98*4882a593Smuzhiyun #define USBH_SYSISR_RESDETINT		(1 << 3)
99*4882a593Smuzhiyun #define USBH_SYSISR_SOFINT		(1 << 2)
100*4882a593Smuzhiyun #define USBH_SYSISR_DONEINT		(1 << 1)
101*4882a593Smuzhiyun #define USBH_SYSISR_SORINT		(1 << 0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define USBH_SYSIEN	    	0x8c
104*4882a593Smuzhiyun #define USBH_SYSIEN_PSCINT		(1 << 6)
105*4882a593Smuzhiyun #define USBH_SYSIEN_FMOFINT		(1 << 5)
106*4882a593Smuzhiyun #define USBH_SYSIEN_HERRINT		(1 << 4)
107*4882a593Smuzhiyun #define USBH_SYSIEN_RESDETINT		(1 << 3)
108*4882a593Smuzhiyun #define USBH_SYSIEN_SOFINT		(1 << 2)
109*4882a593Smuzhiyun #define USBH_SYSIEN_DONEINT		(1 << 1)
110*4882a593Smuzhiyun #define USBH_SYSIEN_SORINT		(1 << 0)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define USBH_XBUFSTAT	    	0x98
113*4882a593Smuzhiyun #define USBH_YBUFSTAT	    	0x9c
114*4882a593Smuzhiyun #define USBH_XYINTEN	    	0xa0
115*4882a593Smuzhiyun #define USBH_XFILLSTAT	    	0xa8
116*4882a593Smuzhiyun #define USBH_YFILLSTAT	    	0xac
117*4882a593Smuzhiyun #define USBH_ETDENSET	    	0xc0
118*4882a593Smuzhiyun #define USBH_ETDENCLR	    	0xc4
119*4882a593Smuzhiyun #define USBH_IMMEDINT	    	0xcc
120*4882a593Smuzhiyun #define USBH_ETDDONESTAT    	0xd0
121*4882a593Smuzhiyun #define USBH_ETDDONEEN	    	0xd4
122*4882a593Smuzhiyun #define USBH_FRMNUB	    	0xe0
123*4882a593Smuzhiyun #define USBH_LSTHRESH	    	0xe4
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define USBH_ROOTHUBA	    	0xe8
126*4882a593Smuzhiyun #define USBH_ROOTHUBA_PWRTOGOOD_MASK	(0xff)
127*4882a593Smuzhiyun #define USBH_ROOTHUBA_PWRTOGOOD_SHIFT	(24)
128*4882a593Smuzhiyun #define USBH_ROOTHUBA_NOOVRCURP	(1 << 12)
129*4882a593Smuzhiyun #define USBH_ROOTHUBA_OVRCURPM		(1 << 11)
130*4882a593Smuzhiyun #define USBH_ROOTHUBA_DEVTYPE		(1 << 10)
131*4882a593Smuzhiyun #define USBH_ROOTHUBA_PWRSWTMD		(1 << 9)
132*4882a593Smuzhiyun #define USBH_ROOTHUBA_NOPWRSWT		(1 << 8)
133*4882a593Smuzhiyun #define USBH_ROOTHUBA_NDNSTMPRT_MASK	(0xff)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define USBH_ROOTHUBB		0xec
136*4882a593Smuzhiyun #define USBH_ROOTHUBB_PRTPWRCM(x)	(1 << ((x) + 16))
137*4882a593Smuzhiyun #define USBH_ROOTHUBB_DEVREMOVE(x)	(1 << (x))
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define USBH_ROOTSTAT		0xf0
140*4882a593Smuzhiyun #define USBH_ROOTSTAT_CLRRMTWUE	(1 << 31)
141*4882a593Smuzhiyun #define USBH_ROOTSTAT_OVRCURCHG	(1 << 17)
142*4882a593Smuzhiyun #define USBH_ROOTSTAT_DEVCONWUE	(1 << 15)
143*4882a593Smuzhiyun #define USBH_ROOTSTAT_OVRCURI		(1 << 1)
144*4882a593Smuzhiyun #define USBH_ROOTSTAT_LOCPWRS		(1 << 0)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define USBH_PORTSTAT(x)	(0xf4 + ((x) * 4))
147*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTRSTSC		(1 << 20)
148*4882a593Smuzhiyun #define USBH_PORTSTAT_OVRCURIC		(1 << 19)
149*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTSTATSC	(1 << 18)
150*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTENBLSC	(1 << 17)
151*4882a593Smuzhiyun #define USBH_PORTSTAT_CONNECTSC	(1 << 16)
152*4882a593Smuzhiyun #define USBH_PORTSTAT_LSDEVCON		(1 << 9)
153*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTPWRST		(1 << 8)
154*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTRSTST		(1 << 4)
155*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTOVRCURI	(1 << 3)
156*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTSUSPST	(1 << 2)
157*4882a593Smuzhiyun #define USBH_PORTSTAT_PRTENABST	(1 << 1)
158*4882a593Smuzhiyun #define USBH_PORTSTAT_CURCONST		(1 << 0)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define USB_DMAREV		0x800
161*4882a593Smuzhiyun #define USB_DMAINTSTAT	    	0x804
162*4882a593Smuzhiyun #define USB_DMAINTSTAT_EPERR		(1 << 1)
163*4882a593Smuzhiyun #define USB_DMAINTSTAT_ETDERR		(1 << 0)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define USB_DMAINTEN	    	0x808
166*4882a593Smuzhiyun #define USB_DMAINTEN_EPERRINTEN	(1 << 1)
167*4882a593Smuzhiyun #define USB_DMAINTEN_ETDERRINTEN	(1 << 0)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define USB_ETDDMAERSTAT    	0x80c
170*4882a593Smuzhiyun #define USB_EPDMAERSTAT	    	0x810
171*4882a593Smuzhiyun #define USB_ETDDMAEN	    	0x820
172*4882a593Smuzhiyun #define USB_EPDMAEN	    	0x824
173*4882a593Smuzhiyun #define USB_ETDDMAXTEN	    	0x828
174*4882a593Smuzhiyun #define USB_EPDMAXTEN	    	0x82c
175*4882a593Smuzhiyun #define USB_ETDDMAENXYT	    	0x830
176*4882a593Smuzhiyun #define USB_EPDMAENXYT	    	0x834
177*4882a593Smuzhiyun #define USB_ETDDMABST4EN    	0x838
178*4882a593Smuzhiyun #define USB_EPDMABST4EN	    	0x83c
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define USB_MISCCONTROL	    	0x840
181*4882a593Smuzhiyun #define USB_MISCCONTROL_ISOPREVFRM	(1 << 3)
182*4882a593Smuzhiyun #define USB_MISCCONTROL_SKPRTRY	(1 << 2)
183*4882a593Smuzhiyun #define USB_MISCCONTROL_ARBMODE	(1 << 1)
184*4882a593Smuzhiyun #define USB_MISCCONTROL_FILTCC		(1 << 0)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define USB_ETDDMACHANLCLR  	0x848
187*4882a593Smuzhiyun #define USB_EPDMACHANLCLR   	0x84c
188*4882a593Smuzhiyun #define USB_ETDSMSA(x)	    	(0x900 + ((x) * 4))
189*4882a593Smuzhiyun #define USB_EPSMSA(x)	    	(0x980 + ((x) * 4))
190*4882a593Smuzhiyun #define USB_ETDDMABUFPTR(x) 	(0xa00 + ((x) * 4))
191*4882a593Smuzhiyun #define USB_EPDMABUFPTR(x)  	(0xa80 + ((x) * 4))
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define USB_ETD_DWORD(x, w)	(0x200 + ((x) * 16) + ((w) * 4))
194*4882a593Smuzhiyun #define DW0_ADDRESS	0
195*4882a593Smuzhiyun #define	DW0_ENDPNT	7
196*4882a593Smuzhiyun #define	DW0_DIRECT	11
197*4882a593Smuzhiyun #define	DW0_SPEED	13
198*4882a593Smuzhiyun #define DW0_FORMAT	14
199*4882a593Smuzhiyun #define DW0_MAXPKTSIZ	16
200*4882a593Smuzhiyun #define DW0_HALTED	27
201*4882a593Smuzhiyun #define	DW0_TOGCRY	28
202*4882a593Smuzhiyun #define	DW0_SNDNAK	30
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define DW1_XBUFSRTAD	0
205*4882a593Smuzhiyun #define DW1_YBUFSRTAD	16
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define DW2_RTRYDELAY	0
208*4882a593Smuzhiyun #define DW2_POLINTERV	0
209*4882a593Smuzhiyun #define DW2_STARTFRM	0
210*4882a593Smuzhiyun #define DW2_RELPOLPOS	8
211*4882a593Smuzhiyun #define DW2_DIRPID	16
212*4882a593Smuzhiyun #define	DW2_BUFROUND	18
213*4882a593Smuzhiyun #define DW2_DELAYINT	19
214*4882a593Smuzhiyun #define DW2_DATATOG	22
215*4882a593Smuzhiyun #define DW2_ERRORCNT	24
216*4882a593Smuzhiyun #define	DW2_COMPCODE	28
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define DW3_TOTBYECNT	0
219*4882a593Smuzhiyun #define DW3_PKTLEN0	0
220*4882a593Smuzhiyun #define DW3_COMPCODE0	12
221*4882a593Smuzhiyun #define DW3_PKTLEN1	16
222*4882a593Smuzhiyun #define DW3_BUFSIZE	21
223*4882a593Smuzhiyun #define DW3_COMPCODE1	28
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define USBCTRL		    	0x600
226*4882a593Smuzhiyun #define USBCTRL_I2C_WU_INT_STAT	(1 << 27)
227*4882a593Smuzhiyun #define USBCTRL_OTG_WU_INT_STAT	(1 << 26)
228*4882a593Smuzhiyun #define USBCTRL_HOST_WU_INT_STAT	(1 << 25)
229*4882a593Smuzhiyun #define USBCTRL_FNT_WU_INT_STAT	(1 << 24)
230*4882a593Smuzhiyun #define USBCTRL_I2C_WU_INT_EN		(1 << 19)
231*4882a593Smuzhiyun #define USBCTRL_OTG_WU_INT_EN		(1 << 18)
232*4882a593Smuzhiyun #define USBCTRL_HOST_WU_INT_EN		(1 << 17)
233*4882a593Smuzhiyun #define USBCTRL_FNT_WU_INT_EN		(1 << 16)
234*4882a593Smuzhiyun #define USBCTRL_OTC_RCV_RXDP		(1 << 13)
235*4882a593Smuzhiyun #define USBCTRL_HOST1_BYP_TLL		(1 << 12)
236*4882a593Smuzhiyun #define USBCTRL_OTG_BYP_VAL(x)		((x) << 10)
237*4882a593Smuzhiyun #define USBCTRL_HOST1_BYP_VAL(x)	((x) << 8)
238*4882a593Smuzhiyun #define USBCTRL_OTG_PWR_MASK		(1 << 6)
239*4882a593Smuzhiyun #define USBCTRL_HOST1_PWR_MASK		(1 << 5)
240*4882a593Smuzhiyun #define USBCTRL_HOST2_PWR_MASK		(1 << 4)
241*4882a593Smuzhiyun #define USBCTRL_USB_BYP			(1 << 2)
242*4882a593Smuzhiyun #define USBCTRL_HOST1_TXEN_OE		(1 << 1)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define USBOTG_DMEM		0x1000
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* Values in TD blocks */
247*4882a593Smuzhiyun #define TD_DIR_SETUP	    0
248*4882a593Smuzhiyun #define TD_DIR_OUT	    1
249*4882a593Smuzhiyun #define TD_DIR_IN	    2
250*4882a593Smuzhiyun #define TD_FORMAT_CONTROL   0
251*4882a593Smuzhiyun #define TD_FORMAT_ISO	    1
252*4882a593Smuzhiyun #define TD_FORMAT_BULK	    2
253*4882a593Smuzhiyun #define TD_FORMAT_INT	    3
254*4882a593Smuzhiyun #define TD_TOGGLE_CARRY	    0
255*4882a593Smuzhiyun #define TD_TOGGLE_DATA0	    2
256*4882a593Smuzhiyun #define TD_TOGGLE_DATA1	    3
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /* control transfer states */
259*4882a593Smuzhiyun #define US_CTRL_SETUP	2
260*4882a593Smuzhiyun #define US_CTRL_DATA	1
261*4882a593Smuzhiyun #define US_CTRL_ACK	0
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* bulk transfer main state and 0-length packet */
264*4882a593Smuzhiyun #define US_BULK		1
265*4882a593Smuzhiyun #define US_BULK0	0
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*ETD format description*/
268*4882a593Smuzhiyun #define IMX_FMT_CTRL   0x0
269*4882a593Smuzhiyun #define IMX_FMT_ISO    0x1
270*4882a593Smuzhiyun #define IMX_FMT_BULK   0x2
271*4882a593Smuzhiyun #define IMX_FMT_INT    0x3
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static char fmt_urb_to_etd[4] = {
274*4882a593Smuzhiyun /*PIPE_ISOCHRONOUS*/ IMX_FMT_ISO,
275*4882a593Smuzhiyun /*PIPE_INTERRUPT*/ IMX_FMT_INT,
276*4882a593Smuzhiyun /*PIPE_CONTROL*/ IMX_FMT_CTRL,
277*4882a593Smuzhiyun /*PIPE_BULK*/ IMX_FMT_BULK
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* condition (error) CC codes and mapping (OHCI like) */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define TD_CC_NOERROR		0x00
283*4882a593Smuzhiyun #define TD_CC_CRC		0x01
284*4882a593Smuzhiyun #define TD_CC_BITSTUFFING	0x02
285*4882a593Smuzhiyun #define TD_CC_DATATOGGLEM	0x03
286*4882a593Smuzhiyun #define TD_CC_STALL		0x04
287*4882a593Smuzhiyun #define TD_DEVNOTRESP		0x05
288*4882a593Smuzhiyun #define TD_PIDCHECKFAIL		0x06
289*4882a593Smuzhiyun /*#define TD_UNEXPECTEDPID	0x07 - reserved, not active on MX2*/
290*4882a593Smuzhiyun #define TD_DATAOVERRUN		0x08
291*4882a593Smuzhiyun #define TD_DATAUNDERRUN		0x09
292*4882a593Smuzhiyun #define TD_BUFFEROVERRUN	0x0C
293*4882a593Smuzhiyun #define TD_BUFFERUNDERRUN	0x0D
294*4882a593Smuzhiyun #define	TD_SCHEDULEOVERRUN	0x0E
295*4882a593Smuzhiyun #define TD_NOTACCESSED		0x0F
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static const int cc_to_error[16] = {
298*4882a593Smuzhiyun 	/* No  Error  */ 0,
299*4882a593Smuzhiyun 	/* CRC Error  */ -EILSEQ,
300*4882a593Smuzhiyun 	/* Bit Stuff  */ -EPROTO,
301*4882a593Smuzhiyun 	/* Data Togg  */ -EILSEQ,
302*4882a593Smuzhiyun 	/* Stall      */ -EPIPE,
303*4882a593Smuzhiyun 	/* DevNotResp */ -ETIMEDOUT,
304*4882a593Smuzhiyun 	/* PIDCheck   */ -EPROTO,
305*4882a593Smuzhiyun 	/* UnExpPID   */ -EPROTO,
306*4882a593Smuzhiyun 	/* DataOver   */ -EOVERFLOW,
307*4882a593Smuzhiyun 	/* DataUnder  */ -EREMOTEIO,
308*4882a593Smuzhiyun 	/* (for hw)   */ -EIO,
309*4882a593Smuzhiyun 	/* (for hw)   */ -EIO,
310*4882a593Smuzhiyun 	/* BufferOver */ -ECOMM,
311*4882a593Smuzhiyun 	/* BuffUnder  */ -ENOSR,
312*4882a593Smuzhiyun 	/* (for HCD)  */ -ENOSPC,
313*4882a593Smuzhiyun 	/* (for HCD)  */ -EALREADY
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /* HCD data associated with a usb core URB */
317*4882a593Smuzhiyun struct urb_priv {
318*4882a593Smuzhiyun 	struct urb *urb;
319*4882a593Smuzhiyun 	struct usb_host_endpoint *ep;
320*4882a593Smuzhiyun 	int active;
321*4882a593Smuzhiyun 	int state;
322*4882a593Smuzhiyun 	struct td *isoc_td;
323*4882a593Smuzhiyun 	int isoc_remaining;
324*4882a593Smuzhiyun 	int isoc_status;
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* HCD data associated with a usb core endpoint */
328*4882a593Smuzhiyun struct ep_priv {
329*4882a593Smuzhiyun 	struct usb_host_endpoint *ep;
330*4882a593Smuzhiyun 	struct list_head td_list;
331*4882a593Smuzhiyun 	struct list_head queue;
332*4882a593Smuzhiyun 	int etd[NUM_ISO_ETDS];
333*4882a593Smuzhiyun 	int waiting_etd;
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /* isoc packet */
337*4882a593Smuzhiyun struct td {
338*4882a593Smuzhiyun 	struct list_head list;
339*4882a593Smuzhiyun 	struct urb *urb;
340*4882a593Smuzhiyun 	struct usb_host_endpoint *ep;
341*4882a593Smuzhiyun 	dma_addr_t dma_handle;
342*4882a593Smuzhiyun 	void *cpu_buffer;
343*4882a593Smuzhiyun 	int len;
344*4882a593Smuzhiyun 	int frame;
345*4882a593Smuzhiyun 	int isoc_index;
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* HCD data associated with a hardware ETD */
349*4882a593Smuzhiyun struct etd_priv {
350*4882a593Smuzhiyun 	struct usb_host_endpoint *ep;
351*4882a593Smuzhiyun 	struct urb *urb;
352*4882a593Smuzhiyun 	struct td *td;
353*4882a593Smuzhiyun 	struct list_head queue;
354*4882a593Smuzhiyun 	dma_addr_t dma_handle;
355*4882a593Smuzhiyun 	void *cpu_buffer;
356*4882a593Smuzhiyun 	void *bounce_buffer;
357*4882a593Smuzhiyun 	int alloc;
358*4882a593Smuzhiyun 	int len;
359*4882a593Smuzhiyun 	int dmem_size;
360*4882a593Smuzhiyun 	int dmem_offset;
361*4882a593Smuzhiyun 	int active_count;
362*4882a593Smuzhiyun #ifdef DEBUG
363*4882a593Smuzhiyun 	int activated_frame;
364*4882a593Smuzhiyun 	int disactivated_frame;
365*4882a593Smuzhiyun 	int last_int_frame;
366*4882a593Smuzhiyun 	int last_req_frame;
367*4882a593Smuzhiyun 	u32 submitted_dwords[4];
368*4882a593Smuzhiyun #endif
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /* Hardware data memory info */
372*4882a593Smuzhiyun struct imx21_dmem_area {
373*4882a593Smuzhiyun 	struct usb_host_endpoint *ep;
374*4882a593Smuzhiyun 	unsigned int offset;
375*4882a593Smuzhiyun 	unsigned int size;
376*4882a593Smuzhiyun 	struct list_head list;
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #ifdef DEBUG
380*4882a593Smuzhiyun struct debug_usage_stats {
381*4882a593Smuzhiyun 	unsigned int value;
382*4882a593Smuzhiyun 	unsigned int maximum;
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun struct debug_stats {
386*4882a593Smuzhiyun 	unsigned long submitted;
387*4882a593Smuzhiyun 	unsigned long completed_ok;
388*4882a593Smuzhiyun 	unsigned long completed_failed;
389*4882a593Smuzhiyun 	unsigned long unlinked;
390*4882a593Smuzhiyun 	unsigned long queue_etd;
391*4882a593Smuzhiyun 	unsigned long queue_dmem;
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun struct debug_isoc_trace {
395*4882a593Smuzhiyun 	int schedule_frame;
396*4882a593Smuzhiyun 	int submit_frame;
397*4882a593Smuzhiyun 	int request_len;
398*4882a593Smuzhiyun 	int done_frame;
399*4882a593Smuzhiyun 	int done_len;
400*4882a593Smuzhiyun 	int cc;
401*4882a593Smuzhiyun 	struct td *td;
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun #endif
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* HCD data structure */
406*4882a593Smuzhiyun struct imx21 {
407*4882a593Smuzhiyun 	spinlock_t lock;
408*4882a593Smuzhiyun 	struct device *dev;
409*4882a593Smuzhiyun 	struct usb_hcd *hcd;
410*4882a593Smuzhiyun 	struct mx21_usbh_platform_data *pdata;
411*4882a593Smuzhiyun 	struct list_head dmem_list;
412*4882a593Smuzhiyun 	struct list_head queue_for_etd; /* eps queued due to etd shortage */
413*4882a593Smuzhiyun 	struct list_head queue_for_dmem; /* etds queued due to dmem shortage */
414*4882a593Smuzhiyun 	struct etd_priv etd[USB_NUM_ETD];
415*4882a593Smuzhiyun 	struct clk *clk;
416*4882a593Smuzhiyun 	void __iomem *regs;
417*4882a593Smuzhiyun #ifdef DEBUG
418*4882a593Smuzhiyun 	struct dentry *debug_root;
419*4882a593Smuzhiyun 	struct debug_stats nonisoc_stats;
420*4882a593Smuzhiyun 	struct debug_stats isoc_stats;
421*4882a593Smuzhiyun 	struct debug_usage_stats etd_usage;
422*4882a593Smuzhiyun 	struct debug_usage_stats dmem_usage;
423*4882a593Smuzhiyun 	struct debug_isoc_trace isoc_trace[20];
424*4882a593Smuzhiyun 	struct debug_isoc_trace isoc_trace_failed[20];
425*4882a593Smuzhiyun 	unsigned long debug_unblocks;
426*4882a593Smuzhiyun 	int isoc_trace_index;
427*4882a593Smuzhiyun 	int isoc_trace_index_failed;
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun #endif
432