1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * USB Host Controller Driver for IMX21
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006 Loping Dog Embedded Systems
6*4882a593Smuzhiyun * Copyright (C) 2009 Martin Fuzzey
7*4882a593Smuzhiyun * Originally written by Jay Monkman <jtm@lopingdog.com>
8*4882a593Smuzhiyun * Ported to 2.6.30, debugged and enhanced by Martin Fuzzey
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun * The i.MX21 USB hardware contains
14*4882a593Smuzhiyun * * 32 transfer descriptors (called ETDs)
15*4882a593Smuzhiyun * * 4Kb of Data memory
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * The data memory is shared between the host and function controllers
18*4882a593Smuzhiyun * (but this driver only supports the host controller)
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * So setting up a transfer involves:
21*4882a593Smuzhiyun * * Allocating a ETD
22*4882a593Smuzhiyun * * Fill in ETD with appropriate information
23*4882a593Smuzhiyun * * Allocating data memory (and putting the offset in the ETD)
24*4882a593Smuzhiyun * * Activate the ETD
25*4882a593Smuzhiyun * * Get interrupt when done.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * An ETD is assigned to each active endpoint.
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * Low resource (ETD and Data memory) situations are handled differently for
30*4882a593Smuzhiyun * isochronous and non insosynchronous transactions :
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * Non ISOC transfers are queued if either ETDs or Data memory are unavailable
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * ISOC transfers use 2 ETDs per endpoint to achieve double buffering.
35*4882a593Smuzhiyun * They allocate both ETDs and Data memory during URB submission
36*4882a593Smuzhiyun * (and fail if unavailable).
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <linux/clk.h>
40*4882a593Smuzhiyun #include <linux/io.h>
41*4882a593Smuzhiyun #include <linux/kernel.h>
42*4882a593Smuzhiyun #include <linux/list.h>
43*4882a593Smuzhiyun #include <linux/platform_device.h>
44*4882a593Smuzhiyun #include <linux/slab.h>
45*4882a593Smuzhiyun #include <linux/usb.h>
46*4882a593Smuzhiyun #include <linux/usb/hcd.h>
47*4882a593Smuzhiyun #include <linux/dma-mapping.h>
48*4882a593Smuzhiyun #include <linux/module.h>
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #include "imx21-hcd.h"
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_DEBUG
53*4882a593Smuzhiyun #define DEBUG
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #ifdef DEBUG
57*4882a593Smuzhiyun #define DEBUG_LOG_FRAME(imx21, etd, event) \
58*4882a593Smuzhiyun (etd)->event##_frame = readl((imx21)->regs + USBH_FRMNUB)
59*4882a593Smuzhiyun #else
60*4882a593Smuzhiyun #define DEBUG_LOG_FRAME(imx21, etd, event) do { } while (0)
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const char hcd_name[] = "imx21-hcd";
64*4882a593Smuzhiyun
hcd_to_imx21(struct usb_hcd * hcd)65*4882a593Smuzhiyun static inline struct imx21 *hcd_to_imx21(struct usb_hcd *hcd)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun return (struct imx21 *)hcd->hcd_priv;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* =========================================== */
72*4882a593Smuzhiyun /* Hardware access helpers */
73*4882a593Smuzhiyun /* =========================================== */
74*4882a593Smuzhiyun
set_register_bits(struct imx21 * imx21,u32 offset,u32 mask)75*4882a593Smuzhiyun static inline void set_register_bits(struct imx21 *imx21, u32 offset, u32 mask)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun void __iomem *reg = imx21->regs + offset;
78*4882a593Smuzhiyun writel(readl(reg) | mask, reg);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
clear_register_bits(struct imx21 * imx21,u32 offset,u32 mask)81*4882a593Smuzhiyun static inline void clear_register_bits(struct imx21 *imx21,
82*4882a593Smuzhiyun u32 offset, u32 mask)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun void __iomem *reg = imx21->regs + offset;
85*4882a593Smuzhiyun writel(readl(reg) & ~mask, reg);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
clear_toggle_bit(struct imx21 * imx21,u32 offset,u32 mask)88*4882a593Smuzhiyun static inline void clear_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun void __iomem *reg = imx21->regs + offset;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (readl(reg) & mask)
93*4882a593Smuzhiyun writel(mask, reg);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
set_toggle_bit(struct imx21 * imx21,u32 offset,u32 mask)96*4882a593Smuzhiyun static inline void set_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun void __iomem *reg = imx21->regs + offset;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (!(readl(reg) & mask))
101*4882a593Smuzhiyun writel(mask, reg);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
etd_writel(struct imx21 * imx21,int etd_num,int dword,u32 value)104*4882a593Smuzhiyun static void etd_writel(struct imx21 *imx21, int etd_num, int dword, u32 value)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun writel(value, imx21->regs + USB_ETD_DWORD(etd_num, dword));
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
etd_readl(struct imx21 * imx21,int etd_num,int dword)109*4882a593Smuzhiyun static u32 etd_readl(struct imx21 *imx21, int etd_num, int dword)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return readl(imx21->regs + USB_ETD_DWORD(etd_num, dword));
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
wrap_frame(int counter)114*4882a593Smuzhiyun static inline int wrap_frame(int counter)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return counter & 0xFFFF;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
frame_after(int frame,int after)119*4882a593Smuzhiyun static inline int frame_after(int frame, int after)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun /* handle wrapping like jiffies time_afer */
122*4882a593Smuzhiyun return (s16)((s16)after - (s16)frame) < 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
imx21_hc_get_frame(struct usb_hcd * hcd)125*4882a593Smuzhiyun static int imx21_hc_get_frame(struct usb_hcd *hcd)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return wrap_frame(readl(imx21->regs + USBH_FRMNUB));
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
unsuitable_for_dma(dma_addr_t addr)132*4882a593Smuzhiyun static inline bool unsuitable_for_dma(dma_addr_t addr)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun return (addr & 3) != 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #include "imx21-dbg.c"
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static void nonisoc_urb_completed_for_etd(
140*4882a593Smuzhiyun struct imx21 *imx21, struct etd_priv *etd, int status);
141*4882a593Smuzhiyun static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb);
142*4882a593Smuzhiyun static void free_dmem(struct imx21 *imx21, struct etd_priv *etd);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* =========================================== */
145*4882a593Smuzhiyun /* ETD management */
146*4882a593Smuzhiyun /* =========================================== */
147*4882a593Smuzhiyun
alloc_etd(struct imx21 * imx21)148*4882a593Smuzhiyun static int alloc_etd(struct imx21 *imx21)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun int i;
151*4882a593Smuzhiyun struct etd_priv *etd = imx21->etd;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun for (i = 0; i < USB_NUM_ETD; i++, etd++) {
154*4882a593Smuzhiyun if (etd->alloc == 0) {
155*4882a593Smuzhiyun memset(etd, 0, sizeof(imx21->etd[0]));
156*4882a593Smuzhiyun etd->alloc = 1;
157*4882a593Smuzhiyun debug_etd_allocated(imx21);
158*4882a593Smuzhiyun return i;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun return -1;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
disactivate_etd(struct imx21 * imx21,int num)164*4882a593Smuzhiyun static void disactivate_etd(struct imx21 *imx21, int num)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun int etd_mask = (1 << num);
167*4882a593Smuzhiyun struct etd_priv *etd = &imx21->etd[num];
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun writel(etd_mask, imx21->regs + USBH_ETDENCLR);
170*4882a593Smuzhiyun clear_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
171*4882a593Smuzhiyun writel(etd_mask, imx21->regs + USB_ETDDMACHANLCLR);
172*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun etd->active_count = 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun DEBUG_LOG_FRAME(imx21, etd, disactivated);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
reset_etd(struct imx21 * imx21,int num)179*4882a593Smuzhiyun static void reset_etd(struct imx21 *imx21, int num)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct etd_priv *etd = imx21->etd + num;
182*4882a593Smuzhiyun int i;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun disactivate_etd(imx21, num);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun for (i = 0; i < 4; i++)
187*4882a593Smuzhiyun etd_writel(imx21, num, i, 0);
188*4882a593Smuzhiyun etd->urb = NULL;
189*4882a593Smuzhiyun etd->ep = NULL;
190*4882a593Smuzhiyun etd->td = NULL;
191*4882a593Smuzhiyun etd->bounce_buffer = NULL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
free_etd(struct imx21 * imx21,int num)194*4882a593Smuzhiyun static void free_etd(struct imx21 *imx21, int num)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun if (num < 0)
197*4882a593Smuzhiyun return;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (num >= USB_NUM_ETD) {
200*4882a593Smuzhiyun dev_err(imx21->dev, "BAD etd=%d!\n", num);
201*4882a593Smuzhiyun return;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun if (imx21->etd[num].alloc == 0) {
204*4882a593Smuzhiyun dev_err(imx21->dev, "ETD %d already free!\n", num);
205*4882a593Smuzhiyun return;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun debug_etd_freed(imx21);
209*4882a593Smuzhiyun reset_etd(imx21, num);
210*4882a593Smuzhiyun memset(&imx21->etd[num], 0, sizeof(imx21->etd[0]));
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun
setup_etd_dword0(struct imx21 * imx21,int etd_num,struct urb * urb,u8 dir,u16 maxpacket)214*4882a593Smuzhiyun static void setup_etd_dword0(struct imx21 *imx21,
215*4882a593Smuzhiyun int etd_num, struct urb *urb, u8 dir, u16 maxpacket)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun etd_writel(imx21, etd_num, 0,
218*4882a593Smuzhiyun ((u32) usb_pipedevice(urb->pipe)) << DW0_ADDRESS |
219*4882a593Smuzhiyun ((u32) usb_pipeendpoint(urb->pipe) << DW0_ENDPNT) |
220*4882a593Smuzhiyun ((u32) dir << DW0_DIRECT) |
221*4882a593Smuzhiyun ((u32) ((urb->dev->speed == USB_SPEED_LOW) ?
222*4882a593Smuzhiyun 1 : 0) << DW0_SPEED) |
223*4882a593Smuzhiyun ((u32) fmt_urb_to_etd[usb_pipetype(urb->pipe)] << DW0_FORMAT) |
224*4882a593Smuzhiyun ((u32) maxpacket << DW0_MAXPKTSIZ));
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * Copy buffer to data controller data memory.
229*4882a593Smuzhiyun * We cannot use memcpy_toio() because the hardware requires 32bit writes
230*4882a593Smuzhiyun */
copy_to_dmem(struct imx21 * imx21,int dmem_offset,void * src,int count)231*4882a593Smuzhiyun static void copy_to_dmem(
232*4882a593Smuzhiyun struct imx21 *imx21, int dmem_offset, void *src, int count)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun void __iomem *dmem = imx21->regs + USBOTG_DMEM + dmem_offset;
235*4882a593Smuzhiyun u32 word = 0;
236*4882a593Smuzhiyun u8 *p = src;
237*4882a593Smuzhiyun int byte = 0;
238*4882a593Smuzhiyun int i;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun for (i = 0; i < count; i++) {
241*4882a593Smuzhiyun byte = i % 4;
242*4882a593Smuzhiyun word += (*p++ << (byte * 8));
243*4882a593Smuzhiyun if (byte == 3) {
244*4882a593Smuzhiyun writel(word, dmem);
245*4882a593Smuzhiyun dmem += 4;
246*4882a593Smuzhiyun word = 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (count && byte != 3)
251*4882a593Smuzhiyun writel(word, dmem);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
activate_etd(struct imx21 * imx21,int etd_num,u8 dir)254*4882a593Smuzhiyun static void activate_etd(struct imx21 *imx21, int etd_num, u8 dir)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun u32 etd_mask = 1 << etd_num;
257*4882a593Smuzhiyun struct etd_priv *etd = &imx21->etd[etd_num];
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (etd->dma_handle && unsuitable_for_dma(etd->dma_handle)) {
260*4882a593Smuzhiyun /* For non aligned isoc the condition below is always true */
261*4882a593Smuzhiyun if (etd->len <= etd->dmem_size) {
262*4882a593Smuzhiyun /* Fits into data memory, use PIO */
263*4882a593Smuzhiyun if (dir != TD_DIR_IN) {
264*4882a593Smuzhiyun copy_to_dmem(imx21,
265*4882a593Smuzhiyun etd->dmem_offset,
266*4882a593Smuzhiyun etd->cpu_buffer, etd->len);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun etd->dma_handle = 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun } else {
271*4882a593Smuzhiyun /* Too big for data memory, use bounce buffer */
272*4882a593Smuzhiyun enum dma_data_direction dmadir;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (dir == TD_DIR_IN) {
275*4882a593Smuzhiyun dmadir = DMA_FROM_DEVICE;
276*4882a593Smuzhiyun etd->bounce_buffer = kmalloc(etd->len,
277*4882a593Smuzhiyun GFP_ATOMIC);
278*4882a593Smuzhiyun } else {
279*4882a593Smuzhiyun dmadir = DMA_TO_DEVICE;
280*4882a593Smuzhiyun etd->bounce_buffer = kmemdup(etd->cpu_buffer,
281*4882a593Smuzhiyun etd->len,
282*4882a593Smuzhiyun GFP_ATOMIC);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun if (!etd->bounce_buffer) {
285*4882a593Smuzhiyun dev_err(imx21->dev, "failed bounce alloc\n");
286*4882a593Smuzhiyun goto err_bounce_alloc;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun etd->dma_handle =
290*4882a593Smuzhiyun dma_map_single(imx21->dev,
291*4882a593Smuzhiyun etd->bounce_buffer,
292*4882a593Smuzhiyun etd->len,
293*4882a593Smuzhiyun dmadir);
294*4882a593Smuzhiyun if (dma_mapping_error(imx21->dev, etd->dma_handle)) {
295*4882a593Smuzhiyun dev_err(imx21->dev, "failed bounce map\n");
296*4882a593Smuzhiyun goto err_bounce_map;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
302*4882a593Smuzhiyun set_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
303*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
304*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (etd->dma_handle) {
307*4882a593Smuzhiyun set_register_bits(imx21, USB_ETDDMACHANLCLR, etd_mask);
308*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_XBUFSTAT, etd_mask);
309*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_YBUFSTAT, etd_mask);
310*4882a593Smuzhiyun writel(etd->dma_handle, imx21->regs + USB_ETDSMSA(etd_num));
311*4882a593Smuzhiyun set_register_bits(imx21, USB_ETDDMAEN, etd_mask);
312*4882a593Smuzhiyun } else {
313*4882a593Smuzhiyun if (dir != TD_DIR_IN) {
314*4882a593Smuzhiyun /* need to set for ZLP and PIO */
315*4882a593Smuzhiyun set_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
316*4882a593Smuzhiyun set_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun DEBUG_LOG_FRAME(imx21, etd, activated);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #ifdef DEBUG
323*4882a593Smuzhiyun if (!etd->active_count) {
324*4882a593Smuzhiyun int i;
325*4882a593Smuzhiyun etd->activated_frame = readl(imx21->regs + USBH_FRMNUB);
326*4882a593Smuzhiyun etd->disactivated_frame = -1;
327*4882a593Smuzhiyun etd->last_int_frame = -1;
328*4882a593Smuzhiyun etd->last_req_frame = -1;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun for (i = 0; i < 4; i++)
331*4882a593Smuzhiyun etd->submitted_dwords[i] = etd_readl(imx21, etd_num, i);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun etd->active_count = 1;
336*4882a593Smuzhiyun writel(etd_mask, imx21->regs + USBH_ETDENSET);
337*4882a593Smuzhiyun return;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun err_bounce_map:
340*4882a593Smuzhiyun kfree(etd->bounce_buffer);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun err_bounce_alloc:
343*4882a593Smuzhiyun free_dmem(imx21, etd);
344*4882a593Smuzhiyun nonisoc_urb_completed_for_etd(imx21, etd, -ENOMEM);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* =========================================== */
348*4882a593Smuzhiyun /* Data memory management */
349*4882a593Smuzhiyun /* =========================================== */
350*4882a593Smuzhiyun
alloc_dmem(struct imx21 * imx21,unsigned int size,struct usb_host_endpoint * ep)351*4882a593Smuzhiyun static int alloc_dmem(struct imx21 *imx21, unsigned int size,
352*4882a593Smuzhiyun struct usb_host_endpoint *ep)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun unsigned int offset = 0;
355*4882a593Smuzhiyun struct imx21_dmem_area *area;
356*4882a593Smuzhiyun struct imx21_dmem_area *tmp;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun size += (~size + 1) & 0x3; /* Round to 4 byte multiple */
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (size > DMEM_SIZE) {
361*4882a593Smuzhiyun dev_err(imx21->dev, "size=%d > DMEM_SIZE(%d)\n",
362*4882a593Smuzhiyun size, DMEM_SIZE);
363*4882a593Smuzhiyun return -EINVAL;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun list_for_each_entry(tmp, &imx21->dmem_list, list) {
367*4882a593Smuzhiyun if ((size + offset) < offset)
368*4882a593Smuzhiyun goto fail;
369*4882a593Smuzhiyun if ((size + offset) <= tmp->offset)
370*4882a593Smuzhiyun break;
371*4882a593Smuzhiyun offset = tmp->size + tmp->offset;
372*4882a593Smuzhiyun if ((offset + size) > DMEM_SIZE)
373*4882a593Smuzhiyun goto fail;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun area = kmalloc(sizeof(struct imx21_dmem_area), GFP_ATOMIC);
377*4882a593Smuzhiyun if (area == NULL)
378*4882a593Smuzhiyun return -ENOMEM;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun area->ep = ep;
381*4882a593Smuzhiyun area->offset = offset;
382*4882a593Smuzhiyun area->size = size;
383*4882a593Smuzhiyun list_add_tail(&area->list, &tmp->list);
384*4882a593Smuzhiyun debug_dmem_allocated(imx21, size);
385*4882a593Smuzhiyun return offset;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun fail:
388*4882a593Smuzhiyun return -ENOMEM;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Memory now available for a queued ETD - activate it */
activate_queued_etd(struct imx21 * imx21,struct etd_priv * etd,u32 dmem_offset)392*4882a593Smuzhiyun static void activate_queued_etd(struct imx21 *imx21,
393*4882a593Smuzhiyun struct etd_priv *etd, u32 dmem_offset)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct urb_priv *urb_priv = etd->urb->hcpriv;
396*4882a593Smuzhiyun int etd_num = etd - &imx21->etd[0];
397*4882a593Smuzhiyun u32 maxpacket = etd_readl(imx21, etd_num, 1) >> DW1_YBUFSRTAD;
398*4882a593Smuzhiyun u8 dir = (etd_readl(imx21, etd_num, 2) >> DW2_DIRPID) & 0x03;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun dev_dbg(imx21->dev, "activating queued ETD %d now DMEM available\n",
401*4882a593Smuzhiyun etd_num);
402*4882a593Smuzhiyun etd_writel(imx21, etd_num, 1,
403*4882a593Smuzhiyun ((dmem_offset + maxpacket) << DW1_YBUFSRTAD) | dmem_offset);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun etd->dmem_offset = dmem_offset;
406*4882a593Smuzhiyun urb_priv->active = 1;
407*4882a593Smuzhiyun activate_etd(imx21, etd_num, dir);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
free_dmem(struct imx21 * imx21,struct etd_priv * etd)410*4882a593Smuzhiyun static void free_dmem(struct imx21 *imx21, struct etd_priv *etd)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct imx21_dmem_area *area;
413*4882a593Smuzhiyun struct etd_priv *tmp;
414*4882a593Smuzhiyun int found = 0;
415*4882a593Smuzhiyun int offset;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (!etd->dmem_size)
418*4882a593Smuzhiyun return;
419*4882a593Smuzhiyun etd->dmem_size = 0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun offset = etd->dmem_offset;
422*4882a593Smuzhiyun list_for_each_entry(area, &imx21->dmem_list, list) {
423*4882a593Smuzhiyun if (area->offset == offset) {
424*4882a593Smuzhiyun debug_dmem_freed(imx21, area->size);
425*4882a593Smuzhiyun list_del(&area->list);
426*4882a593Smuzhiyun kfree(area);
427*4882a593Smuzhiyun found = 1;
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (!found) {
433*4882a593Smuzhiyun dev_err(imx21->dev,
434*4882a593Smuzhiyun "Trying to free unallocated DMEM %d\n", offset);
435*4882a593Smuzhiyun return;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Try again to allocate memory for anything we've queued */
439*4882a593Smuzhiyun list_for_each_entry_safe(etd, tmp, &imx21->queue_for_dmem, queue) {
440*4882a593Smuzhiyun offset = alloc_dmem(imx21, etd->dmem_size, etd->ep);
441*4882a593Smuzhiyun if (offset >= 0) {
442*4882a593Smuzhiyun list_del(&etd->queue);
443*4882a593Smuzhiyun activate_queued_etd(imx21, etd, (u32)offset);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
free_epdmem(struct imx21 * imx21,struct usb_host_endpoint * ep)448*4882a593Smuzhiyun static void free_epdmem(struct imx21 *imx21, struct usb_host_endpoint *ep)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun struct imx21_dmem_area *area, *tmp;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun list_for_each_entry_safe(area, tmp, &imx21->dmem_list, list) {
453*4882a593Smuzhiyun if (area->ep == ep) {
454*4882a593Smuzhiyun dev_err(imx21->dev,
455*4882a593Smuzhiyun "Active DMEM %d for disabled ep=%p\n",
456*4882a593Smuzhiyun area->offset, ep);
457*4882a593Smuzhiyun list_del(&area->list);
458*4882a593Smuzhiyun kfree(area);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* =========================================== */
465*4882a593Smuzhiyun /* End handling */
466*4882a593Smuzhiyun /* =========================================== */
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Endpoint now idle - release its ETD(s) or assign to queued request */
ep_idle(struct imx21 * imx21,struct ep_priv * ep_priv)469*4882a593Smuzhiyun static void ep_idle(struct imx21 *imx21, struct ep_priv *ep_priv)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun int i;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; i++) {
474*4882a593Smuzhiyun int etd_num = ep_priv->etd[i];
475*4882a593Smuzhiyun struct etd_priv *etd;
476*4882a593Smuzhiyun if (etd_num < 0)
477*4882a593Smuzhiyun continue;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun etd = &imx21->etd[etd_num];
480*4882a593Smuzhiyun ep_priv->etd[i] = -1;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun free_dmem(imx21, etd); /* for isoc */
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (list_empty(&imx21->queue_for_etd)) {
485*4882a593Smuzhiyun free_etd(imx21, etd_num);
486*4882a593Smuzhiyun continue;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun dev_dbg(imx21->dev,
490*4882a593Smuzhiyun "assigning idle etd %d for queued request\n", etd_num);
491*4882a593Smuzhiyun ep_priv = list_first_entry(&imx21->queue_for_etd,
492*4882a593Smuzhiyun struct ep_priv, queue);
493*4882a593Smuzhiyun list_del(&ep_priv->queue);
494*4882a593Smuzhiyun reset_etd(imx21, etd_num);
495*4882a593Smuzhiyun ep_priv->waiting_etd = 0;
496*4882a593Smuzhiyun ep_priv->etd[i] = etd_num;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (list_empty(&ep_priv->ep->urb_list)) {
499*4882a593Smuzhiyun dev_err(imx21->dev, "No urb for queued ep!\n");
500*4882a593Smuzhiyun continue;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun schedule_nonisoc_etd(imx21, list_first_entry(
503*4882a593Smuzhiyun &ep_priv->ep->urb_list, struct urb, urb_list));
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
urb_done(struct usb_hcd * hcd,struct urb * urb,int status)507*4882a593Smuzhiyun static void urb_done(struct usb_hcd *hcd, struct urb *urb, int status)
508*4882a593Smuzhiyun __releases(imx21->lock)
509*4882a593Smuzhiyun __acquires(imx21->lock)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
512*4882a593Smuzhiyun struct ep_priv *ep_priv = urb->ep->hcpriv;
513*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun debug_urb_completed(imx21, urb, status);
516*4882a593Smuzhiyun dev_vdbg(imx21->dev, "urb %p done %d\n", urb, status);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun kfree(urb_priv->isoc_td);
519*4882a593Smuzhiyun kfree(urb->hcpriv);
520*4882a593Smuzhiyun urb->hcpriv = NULL;
521*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(hcd, urb);
522*4882a593Smuzhiyun spin_unlock(&imx21->lock);
523*4882a593Smuzhiyun usb_hcd_giveback_urb(hcd, urb, status);
524*4882a593Smuzhiyun spin_lock(&imx21->lock);
525*4882a593Smuzhiyun if (list_empty(&ep_priv->ep->urb_list))
526*4882a593Smuzhiyun ep_idle(imx21, ep_priv);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
nonisoc_urb_completed_for_etd(struct imx21 * imx21,struct etd_priv * etd,int status)529*4882a593Smuzhiyun static void nonisoc_urb_completed_for_etd(
530*4882a593Smuzhiyun struct imx21 *imx21, struct etd_priv *etd, int status)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct usb_host_endpoint *ep = etd->ep;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun urb_done(imx21->hcd, etd->urb, status);
535*4882a593Smuzhiyun etd->urb = NULL;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (!list_empty(&ep->urb_list)) {
538*4882a593Smuzhiyun struct urb *urb = list_first_entry(
539*4882a593Smuzhiyun &ep->urb_list, struct urb, urb_list);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun dev_vdbg(imx21->dev, "next URB %p\n", urb);
542*4882a593Smuzhiyun schedule_nonisoc_etd(imx21, urb);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* =========================================== */
548*4882a593Smuzhiyun /* ISOC Handling ... */
549*4882a593Smuzhiyun /* =========================================== */
550*4882a593Smuzhiyun
schedule_isoc_etds(struct usb_hcd * hcd,struct usb_host_endpoint * ep)551*4882a593Smuzhiyun static void schedule_isoc_etds(struct usb_hcd *hcd,
552*4882a593Smuzhiyun struct usb_host_endpoint *ep)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
555*4882a593Smuzhiyun struct ep_priv *ep_priv = ep->hcpriv;
556*4882a593Smuzhiyun struct etd_priv *etd;
557*4882a593Smuzhiyun struct urb_priv *urb_priv;
558*4882a593Smuzhiyun struct td *td;
559*4882a593Smuzhiyun int etd_num;
560*4882a593Smuzhiyun int i;
561*4882a593Smuzhiyun int cur_frame;
562*4882a593Smuzhiyun u8 dir;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; i++) {
565*4882a593Smuzhiyun too_late:
566*4882a593Smuzhiyun if (list_empty(&ep_priv->td_list))
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun etd_num = ep_priv->etd[i];
570*4882a593Smuzhiyun if (etd_num < 0)
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun etd = &imx21->etd[etd_num];
574*4882a593Smuzhiyun if (etd->urb)
575*4882a593Smuzhiyun continue;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun td = list_entry(ep_priv->td_list.next, struct td, list);
578*4882a593Smuzhiyun list_del(&td->list);
579*4882a593Smuzhiyun urb_priv = td->urb->hcpriv;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun cur_frame = imx21_hc_get_frame(hcd);
582*4882a593Smuzhiyun if (frame_after(cur_frame, td->frame)) {
583*4882a593Smuzhiyun dev_dbg(imx21->dev, "isoc too late frame %d > %d\n",
584*4882a593Smuzhiyun cur_frame, td->frame);
585*4882a593Smuzhiyun urb_priv->isoc_status = -EXDEV;
586*4882a593Smuzhiyun td->urb->iso_frame_desc[
587*4882a593Smuzhiyun td->isoc_index].actual_length = 0;
588*4882a593Smuzhiyun td->urb->iso_frame_desc[td->isoc_index].status = -EXDEV;
589*4882a593Smuzhiyun if (--urb_priv->isoc_remaining == 0)
590*4882a593Smuzhiyun urb_done(hcd, td->urb, urb_priv->isoc_status);
591*4882a593Smuzhiyun goto too_late;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun urb_priv->active = 1;
595*4882a593Smuzhiyun etd->td = td;
596*4882a593Smuzhiyun etd->ep = td->ep;
597*4882a593Smuzhiyun etd->urb = td->urb;
598*4882a593Smuzhiyun etd->len = td->len;
599*4882a593Smuzhiyun etd->dma_handle = td->dma_handle;
600*4882a593Smuzhiyun etd->cpu_buffer = td->cpu_buffer;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun debug_isoc_submitted(imx21, cur_frame, td);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun dir = usb_pipeout(td->urb->pipe) ? TD_DIR_OUT : TD_DIR_IN;
605*4882a593Smuzhiyun setup_etd_dword0(imx21, etd_num, td->urb, dir, etd->dmem_size);
606*4882a593Smuzhiyun etd_writel(imx21, etd_num, 1, etd->dmem_offset);
607*4882a593Smuzhiyun etd_writel(imx21, etd_num, 2,
608*4882a593Smuzhiyun (TD_NOTACCESSED << DW2_COMPCODE) |
609*4882a593Smuzhiyun ((td->frame & 0xFFFF) << DW2_STARTFRM));
610*4882a593Smuzhiyun etd_writel(imx21, etd_num, 3,
611*4882a593Smuzhiyun (TD_NOTACCESSED << DW3_COMPCODE0) |
612*4882a593Smuzhiyun (td->len << DW3_PKTLEN0));
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun activate_etd(imx21, etd_num, dir);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
isoc_etd_done(struct usb_hcd * hcd,int etd_num)618*4882a593Smuzhiyun static void isoc_etd_done(struct usb_hcd *hcd, int etd_num)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
621*4882a593Smuzhiyun int etd_mask = 1 << etd_num;
622*4882a593Smuzhiyun struct etd_priv *etd = imx21->etd + etd_num;
623*4882a593Smuzhiyun struct urb *urb = etd->urb;
624*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
625*4882a593Smuzhiyun struct td *td = etd->td;
626*4882a593Smuzhiyun struct usb_host_endpoint *ep = etd->ep;
627*4882a593Smuzhiyun int isoc_index = td->isoc_index;
628*4882a593Smuzhiyun unsigned int pipe = urb->pipe;
629*4882a593Smuzhiyun int dir_in = usb_pipein(pipe);
630*4882a593Smuzhiyun int cc;
631*4882a593Smuzhiyun int bytes_xfrd;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun disactivate_etd(imx21, etd_num);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun cc = (etd_readl(imx21, etd_num, 3) >> DW3_COMPCODE0) & 0xf;
636*4882a593Smuzhiyun bytes_xfrd = etd_readl(imx21, etd_num, 3) & 0x3ff;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Input doesn't always fill the buffer, don't generate an error
639*4882a593Smuzhiyun * when this happens.
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun if (dir_in && (cc == TD_DATAUNDERRUN))
642*4882a593Smuzhiyun cc = TD_CC_NOERROR;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (cc == TD_NOTACCESSED)
645*4882a593Smuzhiyun bytes_xfrd = 0;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun debug_isoc_completed(imx21,
648*4882a593Smuzhiyun imx21_hc_get_frame(hcd), td, cc, bytes_xfrd);
649*4882a593Smuzhiyun if (cc) {
650*4882a593Smuzhiyun urb_priv->isoc_status = -EXDEV;
651*4882a593Smuzhiyun dev_dbg(imx21->dev,
652*4882a593Smuzhiyun "bad iso cc=0x%X frame=%d sched frame=%d "
653*4882a593Smuzhiyun "cnt=%d len=%d urb=%p etd=%d index=%d\n",
654*4882a593Smuzhiyun cc, imx21_hc_get_frame(hcd), td->frame,
655*4882a593Smuzhiyun bytes_xfrd, td->len, urb, etd_num, isoc_index);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (dir_in) {
659*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
660*4882a593Smuzhiyun if (!etd->dma_handle)
661*4882a593Smuzhiyun memcpy_fromio(etd->cpu_buffer,
662*4882a593Smuzhiyun imx21->regs + USBOTG_DMEM + etd->dmem_offset,
663*4882a593Smuzhiyun bytes_xfrd);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun urb->actual_length += bytes_xfrd;
667*4882a593Smuzhiyun urb->iso_frame_desc[isoc_index].actual_length = bytes_xfrd;
668*4882a593Smuzhiyun urb->iso_frame_desc[isoc_index].status = cc_to_error[cc];
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun etd->td = NULL;
671*4882a593Smuzhiyun etd->urb = NULL;
672*4882a593Smuzhiyun etd->ep = NULL;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (--urb_priv->isoc_remaining == 0)
675*4882a593Smuzhiyun urb_done(hcd, urb, urb_priv->isoc_status);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun schedule_isoc_etds(hcd, ep);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
alloc_isoc_ep(struct imx21 * imx21,struct usb_host_endpoint * ep)680*4882a593Smuzhiyun static struct ep_priv *alloc_isoc_ep(
681*4882a593Smuzhiyun struct imx21 *imx21, struct usb_host_endpoint *ep)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct ep_priv *ep_priv;
684*4882a593Smuzhiyun int i;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
687*4882a593Smuzhiyun if (!ep_priv)
688*4882a593Smuzhiyun return NULL;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; i++)
691*4882a593Smuzhiyun ep_priv->etd[i] = -1;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun INIT_LIST_HEAD(&ep_priv->td_list);
694*4882a593Smuzhiyun ep_priv->ep = ep;
695*4882a593Smuzhiyun ep->hcpriv = ep_priv;
696*4882a593Smuzhiyun return ep_priv;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
alloc_isoc_etds(struct imx21 * imx21,struct ep_priv * ep_priv)699*4882a593Smuzhiyun static int alloc_isoc_etds(struct imx21 *imx21, struct ep_priv *ep_priv)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun int i, j;
702*4882a593Smuzhiyun int etd_num;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* Allocate the ETDs if required */
705*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; i++) {
706*4882a593Smuzhiyun if (ep_priv->etd[i] < 0) {
707*4882a593Smuzhiyun etd_num = alloc_etd(imx21);
708*4882a593Smuzhiyun if (etd_num < 0)
709*4882a593Smuzhiyun goto alloc_etd_failed;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun ep_priv->etd[i] = etd_num;
712*4882a593Smuzhiyun imx21->etd[etd_num].ep = ep_priv->ep;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun return 0;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun alloc_etd_failed:
718*4882a593Smuzhiyun dev_err(imx21->dev, "isoc: Couldn't allocate etd\n");
719*4882a593Smuzhiyun for (j = 0; j < i; j++) {
720*4882a593Smuzhiyun free_etd(imx21, ep_priv->etd[j]);
721*4882a593Smuzhiyun ep_priv->etd[j] = -1;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun return -ENOMEM;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
imx21_hc_urb_enqueue_isoc(struct usb_hcd * hcd,struct usb_host_endpoint * ep,struct urb * urb,gfp_t mem_flags)726*4882a593Smuzhiyun static int imx21_hc_urb_enqueue_isoc(struct usb_hcd *hcd,
727*4882a593Smuzhiyun struct usb_host_endpoint *ep,
728*4882a593Smuzhiyun struct urb *urb, gfp_t mem_flags)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
731*4882a593Smuzhiyun struct urb_priv *urb_priv;
732*4882a593Smuzhiyun unsigned long flags;
733*4882a593Smuzhiyun struct ep_priv *ep_priv;
734*4882a593Smuzhiyun struct td *td = NULL;
735*4882a593Smuzhiyun int i;
736*4882a593Smuzhiyun int ret;
737*4882a593Smuzhiyun int cur_frame;
738*4882a593Smuzhiyun u16 maxpacket;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
741*4882a593Smuzhiyun if (urb_priv == NULL)
742*4882a593Smuzhiyun return -ENOMEM;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun urb_priv->isoc_td = kcalloc(urb->number_of_packets, sizeof(struct td),
745*4882a593Smuzhiyun mem_flags);
746*4882a593Smuzhiyun if (urb_priv->isoc_td == NULL) {
747*4882a593Smuzhiyun ret = -ENOMEM;
748*4882a593Smuzhiyun goto alloc_td_failed;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (ep->hcpriv == NULL) {
754*4882a593Smuzhiyun ep_priv = alloc_isoc_ep(imx21, ep);
755*4882a593Smuzhiyun if (ep_priv == NULL) {
756*4882a593Smuzhiyun ret = -ENOMEM;
757*4882a593Smuzhiyun goto alloc_ep_failed;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun } else {
760*4882a593Smuzhiyun ep_priv = ep->hcpriv;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun ret = alloc_isoc_etds(imx21, ep_priv);
764*4882a593Smuzhiyun if (ret)
765*4882a593Smuzhiyun goto alloc_etd_failed;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun ret = usb_hcd_link_urb_to_ep(hcd, urb);
768*4882a593Smuzhiyun if (ret)
769*4882a593Smuzhiyun goto link_failed;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun urb->status = -EINPROGRESS;
772*4882a593Smuzhiyun urb->actual_length = 0;
773*4882a593Smuzhiyun urb->error_count = 0;
774*4882a593Smuzhiyun urb->hcpriv = urb_priv;
775*4882a593Smuzhiyun urb_priv->ep = ep;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* allocate data memory for largest packets if not already done */
778*4882a593Smuzhiyun maxpacket = usb_maxpacket(urb->dev, urb->pipe, usb_pipeout(urb->pipe));
779*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; i++) {
780*4882a593Smuzhiyun struct etd_priv *etd = &imx21->etd[ep_priv->etd[i]];
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (etd->dmem_size > 0 && etd->dmem_size < maxpacket) {
783*4882a593Smuzhiyun /* not sure if this can really occur.... */
784*4882a593Smuzhiyun dev_err(imx21->dev, "increasing isoc buffer %d->%d\n",
785*4882a593Smuzhiyun etd->dmem_size, maxpacket);
786*4882a593Smuzhiyun ret = -EMSGSIZE;
787*4882a593Smuzhiyun goto alloc_dmem_failed;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (etd->dmem_size == 0) {
791*4882a593Smuzhiyun etd->dmem_offset = alloc_dmem(imx21, maxpacket, ep);
792*4882a593Smuzhiyun if (etd->dmem_offset < 0) {
793*4882a593Smuzhiyun dev_dbg(imx21->dev, "failed alloc isoc dmem\n");
794*4882a593Smuzhiyun ret = -EAGAIN;
795*4882a593Smuzhiyun goto alloc_dmem_failed;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun etd->dmem_size = maxpacket;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* calculate frame */
802*4882a593Smuzhiyun cur_frame = imx21_hc_get_frame(hcd);
803*4882a593Smuzhiyun i = 0;
804*4882a593Smuzhiyun if (list_empty(&ep_priv->td_list)) {
805*4882a593Smuzhiyun urb->start_frame = wrap_frame(cur_frame + 5);
806*4882a593Smuzhiyun } else {
807*4882a593Smuzhiyun urb->start_frame = wrap_frame(list_entry(ep_priv->td_list.prev,
808*4882a593Smuzhiyun struct td, list)->frame + urb->interval);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun if (frame_after(cur_frame, urb->start_frame)) {
811*4882a593Smuzhiyun dev_dbg(imx21->dev,
812*4882a593Smuzhiyun "enqueue: adjusting iso start %d (cur=%d) asap=%d\n",
813*4882a593Smuzhiyun urb->start_frame, cur_frame,
814*4882a593Smuzhiyun (urb->transfer_flags & URB_ISO_ASAP) != 0);
815*4882a593Smuzhiyun i = DIV_ROUND_UP(wrap_frame(
816*4882a593Smuzhiyun cur_frame - urb->start_frame),
817*4882a593Smuzhiyun urb->interval);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Treat underruns as if URB_ISO_ASAP was set */
820*4882a593Smuzhiyun if ((urb->transfer_flags & URB_ISO_ASAP) ||
821*4882a593Smuzhiyun i >= urb->number_of_packets) {
822*4882a593Smuzhiyun urb->start_frame = wrap_frame(urb->start_frame
823*4882a593Smuzhiyun + i * urb->interval);
824*4882a593Smuzhiyun i = 0;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* set up transfers */
830*4882a593Smuzhiyun urb_priv->isoc_remaining = urb->number_of_packets - i;
831*4882a593Smuzhiyun td = urb_priv->isoc_td;
832*4882a593Smuzhiyun for (; i < urb->number_of_packets; i++, td++) {
833*4882a593Smuzhiyun unsigned int offset = urb->iso_frame_desc[i].offset;
834*4882a593Smuzhiyun td->ep = ep;
835*4882a593Smuzhiyun td->urb = urb;
836*4882a593Smuzhiyun td->len = urb->iso_frame_desc[i].length;
837*4882a593Smuzhiyun td->isoc_index = i;
838*4882a593Smuzhiyun td->frame = wrap_frame(urb->start_frame + urb->interval * i);
839*4882a593Smuzhiyun td->dma_handle = urb->transfer_dma + offset;
840*4882a593Smuzhiyun td->cpu_buffer = urb->transfer_buffer + offset;
841*4882a593Smuzhiyun list_add_tail(&td->list, &ep_priv->td_list);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun dev_vdbg(imx21->dev, "setup %d packets for iso frame %d->%d\n",
845*4882a593Smuzhiyun urb->number_of_packets, urb->start_frame, td->frame);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun debug_urb_submitted(imx21, urb);
848*4882a593Smuzhiyun schedule_isoc_etds(hcd, ep);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
851*4882a593Smuzhiyun return 0;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun alloc_dmem_failed:
854*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(hcd, urb);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun link_failed:
857*4882a593Smuzhiyun alloc_etd_failed:
858*4882a593Smuzhiyun alloc_ep_failed:
859*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
860*4882a593Smuzhiyun kfree(urb_priv->isoc_td);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun alloc_td_failed:
863*4882a593Smuzhiyun kfree(urb_priv);
864*4882a593Smuzhiyun return ret;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
dequeue_isoc_urb(struct imx21 * imx21,struct urb * urb,struct ep_priv * ep_priv)867*4882a593Smuzhiyun static void dequeue_isoc_urb(struct imx21 *imx21,
868*4882a593Smuzhiyun struct urb *urb, struct ep_priv *ep_priv)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
871*4882a593Smuzhiyun struct td *td, *tmp;
872*4882a593Smuzhiyun int i;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (urb_priv->active) {
875*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; i++) {
876*4882a593Smuzhiyun int etd_num = ep_priv->etd[i];
877*4882a593Smuzhiyun if (etd_num != -1 && imx21->etd[etd_num].urb == urb) {
878*4882a593Smuzhiyun struct etd_priv *etd = imx21->etd + etd_num;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun reset_etd(imx21, etd_num);
881*4882a593Smuzhiyun free_dmem(imx21, etd);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun list_for_each_entry_safe(td, tmp, &ep_priv->td_list, list) {
887*4882a593Smuzhiyun if (td->urb == urb) {
888*4882a593Smuzhiyun dev_vdbg(imx21->dev, "removing td %p\n", td);
889*4882a593Smuzhiyun list_del(&td->list);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* =========================================== */
895*4882a593Smuzhiyun /* NON ISOC Handling ... */
896*4882a593Smuzhiyun /* =========================================== */
897*4882a593Smuzhiyun
schedule_nonisoc_etd(struct imx21 * imx21,struct urb * urb)898*4882a593Smuzhiyun static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun unsigned int pipe = urb->pipe;
901*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
902*4882a593Smuzhiyun struct ep_priv *ep_priv = urb_priv->ep->hcpriv;
903*4882a593Smuzhiyun int state = urb_priv->state;
904*4882a593Smuzhiyun int etd_num = ep_priv->etd[0];
905*4882a593Smuzhiyun struct etd_priv *etd;
906*4882a593Smuzhiyun u32 count;
907*4882a593Smuzhiyun u16 etd_buf_size;
908*4882a593Smuzhiyun u16 maxpacket;
909*4882a593Smuzhiyun u8 dir;
910*4882a593Smuzhiyun u8 bufround;
911*4882a593Smuzhiyun u8 datatoggle;
912*4882a593Smuzhiyun u8 interval = 0;
913*4882a593Smuzhiyun u8 relpolpos = 0;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (etd_num < 0) {
916*4882a593Smuzhiyun dev_err(imx21->dev, "No valid ETD\n");
917*4882a593Smuzhiyun return;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun if (readl(imx21->regs + USBH_ETDENSET) & (1 << etd_num))
920*4882a593Smuzhiyun dev_err(imx21->dev, "submitting to active ETD %d\n", etd_num);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun etd = &imx21->etd[etd_num];
923*4882a593Smuzhiyun maxpacket = usb_maxpacket(urb->dev, pipe, usb_pipeout(pipe));
924*4882a593Smuzhiyun if (!maxpacket)
925*4882a593Smuzhiyun maxpacket = 8;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (usb_pipecontrol(pipe) && (state != US_CTRL_DATA)) {
928*4882a593Smuzhiyun if (state == US_CTRL_SETUP) {
929*4882a593Smuzhiyun dir = TD_DIR_SETUP;
930*4882a593Smuzhiyun if (unsuitable_for_dma(urb->setup_dma))
931*4882a593Smuzhiyun usb_hcd_unmap_urb_setup_for_dma(imx21->hcd,
932*4882a593Smuzhiyun urb);
933*4882a593Smuzhiyun etd->dma_handle = urb->setup_dma;
934*4882a593Smuzhiyun etd->cpu_buffer = urb->setup_packet;
935*4882a593Smuzhiyun bufround = 0;
936*4882a593Smuzhiyun count = 8;
937*4882a593Smuzhiyun datatoggle = TD_TOGGLE_DATA0;
938*4882a593Smuzhiyun } else { /* US_CTRL_ACK */
939*4882a593Smuzhiyun dir = usb_pipeout(pipe) ? TD_DIR_IN : TD_DIR_OUT;
940*4882a593Smuzhiyun bufround = 0;
941*4882a593Smuzhiyun count = 0;
942*4882a593Smuzhiyun datatoggle = TD_TOGGLE_DATA1;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun } else {
945*4882a593Smuzhiyun dir = usb_pipeout(pipe) ? TD_DIR_OUT : TD_DIR_IN;
946*4882a593Smuzhiyun bufround = (dir == TD_DIR_IN) ? 1 : 0;
947*4882a593Smuzhiyun if (unsuitable_for_dma(urb->transfer_dma))
948*4882a593Smuzhiyun usb_hcd_unmap_urb_for_dma(imx21->hcd, urb);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun etd->dma_handle = urb->transfer_dma;
951*4882a593Smuzhiyun etd->cpu_buffer = urb->transfer_buffer;
952*4882a593Smuzhiyun if (usb_pipebulk(pipe) && (state == US_BULK0))
953*4882a593Smuzhiyun count = 0;
954*4882a593Smuzhiyun else
955*4882a593Smuzhiyun count = urb->transfer_buffer_length;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (usb_pipecontrol(pipe)) {
958*4882a593Smuzhiyun datatoggle = TD_TOGGLE_DATA1;
959*4882a593Smuzhiyun } else {
960*4882a593Smuzhiyun if (usb_gettoggle(
961*4882a593Smuzhiyun urb->dev,
962*4882a593Smuzhiyun usb_pipeendpoint(urb->pipe),
963*4882a593Smuzhiyun usb_pipeout(urb->pipe)))
964*4882a593Smuzhiyun datatoggle = TD_TOGGLE_DATA1;
965*4882a593Smuzhiyun else
966*4882a593Smuzhiyun datatoggle = TD_TOGGLE_DATA0;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun etd->urb = urb;
971*4882a593Smuzhiyun etd->ep = urb_priv->ep;
972*4882a593Smuzhiyun etd->len = count;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (usb_pipeint(pipe)) {
975*4882a593Smuzhiyun interval = urb->interval;
976*4882a593Smuzhiyun relpolpos = (readl(imx21->regs + USBH_FRMNUB) + 1) & 0xff;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Write ETD to device memory */
980*4882a593Smuzhiyun setup_etd_dword0(imx21, etd_num, urb, dir, maxpacket);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun etd_writel(imx21, etd_num, 2,
983*4882a593Smuzhiyun (u32) interval << DW2_POLINTERV |
984*4882a593Smuzhiyun ((u32) relpolpos << DW2_RELPOLPOS) |
985*4882a593Smuzhiyun ((u32) dir << DW2_DIRPID) |
986*4882a593Smuzhiyun ((u32) bufround << DW2_BUFROUND) |
987*4882a593Smuzhiyun ((u32) datatoggle << DW2_DATATOG) |
988*4882a593Smuzhiyun ((u32) TD_NOTACCESSED << DW2_COMPCODE));
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* DMA will always transfer buffer size even if TOBYCNT in DWORD3
991*4882a593Smuzhiyun is smaller. Make sure we don't overrun the buffer!
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun if (count && count < maxpacket)
994*4882a593Smuzhiyun etd_buf_size = count;
995*4882a593Smuzhiyun else
996*4882a593Smuzhiyun etd_buf_size = maxpacket;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun etd_writel(imx21, etd_num, 3,
999*4882a593Smuzhiyun ((u32) (etd_buf_size - 1) << DW3_BUFSIZE) | (u32) count);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (!count)
1002*4882a593Smuzhiyun etd->dma_handle = 0;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* allocate x and y buffer space at once */
1005*4882a593Smuzhiyun etd->dmem_size = (count > maxpacket) ? maxpacket * 2 : maxpacket;
1006*4882a593Smuzhiyun etd->dmem_offset = alloc_dmem(imx21, etd->dmem_size, urb_priv->ep);
1007*4882a593Smuzhiyun if (etd->dmem_offset < 0) {
1008*4882a593Smuzhiyun /* Setup everything we can in HW and update when we get DMEM */
1009*4882a593Smuzhiyun etd_writel(imx21, etd_num, 1, (u32)maxpacket << 16);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun dev_dbg(imx21->dev, "Queuing etd %d for DMEM\n", etd_num);
1012*4882a593Smuzhiyun debug_urb_queued_for_dmem(imx21, urb);
1013*4882a593Smuzhiyun list_add_tail(&etd->queue, &imx21->queue_for_dmem);
1014*4882a593Smuzhiyun return;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun etd_writel(imx21, etd_num, 1,
1018*4882a593Smuzhiyun (((u32) etd->dmem_offset + (u32) maxpacket) << DW1_YBUFSRTAD) |
1019*4882a593Smuzhiyun (u32) etd->dmem_offset);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun urb_priv->active = 1;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* enable the ETD to kick off transfer */
1024*4882a593Smuzhiyun dev_vdbg(imx21->dev, "Activating etd %d for %d bytes %s\n",
1025*4882a593Smuzhiyun etd_num, count, dir != TD_DIR_IN ? "out" : "in");
1026*4882a593Smuzhiyun activate_etd(imx21, etd_num, dir);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
nonisoc_etd_done(struct usb_hcd * hcd,int etd_num)1030*4882a593Smuzhiyun static void nonisoc_etd_done(struct usb_hcd *hcd, int etd_num)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1033*4882a593Smuzhiyun struct etd_priv *etd = &imx21->etd[etd_num];
1034*4882a593Smuzhiyun struct urb *urb = etd->urb;
1035*4882a593Smuzhiyun u32 etd_mask = 1 << etd_num;
1036*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
1037*4882a593Smuzhiyun int dir;
1038*4882a593Smuzhiyun int cc;
1039*4882a593Smuzhiyun u32 bytes_xfrd;
1040*4882a593Smuzhiyun int etd_done;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun disactivate_etd(imx21, etd_num);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun dir = (etd_readl(imx21, etd_num, 0) >> DW0_DIRECT) & 0x3;
1045*4882a593Smuzhiyun cc = (etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE) & 0xf;
1046*4882a593Smuzhiyun bytes_xfrd = etd->len - (etd_readl(imx21, etd_num, 3) & 0x1fffff);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* save toggle carry */
1049*4882a593Smuzhiyun usb_settoggle(urb->dev, usb_pipeendpoint(urb->pipe),
1050*4882a593Smuzhiyun usb_pipeout(urb->pipe),
1051*4882a593Smuzhiyun (etd_readl(imx21, etd_num, 0) >> DW0_TOGCRY) & 0x1);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (dir == TD_DIR_IN) {
1054*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
1055*4882a593Smuzhiyun clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if (etd->bounce_buffer) {
1058*4882a593Smuzhiyun memcpy(etd->cpu_buffer, etd->bounce_buffer, bytes_xfrd);
1059*4882a593Smuzhiyun dma_unmap_single(imx21->dev,
1060*4882a593Smuzhiyun etd->dma_handle, etd->len, DMA_FROM_DEVICE);
1061*4882a593Smuzhiyun } else if (!etd->dma_handle && bytes_xfrd) {/* PIO */
1062*4882a593Smuzhiyun memcpy_fromio(etd->cpu_buffer,
1063*4882a593Smuzhiyun imx21->regs + USBOTG_DMEM + etd->dmem_offset,
1064*4882a593Smuzhiyun bytes_xfrd);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun kfree(etd->bounce_buffer);
1069*4882a593Smuzhiyun etd->bounce_buffer = NULL;
1070*4882a593Smuzhiyun free_dmem(imx21, etd);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun urb->error_count = 0;
1073*4882a593Smuzhiyun if (!(urb->transfer_flags & URB_SHORT_NOT_OK)
1074*4882a593Smuzhiyun && (cc == TD_DATAUNDERRUN))
1075*4882a593Smuzhiyun cc = TD_CC_NOERROR;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun if (cc != 0)
1078*4882a593Smuzhiyun dev_vdbg(imx21->dev, "cc is 0x%x\n", cc);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun etd_done = (cc_to_error[cc] != 0); /* stop if error */
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun switch (usb_pipetype(urb->pipe)) {
1083*4882a593Smuzhiyun case PIPE_CONTROL:
1084*4882a593Smuzhiyun switch (urb_priv->state) {
1085*4882a593Smuzhiyun case US_CTRL_SETUP:
1086*4882a593Smuzhiyun if (urb->transfer_buffer_length > 0)
1087*4882a593Smuzhiyun urb_priv->state = US_CTRL_DATA;
1088*4882a593Smuzhiyun else
1089*4882a593Smuzhiyun urb_priv->state = US_CTRL_ACK;
1090*4882a593Smuzhiyun break;
1091*4882a593Smuzhiyun case US_CTRL_DATA:
1092*4882a593Smuzhiyun urb->actual_length += bytes_xfrd;
1093*4882a593Smuzhiyun urb_priv->state = US_CTRL_ACK;
1094*4882a593Smuzhiyun break;
1095*4882a593Smuzhiyun case US_CTRL_ACK:
1096*4882a593Smuzhiyun etd_done = 1;
1097*4882a593Smuzhiyun break;
1098*4882a593Smuzhiyun default:
1099*4882a593Smuzhiyun dev_err(imx21->dev,
1100*4882a593Smuzhiyun "Invalid pipe state %d\n", urb_priv->state);
1101*4882a593Smuzhiyun etd_done = 1;
1102*4882a593Smuzhiyun break;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun break;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun case PIPE_BULK:
1107*4882a593Smuzhiyun urb->actual_length += bytes_xfrd;
1108*4882a593Smuzhiyun if ((urb_priv->state == US_BULK)
1109*4882a593Smuzhiyun && (urb->transfer_flags & URB_ZERO_PACKET)
1110*4882a593Smuzhiyun && urb->transfer_buffer_length > 0
1111*4882a593Smuzhiyun && ((urb->transfer_buffer_length %
1112*4882a593Smuzhiyun usb_maxpacket(urb->dev, urb->pipe,
1113*4882a593Smuzhiyun usb_pipeout(urb->pipe))) == 0)) {
1114*4882a593Smuzhiyun /* need a 0-packet */
1115*4882a593Smuzhiyun urb_priv->state = US_BULK0;
1116*4882a593Smuzhiyun } else {
1117*4882a593Smuzhiyun etd_done = 1;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun break;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun case PIPE_INTERRUPT:
1122*4882a593Smuzhiyun urb->actual_length += bytes_xfrd;
1123*4882a593Smuzhiyun etd_done = 1;
1124*4882a593Smuzhiyun break;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun if (etd_done)
1128*4882a593Smuzhiyun nonisoc_urb_completed_for_etd(imx21, etd, cc_to_error[cc]);
1129*4882a593Smuzhiyun else {
1130*4882a593Smuzhiyun dev_vdbg(imx21->dev, "next state=%d\n", urb_priv->state);
1131*4882a593Smuzhiyun schedule_nonisoc_etd(imx21, urb);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun
alloc_ep(void)1136*4882a593Smuzhiyun static struct ep_priv *alloc_ep(void)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun int i;
1139*4882a593Smuzhiyun struct ep_priv *ep_priv;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
1142*4882a593Smuzhiyun if (!ep_priv)
1143*4882a593Smuzhiyun return NULL;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; ++i)
1146*4882a593Smuzhiyun ep_priv->etd[i] = -1;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun return ep_priv;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
imx21_hc_urb_enqueue(struct usb_hcd * hcd,struct urb * urb,gfp_t mem_flags)1151*4882a593Smuzhiyun static int imx21_hc_urb_enqueue(struct usb_hcd *hcd,
1152*4882a593Smuzhiyun struct urb *urb, gfp_t mem_flags)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1155*4882a593Smuzhiyun struct usb_host_endpoint *ep = urb->ep;
1156*4882a593Smuzhiyun struct urb_priv *urb_priv;
1157*4882a593Smuzhiyun struct ep_priv *ep_priv;
1158*4882a593Smuzhiyun struct etd_priv *etd;
1159*4882a593Smuzhiyun int ret;
1160*4882a593Smuzhiyun unsigned long flags;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun dev_vdbg(imx21->dev,
1163*4882a593Smuzhiyun "enqueue urb=%p ep=%p len=%d "
1164*4882a593Smuzhiyun "buffer=%p dma=%pad setupBuf=%p setupDma=%pad\n",
1165*4882a593Smuzhiyun urb, ep,
1166*4882a593Smuzhiyun urb->transfer_buffer_length,
1167*4882a593Smuzhiyun urb->transfer_buffer, &urb->transfer_dma,
1168*4882a593Smuzhiyun urb->setup_packet, &urb->setup_dma);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (usb_pipeisoc(urb->pipe))
1171*4882a593Smuzhiyun return imx21_hc_urb_enqueue_isoc(hcd, ep, urb, mem_flags);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
1174*4882a593Smuzhiyun if (!urb_priv)
1175*4882a593Smuzhiyun return -ENOMEM;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun ep_priv = ep->hcpriv;
1180*4882a593Smuzhiyun if (ep_priv == NULL) {
1181*4882a593Smuzhiyun ep_priv = alloc_ep();
1182*4882a593Smuzhiyun if (!ep_priv) {
1183*4882a593Smuzhiyun ret = -ENOMEM;
1184*4882a593Smuzhiyun goto failed_alloc_ep;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun ep->hcpriv = ep_priv;
1187*4882a593Smuzhiyun ep_priv->ep = ep;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun ret = usb_hcd_link_urb_to_ep(hcd, urb);
1191*4882a593Smuzhiyun if (ret)
1192*4882a593Smuzhiyun goto failed_link;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun urb->status = -EINPROGRESS;
1195*4882a593Smuzhiyun urb->actual_length = 0;
1196*4882a593Smuzhiyun urb->error_count = 0;
1197*4882a593Smuzhiyun urb->hcpriv = urb_priv;
1198*4882a593Smuzhiyun urb_priv->ep = ep;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun switch (usb_pipetype(urb->pipe)) {
1201*4882a593Smuzhiyun case PIPE_CONTROL:
1202*4882a593Smuzhiyun urb_priv->state = US_CTRL_SETUP;
1203*4882a593Smuzhiyun break;
1204*4882a593Smuzhiyun case PIPE_BULK:
1205*4882a593Smuzhiyun urb_priv->state = US_BULK;
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun debug_urb_submitted(imx21, urb);
1210*4882a593Smuzhiyun if (ep_priv->etd[0] < 0) {
1211*4882a593Smuzhiyun if (ep_priv->waiting_etd) {
1212*4882a593Smuzhiyun dev_dbg(imx21->dev,
1213*4882a593Smuzhiyun "no ETD available already queued %p\n",
1214*4882a593Smuzhiyun ep_priv);
1215*4882a593Smuzhiyun debug_urb_queued_for_etd(imx21, urb);
1216*4882a593Smuzhiyun goto out;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun ep_priv->etd[0] = alloc_etd(imx21);
1219*4882a593Smuzhiyun if (ep_priv->etd[0] < 0) {
1220*4882a593Smuzhiyun dev_dbg(imx21->dev,
1221*4882a593Smuzhiyun "no ETD available queueing %p\n", ep_priv);
1222*4882a593Smuzhiyun debug_urb_queued_for_etd(imx21, urb);
1223*4882a593Smuzhiyun list_add_tail(&ep_priv->queue, &imx21->queue_for_etd);
1224*4882a593Smuzhiyun ep_priv->waiting_etd = 1;
1225*4882a593Smuzhiyun goto out;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun /* Schedule if no URB already active for this endpoint */
1230*4882a593Smuzhiyun etd = &imx21->etd[ep_priv->etd[0]];
1231*4882a593Smuzhiyun if (etd->urb == NULL) {
1232*4882a593Smuzhiyun DEBUG_LOG_FRAME(imx21, etd, last_req);
1233*4882a593Smuzhiyun schedule_nonisoc_etd(imx21, urb);
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun out:
1237*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1238*4882a593Smuzhiyun return 0;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun failed_link:
1241*4882a593Smuzhiyun failed_alloc_ep:
1242*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1243*4882a593Smuzhiyun kfree(urb_priv);
1244*4882a593Smuzhiyun return ret;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
imx21_hc_urb_dequeue(struct usb_hcd * hcd,struct urb * urb,int status)1247*4882a593Smuzhiyun static int imx21_hc_urb_dequeue(struct usb_hcd *hcd, struct urb *urb,
1248*4882a593Smuzhiyun int status)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1251*4882a593Smuzhiyun unsigned long flags;
1252*4882a593Smuzhiyun struct usb_host_endpoint *ep;
1253*4882a593Smuzhiyun struct ep_priv *ep_priv;
1254*4882a593Smuzhiyun struct urb_priv *urb_priv = urb->hcpriv;
1255*4882a593Smuzhiyun int ret = -EINVAL;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun dev_vdbg(imx21->dev, "dequeue urb=%p iso=%d status=%d\n",
1258*4882a593Smuzhiyun urb, usb_pipeisoc(urb->pipe), status);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1263*4882a593Smuzhiyun if (ret)
1264*4882a593Smuzhiyun goto fail;
1265*4882a593Smuzhiyun ep = urb_priv->ep;
1266*4882a593Smuzhiyun ep_priv = ep->hcpriv;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun debug_urb_unlinked(imx21, urb);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if (usb_pipeisoc(urb->pipe)) {
1271*4882a593Smuzhiyun dequeue_isoc_urb(imx21, urb, ep_priv);
1272*4882a593Smuzhiyun schedule_isoc_etds(hcd, ep);
1273*4882a593Smuzhiyun } else if (urb_priv->active) {
1274*4882a593Smuzhiyun int etd_num = ep_priv->etd[0];
1275*4882a593Smuzhiyun if (etd_num != -1) {
1276*4882a593Smuzhiyun struct etd_priv *etd = &imx21->etd[etd_num];
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun disactivate_etd(imx21, etd_num);
1279*4882a593Smuzhiyun free_dmem(imx21, etd);
1280*4882a593Smuzhiyun etd->urb = NULL;
1281*4882a593Smuzhiyun kfree(etd->bounce_buffer);
1282*4882a593Smuzhiyun etd->bounce_buffer = NULL;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun urb_done(hcd, urb, status);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1289*4882a593Smuzhiyun return 0;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun fail:
1292*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1293*4882a593Smuzhiyun return ret;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* =========================================== */
1297*4882a593Smuzhiyun /* Interrupt dispatch */
1298*4882a593Smuzhiyun /* =========================================== */
1299*4882a593Smuzhiyun
process_etds(struct usb_hcd * hcd,struct imx21 * imx21,int sof)1300*4882a593Smuzhiyun static void process_etds(struct usb_hcd *hcd, struct imx21 *imx21, int sof)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun int etd_num;
1303*4882a593Smuzhiyun int enable_sof_int = 0;
1304*4882a593Smuzhiyun unsigned long flags;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun for (etd_num = 0; etd_num < USB_NUM_ETD; etd_num++) {
1309*4882a593Smuzhiyun u32 etd_mask = 1 << etd_num;
1310*4882a593Smuzhiyun u32 enabled = readl(imx21->regs + USBH_ETDENSET) & etd_mask;
1311*4882a593Smuzhiyun u32 done = readl(imx21->regs + USBH_ETDDONESTAT) & etd_mask;
1312*4882a593Smuzhiyun struct etd_priv *etd = &imx21->etd[etd_num];
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun if (done) {
1316*4882a593Smuzhiyun DEBUG_LOG_FRAME(imx21, etd, last_int);
1317*4882a593Smuzhiyun } else {
1318*4882a593Smuzhiyun /*
1319*4882a593Smuzhiyun * Kludge warning!
1320*4882a593Smuzhiyun *
1321*4882a593Smuzhiyun * When multiple transfers are using the bus we sometimes get into a state
1322*4882a593Smuzhiyun * where the transfer has completed (the CC field of the ETD is != 0x0F),
1323*4882a593Smuzhiyun * the ETD has self disabled but the ETDDONESTAT flag is not set
1324*4882a593Smuzhiyun * (and hence no interrupt occurs).
1325*4882a593Smuzhiyun * This causes the transfer in question to hang.
1326*4882a593Smuzhiyun * The kludge below checks for this condition at each SOF and processes any
1327*4882a593Smuzhiyun * blocked ETDs (after an arbitrary 10 frame wait)
1328*4882a593Smuzhiyun *
1329*4882a593Smuzhiyun * With a single active transfer the usbtest test suite will run for days
1330*4882a593Smuzhiyun * without the kludge.
1331*4882a593Smuzhiyun * With other bus activity (eg mass storage) even just test1 will hang without
1332*4882a593Smuzhiyun * the kludge.
1333*4882a593Smuzhiyun */
1334*4882a593Smuzhiyun u32 dword0;
1335*4882a593Smuzhiyun int cc;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (etd->active_count && !enabled) /* suspicious... */
1338*4882a593Smuzhiyun enable_sof_int = 1;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if (!sof || enabled || !etd->active_count)
1341*4882a593Smuzhiyun continue;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun cc = etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE;
1344*4882a593Smuzhiyun if (cc == TD_NOTACCESSED)
1345*4882a593Smuzhiyun continue;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (++etd->active_count < 10)
1348*4882a593Smuzhiyun continue;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun dword0 = etd_readl(imx21, etd_num, 0);
1351*4882a593Smuzhiyun dev_dbg(imx21->dev,
1352*4882a593Smuzhiyun "unblock ETD %d dev=0x%X ep=0x%X cc=0x%02X!\n",
1353*4882a593Smuzhiyun etd_num, dword0 & 0x7F,
1354*4882a593Smuzhiyun (dword0 >> DW0_ENDPNT) & 0x0F,
1355*4882a593Smuzhiyun cc);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun #ifdef DEBUG
1358*4882a593Smuzhiyun dev_dbg(imx21->dev,
1359*4882a593Smuzhiyun "frame: act=%d disact=%d"
1360*4882a593Smuzhiyun " int=%d req=%d cur=%d\n",
1361*4882a593Smuzhiyun etd->activated_frame,
1362*4882a593Smuzhiyun etd->disactivated_frame,
1363*4882a593Smuzhiyun etd->last_int_frame,
1364*4882a593Smuzhiyun etd->last_req_frame,
1365*4882a593Smuzhiyun readl(imx21->regs + USBH_FRMNUB));
1366*4882a593Smuzhiyun imx21->debug_unblocks++;
1367*4882a593Smuzhiyun #endif
1368*4882a593Smuzhiyun etd->active_count = 0;
1369*4882a593Smuzhiyun /* End of kludge */
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (etd->ep == NULL || etd->urb == NULL) {
1373*4882a593Smuzhiyun dev_dbg(imx21->dev,
1374*4882a593Smuzhiyun "Interrupt for unexpected etd %d"
1375*4882a593Smuzhiyun " ep=%p urb=%p\n",
1376*4882a593Smuzhiyun etd_num, etd->ep, etd->urb);
1377*4882a593Smuzhiyun disactivate_etd(imx21, etd_num);
1378*4882a593Smuzhiyun continue;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (usb_pipeisoc(etd->urb->pipe))
1382*4882a593Smuzhiyun isoc_etd_done(hcd, etd_num);
1383*4882a593Smuzhiyun else
1384*4882a593Smuzhiyun nonisoc_etd_done(hcd, etd_num);
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* only enable SOF interrupt if it may be needed for the kludge */
1388*4882a593Smuzhiyun if (enable_sof_int)
1389*4882a593Smuzhiyun set_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
1390*4882a593Smuzhiyun else
1391*4882a593Smuzhiyun clear_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
imx21_irq(struct usb_hcd * hcd)1397*4882a593Smuzhiyun static irqreturn_t imx21_irq(struct usb_hcd *hcd)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1400*4882a593Smuzhiyun u32 ints = readl(imx21->regs + USBH_SYSISR);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (ints & USBH_SYSIEN_HERRINT)
1403*4882a593Smuzhiyun dev_dbg(imx21->dev, "Scheduling error\n");
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun if (ints & USBH_SYSIEN_SORINT)
1406*4882a593Smuzhiyun dev_dbg(imx21->dev, "Scheduling overrun\n");
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun if (ints & (USBH_SYSISR_DONEINT | USBH_SYSISR_SOFINT))
1409*4882a593Smuzhiyun process_etds(hcd, imx21, ints & USBH_SYSISR_SOFINT);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun writel(ints, imx21->regs + USBH_SYSISR);
1412*4882a593Smuzhiyun return IRQ_HANDLED;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
imx21_hc_endpoint_disable(struct usb_hcd * hcd,struct usb_host_endpoint * ep)1415*4882a593Smuzhiyun static void imx21_hc_endpoint_disable(struct usb_hcd *hcd,
1416*4882a593Smuzhiyun struct usb_host_endpoint *ep)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1419*4882a593Smuzhiyun unsigned long flags;
1420*4882a593Smuzhiyun struct ep_priv *ep_priv;
1421*4882a593Smuzhiyun int i;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (ep == NULL)
1424*4882a593Smuzhiyun return;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1427*4882a593Smuzhiyun ep_priv = ep->hcpriv;
1428*4882a593Smuzhiyun dev_vdbg(imx21->dev, "disable ep=%p, ep->hcpriv=%p\n", ep, ep_priv);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun if (!list_empty(&ep->urb_list))
1431*4882a593Smuzhiyun dev_dbg(imx21->dev, "ep's URB list is not empty\n");
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun if (ep_priv != NULL) {
1434*4882a593Smuzhiyun for (i = 0; i < NUM_ISO_ETDS; i++) {
1435*4882a593Smuzhiyun if (ep_priv->etd[i] > -1)
1436*4882a593Smuzhiyun dev_dbg(imx21->dev, "free etd %d for disable\n",
1437*4882a593Smuzhiyun ep_priv->etd[i]);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun free_etd(imx21, ep_priv->etd[i]);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun kfree(ep_priv);
1442*4882a593Smuzhiyun ep->hcpriv = NULL;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun for (i = 0; i < USB_NUM_ETD; i++) {
1446*4882a593Smuzhiyun if (imx21->etd[i].alloc && imx21->etd[i].ep == ep) {
1447*4882a593Smuzhiyun dev_err(imx21->dev,
1448*4882a593Smuzhiyun "Active etd %d for disabled ep=%p!\n", i, ep);
1449*4882a593Smuzhiyun free_etd(imx21, i);
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun free_epdmem(imx21, ep);
1453*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun /* =========================================== */
1457*4882a593Smuzhiyun /* Hub handling */
1458*4882a593Smuzhiyun /* =========================================== */
1459*4882a593Smuzhiyun
get_hub_descriptor(struct usb_hcd * hcd,struct usb_hub_descriptor * desc)1460*4882a593Smuzhiyun static int get_hub_descriptor(struct usb_hcd *hcd,
1461*4882a593Smuzhiyun struct usb_hub_descriptor *desc)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1464*4882a593Smuzhiyun desc->bDescriptorType = USB_DT_HUB; /* HUB descriptor */
1465*4882a593Smuzhiyun desc->bHubContrCurrent = 0;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun desc->bNbrPorts = readl(imx21->regs + USBH_ROOTHUBA)
1468*4882a593Smuzhiyun & USBH_ROOTHUBA_NDNSTMPRT_MASK;
1469*4882a593Smuzhiyun desc->bDescLength = 9;
1470*4882a593Smuzhiyun desc->bPwrOn2PwrGood = 0;
1471*4882a593Smuzhiyun desc->wHubCharacteristics = (__force __u16) cpu_to_le16(
1472*4882a593Smuzhiyun HUB_CHAR_NO_LPSM | /* No power switching */
1473*4882a593Smuzhiyun HUB_CHAR_NO_OCPM); /* No over current protection */
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun desc->u.hs.DeviceRemovable[0] = 1 << 1;
1476*4882a593Smuzhiyun desc->u.hs.DeviceRemovable[1] = ~0;
1477*4882a593Smuzhiyun return 0;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
imx21_hc_hub_status_data(struct usb_hcd * hcd,char * buf)1480*4882a593Smuzhiyun static int imx21_hc_hub_status_data(struct usb_hcd *hcd, char *buf)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1483*4882a593Smuzhiyun int ports;
1484*4882a593Smuzhiyun int changed = 0;
1485*4882a593Smuzhiyun int i;
1486*4882a593Smuzhiyun unsigned long flags;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1489*4882a593Smuzhiyun ports = readl(imx21->regs + USBH_ROOTHUBA)
1490*4882a593Smuzhiyun & USBH_ROOTHUBA_NDNSTMPRT_MASK;
1491*4882a593Smuzhiyun if (ports > 7) {
1492*4882a593Smuzhiyun ports = 7;
1493*4882a593Smuzhiyun dev_err(imx21->dev, "ports %d > 7\n", ports);
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun for (i = 0; i < ports; i++) {
1496*4882a593Smuzhiyun if (readl(imx21->regs + USBH_PORTSTAT(i)) &
1497*4882a593Smuzhiyun (USBH_PORTSTAT_CONNECTSC |
1498*4882a593Smuzhiyun USBH_PORTSTAT_PRTENBLSC |
1499*4882a593Smuzhiyun USBH_PORTSTAT_PRTSTATSC |
1500*4882a593Smuzhiyun USBH_PORTSTAT_OVRCURIC |
1501*4882a593Smuzhiyun USBH_PORTSTAT_PRTRSTSC)) {
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun changed = 1;
1504*4882a593Smuzhiyun buf[0] |= 1 << (i + 1);
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (changed)
1510*4882a593Smuzhiyun dev_info(imx21->dev, "Hub status changed\n");
1511*4882a593Smuzhiyun return changed;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
imx21_hc_hub_control(struct usb_hcd * hcd,u16 typeReq,u16 wValue,u16 wIndex,char * buf,u16 wLength)1514*4882a593Smuzhiyun static int imx21_hc_hub_control(struct usb_hcd *hcd,
1515*4882a593Smuzhiyun u16 typeReq,
1516*4882a593Smuzhiyun u16 wValue, u16 wIndex, char *buf, u16 wLength)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1519*4882a593Smuzhiyun int rc = 0;
1520*4882a593Smuzhiyun u32 status_write = 0;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun switch (typeReq) {
1523*4882a593Smuzhiyun case ClearHubFeature:
1524*4882a593Smuzhiyun dev_dbg(imx21->dev, "ClearHubFeature\n");
1525*4882a593Smuzhiyun switch (wValue) {
1526*4882a593Smuzhiyun case C_HUB_OVER_CURRENT:
1527*4882a593Smuzhiyun dev_dbg(imx21->dev, " OVER_CURRENT\n");
1528*4882a593Smuzhiyun break;
1529*4882a593Smuzhiyun case C_HUB_LOCAL_POWER:
1530*4882a593Smuzhiyun dev_dbg(imx21->dev, " LOCAL_POWER\n");
1531*4882a593Smuzhiyun break;
1532*4882a593Smuzhiyun default:
1533*4882a593Smuzhiyun dev_dbg(imx21->dev, " unknown\n");
1534*4882a593Smuzhiyun rc = -EINVAL;
1535*4882a593Smuzhiyun break;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun break;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun case ClearPortFeature:
1540*4882a593Smuzhiyun dev_dbg(imx21->dev, "ClearPortFeature\n");
1541*4882a593Smuzhiyun switch (wValue) {
1542*4882a593Smuzhiyun case USB_PORT_FEAT_ENABLE:
1543*4882a593Smuzhiyun dev_dbg(imx21->dev, " ENABLE\n");
1544*4882a593Smuzhiyun status_write = USBH_PORTSTAT_CURCONST;
1545*4882a593Smuzhiyun break;
1546*4882a593Smuzhiyun case USB_PORT_FEAT_SUSPEND:
1547*4882a593Smuzhiyun dev_dbg(imx21->dev, " SUSPEND\n");
1548*4882a593Smuzhiyun status_write = USBH_PORTSTAT_PRTOVRCURI;
1549*4882a593Smuzhiyun break;
1550*4882a593Smuzhiyun case USB_PORT_FEAT_POWER:
1551*4882a593Smuzhiyun dev_dbg(imx21->dev, " POWER\n");
1552*4882a593Smuzhiyun status_write = USBH_PORTSTAT_LSDEVCON;
1553*4882a593Smuzhiyun break;
1554*4882a593Smuzhiyun case USB_PORT_FEAT_C_ENABLE:
1555*4882a593Smuzhiyun dev_dbg(imx21->dev, " C_ENABLE\n");
1556*4882a593Smuzhiyun status_write = USBH_PORTSTAT_PRTENBLSC;
1557*4882a593Smuzhiyun break;
1558*4882a593Smuzhiyun case USB_PORT_FEAT_C_SUSPEND:
1559*4882a593Smuzhiyun dev_dbg(imx21->dev, " C_SUSPEND\n");
1560*4882a593Smuzhiyun status_write = USBH_PORTSTAT_PRTSTATSC;
1561*4882a593Smuzhiyun break;
1562*4882a593Smuzhiyun case USB_PORT_FEAT_C_CONNECTION:
1563*4882a593Smuzhiyun dev_dbg(imx21->dev, " C_CONNECTION\n");
1564*4882a593Smuzhiyun status_write = USBH_PORTSTAT_CONNECTSC;
1565*4882a593Smuzhiyun break;
1566*4882a593Smuzhiyun case USB_PORT_FEAT_C_OVER_CURRENT:
1567*4882a593Smuzhiyun dev_dbg(imx21->dev, " C_OVER_CURRENT\n");
1568*4882a593Smuzhiyun status_write = USBH_PORTSTAT_OVRCURIC;
1569*4882a593Smuzhiyun break;
1570*4882a593Smuzhiyun case USB_PORT_FEAT_C_RESET:
1571*4882a593Smuzhiyun dev_dbg(imx21->dev, " C_RESET\n");
1572*4882a593Smuzhiyun status_write = USBH_PORTSTAT_PRTRSTSC;
1573*4882a593Smuzhiyun break;
1574*4882a593Smuzhiyun default:
1575*4882a593Smuzhiyun dev_dbg(imx21->dev, " unknown\n");
1576*4882a593Smuzhiyun rc = -EINVAL;
1577*4882a593Smuzhiyun break;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun break;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun case GetHubDescriptor:
1583*4882a593Smuzhiyun dev_dbg(imx21->dev, "GetHubDescriptor\n");
1584*4882a593Smuzhiyun rc = get_hub_descriptor(hcd, (void *)buf);
1585*4882a593Smuzhiyun break;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun case GetHubStatus:
1588*4882a593Smuzhiyun dev_dbg(imx21->dev, " GetHubStatus\n");
1589*4882a593Smuzhiyun *(__le32 *) buf = 0;
1590*4882a593Smuzhiyun break;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun case GetPortStatus:
1593*4882a593Smuzhiyun dev_dbg(imx21->dev, "GetPortStatus: port: %d, 0x%x\n",
1594*4882a593Smuzhiyun wIndex, USBH_PORTSTAT(wIndex - 1));
1595*4882a593Smuzhiyun *(__le32 *) buf = readl(imx21->regs +
1596*4882a593Smuzhiyun USBH_PORTSTAT(wIndex - 1));
1597*4882a593Smuzhiyun break;
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun case SetHubFeature:
1600*4882a593Smuzhiyun dev_dbg(imx21->dev, "SetHubFeature\n");
1601*4882a593Smuzhiyun switch (wValue) {
1602*4882a593Smuzhiyun case C_HUB_OVER_CURRENT:
1603*4882a593Smuzhiyun dev_dbg(imx21->dev, " OVER_CURRENT\n");
1604*4882a593Smuzhiyun break;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun case C_HUB_LOCAL_POWER:
1607*4882a593Smuzhiyun dev_dbg(imx21->dev, " LOCAL_POWER\n");
1608*4882a593Smuzhiyun break;
1609*4882a593Smuzhiyun default:
1610*4882a593Smuzhiyun dev_dbg(imx21->dev, " unknown\n");
1611*4882a593Smuzhiyun rc = -EINVAL;
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun case SetPortFeature:
1618*4882a593Smuzhiyun dev_dbg(imx21->dev, "SetPortFeature\n");
1619*4882a593Smuzhiyun switch (wValue) {
1620*4882a593Smuzhiyun case USB_PORT_FEAT_SUSPEND:
1621*4882a593Smuzhiyun dev_dbg(imx21->dev, " SUSPEND\n");
1622*4882a593Smuzhiyun status_write = USBH_PORTSTAT_PRTSUSPST;
1623*4882a593Smuzhiyun break;
1624*4882a593Smuzhiyun case USB_PORT_FEAT_POWER:
1625*4882a593Smuzhiyun dev_dbg(imx21->dev, " POWER\n");
1626*4882a593Smuzhiyun status_write = USBH_PORTSTAT_PRTPWRST;
1627*4882a593Smuzhiyun break;
1628*4882a593Smuzhiyun case USB_PORT_FEAT_RESET:
1629*4882a593Smuzhiyun dev_dbg(imx21->dev, " RESET\n");
1630*4882a593Smuzhiyun status_write = USBH_PORTSTAT_PRTRSTST;
1631*4882a593Smuzhiyun break;
1632*4882a593Smuzhiyun default:
1633*4882a593Smuzhiyun dev_dbg(imx21->dev, " unknown\n");
1634*4882a593Smuzhiyun rc = -EINVAL;
1635*4882a593Smuzhiyun break;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun break;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun default:
1640*4882a593Smuzhiyun dev_dbg(imx21->dev, " unknown\n");
1641*4882a593Smuzhiyun rc = -EINVAL;
1642*4882a593Smuzhiyun break;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun if (status_write)
1646*4882a593Smuzhiyun writel(status_write, imx21->regs + USBH_PORTSTAT(wIndex - 1));
1647*4882a593Smuzhiyun return rc;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /* =========================================== */
1651*4882a593Smuzhiyun /* Host controller management */
1652*4882a593Smuzhiyun /* =========================================== */
1653*4882a593Smuzhiyun
imx21_hc_reset(struct usb_hcd * hcd)1654*4882a593Smuzhiyun static int imx21_hc_reset(struct usb_hcd *hcd)
1655*4882a593Smuzhiyun {
1656*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1657*4882a593Smuzhiyun unsigned long timeout;
1658*4882a593Smuzhiyun unsigned long flags;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun /* Reset the Host controller modules */
1663*4882a593Smuzhiyun writel(USBOTG_RST_RSTCTRL | USBOTG_RST_RSTRH |
1664*4882a593Smuzhiyun USBOTG_RST_RSTHSIE | USBOTG_RST_RSTHC,
1665*4882a593Smuzhiyun imx21->regs + USBOTG_RST_CTRL);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* Wait for reset to finish */
1668*4882a593Smuzhiyun timeout = jiffies + HZ;
1669*4882a593Smuzhiyun while (readl(imx21->regs + USBOTG_RST_CTRL) != 0) {
1670*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
1671*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1672*4882a593Smuzhiyun dev_err(imx21->dev, "timeout waiting for reset\n");
1673*4882a593Smuzhiyun return -ETIMEDOUT;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun spin_unlock_irq(&imx21->lock);
1676*4882a593Smuzhiyun schedule_timeout_uninterruptible(1);
1677*4882a593Smuzhiyun spin_lock_irq(&imx21->lock);
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1680*4882a593Smuzhiyun return 0;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
imx21_hc_start(struct usb_hcd * hcd)1683*4882a593Smuzhiyun static int imx21_hc_start(struct usb_hcd *hcd)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1686*4882a593Smuzhiyun unsigned long flags;
1687*4882a593Smuzhiyun int i, j;
1688*4882a593Smuzhiyun u32 hw_mode = USBOTG_HWMODE_CRECFG_HOST;
1689*4882a593Smuzhiyun u32 usb_control = 0;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun hw_mode |= ((imx21->pdata->host_xcvr << USBOTG_HWMODE_HOSTXCVR_SHIFT) &
1692*4882a593Smuzhiyun USBOTG_HWMODE_HOSTXCVR_MASK);
1693*4882a593Smuzhiyun hw_mode |= ((imx21->pdata->otg_xcvr << USBOTG_HWMODE_OTGXCVR_SHIFT) &
1694*4882a593Smuzhiyun USBOTG_HWMODE_OTGXCVR_MASK);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun if (imx21->pdata->host1_txenoe)
1697*4882a593Smuzhiyun usb_control |= USBCTRL_HOST1_TXEN_OE;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun if (!imx21->pdata->host1_xcverless)
1700*4882a593Smuzhiyun usb_control |= USBCTRL_HOST1_BYP_TLL;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun if (imx21->pdata->otg_ext_xcvr)
1703*4882a593Smuzhiyun usb_control |= USBCTRL_OTC_RCV_RXDP;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun writel((USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN),
1709*4882a593Smuzhiyun imx21->regs + USBOTG_CLK_CTRL);
1710*4882a593Smuzhiyun writel(hw_mode, imx21->regs + USBOTG_HWMODE);
1711*4882a593Smuzhiyun writel(usb_control, imx21->regs + USBCTRL);
1712*4882a593Smuzhiyun writel(USB_MISCCONTROL_SKPRTRY | USB_MISCCONTROL_ARBMODE,
1713*4882a593Smuzhiyun imx21->regs + USB_MISCCONTROL);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /* Clear the ETDs */
1716*4882a593Smuzhiyun for (i = 0; i < USB_NUM_ETD; i++)
1717*4882a593Smuzhiyun for (j = 0; j < 4; j++)
1718*4882a593Smuzhiyun etd_writel(imx21, i, j, 0);
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun /* Take the HC out of reset */
1721*4882a593Smuzhiyun writel(USBH_HOST_CTRL_HCUSBSTE_OPERATIONAL | USBH_HOST_CTRL_CTLBLKSR_1,
1722*4882a593Smuzhiyun imx21->regs + USBH_HOST_CTRL);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun /* Enable ports */
1725*4882a593Smuzhiyun if (imx21->pdata->enable_otg_host)
1726*4882a593Smuzhiyun writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
1727*4882a593Smuzhiyun imx21->regs + USBH_PORTSTAT(0));
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun if (imx21->pdata->enable_host1)
1730*4882a593Smuzhiyun writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
1731*4882a593Smuzhiyun imx21->regs + USBH_PORTSTAT(1));
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun if (imx21->pdata->enable_host2)
1734*4882a593Smuzhiyun writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
1735*4882a593Smuzhiyun imx21->regs + USBH_PORTSTAT(2));
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun hcd->state = HC_STATE_RUNNING;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun /* Enable host controller interrupts */
1741*4882a593Smuzhiyun set_register_bits(imx21, USBH_SYSIEN,
1742*4882a593Smuzhiyun USBH_SYSIEN_HERRINT |
1743*4882a593Smuzhiyun USBH_SYSIEN_DONEINT | USBH_SYSIEN_SORINT);
1744*4882a593Smuzhiyun set_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun return 0;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
imx21_hc_stop(struct usb_hcd * hcd)1751*4882a593Smuzhiyun static void imx21_hc_stop(struct usb_hcd *hcd)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1754*4882a593Smuzhiyun unsigned long flags;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun spin_lock_irqsave(&imx21->lock, flags);
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun writel(0, imx21->regs + USBH_SYSIEN);
1759*4882a593Smuzhiyun clear_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
1760*4882a593Smuzhiyun clear_register_bits(imx21, USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN,
1761*4882a593Smuzhiyun USBOTG_CLK_CTRL);
1762*4882a593Smuzhiyun spin_unlock_irqrestore(&imx21->lock, flags);
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun /* =========================================== */
1766*4882a593Smuzhiyun /* Driver glue */
1767*4882a593Smuzhiyun /* =========================================== */
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun static const struct hc_driver imx21_hc_driver = {
1770*4882a593Smuzhiyun .description = hcd_name,
1771*4882a593Smuzhiyun .product_desc = "IMX21 USB Host Controller",
1772*4882a593Smuzhiyun .hcd_priv_size = sizeof(struct imx21),
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun .flags = HCD_DMA | HCD_USB11,
1775*4882a593Smuzhiyun .irq = imx21_irq,
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun .reset = imx21_hc_reset,
1778*4882a593Smuzhiyun .start = imx21_hc_start,
1779*4882a593Smuzhiyun .stop = imx21_hc_stop,
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun /* I/O requests */
1782*4882a593Smuzhiyun .urb_enqueue = imx21_hc_urb_enqueue,
1783*4882a593Smuzhiyun .urb_dequeue = imx21_hc_urb_dequeue,
1784*4882a593Smuzhiyun .endpoint_disable = imx21_hc_endpoint_disable,
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /* scheduling support */
1787*4882a593Smuzhiyun .get_frame_number = imx21_hc_get_frame,
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun /* Root hub support */
1790*4882a593Smuzhiyun .hub_status_data = imx21_hc_hub_status_data,
1791*4882a593Smuzhiyun .hub_control = imx21_hc_hub_control,
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun };
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun static struct mx21_usbh_platform_data default_pdata = {
1796*4882a593Smuzhiyun .host_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
1797*4882a593Smuzhiyun .otg_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
1798*4882a593Smuzhiyun .enable_host1 = 1,
1799*4882a593Smuzhiyun .enable_host2 = 1,
1800*4882a593Smuzhiyun .enable_otg_host = 1,
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun };
1803*4882a593Smuzhiyun
imx21_remove(struct platform_device * pdev)1804*4882a593Smuzhiyun static int imx21_remove(struct platform_device *pdev)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun struct usb_hcd *hcd = platform_get_drvdata(pdev);
1807*4882a593Smuzhiyun struct imx21 *imx21 = hcd_to_imx21(hcd);
1808*4882a593Smuzhiyun struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun remove_debug_files(imx21);
1811*4882a593Smuzhiyun usb_remove_hcd(hcd);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun if (res != NULL) {
1814*4882a593Smuzhiyun clk_disable_unprepare(imx21->clk);
1815*4882a593Smuzhiyun clk_put(imx21->clk);
1816*4882a593Smuzhiyun iounmap(imx21->regs);
1817*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun kfree(hcd);
1821*4882a593Smuzhiyun return 0;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun
imx21_probe(struct platform_device * pdev)1825*4882a593Smuzhiyun static int imx21_probe(struct platform_device *pdev)
1826*4882a593Smuzhiyun {
1827*4882a593Smuzhiyun struct usb_hcd *hcd;
1828*4882a593Smuzhiyun struct imx21 *imx21;
1829*4882a593Smuzhiyun struct resource *res;
1830*4882a593Smuzhiyun int ret;
1831*4882a593Smuzhiyun int irq;
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun printk(KERN_INFO "%s\n", imx21_hc_driver.product_desc);
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1836*4882a593Smuzhiyun if (!res)
1837*4882a593Smuzhiyun return -ENODEV;
1838*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1839*4882a593Smuzhiyun if (irq < 0)
1840*4882a593Smuzhiyun return irq;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun hcd = usb_create_hcd(&imx21_hc_driver,
1843*4882a593Smuzhiyun &pdev->dev, dev_name(&pdev->dev));
1844*4882a593Smuzhiyun if (hcd == NULL) {
1845*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot create hcd (%s)\n",
1846*4882a593Smuzhiyun dev_name(&pdev->dev));
1847*4882a593Smuzhiyun return -ENOMEM;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun imx21 = hcd_to_imx21(hcd);
1851*4882a593Smuzhiyun imx21->hcd = hcd;
1852*4882a593Smuzhiyun imx21->dev = &pdev->dev;
1853*4882a593Smuzhiyun imx21->pdata = dev_get_platdata(&pdev->dev);
1854*4882a593Smuzhiyun if (!imx21->pdata)
1855*4882a593Smuzhiyun imx21->pdata = &default_pdata;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun spin_lock_init(&imx21->lock);
1858*4882a593Smuzhiyun INIT_LIST_HEAD(&imx21->dmem_list);
1859*4882a593Smuzhiyun INIT_LIST_HEAD(&imx21->queue_for_etd);
1860*4882a593Smuzhiyun INIT_LIST_HEAD(&imx21->queue_for_dmem);
1861*4882a593Smuzhiyun create_debug_files(imx21);
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun res = request_mem_region(res->start, resource_size(res), hcd_name);
1864*4882a593Smuzhiyun if (!res) {
1865*4882a593Smuzhiyun ret = -EBUSY;
1866*4882a593Smuzhiyun goto failed_request_mem;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun imx21->regs = ioremap(res->start, resource_size(res));
1870*4882a593Smuzhiyun if (imx21->regs == NULL) {
1871*4882a593Smuzhiyun dev_err(imx21->dev, "Cannot map registers\n");
1872*4882a593Smuzhiyun ret = -ENOMEM;
1873*4882a593Smuzhiyun goto failed_ioremap;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* Enable clocks source */
1877*4882a593Smuzhiyun imx21->clk = clk_get(imx21->dev, NULL);
1878*4882a593Smuzhiyun if (IS_ERR(imx21->clk)) {
1879*4882a593Smuzhiyun dev_err(imx21->dev, "no clock found\n");
1880*4882a593Smuzhiyun ret = PTR_ERR(imx21->clk);
1881*4882a593Smuzhiyun goto failed_clock_get;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun ret = clk_set_rate(imx21->clk, clk_round_rate(imx21->clk, 48000000));
1885*4882a593Smuzhiyun if (ret)
1886*4882a593Smuzhiyun goto failed_clock_set;
1887*4882a593Smuzhiyun ret = clk_prepare_enable(imx21->clk);
1888*4882a593Smuzhiyun if (ret)
1889*4882a593Smuzhiyun goto failed_clock_enable;
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun dev_info(imx21->dev, "Hardware HC revision: 0x%02X\n",
1892*4882a593Smuzhiyun (readl(imx21->regs + USBOTG_HWMODE) >> 16) & 0xFF);
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun ret = usb_add_hcd(hcd, irq, 0);
1895*4882a593Smuzhiyun if (ret != 0) {
1896*4882a593Smuzhiyun dev_err(imx21->dev, "usb_add_hcd() returned %d\n", ret);
1897*4882a593Smuzhiyun goto failed_add_hcd;
1898*4882a593Smuzhiyun }
1899*4882a593Smuzhiyun device_wakeup_enable(hcd->self.controller);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun return 0;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun failed_add_hcd:
1904*4882a593Smuzhiyun clk_disable_unprepare(imx21->clk);
1905*4882a593Smuzhiyun failed_clock_enable:
1906*4882a593Smuzhiyun failed_clock_set:
1907*4882a593Smuzhiyun clk_put(imx21->clk);
1908*4882a593Smuzhiyun failed_clock_get:
1909*4882a593Smuzhiyun iounmap(imx21->regs);
1910*4882a593Smuzhiyun failed_ioremap:
1911*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
1912*4882a593Smuzhiyun failed_request_mem:
1913*4882a593Smuzhiyun remove_debug_files(imx21);
1914*4882a593Smuzhiyun usb_put_hcd(hcd);
1915*4882a593Smuzhiyun return ret;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun static struct platform_driver imx21_hcd_driver = {
1919*4882a593Smuzhiyun .driver = {
1920*4882a593Smuzhiyun .name = hcd_name,
1921*4882a593Smuzhiyun },
1922*4882a593Smuzhiyun .probe = imx21_probe,
1923*4882a593Smuzhiyun .remove = imx21_remove,
1924*4882a593Smuzhiyun .suspend = NULL,
1925*4882a593Smuzhiyun .resume = NULL,
1926*4882a593Smuzhiyun };
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun module_platform_driver(imx21_hcd_driver);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX21 USB Host controller");
1931*4882a593Smuzhiyun MODULE_AUTHOR("Martin Fuzzey");
1932*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1933*4882a593Smuzhiyun MODULE_ALIAS("platform:imx21-hcd");
1934