1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2001-2004 by David Brownell
4*4882a593Smuzhiyun * Copyright (c) 2003 Michal Sojka, for high-speed iso transfers
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun /* this file is part of ehci-hcd.c */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * EHCI scheduled transaction support: interrupt, iso, split iso
13*4882a593Smuzhiyun * These are called "periodic" transactions in the EHCI spec.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Note that for interrupt transfers, the QH/QTD manipulation is shared
16*4882a593Smuzhiyun * with the "asynchronous" transaction support (control/bulk transfers).
17*4882a593Smuzhiyun * The only real difference is in how interrupt transfers are scheduled.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * For ISO, we make an "iso_stream" head to serve the same role as a QH.
20*4882a593Smuzhiyun * It keeps track of every ITD (or SITD) that's linked, and holds enough
21*4882a593Smuzhiyun * pre-calculated schedule data to make appending to the queue be quick.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static int ehci_get_frame(struct usb_hcd *hcd);
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * periodic_next_shadow - return "next" pointer on shadow list
28*4882a593Smuzhiyun * @periodic: host pointer to qh/itd/sitd
29*4882a593Smuzhiyun * @tag: hardware tag for type of this record
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun static union ehci_shadow *
periodic_next_shadow(struct ehci_hcd * ehci,union ehci_shadow * periodic,__hc32 tag)32*4882a593Smuzhiyun periodic_next_shadow(struct ehci_hcd *ehci, union ehci_shadow *periodic,
33*4882a593Smuzhiyun __hc32 tag)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun switch (hc32_to_cpu(ehci, tag)) {
36*4882a593Smuzhiyun case Q_TYPE_QH:
37*4882a593Smuzhiyun return &periodic->qh->qh_next;
38*4882a593Smuzhiyun case Q_TYPE_FSTN:
39*4882a593Smuzhiyun return &periodic->fstn->fstn_next;
40*4882a593Smuzhiyun case Q_TYPE_ITD:
41*4882a593Smuzhiyun return &periodic->itd->itd_next;
42*4882a593Smuzhiyun /* case Q_TYPE_SITD: */
43*4882a593Smuzhiyun default:
44*4882a593Smuzhiyun return &periodic->sitd->sitd_next;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static __hc32 *
shadow_next_periodic(struct ehci_hcd * ehci,union ehci_shadow * periodic,__hc32 tag)49*4882a593Smuzhiyun shadow_next_periodic(struct ehci_hcd *ehci, union ehci_shadow *periodic,
50*4882a593Smuzhiyun __hc32 tag)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun switch (hc32_to_cpu(ehci, tag)) {
53*4882a593Smuzhiyun /* our ehci_shadow.qh is actually software part */
54*4882a593Smuzhiyun case Q_TYPE_QH:
55*4882a593Smuzhiyun return &periodic->qh->hw->hw_next;
56*4882a593Smuzhiyun /* others are hw parts */
57*4882a593Smuzhiyun default:
58*4882a593Smuzhiyun return periodic->hw_next;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* caller must hold ehci->lock */
periodic_unlink(struct ehci_hcd * ehci,unsigned frame,void * ptr)63*4882a593Smuzhiyun static void periodic_unlink(struct ehci_hcd *ehci, unsigned frame, void *ptr)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun union ehci_shadow *prev_p = &ehci->pshadow[frame];
66*4882a593Smuzhiyun __hc32 *hw_p = &ehci->periodic[frame];
67*4882a593Smuzhiyun union ehci_shadow here = *prev_p;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* find predecessor of "ptr"; hw and shadow lists are in sync */
70*4882a593Smuzhiyun while (here.ptr && here.ptr != ptr) {
71*4882a593Smuzhiyun prev_p = periodic_next_shadow(ehci, prev_p,
72*4882a593Smuzhiyun Q_NEXT_TYPE(ehci, *hw_p));
73*4882a593Smuzhiyun hw_p = shadow_next_periodic(ehci, &here,
74*4882a593Smuzhiyun Q_NEXT_TYPE(ehci, *hw_p));
75*4882a593Smuzhiyun here = *prev_p;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun /* an interrupt entry (at list end) could have been shared */
78*4882a593Smuzhiyun if (!here.ptr)
79*4882a593Smuzhiyun return;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* update shadow and hardware lists ... the old "next" pointers
82*4882a593Smuzhiyun * from ptr may still be in use, the caller updates them.
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun *prev_p = *periodic_next_shadow(ehci, &here,
85*4882a593Smuzhiyun Q_NEXT_TYPE(ehci, *hw_p));
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (!ehci->use_dummy_qh ||
88*4882a593Smuzhiyun *shadow_next_periodic(ehci, &here, Q_NEXT_TYPE(ehci, *hw_p))
89*4882a593Smuzhiyun != EHCI_LIST_END(ehci))
90*4882a593Smuzhiyun *hw_p = *shadow_next_periodic(ehci, &here,
91*4882a593Smuzhiyun Q_NEXT_TYPE(ehci, *hw_p));
92*4882a593Smuzhiyun else
93*4882a593Smuzhiyun *hw_p = cpu_to_hc32(ehci, ehci->dummy->qh_dma);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Bandwidth and TT management */
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Find the TT data structure for this device; create it if necessary */
find_tt(struct usb_device * udev)101*4882a593Smuzhiyun static struct ehci_tt *find_tt(struct usb_device *udev)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct usb_tt *utt = udev->tt;
104*4882a593Smuzhiyun struct ehci_tt *tt, **tt_index, **ptt;
105*4882a593Smuzhiyun unsigned port;
106*4882a593Smuzhiyun bool allocated_index = false;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (!utt)
109*4882a593Smuzhiyun return NULL; /* Not below a TT */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Find/create our data structure.
113*4882a593Smuzhiyun * For hubs with a single TT, we get it directly.
114*4882a593Smuzhiyun * For hubs with multiple TTs, there's an extra level of pointers.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun tt_index = NULL;
117*4882a593Smuzhiyun if (utt->multi) {
118*4882a593Smuzhiyun tt_index = utt->hcpriv;
119*4882a593Smuzhiyun if (!tt_index) { /* Create the index array */
120*4882a593Smuzhiyun tt_index = kcalloc(utt->hub->maxchild,
121*4882a593Smuzhiyun sizeof(*tt_index),
122*4882a593Smuzhiyun GFP_ATOMIC);
123*4882a593Smuzhiyun if (!tt_index)
124*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
125*4882a593Smuzhiyun utt->hcpriv = tt_index;
126*4882a593Smuzhiyun allocated_index = true;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun port = udev->ttport - 1;
129*4882a593Smuzhiyun ptt = &tt_index[port];
130*4882a593Smuzhiyun } else {
131*4882a593Smuzhiyun port = 0;
132*4882a593Smuzhiyun ptt = (struct ehci_tt **) &utt->hcpriv;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun tt = *ptt;
136*4882a593Smuzhiyun if (!tt) { /* Create the ehci_tt */
137*4882a593Smuzhiyun struct ehci_hcd *ehci =
138*4882a593Smuzhiyun hcd_to_ehci(bus_to_hcd(udev->bus));
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun tt = kzalloc(sizeof(*tt), GFP_ATOMIC);
141*4882a593Smuzhiyun if (!tt) {
142*4882a593Smuzhiyun if (allocated_index) {
143*4882a593Smuzhiyun utt->hcpriv = NULL;
144*4882a593Smuzhiyun kfree(tt_index);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun list_add_tail(&tt->tt_list, &ehci->tt_list);
149*4882a593Smuzhiyun INIT_LIST_HEAD(&tt->ps_list);
150*4882a593Smuzhiyun tt->usb_tt = utt;
151*4882a593Smuzhiyun tt->tt_port = port;
152*4882a593Smuzhiyun *ptt = tt;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return tt;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Release the TT above udev, if it's not in use */
drop_tt(struct usb_device * udev)159*4882a593Smuzhiyun static void drop_tt(struct usb_device *udev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct usb_tt *utt = udev->tt;
162*4882a593Smuzhiyun struct ehci_tt *tt, **tt_index, **ptt;
163*4882a593Smuzhiyun int cnt, i;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (!utt || !utt->hcpriv)
166*4882a593Smuzhiyun return; /* Not below a TT, or never allocated */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun cnt = 0;
169*4882a593Smuzhiyun if (utt->multi) {
170*4882a593Smuzhiyun tt_index = utt->hcpriv;
171*4882a593Smuzhiyun ptt = &tt_index[udev->ttport - 1];
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* How many entries are left in tt_index? */
174*4882a593Smuzhiyun for (i = 0; i < utt->hub->maxchild; ++i)
175*4882a593Smuzhiyun cnt += !!tt_index[i];
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun tt_index = NULL;
178*4882a593Smuzhiyun ptt = (struct ehci_tt **) &utt->hcpriv;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun tt = *ptt;
182*4882a593Smuzhiyun if (!tt || !list_empty(&tt->ps_list))
183*4882a593Smuzhiyun return; /* never allocated, or still in use */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun list_del(&tt->tt_list);
186*4882a593Smuzhiyun *ptt = NULL;
187*4882a593Smuzhiyun kfree(tt);
188*4882a593Smuzhiyun if (cnt == 1) {
189*4882a593Smuzhiyun utt->hcpriv = NULL;
190*4882a593Smuzhiyun kfree(tt_index);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
bandwidth_dbg(struct ehci_hcd * ehci,int sign,char * type,struct ehci_per_sched * ps)194*4882a593Smuzhiyun static void bandwidth_dbg(struct ehci_hcd *ehci, int sign, char *type,
195*4882a593Smuzhiyun struct ehci_per_sched *ps)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun dev_dbg(&ps->udev->dev,
198*4882a593Smuzhiyun "ep %02x: %s %s @ %u+%u (%u.%u+%u) [%u/%u us] mask %04x\n",
199*4882a593Smuzhiyun ps->ep->desc.bEndpointAddress,
200*4882a593Smuzhiyun (sign >= 0 ? "reserve" : "release"), type,
201*4882a593Smuzhiyun (ps->bw_phase << 3) + ps->phase_uf, ps->bw_uperiod,
202*4882a593Smuzhiyun ps->phase, ps->phase_uf, ps->period,
203*4882a593Smuzhiyun ps->usecs, ps->c_usecs, ps->cs_mask);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
reserve_release_intr_bandwidth(struct ehci_hcd * ehci,struct ehci_qh * qh,int sign)206*4882a593Smuzhiyun static void reserve_release_intr_bandwidth(struct ehci_hcd *ehci,
207*4882a593Smuzhiyun struct ehci_qh *qh, int sign)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun unsigned start_uf;
210*4882a593Smuzhiyun unsigned i, j, m;
211*4882a593Smuzhiyun int usecs = qh->ps.usecs;
212*4882a593Smuzhiyun int c_usecs = qh->ps.c_usecs;
213*4882a593Smuzhiyun int tt_usecs = qh->ps.tt_usecs;
214*4882a593Smuzhiyun struct ehci_tt *tt;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (qh->ps.phase == NO_FRAME) /* Bandwidth wasn't reserved */
217*4882a593Smuzhiyun return;
218*4882a593Smuzhiyun start_uf = qh->ps.bw_phase << 3;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun bandwidth_dbg(ehci, sign, "intr", &qh->ps);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (sign < 0) { /* Release bandwidth */
223*4882a593Smuzhiyun usecs = -usecs;
224*4882a593Smuzhiyun c_usecs = -c_usecs;
225*4882a593Smuzhiyun tt_usecs = -tt_usecs;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Entire transaction (high speed) or start-split (full/low speed) */
229*4882a593Smuzhiyun for (i = start_uf + qh->ps.phase_uf; i < EHCI_BANDWIDTH_SIZE;
230*4882a593Smuzhiyun i += qh->ps.bw_uperiod)
231*4882a593Smuzhiyun ehci->bandwidth[i] += usecs;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Complete-split (full/low speed) */
234*4882a593Smuzhiyun if (qh->ps.c_usecs) {
235*4882a593Smuzhiyun /* NOTE: adjustments needed for FSTN */
236*4882a593Smuzhiyun for (i = start_uf; i < EHCI_BANDWIDTH_SIZE;
237*4882a593Smuzhiyun i += qh->ps.bw_uperiod) {
238*4882a593Smuzhiyun for ((j = 2, m = 1 << (j+8)); j < 8; (++j, m <<= 1)) {
239*4882a593Smuzhiyun if (qh->ps.cs_mask & m)
240*4882a593Smuzhiyun ehci->bandwidth[i+j] += c_usecs;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* FS/LS bus bandwidth */
246*4882a593Smuzhiyun if (tt_usecs) {
247*4882a593Smuzhiyun tt = find_tt(qh->ps.udev);
248*4882a593Smuzhiyun if (sign > 0)
249*4882a593Smuzhiyun list_add_tail(&qh->ps.ps_list, &tt->ps_list);
250*4882a593Smuzhiyun else
251*4882a593Smuzhiyun list_del(&qh->ps.ps_list);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun for (i = start_uf >> 3; i < EHCI_BANDWIDTH_FRAMES;
254*4882a593Smuzhiyun i += qh->ps.bw_period)
255*4882a593Smuzhiyun tt->bandwidth[i] += tt_usecs;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
260*4882a593Smuzhiyun
compute_tt_budget(u8 budget_table[EHCI_BANDWIDTH_SIZE],struct ehci_tt * tt)261*4882a593Smuzhiyun static void compute_tt_budget(u8 budget_table[EHCI_BANDWIDTH_SIZE],
262*4882a593Smuzhiyun struct ehci_tt *tt)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct ehci_per_sched *ps;
265*4882a593Smuzhiyun unsigned uframe, uf, x;
266*4882a593Smuzhiyun u8 *budget_line;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (!tt)
269*4882a593Smuzhiyun return;
270*4882a593Smuzhiyun memset(budget_table, 0, EHCI_BANDWIDTH_SIZE);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Add up the contributions from all the endpoints using this TT */
273*4882a593Smuzhiyun list_for_each_entry(ps, &tt->ps_list, ps_list) {
274*4882a593Smuzhiyun for (uframe = ps->bw_phase << 3; uframe < EHCI_BANDWIDTH_SIZE;
275*4882a593Smuzhiyun uframe += ps->bw_uperiod) {
276*4882a593Smuzhiyun budget_line = &budget_table[uframe];
277*4882a593Smuzhiyun x = ps->tt_usecs;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* propagate the time forward */
280*4882a593Smuzhiyun for (uf = ps->phase_uf; uf < 8; ++uf) {
281*4882a593Smuzhiyun x += budget_line[uf];
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Each microframe lasts 125 us */
284*4882a593Smuzhiyun if (x <= 125) {
285*4882a593Smuzhiyun budget_line[uf] = x;
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun budget_line[uf] = 125;
289*4882a593Smuzhiyun x -= 125;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
same_tt(struct usb_device * dev1,struct usb_device * dev2)295*4882a593Smuzhiyun static int __maybe_unused same_tt(struct usb_device *dev1,
296*4882a593Smuzhiyun struct usb_device *dev2)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun if (!dev1->tt || !dev2->tt)
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun if (dev1->tt != dev2->tt)
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun if (dev1->tt->multi)
303*4882a593Smuzhiyun return dev1->ttport == dev2->ttport;
304*4882a593Smuzhiyun else
305*4882a593Smuzhiyun return 1;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_TT_NEWSCHED
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static const unsigned char
311*4882a593Smuzhiyun max_tt_usecs[] = { 125, 125, 125, 125, 125, 125, 30, 0 };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* carryover low/fullspeed bandwidth that crosses uframe boundries */
carryover_tt_bandwidth(unsigned short tt_usecs[8])314*4882a593Smuzhiyun static inline void carryover_tt_bandwidth(unsigned short tt_usecs[8])
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun int i;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
319*4882a593Smuzhiyun if (max_tt_usecs[i] < tt_usecs[i]) {
320*4882a593Smuzhiyun tt_usecs[i+1] += tt_usecs[i] - max_tt_usecs[i];
321*4882a593Smuzhiyun tt_usecs[i] = max_tt_usecs[i];
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun * Return true if the device's tt's downstream bus is available for a
328*4882a593Smuzhiyun * periodic transfer of the specified length (usecs), starting at the
329*4882a593Smuzhiyun * specified frame/uframe. Note that (as summarized in section 11.19
330*4882a593Smuzhiyun * of the usb 2.0 spec) TTs can buffer multiple transactions for each
331*4882a593Smuzhiyun * uframe.
332*4882a593Smuzhiyun *
333*4882a593Smuzhiyun * The uframe parameter is when the fullspeed/lowspeed transfer
334*4882a593Smuzhiyun * should be executed in "B-frame" terms, which is the same as the
335*4882a593Smuzhiyun * highspeed ssplit's uframe (which is in "H-frame" terms). For example
336*4882a593Smuzhiyun * a ssplit in "H-frame" 0 causes a transfer in "B-frame" 0.
337*4882a593Smuzhiyun * See the EHCI spec sec 4.5 and fig 4.7.
338*4882a593Smuzhiyun *
339*4882a593Smuzhiyun * This checks if the full/lowspeed bus, at the specified starting uframe,
340*4882a593Smuzhiyun * has the specified bandwidth available, according to rules listed
341*4882a593Smuzhiyun * in USB 2.0 spec section 11.18.1 fig 11-60.
342*4882a593Smuzhiyun *
343*4882a593Smuzhiyun * This does not check if the transfer would exceed the max ssplit
344*4882a593Smuzhiyun * limit of 16, specified in USB 2.0 spec section 11.18.4 requirement #4,
345*4882a593Smuzhiyun * since proper scheduling limits ssplits to less than 16 per uframe.
346*4882a593Smuzhiyun */
tt_available(struct ehci_hcd * ehci,struct ehci_per_sched * ps,struct ehci_tt * tt,unsigned frame,unsigned uframe)347*4882a593Smuzhiyun static int tt_available(
348*4882a593Smuzhiyun struct ehci_hcd *ehci,
349*4882a593Smuzhiyun struct ehci_per_sched *ps,
350*4882a593Smuzhiyun struct ehci_tt *tt,
351*4882a593Smuzhiyun unsigned frame,
352*4882a593Smuzhiyun unsigned uframe
353*4882a593Smuzhiyun )
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun unsigned period = ps->bw_period;
356*4882a593Smuzhiyun unsigned usecs = ps->tt_usecs;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if ((period == 0) || (uframe >= 7)) /* error */
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun for (frame &= period - 1; frame < EHCI_BANDWIDTH_FRAMES;
362*4882a593Smuzhiyun frame += period) {
363*4882a593Smuzhiyun unsigned i, uf;
364*4882a593Smuzhiyun unsigned short tt_usecs[8];
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (tt->bandwidth[frame] + usecs > 900)
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun uf = frame << 3;
370*4882a593Smuzhiyun for (i = 0; i < 8; (++i, ++uf))
371*4882a593Smuzhiyun tt_usecs[i] = ehci->tt_budget[uf];
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (max_tt_usecs[uframe] <= tt_usecs[uframe])
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* special case for isoc transfers larger than 125us:
377*4882a593Smuzhiyun * the first and each subsequent fully used uframe
378*4882a593Smuzhiyun * must be empty, so as to not illegally delay
379*4882a593Smuzhiyun * already scheduled transactions
380*4882a593Smuzhiyun */
381*4882a593Smuzhiyun if (usecs > 125) {
382*4882a593Smuzhiyun int ufs = (usecs / 125);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun for (i = uframe; i < (uframe + ufs) && i < 8; i++)
385*4882a593Smuzhiyun if (tt_usecs[i] > 0)
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun tt_usecs[uframe] += usecs;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun carryover_tt_bandwidth(tt_usecs);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* fail if the carryover pushed bw past the last uframe's limit */
394*4882a593Smuzhiyun if (max_tt_usecs[7] < tt_usecs[7])
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return 1;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun #else
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* return true iff the device's transaction translator is available
404*4882a593Smuzhiyun * for a periodic transfer starting at the specified frame, using
405*4882a593Smuzhiyun * all the uframes in the mask.
406*4882a593Smuzhiyun */
tt_no_collision(struct ehci_hcd * ehci,unsigned period,struct usb_device * dev,unsigned frame,u32 uf_mask)407*4882a593Smuzhiyun static int tt_no_collision(
408*4882a593Smuzhiyun struct ehci_hcd *ehci,
409*4882a593Smuzhiyun unsigned period,
410*4882a593Smuzhiyun struct usb_device *dev,
411*4882a593Smuzhiyun unsigned frame,
412*4882a593Smuzhiyun u32 uf_mask
413*4882a593Smuzhiyun )
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun if (period == 0) /* error */
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* note bandwidth wastage: split never follows csplit
419*4882a593Smuzhiyun * (different dev or endpoint) until the next uframe.
420*4882a593Smuzhiyun * calling convention doesn't make that distinction.
421*4882a593Smuzhiyun */
422*4882a593Smuzhiyun for (; frame < ehci->periodic_size; frame += period) {
423*4882a593Smuzhiyun union ehci_shadow here;
424*4882a593Smuzhiyun __hc32 type;
425*4882a593Smuzhiyun struct ehci_qh_hw *hw;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun here = ehci->pshadow[frame];
428*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, ehci->periodic[frame]);
429*4882a593Smuzhiyun while (here.ptr) {
430*4882a593Smuzhiyun switch (hc32_to_cpu(ehci, type)) {
431*4882a593Smuzhiyun case Q_TYPE_ITD:
432*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, here.itd->hw_next);
433*4882a593Smuzhiyun here = here.itd->itd_next;
434*4882a593Smuzhiyun continue;
435*4882a593Smuzhiyun case Q_TYPE_QH:
436*4882a593Smuzhiyun hw = here.qh->hw;
437*4882a593Smuzhiyun if (same_tt(dev, here.qh->ps.udev)) {
438*4882a593Smuzhiyun u32 mask;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun mask = hc32_to_cpu(ehci,
441*4882a593Smuzhiyun hw->hw_info2);
442*4882a593Smuzhiyun /* "knows" no gap is needed */
443*4882a593Smuzhiyun mask |= mask >> 8;
444*4882a593Smuzhiyun if (mask & uf_mask)
445*4882a593Smuzhiyun break;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, hw->hw_next);
448*4882a593Smuzhiyun here = here.qh->qh_next;
449*4882a593Smuzhiyun continue;
450*4882a593Smuzhiyun case Q_TYPE_SITD:
451*4882a593Smuzhiyun if (same_tt(dev, here.sitd->urb->dev)) {
452*4882a593Smuzhiyun u16 mask;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun mask = hc32_to_cpu(ehci, here.sitd
455*4882a593Smuzhiyun ->hw_uframe);
456*4882a593Smuzhiyun /* FIXME assumes no gap for IN! */
457*4882a593Smuzhiyun mask |= mask >> 8;
458*4882a593Smuzhiyun if (mask & uf_mask)
459*4882a593Smuzhiyun break;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, here.sitd->hw_next);
462*4882a593Smuzhiyun here = here.sitd->sitd_next;
463*4882a593Smuzhiyun continue;
464*4882a593Smuzhiyun /* case Q_TYPE_FSTN: */
465*4882a593Smuzhiyun default:
466*4882a593Smuzhiyun ehci_dbg(ehci,
467*4882a593Smuzhiyun "periodic frame %d bogus type %d\n",
468*4882a593Smuzhiyun frame, type);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* collision or error */
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* no collision */
477*4882a593Smuzhiyun return 1;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun #endif /* CONFIG_USB_EHCI_TT_NEWSCHED */
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
483*4882a593Smuzhiyun
enable_periodic(struct ehci_hcd * ehci)484*4882a593Smuzhiyun static void enable_periodic(struct ehci_hcd *ehci)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun if (ehci->periodic_count++)
487*4882a593Smuzhiyun return;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Stop waiting to turn off the periodic schedule */
490*4882a593Smuzhiyun ehci->enabled_hrtimer_events &= ~BIT(EHCI_HRTIMER_DISABLE_PERIODIC);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Don't start the schedule until PSS is 0 */
493*4882a593Smuzhiyun ehci_poll_PSS(ehci);
494*4882a593Smuzhiyun turn_on_io_watchdog(ehci);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
disable_periodic(struct ehci_hcd * ehci)497*4882a593Smuzhiyun static void disable_periodic(struct ehci_hcd *ehci)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun if (--ehci->periodic_count)
500*4882a593Smuzhiyun return;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* Don't turn off the schedule until PSS is 1 */
503*4882a593Smuzhiyun ehci_poll_PSS(ehci);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* periodic schedule slots have iso tds (normal or split) first, then a
509*4882a593Smuzhiyun * sparse tree for active interrupt transfers.
510*4882a593Smuzhiyun *
511*4882a593Smuzhiyun * this just links in a qh; caller guarantees uframe masks are set right.
512*4882a593Smuzhiyun * no FSTN support (yet; ehci 0.96+)
513*4882a593Smuzhiyun */
qh_link_periodic(struct ehci_hcd * ehci,struct ehci_qh * qh)514*4882a593Smuzhiyun static void qh_link_periodic(struct ehci_hcd *ehci, struct ehci_qh *qh)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun unsigned i;
517*4882a593Smuzhiyun unsigned period = qh->ps.period;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun dev_dbg(&qh->ps.udev->dev,
520*4882a593Smuzhiyun "link qh%d-%04x/%p start %d [%d/%d us]\n",
521*4882a593Smuzhiyun period, hc32_to_cpup(ehci, &qh->hw->hw_info2)
522*4882a593Smuzhiyun & (QH_CMASK | QH_SMASK),
523*4882a593Smuzhiyun qh, qh->ps.phase, qh->ps.usecs, qh->ps.c_usecs);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* high bandwidth, or otherwise every microframe */
526*4882a593Smuzhiyun if (period == 0)
527*4882a593Smuzhiyun period = 1;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun for (i = qh->ps.phase; i < ehci->periodic_size; i += period) {
530*4882a593Smuzhiyun union ehci_shadow *prev = &ehci->pshadow[i];
531*4882a593Smuzhiyun __hc32 *hw_p = &ehci->periodic[i];
532*4882a593Smuzhiyun union ehci_shadow here = *prev;
533*4882a593Smuzhiyun __hc32 type = 0;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* skip the iso nodes at list head */
536*4882a593Smuzhiyun while (here.ptr) {
537*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, *hw_p);
538*4882a593Smuzhiyun if (type == cpu_to_hc32(ehci, Q_TYPE_QH))
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun prev = periodic_next_shadow(ehci, prev, type);
541*4882a593Smuzhiyun hw_p = shadow_next_periodic(ehci, &here, type);
542*4882a593Smuzhiyun here = *prev;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* sorting each branch by period (slow-->fast)
546*4882a593Smuzhiyun * enables sharing interior tree nodes
547*4882a593Smuzhiyun */
548*4882a593Smuzhiyun while (here.ptr && qh != here.qh) {
549*4882a593Smuzhiyun if (qh->ps.period > here.qh->ps.period)
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun prev = &here.qh->qh_next;
552*4882a593Smuzhiyun hw_p = &here.qh->hw->hw_next;
553*4882a593Smuzhiyun here = *prev;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun /* link in this qh, unless some earlier pass did that */
556*4882a593Smuzhiyun if (qh != here.qh) {
557*4882a593Smuzhiyun qh->qh_next = here;
558*4882a593Smuzhiyun if (here.qh)
559*4882a593Smuzhiyun qh->hw->hw_next = *hw_p;
560*4882a593Smuzhiyun wmb();
561*4882a593Smuzhiyun prev->qh = qh;
562*4882a593Smuzhiyun *hw_p = QH_NEXT(ehci, qh->qh_dma);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun qh->qh_state = QH_STATE_LINKED;
566*4882a593Smuzhiyun qh->xacterrs = 0;
567*4882a593Smuzhiyun qh->unlink_reason = 0;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* update per-qh bandwidth for debugfs */
570*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_allocated += qh->ps.bw_period
571*4882a593Smuzhiyun ? ((qh->ps.usecs + qh->ps.c_usecs) / qh->ps.bw_period)
572*4882a593Smuzhiyun : (qh->ps.usecs * 8);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun list_add(&qh->intr_node, &ehci->intr_qh_list);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* maybe enable periodic schedule processing */
577*4882a593Smuzhiyun ++ehci->intr_count;
578*4882a593Smuzhiyun enable_periodic(ehci);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
qh_unlink_periodic(struct ehci_hcd * ehci,struct ehci_qh * qh)581*4882a593Smuzhiyun static void qh_unlink_periodic(struct ehci_hcd *ehci, struct ehci_qh *qh)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun unsigned i;
584*4882a593Smuzhiyun unsigned period;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun * If qh is for a low/full-speed device, simply unlinking it
588*4882a593Smuzhiyun * could interfere with an ongoing split transaction. To unlink
589*4882a593Smuzhiyun * it safely would require setting the QH_INACTIVATE bit and
590*4882a593Smuzhiyun * waiting at least one frame, as described in EHCI 4.12.2.5.
591*4882a593Smuzhiyun *
592*4882a593Smuzhiyun * We won't bother with any of this. Instead, we assume that the
593*4882a593Smuzhiyun * only reason for unlinking an interrupt QH while the current URB
594*4882a593Smuzhiyun * is still active is to dequeue all the URBs (flush the whole
595*4882a593Smuzhiyun * endpoint queue).
596*4882a593Smuzhiyun *
597*4882a593Smuzhiyun * If rebalancing the periodic schedule is ever implemented, this
598*4882a593Smuzhiyun * approach will no longer be valid.
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* high bandwidth, or otherwise part of every microframe */
602*4882a593Smuzhiyun period = qh->ps.period ? : 1;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun for (i = qh->ps.phase; i < ehci->periodic_size; i += period)
605*4882a593Smuzhiyun periodic_unlink(ehci, i, qh);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* update per-qh bandwidth for debugfs */
608*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_allocated -= qh->ps.bw_period
609*4882a593Smuzhiyun ? ((qh->ps.usecs + qh->ps.c_usecs) / qh->ps.bw_period)
610*4882a593Smuzhiyun : (qh->ps.usecs * 8);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun dev_dbg(&qh->ps.udev->dev,
613*4882a593Smuzhiyun "unlink qh%d-%04x/%p start %d [%d/%d us]\n",
614*4882a593Smuzhiyun qh->ps.period,
615*4882a593Smuzhiyun hc32_to_cpup(ehci, &qh->hw->hw_info2) & (QH_CMASK | QH_SMASK),
616*4882a593Smuzhiyun qh, qh->ps.phase, qh->ps.usecs, qh->ps.c_usecs);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* qh->qh_next still "live" to HC */
619*4882a593Smuzhiyun qh->qh_state = QH_STATE_UNLINK;
620*4882a593Smuzhiyun qh->qh_next.ptr = NULL;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (ehci->qh_scan_next == qh)
623*4882a593Smuzhiyun ehci->qh_scan_next = list_entry(qh->intr_node.next,
624*4882a593Smuzhiyun struct ehci_qh, intr_node);
625*4882a593Smuzhiyun list_del(&qh->intr_node);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
cancel_unlink_wait_intr(struct ehci_hcd * ehci,struct ehci_qh * qh)628*4882a593Smuzhiyun static void cancel_unlink_wait_intr(struct ehci_hcd *ehci, struct ehci_qh *qh)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun if (qh->qh_state != QH_STATE_LINKED ||
631*4882a593Smuzhiyun list_empty(&qh->unlink_node))
632*4882a593Smuzhiyun return;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun list_del_init(&qh->unlink_node);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun * TODO: disable the event of EHCI_HRTIMER_START_UNLINK_INTR for
638*4882a593Smuzhiyun * avoiding unnecessary CPU wakeup
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
start_unlink_intr(struct ehci_hcd * ehci,struct ehci_qh * qh)642*4882a593Smuzhiyun static void start_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun /* If the QH isn't linked then there's nothing we can do. */
645*4882a593Smuzhiyun if (qh->qh_state != QH_STATE_LINKED)
646*4882a593Smuzhiyun return;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* if the qh is waiting for unlink, cancel it now */
649*4882a593Smuzhiyun cancel_unlink_wait_intr(ehci, qh);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun qh_unlink_periodic(ehci, qh);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Make sure the unlinks are visible before starting the timer */
654*4882a593Smuzhiyun wmb();
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun * The EHCI spec doesn't say how long it takes the controller to
658*4882a593Smuzhiyun * stop accessing an unlinked interrupt QH. The timer delay is
659*4882a593Smuzhiyun * 9 uframes; presumably that will be long enough.
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun qh->unlink_cycle = ehci->intr_unlink_cycle;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* New entries go at the end of the intr_unlink list */
664*4882a593Smuzhiyun list_add_tail(&qh->unlink_node, &ehci->intr_unlink);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (ehci->intr_unlinking)
667*4882a593Smuzhiyun ; /* Avoid recursive calls */
668*4882a593Smuzhiyun else if (ehci->rh_state < EHCI_RH_RUNNING)
669*4882a593Smuzhiyun ehci_handle_intr_unlinks(ehci);
670*4882a593Smuzhiyun else if (ehci->intr_unlink.next == &qh->unlink_node) {
671*4882a593Smuzhiyun ehci_enable_event(ehci, EHCI_HRTIMER_UNLINK_INTR, true);
672*4882a593Smuzhiyun ++ehci->intr_unlink_cycle;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /*
677*4882a593Smuzhiyun * It is common only one intr URB is scheduled on one qh, and
678*4882a593Smuzhiyun * given complete() is run in tasklet context, introduce a bit
679*4882a593Smuzhiyun * delay to avoid unlink qh too early.
680*4882a593Smuzhiyun */
start_unlink_intr_wait(struct ehci_hcd * ehci,struct ehci_qh * qh)681*4882a593Smuzhiyun static void start_unlink_intr_wait(struct ehci_hcd *ehci,
682*4882a593Smuzhiyun struct ehci_qh *qh)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun qh->unlink_cycle = ehci->intr_unlink_wait_cycle;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* New entries go at the end of the intr_unlink_wait list */
687*4882a593Smuzhiyun list_add_tail(&qh->unlink_node, &ehci->intr_unlink_wait);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (ehci->rh_state < EHCI_RH_RUNNING)
690*4882a593Smuzhiyun ehci_handle_start_intr_unlinks(ehci);
691*4882a593Smuzhiyun else if (ehci->intr_unlink_wait.next == &qh->unlink_node) {
692*4882a593Smuzhiyun ehci_enable_event(ehci, EHCI_HRTIMER_START_UNLINK_INTR, true);
693*4882a593Smuzhiyun ++ehci->intr_unlink_wait_cycle;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
end_unlink_intr(struct ehci_hcd * ehci,struct ehci_qh * qh)697*4882a593Smuzhiyun static void end_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct ehci_qh_hw *hw = qh->hw;
700*4882a593Smuzhiyun int rc;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun qh->qh_state = QH_STATE_IDLE;
703*4882a593Smuzhiyun hw->hw_next = EHCI_LIST_END(ehci);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (!list_empty(&qh->qtd_list))
706*4882a593Smuzhiyun qh_completions(ehci, qh);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* reschedule QH iff another request is queued */
709*4882a593Smuzhiyun if (!list_empty(&qh->qtd_list) && ehci->rh_state == EHCI_RH_RUNNING) {
710*4882a593Smuzhiyun rc = qh_schedule(ehci, qh);
711*4882a593Smuzhiyun if (rc == 0) {
712*4882a593Smuzhiyun qh_refresh(ehci, qh);
713*4882a593Smuzhiyun qh_link_periodic(ehci, qh);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* An error here likely indicates handshake failure
717*4882a593Smuzhiyun * or no space left in the schedule. Neither fault
718*4882a593Smuzhiyun * should happen often ...
719*4882a593Smuzhiyun *
720*4882a593Smuzhiyun * FIXME kill the now-dysfunctional queued urbs
721*4882a593Smuzhiyun */
722*4882a593Smuzhiyun else {
723*4882a593Smuzhiyun ehci_err(ehci, "can't reschedule qh %p, err %d\n",
724*4882a593Smuzhiyun qh, rc);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* maybe turn off periodic schedule */
729*4882a593Smuzhiyun --ehci->intr_count;
730*4882a593Smuzhiyun disable_periodic(ehci);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
734*4882a593Smuzhiyun
check_period(struct ehci_hcd * ehci,unsigned frame,unsigned uframe,unsigned uperiod,unsigned usecs)735*4882a593Smuzhiyun static int check_period(
736*4882a593Smuzhiyun struct ehci_hcd *ehci,
737*4882a593Smuzhiyun unsigned frame,
738*4882a593Smuzhiyun unsigned uframe,
739*4882a593Smuzhiyun unsigned uperiod,
740*4882a593Smuzhiyun unsigned usecs
741*4882a593Smuzhiyun ) {
742*4882a593Smuzhiyun /* complete split running into next frame?
743*4882a593Smuzhiyun * given FSTN support, we could sometimes check...
744*4882a593Smuzhiyun */
745*4882a593Smuzhiyun if (uframe >= 8)
746*4882a593Smuzhiyun return 0;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* convert "usecs we need" to "max already claimed" */
749*4882a593Smuzhiyun usecs = ehci->uframe_periodic_max - usecs;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun for (uframe += frame << 3; uframe < EHCI_BANDWIDTH_SIZE;
752*4882a593Smuzhiyun uframe += uperiod) {
753*4882a593Smuzhiyun if (ehci->bandwidth[uframe] > usecs)
754*4882a593Smuzhiyun return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* success! */
758*4882a593Smuzhiyun return 1;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
check_intr_schedule(struct ehci_hcd * ehci,unsigned frame,unsigned uframe,struct ehci_qh * qh,unsigned * c_maskp,struct ehci_tt * tt)761*4882a593Smuzhiyun static int check_intr_schedule(
762*4882a593Smuzhiyun struct ehci_hcd *ehci,
763*4882a593Smuzhiyun unsigned frame,
764*4882a593Smuzhiyun unsigned uframe,
765*4882a593Smuzhiyun struct ehci_qh *qh,
766*4882a593Smuzhiyun unsigned *c_maskp,
767*4882a593Smuzhiyun struct ehci_tt *tt
768*4882a593Smuzhiyun )
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun int retval = -ENOSPC;
771*4882a593Smuzhiyun u8 mask = 0;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (qh->ps.c_usecs && uframe >= 6) /* FSTN territory? */
774*4882a593Smuzhiyun goto done;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun if (!check_period(ehci, frame, uframe, qh->ps.bw_uperiod, qh->ps.usecs))
777*4882a593Smuzhiyun goto done;
778*4882a593Smuzhiyun if (!qh->ps.c_usecs) {
779*4882a593Smuzhiyun retval = 0;
780*4882a593Smuzhiyun *c_maskp = 0;
781*4882a593Smuzhiyun goto done;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_TT_NEWSCHED
785*4882a593Smuzhiyun if (tt_available(ehci, &qh->ps, tt, frame, uframe)) {
786*4882a593Smuzhiyun unsigned i;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* TODO : this may need FSTN for SSPLIT in uframe 5. */
789*4882a593Smuzhiyun for (i = uframe+2; i < 8 && i <= uframe+4; i++)
790*4882a593Smuzhiyun if (!check_period(ehci, frame, i,
791*4882a593Smuzhiyun qh->ps.bw_uperiod, qh->ps.c_usecs))
792*4882a593Smuzhiyun goto done;
793*4882a593Smuzhiyun else
794*4882a593Smuzhiyun mask |= 1 << i;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun retval = 0;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun *c_maskp = mask;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun #else
801*4882a593Smuzhiyun /* Make sure this tt's buffer is also available for CSPLITs.
802*4882a593Smuzhiyun * We pessimize a bit; probably the typical full speed case
803*4882a593Smuzhiyun * doesn't need the second CSPLIT.
804*4882a593Smuzhiyun *
805*4882a593Smuzhiyun * NOTE: both SPLIT and CSPLIT could be checked in just
806*4882a593Smuzhiyun * one smart pass...
807*4882a593Smuzhiyun */
808*4882a593Smuzhiyun mask = 0x03 << (uframe + qh->gap_uf);
809*4882a593Smuzhiyun *c_maskp = mask;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun mask |= 1 << uframe;
812*4882a593Smuzhiyun if (tt_no_collision(ehci, qh->ps.bw_period, qh->ps.udev, frame, mask)) {
813*4882a593Smuzhiyun if (!check_period(ehci, frame, uframe + qh->gap_uf + 1,
814*4882a593Smuzhiyun qh->ps.bw_uperiod, qh->ps.c_usecs))
815*4882a593Smuzhiyun goto done;
816*4882a593Smuzhiyun if (!check_period(ehci, frame, uframe + qh->gap_uf,
817*4882a593Smuzhiyun qh->ps.bw_uperiod, qh->ps.c_usecs))
818*4882a593Smuzhiyun goto done;
819*4882a593Smuzhiyun retval = 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun #endif
822*4882a593Smuzhiyun done:
823*4882a593Smuzhiyun return retval;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* "first fit" scheduling policy used the first time through,
827*4882a593Smuzhiyun * or when the previous schedule slot can't be re-used.
828*4882a593Smuzhiyun */
qh_schedule(struct ehci_hcd * ehci,struct ehci_qh * qh)829*4882a593Smuzhiyun static int qh_schedule(struct ehci_hcd *ehci, struct ehci_qh *qh)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun int status = 0;
832*4882a593Smuzhiyun unsigned uframe;
833*4882a593Smuzhiyun unsigned c_mask;
834*4882a593Smuzhiyun struct ehci_qh_hw *hw = qh->hw;
835*4882a593Smuzhiyun struct ehci_tt *tt;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun hw->hw_next = EHCI_LIST_END(ehci);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* reuse the previous schedule slots, if we can */
840*4882a593Smuzhiyun if (qh->ps.phase != NO_FRAME) {
841*4882a593Smuzhiyun ehci_dbg(ehci, "reused qh %p schedule\n", qh);
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun uframe = 0;
846*4882a593Smuzhiyun c_mask = 0;
847*4882a593Smuzhiyun tt = find_tt(qh->ps.udev);
848*4882a593Smuzhiyun if (IS_ERR(tt)) {
849*4882a593Smuzhiyun status = PTR_ERR(tt);
850*4882a593Smuzhiyun goto done;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun compute_tt_budget(ehci->tt_budget, tt);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* else scan the schedule to find a group of slots such that all
855*4882a593Smuzhiyun * uframes have enough periodic bandwidth available.
856*4882a593Smuzhiyun */
857*4882a593Smuzhiyun /* "normal" case, uframing flexible except with splits */
858*4882a593Smuzhiyun if (qh->ps.bw_period) {
859*4882a593Smuzhiyun int i;
860*4882a593Smuzhiyun unsigned frame;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun for (i = qh->ps.bw_period; i > 0; --i) {
863*4882a593Smuzhiyun frame = ++ehci->random_frame & (qh->ps.bw_period - 1);
864*4882a593Smuzhiyun for (uframe = 0; uframe < 8; uframe++) {
865*4882a593Smuzhiyun status = check_intr_schedule(ehci,
866*4882a593Smuzhiyun frame, uframe, qh, &c_mask, tt);
867*4882a593Smuzhiyun if (status == 0)
868*4882a593Smuzhiyun goto got_it;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* qh->ps.bw_period == 0 means every uframe */
873*4882a593Smuzhiyun } else {
874*4882a593Smuzhiyun status = check_intr_schedule(ehci, 0, 0, qh, &c_mask, tt);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun if (status)
877*4882a593Smuzhiyun goto done;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun got_it:
880*4882a593Smuzhiyun qh->ps.phase = (qh->ps.period ? ehci->random_frame &
881*4882a593Smuzhiyun (qh->ps.period - 1) : 0);
882*4882a593Smuzhiyun qh->ps.bw_phase = qh->ps.phase & (qh->ps.bw_period - 1);
883*4882a593Smuzhiyun qh->ps.phase_uf = uframe;
884*4882a593Smuzhiyun qh->ps.cs_mask = qh->ps.period ?
885*4882a593Smuzhiyun (c_mask << 8) | (1 << uframe) :
886*4882a593Smuzhiyun QH_SMASK;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* reset S-frame and (maybe) C-frame masks */
889*4882a593Smuzhiyun hw->hw_info2 &= cpu_to_hc32(ehci, ~(QH_CMASK | QH_SMASK));
890*4882a593Smuzhiyun hw->hw_info2 |= cpu_to_hc32(ehci, qh->ps.cs_mask);
891*4882a593Smuzhiyun reserve_release_intr_bandwidth(ehci, qh, 1);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun done:
894*4882a593Smuzhiyun return status;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
intr_submit(struct ehci_hcd * ehci,struct urb * urb,struct list_head * qtd_list,gfp_t mem_flags)897*4882a593Smuzhiyun static int intr_submit(
898*4882a593Smuzhiyun struct ehci_hcd *ehci,
899*4882a593Smuzhiyun struct urb *urb,
900*4882a593Smuzhiyun struct list_head *qtd_list,
901*4882a593Smuzhiyun gfp_t mem_flags
902*4882a593Smuzhiyun ) {
903*4882a593Smuzhiyun unsigned epnum;
904*4882a593Smuzhiyun unsigned long flags;
905*4882a593Smuzhiyun struct ehci_qh *qh;
906*4882a593Smuzhiyun int status;
907*4882a593Smuzhiyun struct list_head empty;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* get endpoint and transfer/schedule data */
910*4882a593Smuzhiyun epnum = urb->ep->desc.bEndpointAddress;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (unlikely(!HCD_HW_ACCESSIBLE(ehci_to_hcd(ehci)))) {
915*4882a593Smuzhiyun status = -ESHUTDOWN;
916*4882a593Smuzhiyun goto done_not_linked;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun status = usb_hcd_link_urb_to_ep(ehci_to_hcd(ehci), urb);
919*4882a593Smuzhiyun if (unlikely(status))
920*4882a593Smuzhiyun goto done_not_linked;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* get qh and force any scheduling errors */
923*4882a593Smuzhiyun INIT_LIST_HEAD(&empty);
924*4882a593Smuzhiyun qh = qh_append_tds(ehci, urb, &empty, epnum, &urb->ep->hcpriv);
925*4882a593Smuzhiyun if (qh == NULL) {
926*4882a593Smuzhiyun status = -ENOMEM;
927*4882a593Smuzhiyun goto done;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun if (qh->qh_state == QH_STATE_IDLE) {
930*4882a593Smuzhiyun status = qh_schedule(ehci, qh);
931*4882a593Smuzhiyun if (status)
932*4882a593Smuzhiyun goto done;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* then queue the urb's tds to the qh */
936*4882a593Smuzhiyun qh = qh_append_tds(ehci, urb, qtd_list, epnum, &urb->ep->hcpriv);
937*4882a593Smuzhiyun BUG_ON(qh == NULL);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* stuff into the periodic schedule */
940*4882a593Smuzhiyun if (qh->qh_state == QH_STATE_IDLE) {
941*4882a593Smuzhiyun qh_refresh(ehci, qh);
942*4882a593Smuzhiyun qh_link_periodic(ehci, qh);
943*4882a593Smuzhiyun } else {
944*4882a593Smuzhiyun /* cancel unlink wait for the qh */
945*4882a593Smuzhiyun cancel_unlink_wait_intr(ehci, qh);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* ... update usbfs periodic stats */
949*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_int_reqs++;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun done:
952*4882a593Smuzhiyun if (unlikely(status))
953*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(ehci_to_hcd(ehci), urb);
954*4882a593Smuzhiyun done_not_linked:
955*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
956*4882a593Smuzhiyun if (status)
957*4882a593Smuzhiyun qtd_list_free(ehci, urb, qtd_list);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return status;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
scan_intr(struct ehci_hcd * ehci)962*4882a593Smuzhiyun static void scan_intr(struct ehci_hcd *ehci)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct ehci_qh *qh;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun list_for_each_entry_safe(qh, ehci->qh_scan_next, &ehci->intr_qh_list,
967*4882a593Smuzhiyun intr_node) {
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* clean any finished work for this qh */
970*4882a593Smuzhiyun if (!list_empty(&qh->qtd_list)) {
971*4882a593Smuzhiyun int temp;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /*
974*4882a593Smuzhiyun * Unlinks could happen here; completion reporting
975*4882a593Smuzhiyun * drops the lock. That's why ehci->qh_scan_next
976*4882a593Smuzhiyun * always holds the next qh to scan; if the next qh
977*4882a593Smuzhiyun * gets unlinked then ehci->qh_scan_next is adjusted
978*4882a593Smuzhiyun * in qh_unlink_periodic().
979*4882a593Smuzhiyun */
980*4882a593Smuzhiyun temp = qh_completions(ehci, qh);
981*4882a593Smuzhiyun if (unlikely(temp))
982*4882a593Smuzhiyun start_unlink_intr(ehci, qh);
983*4882a593Smuzhiyun else if (unlikely(list_empty(&qh->qtd_list) &&
984*4882a593Smuzhiyun qh->qh_state == QH_STATE_LINKED))
985*4882a593Smuzhiyun start_unlink_intr_wait(ehci, qh);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* ehci_iso_stream ops work with both ITD and SITD */
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static struct ehci_iso_stream *
iso_stream_alloc(gfp_t mem_flags)995*4882a593Smuzhiyun iso_stream_alloc(gfp_t mem_flags)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct ehci_iso_stream *stream;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun stream = kzalloc(sizeof(*stream), mem_flags);
1000*4882a593Smuzhiyun if (likely(stream != NULL)) {
1001*4882a593Smuzhiyun INIT_LIST_HEAD(&stream->td_list);
1002*4882a593Smuzhiyun INIT_LIST_HEAD(&stream->free_list);
1003*4882a593Smuzhiyun stream->next_uframe = NO_FRAME;
1004*4882a593Smuzhiyun stream->ps.phase = NO_FRAME;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun return stream;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static void
iso_stream_init(struct ehci_hcd * ehci,struct ehci_iso_stream * stream,struct urb * urb)1010*4882a593Smuzhiyun iso_stream_init(
1011*4882a593Smuzhiyun struct ehci_hcd *ehci,
1012*4882a593Smuzhiyun struct ehci_iso_stream *stream,
1013*4882a593Smuzhiyun struct urb *urb
1014*4882a593Smuzhiyun )
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun static const u8 smask_out[] = { 0x01, 0x03, 0x07, 0x0f, 0x1f, 0x3f };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun struct usb_device *dev = urb->dev;
1019*4882a593Smuzhiyun u32 buf1;
1020*4882a593Smuzhiyun unsigned epnum, maxp;
1021*4882a593Smuzhiyun int is_input;
1022*4882a593Smuzhiyun unsigned tmp;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /*
1025*4882a593Smuzhiyun * this might be a "high bandwidth" highspeed endpoint,
1026*4882a593Smuzhiyun * as encoded in the ep descriptor's wMaxPacket field
1027*4882a593Smuzhiyun */
1028*4882a593Smuzhiyun epnum = usb_pipeendpoint(urb->pipe);
1029*4882a593Smuzhiyun is_input = usb_pipein(urb->pipe) ? USB_DIR_IN : 0;
1030*4882a593Smuzhiyun maxp = usb_endpoint_maxp(&urb->ep->desc);
1031*4882a593Smuzhiyun buf1 = is_input ? 1 << 11 : 0;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* knows about ITD vs SITD */
1034*4882a593Smuzhiyun if (dev->speed == USB_SPEED_HIGH) {
1035*4882a593Smuzhiyun unsigned multi = usb_endpoint_maxp_mult(&urb->ep->desc);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun stream->highspeed = 1;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun buf1 |= maxp;
1040*4882a593Smuzhiyun maxp *= multi;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun stream->buf0 = cpu_to_hc32(ehci, (epnum << 8) | dev->devnum);
1043*4882a593Smuzhiyun stream->buf1 = cpu_to_hc32(ehci, buf1);
1044*4882a593Smuzhiyun stream->buf2 = cpu_to_hc32(ehci, multi);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* usbfs wants to report the average usecs per frame tied up
1047*4882a593Smuzhiyun * when transfers on this endpoint are scheduled ...
1048*4882a593Smuzhiyun */
1049*4882a593Smuzhiyun stream->ps.usecs = HS_USECS_ISO(maxp);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* period for bandwidth allocation */
1052*4882a593Smuzhiyun tmp = min_t(unsigned, EHCI_BANDWIDTH_SIZE,
1053*4882a593Smuzhiyun 1 << (urb->ep->desc.bInterval - 1));
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Allow urb->interval to override */
1056*4882a593Smuzhiyun stream->ps.bw_uperiod = min_t(unsigned, tmp, urb->interval);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun stream->uperiod = urb->interval;
1059*4882a593Smuzhiyun stream->ps.period = urb->interval >> 3;
1060*4882a593Smuzhiyun stream->bandwidth = stream->ps.usecs * 8 /
1061*4882a593Smuzhiyun stream->ps.bw_uperiod;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun } else {
1064*4882a593Smuzhiyun u32 addr;
1065*4882a593Smuzhiyun int think_time;
1066*4882a593Smuzhiyun int hs_transfers;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun addr = dev->ttport << 24;
1069*4882a593Smuzhiyun if (!ehci_is_TDI(ehci)
1070*4882a593Smuzhiyun || (dev->tt->hub !=
1071*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.root_hub))
1072*4882a593Smuzhiyun addr |= dev->tt->hub->devnum << 16;
1073*4882a593Smuzhiyun addr |= epnum << 8;
1074*4882a593Smuzhiyun addr |= dev->devnum;
1075*4882a593Smuzhiyun stream->ps.usecs = HS_USECS_ISO(maxp);
1076*4882a593Smuzhiyun think_time = dev->tt->think_time;
1077*4882a593Smuzhiyun stream->ps.tt_usecs = NS_TO_US(think_time + usb_calc_bus_time(
1078*4882a593Smuzhiyun dev->speed, is_input, 1, maxp));
1079*4882a593Smuzhiyun hs_transfers = max(1u, (maxp + 187) / 188);
1080*4882a593Smuzhiyun if (is_input) {
1081*4882a593Smuzhiyun u32 tmp;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun addr |= 1 << 31;
1084*4882a593Smuzhiyun stream->ps.c_usecs = stream->ps.usecs;
1085*4882a593Smuzhiyun stream->ps.usecs = HS_USECS_ISO(1);
1086*4882a593Smuzhiyun stream->ps.cs_mask = 1;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* c-mask as specified in USB 2.0 11.18.4 3.c */
1089*4882a593Smuzhiyun tmp = (1 << (hs_transfers + 2)) - 1;
1090*4882a593Smuzhiyun stream->ps.cs_mask |= tmp << (8 + 2);
1091*4882a593Smuzhiyun } else
1092*4882a593Smuzhiyun stream->ps.cs_mask = smask_out[hs_transfers - 1];
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* period for bandwidth allocation */
1095*4882a593Smuzhiyun tmp = min_t(unsigned, EHCI_BANDWIDTH_FRAMES,
1096*4882a593Smuzhiyun 1 << (urb->ep->desc.bInterval - 1));
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* Allow urb->interval to override */
1099*4882a593Smuzhiyun stream->ps.bw_period = min_t(unsigned, tmp, urb->interval);
1100*4882a593Smuzhiyun stream->ps.bw_uperiod = stream->ps.bw_period << 3;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun stream->ps.period = urb->interval;
1103*4882a593Smuzhiyun stream->uperiod = urb->interval << 3;
1104*4882a593Smuzhiyun stream->bandwidth = (stream->ps.usecs + stream->ps.c_usecs) /
1105*4882a593Smuzhiyun stream->ps.bw_period;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* stream->splits gets created from cs_mask later */
1108*4882a593Smuzhiyun stream->address = cpu_to_hc32(ehci, addr);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun stream->ps.udev = dev;
1112*4882a593Smuzhiyun stream->ps.ep = urb->ep;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun stream->bEndpointAddress = is_input | epnum;
1115*4882a593Smuzhiyun stream->maxp = maxp;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun static struct ehci_iso_stream *
iso_stream_find(struct ehci_hcd * ehci,struct urb * urb)1119*4882a593Smuzhiyun iso_stream_find(struct ehci_hcd *ehci, struct urb *urb)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun unsigned epnum;
1122*4882a593Smuzhiyun struct ehci_iso_stream *stream;
1123*4882a593Smuzhiyun struct usb_host_endpoint *ep;
1124*4882a593Smuzhiyun unsigned long flags;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun epnum = usb_pipeendpoint (urb->pipe);
1127*4882a593Smuzhiyun if (usb_pipein(urb->pipe))
1128*4882a593Smuzhiyun ep = urb->dev->ep_in[epnum];
1129*4882a593Smuzhiyun else
1130*4882a593Smuzhiyun ep = urb->dev->ep_out[epnum];
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
1133*4882a593Smuzhiyun stream = ep->hcpriv;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (unlikely(stream == NULL)) {
1136*4882a593Smuzhiyun stream = iso_stream_alloc(GFP_ATOMIC);
1137*4882a593Smuzhiyun if (likely(stream != NULL)) {
1138*4882a593Smuzhiyun ep->hcpriv = stream;
1139*4882a593Smuzhiyun iso_stream_init(ehci, stream, urb);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* if dev->ep [epnum] is a QH, hw is set */
1143*4882a593Smuzhiyun } else if (unlikely(stream->hw != NULL)) {
1144*4882a593Smuzhiyun ehci_dbg(ehci, "dev %s ep%d%s, not iso??\n",
1145*4882a593Smuzhiyun urb->dev->devpath, epnum,
1146*4882a593Smuzhiyun usb_pipein(urb->pipe) ? "in" : "out");
1147*4882a593Smuzhiyun stream = NULL;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
1151*4882a593Smuzhiyun return stream;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* ehci_iso_sched ops can be ITD-only or SITD-only */
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun static struct ehci_iso_sched *
iso_sched_alloc(unsigned packets,gfp_t mem_flags)1159*4882a593Smuzhiyun iso_sched_alloc(unsigned packets, gfp_t mem_flags)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched;
1162*4882a593Smuzhiyun int size = sizeof(*iso_sched);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun size += packets * sizeof(struct ehci_iso_packet);
1165*4882a593Smuzhiyun iso_sched = kzalloc(size, mem_flags);
1166*4882a593Smuzhiyun if (likely(iso_sched != NULL))
1167*4882a593Smuzhiyun INIT_LIST_HEAD(&iso_sched->td_list);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun return iso_sched;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun static inline void
itd_sched_init(struct ehci_hcd * ehci,struct ehci_iso_sched * iso_sched,struct ehci_iso_stream * stream,struct urb * urb)1173*4882a593Smuzhiyun itd_sched_init(
1174*4882a593Smuzhiyun struct ehci_hcd *ehci,
1175*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched,
1176*4882a593Smuzhiyun struct ehci_iso_stream *stream,
1177*4882a593Smuzhiyun struct urb *urb
1178*4882a593Smuzhiyun )
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun unsigned i;
1181*4882a593Smuzhiyun dma_addr_t dma = urb->transfer_dma;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* how many uframes are needed for these transfers */
1184*4882a593Smuzhiyun iso_sched->span = urb->number_of_packets * stream->uperiod;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* figure out per-uframe itd fields that we'll need later
1187*4882a593Smuzhiyun * when we fit new itds into the schedule.
1188*4882a593Smuzhiyun */
1189*4882a593Smuzhiyun for (i = 0; i < urb->number_of_packets; i++) {
1190*4882a593Smuzhiyun struct ehci_iso_packet *uframe = &iso_sched->packet[i];
1191*4882a593Smuzhiyun unsigned length;
1192*4882a593Smuzhiyun dma_addr_t buf;
1193*4882a593Smuzhiyun u32 trans;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun length = urb->iso_frame_desc[i].length;
1196*4882a593Smuzhiyun buf = dma + urb->iso_frame_desc[i].offset;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun trans = EHCI_ISOC_ACTIVE;
1199*4882a593Smuzhiyun trans |= buf & 0x0fff;
1200*4882a593Smuzhiyun if (unlikely(((i + 1) == urb->number_of_packets))
1201*4882a593Smuzhiyun && !(urb->transfer_flags & URB_NO_INTERRUPT))
1202*4882a593Smuzhiyun trans |= EHCI_ITD_IOC;
1203*4882a593Smuzhiyun trans |= length << 16;
1204*4882a593Smuzhiyun uframe->transaction = cpu_to_hc32(ehci, trans);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /* might need to cross a buffer page within a uframe */
1207*4882a593Smuzhiyun uframe->bufp = (buf & ~(u64)0x0fff);
1208*4882a593Smuzhiyun buf += length;
1209*4882a593Smuzhiyun if (unlikely((uframe->bufp != (buf & ~(u64)0x0fff))))
1210*4882a593Smuzhiyun uframe->cross = 1;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun static void
iso_sched_free(struct ehci_iso_stream * stream,struct ehci_iso_sched * iso_sched)1215*4882a593Smuzhiyun iso_sched_free(
1216*4882a593Smuzhiyun struct ehci_iso_stream *stream,
1217*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched
1218*4882a593Smuzhiyun )
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun if (!iso_sched)
1221*4882a593Smuzhiyun return;
1222*4882a593Smuzhiyun /* caller must hold ehci->lock! */
1223*4882a593Smuzhiyun list_splice(&iso_sched->td_list, &stream->free_list);
1224*4882a593Smuzhiyun kfree(iso_sched);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun static int
itd_urb_transaction(struct ehci_iso_stream * stream,struct ehci_hcd * ehci,struct urb * urb,gfp_t mem_flags)1228*4882a593Smuzhiyun itd_urb_transaction(
1229*4882a593Smuzhiyun struct ehci_iso_stream *stream,
1230*4882a593Smuzhiyun struct ehci_hcd *ehci,
1231*4882a593Smuzhiyun struct urb *urb,
1232*4882a593Smuzhiyun gfp_t mem_flags
1233*4882a593Smuzhiyun )
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun struct ehci_itd *itd;
1236*4882a593Smuzhiyun dma_addr_t itd_dma;
1237*4882a593Smuzhiyun int i;
1238*4882a593Smuzhiyun unsigned num_itds;
1239*4882a593Smuzhiyun struct ehci_iso_sched *sched;
1240*4882a593Smuzhiyun unsigned long flags;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun sched = iso_sched_alloc(urb->number_of_packets, mem_flags);
1243*4882a593Smuzhiyun if (unlikely(sched == NULL))
1244*4882a593Smuzhiyun return -ENOMEM;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun itd_sched_init(ehci, sched, stream, urb);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if (urb->interval < 8)
1249*4882a593Smuzhiyun num_itds = 1 + (sched->span + 7) / 8;
1250*4882a593Smuzhiyun else
1251*4882a593Smuzhiyun num_itds = urb->number_of_packets;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* allocate/init ITDs */
1254*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
1255*4882a593Smuzhiyun for (i = 0; i < num_itds; i++) {
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /*
1258*4882a593Smuzhiyun * Use iTDs from the free list, but not iTDs that may
1259*4882a593Smuzhiyun * still be in use by the hardware.
1260*4882a593Smuzhiyun */
1261*4882a593Smuzhiyun if (likely(!list_empty(&stream->free_list))) {
1262*4882a593Smuzhiyun itd = list_first_entry(&stream->free_list,
1263*4882a593Smuzhiyun struct ehci_itd, itd_list);
1264*4882a593Smuzhiyun if (itd->frame == ehci->now_frame)
1265*4882a593Smuzhiyun goto alloc_itd;
1266*4882a593Smuzhiyun list_del(&itd->itd_list);
1267*4882a593Smuzhiyun itd_dma = itd->itd_dma;
1268*4882a593Smuzhiyun } else {
1269*4882a593Smuzhiyun alloc_itd:
1270*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
1271*4882a593Smuzhiyun itd = dma_pool_alloc(ehci->itd_pool, mem_flags,
1272*4882a593Smuzhiyun &itd_dma);
1273*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
1274*4882a593Smuzhiyun if (!itd) {
1275*4882a593Smuzhiyun iso_sched_free(stream, sched);
1276*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
1277*4882a593Smuzhiyun return -ENOMEM;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun memset(itd, 0, sizeof(*itd));
1282*4882a593Smuzhiyun itd->itd_dma = itd_dma;
1283*4882a593Smuzhiyun itd->frame = NO_FRAME;
1284*4882a593Smuzhiyun list_add(&itd->itd_list, &sched->td_list);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* temporarily store schedule info in hcpriv */
1289*4882a593Smuzhiyun urb->hcpriv = sched;
1290*4882a593Smuzhiyun urb->error_count = 0;
1291*4882a593Smuzhiyun return 0;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1295*4882a593Smuzhiyun
reserve_release_iso_bandwidth(struct ehci_hcd * ehci,struct ehci_iso_stream * stream,int sign)1296*4882a593Smuzhiyun static void reserve_release_iso_bandwidth(struct ehci_hcd *ehci,
1297*4882a593Smuzhiyun struct ehci_iso_stream *stream, int sign)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun unsigned uframe;
1300*4882a593Smuzhiyun unsigned i, j;
1301*4882a593Smuzhiyun unsigned s_mask, c_mask, m;
1302*4882a593Smuzhiyun int usecs = stream->ps.usecs;
1303*4882a593Smuzhiyun int c_usecs = stream->ps.c_usecs;
1304*4882a593Smuzhiyun int tt_usecs = stream->ps.tt_usecs;
1305*4882a593Smuzhiyun struct ehci_tt *tt;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if (stream->ps.phase == NO_FRAME) /* Bandwidth wasn't reserved */
1308*4882a593Smuzhiyun return;
1309*4882a593Smuzhiyun uframe = stream->ps.bw_phase << 3;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun bandwidth_dbg(ehci, sign, "iso", &stream->ps);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun if (sign < 0) { /* Release bandwidth */
1314*4882a593Smuzhiyun usecs = -usecs;
1315*4882a593Smuzhiyun c_usecs = -c_usecs;
1316*4882a593Smuzhiyun tt_usecs = -tt_usecs;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun if (!stream->splits) { /* High speed */
1320*4882a593Smuzhiyun for (i = uframe + stream->ps.phase_uf; i < EHCI_BANDWIDTH_SIZE;
1321*4882a593Smuzhiyun i += stream->ps.bw_uperiod)
1322*4882a593Smuzhiyun ehci->bandwidth[i] += usecs;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun } else { /* Full speed */
1325*4882a593Smuzhiyun s_mask = stream->ps.cs_mask;
1326*4882a593Smuzhiyun c_mask = s_mask >> 8;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun /* NOTE: adjustment needed for frame overflow */
1329*4882a593Smuzhiyun for (i = uframe; i < EHCI_BANDWIDTH_SIZE;
1330*4882a593Smuzhiyun i += stream->ps.bw_uperiod) {
1331*4882a593Smuzhiyun for ((j = stream->ps.phase_uf, m = 1 << j); j < 8;
1332*4882a593Smuzhiyun (++j, m <<= 1)) {
1333*4882a593Smuzhiyun if (s_mask & m)
1334*4882a593Smuzhiyun ehci->bandwidth[i+j] += usecs;
1335*4882a593Smuzhiyun else if (c_mask & m)
1336*4882a593Smuzhiyun ehci->bandwidth[i+j] += c_usecs;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun tt = find_tt(stream->ps.udev);
1341*4882a593Smuzhiyun if (sign > 0)
1342*4882a593Smuzhiyun list_add_tail(&stream->ps.ps_list, &tt->ps_list);
1343*4882a593Smuzhiyun else
1344*4882a593Smuzhiyun list_del(&stream->ps.ps_list);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun for (i = uframe >> 3; i < EHCI_BANDWIDTH_FRAMES;
1347*4882a593Smuzhiyun i += stream->ps.bw_period)
1348*4882a593Smuzhiyun tt->bandwidth[i] += tt_usecs;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun static inline int
itd_slot_ok(struct ehci_hcd * ehci,struct ehci_iso_stream * stream,unsigned uframe)1353*4882a593Smuzhiyun itd_slot_ok(
1354*4882a593Smuzhiyun struct ehci_hcd *ehci,
1355*4882a593Smuzhiyun struct ehci_iso_stream *stream,
1356*4882a593Smuzhiyun unsigned uframe
1357*4882a593Smuzhiyun )
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun unsigned usecs;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* convert "usecs we need" to "max already claimed" */
1362*4882a593Smuzhiyun usecs = ehci->uframe_periodic_max - stream->ps.usecs;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun for (uframe &= stream->ps.bw_uperiod - 1; uframe < EHCI_BANDWIDTH_SIZE;
1365*4882a593Smuzhiyun uframe += stream->ps.bw_uperiod) {
1366*4882a593Smuzhiyun if (ehci->bandwidth[uframe] > usecs)
1367*4882a593Smuzhiyun return 0;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun return 1;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun static inline int
sitd_slot_ok(struct ehci_hcd * ehci,struct ehci_iso_stream * stream,unsigned uframe,struct ehci_iso_sched * sched,struct ehci_tt * tt)1373*4882a593Smuzhiyun sitd_slot_ok(
1374*4882a593Smuzhiyun struct ehci_hcd *ehci,
1375*4882a593Smuzhiyun struct ehci_iso_stream *stream,
1376*4882a593Smuzhiyun unsigned uframe,
1377*4882a593Smuzhiyun struct ehci_iso_sched *sched,
1378*4882a593Smuzhiyun struct ehci_tt *tt
1379*4882a593Smuzhiyun )
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun unsigned mask, tmp;
1382*4882a593Smuzhiyun unsigned frame, uf;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun mask = stream->ps.cs_mask << (uframe & 7);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /* for OUT, don't wrap SSPLIT into H-microframe 7 */
1387*4882a593Smuzhiyun if (((stream->ps.cs_mask & 0xff) << (uframe & 7)) >= (1 << 7))
1388*4882a593Smuzhiyun return 0;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* for IN, don't wrap CSPLIT into the next frame */
1391*4882a593Smuzhiyun if (mask & ~0xffff)
1392*4882a593Smuzhiyun return 0;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /* check bandwidth */
1395*4882a593Smuzhiyun uframe &= stream->ps.bw_uperiod - 1;
1396*4882a593Smuzhiyun frame = uframe >> 3;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_TT_NEWSCHED
1399*4882a593Smuzhiyun /* The tt's fullspeed bus bandwidth must be available.
1400*4882a593Smuzhiyun * tt_available scheduling guarantees 10+% for control/bulk.
1401*4882a593Smuzhiyun */
1402*4882a593Smuzhiyun uf = uframe & 7;
1403*4882a593Smuzhiyun if (!tt_available(ehci, &stream->ps, tt, frame, uf))
1404*4882a593Smuzhiyun return 0;
1405*4882a593Smuzhiyun #else
1406*4882a593Smuzhiyun /* tt must be idle for start(s), any gap, and csplit.
1407*4882a593Smuzhiyun * assume scheduling slop leaves 10+% for control/bulk.
1408*4882a593Smuzhiyun */
1409*4882a593Smuzhiyun if (!tt_no_collision(ehci, stream->ps.bw_period,
1410*4882a593Smuzhiyun stream->ps.udev, frame, mask))
1411*4882a593Smuzhiyun return 0;
1412*4882a593Smuzhiyun #endif
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun do {
1415*4882a593Smuzhiyun unsigned max_used;
1416*4882a593Smuzhiyun unsigned i;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /* check starts (OUT uses more than one) */
1419*4882a593Smuzhiyun uf = uframe;
1420*4882a593Smuzhiyun max_used = ehci->uframe_periodic_max - stream->ps.usecs;
1421*4882a593Smuzhiyun for (tmp = stream->ps.cs_mask & 0xff; tmp; tmp >>= 1, uf++) {
1422*4882a593Smuzhiyun if (ehci->bandwidth[uf] > max_used)
1423*4882a593Smuzhiyun return 0;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* for IN, check CSPLIT */
1427*4882a593Smuzhiyun if (stream->ps.c_usecs) {
1428*4882a593Smuzhiyun max_used = ehci->uframe_periodic_max -
1429*4882a593Smuzhiyun stream->ps.c_usecs;
1430*4882a593Smuzhiyun uf = uframe & ~7;
1431*4882a593Smuzhiyun tmp = 1 << (2+8);
1432*4882a593Smuzhiyun for (i = (uframe & 7) + 2; i < 8; (++i, tmp <<= 1)) {
1433*4882a593Smuzhiyun if ((stream->ps.cs_mask & tmp) == 0)
1434*4882a593Smuzhiyun continue;
1435*4882a593Smuzhiyun if (ehci->bandwidth[uf+i] > max_used)
1436*4882a593Smuzhiyun return 0;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun uframe += stream->ps.bw_uperiod;
1441*4882a593Smuzhiyun } while (uframe < EHCI_BANDWIDTH_SIZE);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun stream->ps.cs_mask <<= uframe & 7;
1444*4882a593Smuzhiyun stream->splits = cpu_to_hc32(ehci, stream->ps.cs_mask);
1445*4882a593Smuzhiyun return 1;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /*
1449*4882a593Smuzhiyun * This scheduler plans almost as far into the future as it has actual
1450*4882a593Smuzhiyun * periodic schedule slots. (Affected by TUNE_FLS, which defaults to
1451*4882a593Smuzhiyun * "as small as possible" to be cache-friendlier.) That limits the size
1452*4882a593Smuzhiyun * transfers you can stream reliably; avoid more than 64 msec per urb.
1453*4882a593Smuzhiyun * Also avoid queue depths of less than ehci's worst irq latency (affected
1454*4882a593Smuzhiyun * by the per-urb URB_NO_INTERRUPT hint, the log2_irq_thresh module parameter,
1455*4882a593Smuzhiyun * and other factors); or more than about 230 msec total (for portability,
1456*4882a593Smuzhiyun * given EHCI_TUNE_FLS and the slop). Or, write a smarter scheduler!
1457*4882a593Smuzhiyun */
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun static int
iso_stream_schedule(struct ehci_hcd * ehci,struct urb * urb,struct ehci_iso_stream * stream)1460*4882a593Smuzhiyun iso_stream_schedule(
1461*4882a593Smuzhiyun struct ehci_hcd *ehci,
1462*4882a593Smuzhiyun struct urb *urb,
1463*4882a593Smuzhiyun struct ehci_iso_stream *stream
1464*4882a593Smuzhiyun )
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun u32 now, base, next, start, period, span, now2;
1467*4882a593Smuzhiyun u32 wrap = 0, skip = 0;
1468*4882a593Smuzhiyun int status = 0;
1469*4882a593Smuzhiyun unsigned mod = ehci->periodic_size << 3;
1470*4882a593Smuzhiyun struct ehci_iso_sched *sched = urb->hcpriv;
1471*4882a593Smuzhiyun bool empty = list_empty(&stream->td_list);
1472*4882a593Smuzhiyun bool new_stream = false;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun period = stream->uperiod;
1475*4882a593Smuzhiyun span = sched->span;
1476*4882a593Smuzhiyun if (!stream->highspeed)
1477*4882a593Smuzhiyun span <<= 3;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* Start a new isochronous stream? */
1480*4882a593Smuzhiyun if (unlikely(empty && !hcd_periodic_completion_in_progress(
1481*4882a593Smuzhiyun ehci_to_hcd(ehci), urb->ep))) {
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* Schedule the endpoint */
1484*4882a593Smuzhiyun if (stream->ps.phase == NO_FRAME) {
1485*4882a593Smuzhiyun int done = 0;
1486*4882a593Smuzhiyun struct ehci_tt *tt = find_tt(stream->ps.udev);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (IS_ERR(tt)) {
1489*4882a593Smuzhiyun status = PTR_ERR(tt);
1490*4882a593Smuzhiyun goto fail;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun compute_tt_budget(ehci->tt_budget, tt);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun start = ((-(++ehci->random_frame)) << 3) & (period - 1);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun /* find a uframe slot with enough bandwidth.
1497*4882a593Smuzhiyun * Early uframes are more precious because full-speed
1498*4882a593Smuzhiyun * iso IN transfers can't use late uframes,
1499*4882a593Smuzhiyun * and therefore they should be allocated last.
1500*4882a593Smuzhiyun */
1501*4882a593Smuzhiyun next = start;
1502*4882a593Smuzhiyun start += period;
1503*4882a593Smuzhiyun do {
1504*4882a593Smuzhiyun start--;
1505*4882a593Smuzhiyun /* check schedule: enough space? */
1506*4882a593Smuzhiyun if (stream->highspeed) {
1507*4882a593Smuzhiyun if (itd_slot_ok(ehci, stream, start))
1508*4882a593Smuzhiyun done = 1;
1509*4882a593Smuzhiyun } else {
1510*4882a593Smuzhiyun if ((start % 8) >= 6)
1511*4882a593Smuzhiyun continue;
1512*4882a593Smuzhiyun if (sitd_slot_ok(ehci, stream, start,
1513*4882a593Smuzhiyun sched, tt))
1514*4882a593Smuzhiyun done = 1;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun } while (start > next && !done);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* no room in the schedule */
1519*4882a593Smuzhiyun if (!done) {
1520*4882a593Smuzhiyun ehci_dbg(ehci, "iso sched full %p", urb);
1521*4882a593Smuzhiyun status = -ENOSPC;
1522*4882a593Smuzhiyun goto fail;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun stream->ps.phase = (start >> 3) &
1525*4882a593Smuzhiyun (stream->ps.period - 1);
1526*4882a593Smuzhiyun stream->ps.bw_phase = stream->ps.phase &
1527*4882a593Smuzhiyun (stream->ps.bw_period - 1);
1528*4882a593Smuzhiyun stream->ps.phase_uf = start & 7;
1529*4882a593Smuzhiyun reserve_release_iso_bandwidth(ehci, stream, 1);
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /* New stream is already scheduled; use the upcoming slot */
1533*4882a593Smuzhiyun else {
1534*4882a593Smuzhiyun start = (stream->ps.phase << 3) + stream->ps.phase_uf;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun stream->next_uframe = start;
1538*4882a593Smuzhiyun new_stream = true;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun now = ehci_read_frame_index(ehci) & (mod - 1);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /* Take the isochronous scheduling threshold into account */
1544*4882a593Smuzhiyun if (ehci->i_thresh)
1545*4882a593Smuzhiyun next = now + ehci->i_thresh; /* uframe cache */
1546*4882a593Smuzhiyun else
1547*4882a593Smuzhiyun next = (now + 2 + 7) & ~0x07; /* full frame cache */
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* If needed, initialize last_iso_frame so that this URB will be seen */
1550*4882a593Smuzhiyun if (ehci->isoc_count == 0)
1551*4882a593Smuzhiyun ehci->last_iso_frame = now >> 3;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /*
1554*4882a593Smuzhiyun * Use ehci->last_iso_frame as the base. There can't be any
1555*4882a593Smuzhiyun * TDs scheduled for earlier than that.
1556*4882a593Smuzhiyun */
1557*4882a593Smuzhiyun base = ehci->last_iso_frame << 3;
1558*4882a593Smuzhiyun next = (next - base) & (mod - 1);
1559*4882a593Smuzhiyun start = (stream->next_uframe - base) & (mod - 1);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (unlikely(new_stream))
1562*4882a593Smuzhiyun goto do_ASAP;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /*
1565*4882a593Smuzhiyun * Typical case: reuse current schedule, stream may still be active.
1566*4882a593Smuzhiyun * Hopefully there are no gaps from the host falling behind
1567*4882a593Smuzhiyun * (irq delays etc). If there are, the behavior depends on
1568*4882a593Smuzhiyun * whether URB_ISO_ASAP is set.
1569*4882a593Smuzhiyun */
1570*4882a593Smuzhiyun now2 = (now - base) & (mod - 1);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun /* Is the schedule about to wrap around? */
1573*4882a593Smuzhiyun if (unlikely(!empty && start < period)) {
1574*4882a593Smuzhiyun ehci_dbg(ehci, "request %p would overflow (%u-%u < %u mod %u)\n",
1575*4882a593Smuzhiyun urb, stream->next_uframe, base, period, mod);
1576*4882a593Smuzhiyun status = -EFBIG;
1577*4882a593Smuzhiyun goto fail;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun /* Is the next packet scheduled after the base time? */
1581*4882a593Smuzhiyun if (likely(!empty || start <= now2 + period)) {
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun /* URB_ISO_ASAP: make sure that start >= next */
1584*4882a593Smuzhiyun if (unlikely(start < next &&
1585*4882a593Smuzhiyun (urb->transfer_flags & URB_ISO_ASAP)))
1586*4882a593Smuzhiyun goto do_ASAP;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun /* Otherwise use start, if it's not in the past */
1589*4882a593Smuzhiyun if (likely(start >= now2))
1590*4882a593Smuzhiyun goto use_start;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /* Otherwise we got an underrun while the queue was empty */
1593*4882a593Smuzhiyun } else {
1594*4882a593Smuzhiyun if (urb->transfer_flags & URB_ISO_ASAP)
1595*4882a593Smuzhiyun goto do_ASAP;
1596*4882a593Smuzhiyun wrap = mod;
1597*4882a593Smuzhiyun now2 += mod;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun /* How many uframes and packets do we need to skip? */
1601*4882a593Smuzhiyun skip = (now2 - start + period - 1) & -period;
1602*4882a593Smuzhiyun if (skip >= span) { /* Entirely in the past? */
1603*4882a593Smuzhiyun ehci_dbg(ehci, "iso underrun %p (%u+%u < %u) [%u]\n",
1604*4882a593Smuzhiyun urb, start + base, span - period, now2 + base,
1605*4882a593Smuzhiyun base);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun /* Try to keep the last TD intact for scanning later */
1608*4882a593Smuzhiyun skip = span - period;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun /* Will it come before the current scan position? */
1611*4882a593Smuzhiyun if (empty) {
1612*4882a593Smuzhiyun skip = span; /* Skip the entire URB */
1613*4882a593Smuzhiyun status = 1; /* and give it back immediately */
1614*4882a593Smuzhiyun iso_sched_free(stream, sched);
1615*4882a593Smuzhiyun sched = NULL;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun urb->error_count = skip / period;
1619*4882a593Smuzhiyun if (sched)
1620*4882a593Smuzhiyun sched->first_packet = urb->error_count;
1621*4882a593Smuzhiyun goto use_start;
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun do_ASAP:
1624*4882a593Smuzhiyun /* Use the first slot after "next" */
1625*4882a593Smuzhiyun start = next + ((start - next) & (period - 1));
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun use_start:
1628*4882a593Smuzhiyun /* Tried to schedule too far into the future? */
1629*4882a593Smuzhiyun if (unlikely(start + span - period >= mod + wrap)) {
1630*4882a593Smuzhiyun ehci_dbg(ehci, "request %p would overflow (%u+%u >= %u)\n",
1631*4882a593Smuzhiyun urb, start, span - period, mod + wrap);
1632*4882a593Smuzhiyun status = -EFBIG;
1633*4882a593Smuzhiyun goto fail;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun start += base;
1637*4882a593Smuzhiyun stream->next_uframe = (start + skip) & (mod - 1);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun /* report high speed start in uframes; full speed, in frames */
1640*4882a593Smuzhiyun urb->start_frame = start & (mod - 1);
1641*4882a593Smuzhiyun if (!stream->highspeed)
1642*4882a593Smuzhiyun urb->start_frame >>= 3;
1643*4882a593Smuzhiyun return status;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun fail:
1646*4882a593Smuzhiyun iso_sched_free(stream, sched);
1647*4882a593Smuzhiyun urb->hcpriv = NULL;
1648*4882a593Smuzhiyun return status;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun static inline void
itd_init(struct ehci_hcd * ehci,struct ehci_iso_stream * stream,struct ehci_itd * itd)1654*4882a593Smuzhiyun itd_init(struct ehci_hcd *ehci, struct ehci_iso_stream *stream,
1655*4882a593Smuzhiyun struct ehci_itd *itd)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun int i;
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* it's been recently zeroed */
1660*4882a593Smuzhiyun itd->hw_next = EHCI_LIST_END(ehci);
1661*4882a593Smuzhiyun itd->hw_bufp[0] = stream->buf0;
1662*4882a593Smuzhiyun itd->hw_bufp[1] = stream->buf1;
1663*4882a593Smuzhiyun itd->hw_bufp[2] = stream->buf2;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun for (i = 0; i < 8; i++)
1666*4882a593Smuzhiyun itd->index[i] = -1;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun /* All other fields are filled when scheduling */
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun static inline void
itd_patch(struct ehci_hcd * ehci,struct ehci_itd * itd,struct ehci_iso_sched * iso_sched,unsigned index,u16 uframe)1672*4882a593Smuzhiyun itd_patch(
1673*4882a593Smuzhiyun struct ehci_hcd *ehci,
1674*4882a593Smuzhiyun struct ehci_itd *itd,
1675*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched,
1676*4882a593Smuzhiyun unsigned index,
1677*4882a593Smuzhiyun u16 uframe
1678*4882a593Smuzhiyun )
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun struct ehci_iso_packet *uf = &iso_sched->packet[index];
1681*4882a593Smuzhiyun unsigned pg = itd->pg;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun /* BUG_ON(pg == 6 && uf->cross); */
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun uframe &= 0x07;
1686*4882a593Smuzhiyun itd->index[uframe] = index;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun itd->hw_transaction[uframe] = uf->transaction;
1689*4882a593Smuzhiyun itd->hw_transaction[uframe] |= cpu_to_hc32(ehci, pg << 12);
1690*4882a593Smuzhiyun itd->hw_bufp[pg] |= cpu_to_hc32(ehci, uf->bufp & ~(u32)0);
1691*4882a593Smuzhiyun itd->hw_bufp_hi[pg] |= cpu_to_hc32(ehci, (u32)(uf->bufp >> 32));
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* iso_frame_desc[].offset must be strictly increasing */
1694*4882a593Smuzhiyun if (unlikely(uf->cross)) {
1695*4882a593Smuzhiyun u64 bufp = uf->bufp + 4096;
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun itd->pg = ++pg;
1698*4882a593Smuzhiyun itd->hw_bufp[pg] |= cpu_to_hc32(ehci, bufp & ~(u32)0);
1699*4882a593Smuzhiyun itd->hw_bufp_hi[pg] |= cpu_to_hc32(ehci, (u32)(bufp >> 32));
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun static inline void
itd_link(struct ehci_hcd * ehci,unsigned frame,struct ehci_itd * itd)1704*4882a593Smuzhiyun itd_link(struct ehci_hcd *ehci, unsigned frame, struct ehci_itd *itd)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun union ehci_shadow *prev = &ehci->pshadow[frame];
1707*4882a593Smuzhiyun __hc32 *hw_p = &ehci->periodic[frame];
1708*4882a593Smuzhiyun union ehci_shadow here = *prev;
1709*4882a593Smuzhiyun __hc32 type = 0;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /* skip any iso nodes which might belong to previous microframes */
1712*4882a593Smuzhiyun while (here.ptr) {
1713*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, *hw_p);
1714*4882a593Smuzhiyun if (type == cpu_to_hc32(ehci, Q_TYPE_QH))
1715*4882a593Smuzhiyun break;
1716*4882a593Smuzhiyun prev = periodic_next_shadow(ehci, prev, type);
1717*4882a593Smuzhiyun hw_p = shadow_next_periodic(ehci, &here, type);
1718*4882a593Smuzhiyun here = *prev;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun itd->itd_next = here;
1722*4882a593Smuzhiyun itd->hw_next = *hw_p;
1723*4882a593Smuzhiyun prev->itd = itd;
1724*4882a593Smuzhiyun itd->frame = frame;
1725*4882a593Smuzhiyun wmb();
1726*4882a593Smuzhiyun *hw_p = cpu_to_hc32(ehci, itd->itd_dma | Q_TYPE_ITD);
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun /* fit urb's itds into the selected schedule slot; activate as needed */
itd_link_urb(struct ehci_hcd * ehci,struct urb * urb,unsigned mod,struct ehci_iso_stream * stream)1730*4882a593Smuzhiyun static void itd_link_urb(
1731*4882a593Smuzhiyun struct ehci_hcd *ehci,
1732*4882a593Smuzhiyun struct urb *urb,
1733*4882a593Smuzhiyun unsigned mod,
1734*4882a593Smuzhiyun struct ehci_iso_stream *stream
1735*4882a593Smuzhiyun )
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun int packet;
1738*4882a593Smuzhiyun unsigned next_uframe, uframe, frame;
1739*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched = urb->hcpriv;
1740*4882a593Smuzhiyun struct ehci_itd *itd;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun next_uframe = stream->next_uframe & (mod - 1);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun if (unlikely(list_empty(&stream->td_list)))
1745*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_allocated
1746*4882a593Smuzhiyun += stream->bandwidth;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun if (ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs == 0) {
1749*4882a593Smuzhiyun if (ehci->amd_pll_fix == 1)
1750*4882a593Smuzhiyun usb_amd_quirk_pll_disable();
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs++;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /* fill iTDs uframe by uframe */
1756*4882a593Smuzhiyun for (packet = iso_sched->first_packet, itd = NULL;
1757*4882a593Smuzhiyun packet < urb->number_of_packets;) {
1758*4882a593Smuzhiyun if (itd == NULL) {
1759*4882a593Smuzhiyun /* ASSERT: we have all necessary itds */
1760*4882a593Smuzhiyun /* BUG_ON(list_empty(&iso_sched->td_list)); */
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* ASSERT: no itds for this endpoint in this uframe */
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun itd = list_entry(iso_sched->td_list.next,
1765*4882a593Smuzhiyun struct ehci_itd, itd_list);
1766*4882a593Smuzhiyun list_move_tail(&itd->itd_list, &stream->td_list);
1767*4882a593Smuzhiyun itd->stream = stream;
1768*4882a593Smuzhiyun itd->urb = urb;
1769*4882a593Smuzhiyun itd_init(ehci, stream, itd);
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun uframe = next_uframe & 0x07;
1773*4882a593Smuzhiyun frame = next_uframe >> 3;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun itd_patch(ehci, itd, iso_sched, packet, uframe);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun next_uframe += stream->uperiod;
1778*4882a593Smuzhiyun next_uframe &= mod - 1;
1779*4882a593Smuzhiyun packet++;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun /* link completed itds into the schedule */
1782*4882a593Smuzhiyun if (((next_uframe >> 3) != frame)
1783*4882a593Smuzhiyun || packet == urb->number_of_packets) {
1784*4882a593Smuzhiyun itd_link(ehci, frame & (ehci->periodic_size - 1), itd);
1785*4882a593Smuzhiyun itd = NULL;
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun stream->next_uframe = next_uframe;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /* don't need that schedule data any more */
1791*4882a593Smuzhiyun iso_sched_free(stream, iso_sched);
1792*4882a593Smuzhiyun urb->hcpriv = stream;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun ++ehci->isoc_count;
1795*4882a593Smuzhiyun enable_periodic(ehci);
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun #define ISO_ERRS (EHCI_ISOC_BUF_ERR | EHCI_ISOC_BABBLE | EHCI_ISOC_XACTERR)
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun /* Process and recycle a completed ITD. Return true iff its urb completed,
1801*4882a593Smuzhiyun * and hence its completion callback probably added things to the hardware
1802*4882a593Smuzhiyun * schedule.
1803*4882a593Smuzhiyun *
1804*4882a593Smuzhiyun * Note that we carefully avoid recycling this descriptor until after any
1805*4882a593Smuzhiyun * completion callback runs, so that it won't be reused quickly. That is,
1806*4882a593Smuzhiyun * assuming (a) no more than two urbs per frame on this endpoint, and also
1807*4882a593Smuzhiyun * (b) only this endpoint's completions submit URBs. It seems some silicon
1808*4882a593Smuzhiyun * corrupts things if you reuse completed descriptors very quickly...
1809*4882a593Smuzhiyun */
itd_complete(struct ehci_hcd * ehci,struct ehci_itd * itd)1810*4882a593Smuzhiyun static bool itd_complete(struct ehci_hcd *ehci, struct ehci_itd *itd)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun struct urb *urb = itd->urb;
1813*4882a593Smuzhiyun struct usb_iso_packet_descriptor *desc;
1814*4882a593Smuzhiyun u32 t;
1815*4882a593Smuzhiyun unsigned uframe;
1816*4882a593Smuzhiyun int urb_index = -1;
1817*4882a593Smuzhiyun struct ehci_iso_stream *stream = itd->stream;
1818*4882a593Smuzhiyun bool retval = false;
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun /* for each uframe with a packet */
1821*4882a593Smuzhiyun for (uframe = 0; uframe < 8; uframe++) {
1822*4882a593Smuzhiyun if (likely(itd->index[uframe] == -1))
1823*4882a593Smuzhiyun continue;
1824*4882a593Smuzhiyun urb_index = itd->index[uframe];
1825*4882a593Smuzhiyun desc = &urb->iso_frame_desc[urb_index];
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun t = hc32_to_cpup(ehci, &itd->hw_transaction[uframe]);
1828*4882a593Smuzhiyun itd->hw_transaction[uframe] = 0;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun /* report transfer status */
1831*4882a593Smuzhiyun if (unlikely(t & ISO_ERRS)) {
1832*4882a593Smuzhiyun urb->error_count++;
1833*4882a593Smuzhiyun if (t & EHCI_ISOC_BUF_ERR)
1834*4882a593Smuzhiyun desc->status = usb_pipein(urb->pipe)
1835*4882a593Smuzhiyun ? -ENOSR /* hc couldn't read */
1836*4882a593Smuzhiyun : -ECOMM; /* hc couldn't write */
1837*4882a593Smuzhiyun else if (t & EHCI_ISOC_BABBLE)
1838*4882a593Smuzhiyun desc->status = -EOVERFLOW;
1839*4882a593Smuzhiyun else /* (t & EHCI_ISOC_XACTERR) */
1840*4882a593Smuzhiyun desc->status = -EPROTO;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun /* HC need not update length with this error */
1843*4882a593Smuzhiyun if (!(t & EHCI_ISOC_BABBLE)) {
1844*4882a593Smuzhiyun desc->actual_length = EHCI_ITD_LENGTH(t);
1845*4882a593Smuzhiyun urb->actual_length += desc->actual_length;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun } else if (likely((t & EHCI_ISOC_ACTIVE) == 0)) {
1848*4882a593Smuzhiyun desc->status = 0;
1849*4882a593Smuzhiyun desc->actual_length = EHCI_ITD_LENGTH(t);
1850*4882a593Smuzhiyun urb->actual_length += desc->actual_length;
1851*4882a593Smuzhiyun } else {
1852*4882a593Smuzhiyun /* URB was too late */
1853*4882a593Smuzhiyun urb->error_count++;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun /* handle completion now? */
1858*4882a593Smuzhiyun if (likely((urb_index + 1) != urb->number_of_packets))
1859*4882a593Smuzhiyun goto done;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun /*
1862*4882a593Smuzhiyun * ASSERT: it's really the last itd for this urb
1863*4882a593Smuzhiyun * list_for_each_entry (itd, &stream->td_list, itd_list)
1864*4882a593Smuzhiyun * BUG_ON(itd->urb == urb);
1865*4882a593Smuzhiyun */
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /* give urb back to the driver; completion often (re)submits */
1868*4882a593Smuzhiyun ehci_urb_done(ehci, urb, 0);
1869*4882a593Smuzhiyun retval = true;
1870*4882a593Smuzhiyun urb = NULL;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun --ehci->isoc_count;
1873*4882a593Smuzhiyun disable_periodic(ehci);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs--;
1876*4882a593Smuzhiyun if (ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs == 0) {
1877*4882a593Smuzhiyun if (ehci->amd_pll_fix == 1)
1878*4882a593Smuzhiyun usb_amd_quirk_pll_enable();
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun if (unlikely(list_is_singular(&stream->td_list)))
1882*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_allocated
1883*4882a593Smuzhiyun -= stream->bandwidth;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun done:
1886*4882a593Smuzhiyun itd->urb = NULL;
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun /* Add to the end of the free list for later reuse */
1889*4882a593Smuzhiyun list_move_tail(&itd->itd_list, &stream->free_list);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun /* Recycle the iTDs when the pipeline is empty (ep no longer in use) */
1892*4882a593Smuzhiyun if (list_empty(&stream->td_list)) {
1893*4882a593Smuzhiyun list_splice_tail_init(&stream->free_list,
1894*4882a593Smuzhiyun &ehci->cached_itd_list);
1895*4882a593Smuzhiyun start_free_itds(ehci);
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun return retval;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1902*4882a593Smuzhiyun
itd_submit(struct ehci_hcd * ehci,struct urb * urb,gfp_t mem_flags)1903*4882a593Smuzhiyun static int itd_submit(struct ehci_hcd *ehci, struct urb *urb,
1904*4882a593Smuzhiyun gfp_t mem_flags)
1905*4882a593Smuzhiyun {
1906*4882a593Smuzhiyun int status = -EINVAL;
1907*4882a593Smuzhiyun unsigned long flags;
1908*4882a593Smuzhiyun struct ehci_iso_stream *stream;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /* Get iso_stream head */
1911*4882a593Smuzhiyun stream = iso_stream_find(ehci, urb);
1912*4882a593Smuzhiyun if (unlikely(stream == NULL)) {
1913*4882a593Smuzhiyun ehci_dbg(ehci, "can't get iso stream\n");
1914*4882a593Smuzhiyun return -ENOMEM;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun if (unlikely(urb->interval != stream->uperiod)) {
1917*4882a593Smuzhiyun ehci_dbg(ehci, "can't change iso interval %d --> %d\n",
1918*4882a593Smuzhiyun stream->uperiod, urb->interval);
1919*4882a593Smuzhiyun goto done;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun #ifdef EHCI_URB_TRACE
1923*4882a593Smuzhiyun ehci_dbg(ehci,
1924*4882a593Smuzhiyun "%s %s urb %p ep%d%s len %d, %d pkts %d uframes [%p]\n",
1925*4882a593Smuzhiyun __func__, urb->dev->devpath, urb,
1926*4882a593Smuzhiyun usb_pipeendpoint(urb->pipe),
1927*4882a593Smuzhiyun usb_pipein(urb->pipe) ? "in" : "out",
1928*4882a593Smuzhiyun urb->transfer_buffer_length,
1929*4882a593Smuzhiyun urb->number_of_packets, urb->interval,
1930*4882a593Smuzhiyun stream);
1931*4882a593Smuzhiyun #endif
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun /* allocate ITDs w/o locking anything */
1934*4882a593Smuzhiyun status = itd_urb_transaction(stream, ehci, urb, mem_flags);
1935*4882a593Smuzhiyun if (unlikely(status < 0)) {
1936*4882a593Smuzhiyun ehci_dbg(ehci, "can't init itds\n");
1937*4882a593Smuzhiyun goto done;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* schedule ... need to lock */
1941*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
1942*4882a593Smuzhiyun if (unlikely(!HCD_HW_ACCESSIBLE(ehci_to_hcd(ehci)))) {
1943*4882a593Smuzhiyun status = -ESHUTDOWN;
1944*4882a593Smuzhiyun goto done_not_linked;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun status = usb_hcd_link_urb_to_ep(ehci_to_hcd(ehci), urb);
1947*4882a593Smuzhiyun if (unlikely(status))
1948*4882a593Smuzhiyun goto done_not_linked;
1949*4882a593Smuzhiyun status = iso_stream_schedule(ehci, urb, stream);
1950*4882a593Smuzhiyun if (likely(status == 0)) {
1951*4882a593Smuzhiyun itd_link_urb(ehci, urb, ehci->periodic_size << 3, stream);
1952*4882a593Smuzhiyun } else if (status > 0) {
1953*4882a593Smuzhiyun status = 0;
1954*4882a593Smuzhiyun ehci_urb_done(ehci, urb, 0);
1955*4882a593Smuzhiyun } else {
1956*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(ehci_to_hcd(ehci), urb);
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun done_not_linked:
1959*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
1960*4882a593Smuzhiyun done:
1961*4882a593Smuzhiyun return status;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun /*
1967*4882a593Smuzhiyun * "Split ISO TDs" ... used for USB 1.1 devices going through the
1968*4882a593Smuzhiyun * TTs in USB 2.0 hubs. These need microframe scheduling.
1969*4882a593Smuzhiyun */
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun static inline void
sitd_sched_init(struct ehci_hcd * ehci,struct ehci_iso_sched * iso_sched,struct ehci_iso_stream * stream,struct urb * urb)1972*4882a593Smuzhiyun sitd_sched_init(
1973*4882a593Smuzhiyun struct ehci_hcd *ehci,
1974*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched,
1975*4882a593Smuzhiyun struct ehci_iso_stream *stream,
1976*4882a593Smuzhiyun struct urb *urb
1977*4882a593Smuzhiyun )
1978*4882a593Smuzhiyun {
1979*4882a593Smuzhiyun unsigned i;
1980*4882a593Smuzhiyun dma_addr_t dma = urb->transfer_dma;
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun /* how many frames are needed for these transfers */
1983*4882a593Smuzhiyun iso_sched->span = urb->number_of_packets * stream->ps.period;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun /* figure out per-frame sitd fields that we'll need later
1986*4882a593Smuzhiyun * when we fit new sitds into the schedule.
1987*4882a593Smuzhiyun */
1988*4882a593Smuzhiyun for (i = 0; i < urb->number_of_packets; i++) {
1989*4882a593Smuzhiyun struct ehci_iso_packet *packet = &iso_sched->packet[i];
1990*4882a593Smuzhiyun unsigned length;
1991*4882a593Smuzhiyun dma_addr_t buf;
1992*4882a593Smuzhiyun u32 trans;
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun length = urb->iso_frame_desc[i].length & 0x03ff;
1995*4882a593Smuzhiyun buf = dma + urb->iso_frame_desc[i].offset;
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun trans = SITD_STS_ACTIVE;
1998*4882a593Smuzhiyun if (((i + 1) == urb->number_of_packets)
1999*4882a593Smuzhiyun && !(urb->transfer_flags & URB_NO_INTERRUPT))
2000*4882a593Smuzhiyun trans |= SITD_IOC;
2001*4882a593Smuzhiyun trans |= length << 16;
2002*4882a593Smuzhiyun packet->transaction = cpu_to_hc32(ehci, trans);
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun /* might need to cross a buffer page within a td */
2005*4882a593Smuzhiyun packet->bufp = buf;
2006*4882a593Smuzhiyun packet->buf1 = (buf + length) & ~0x0fff;
2007*4882a593Smuzhiyun if (packet->buf1 != (buf & ~(u64)0x0fff))
2008*4882a593Smuzhiyun packet->cross = 1;
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun /* OUT uses multiple start-splits */
2011*4882a593Smuzhiyun if (stream->bEndpointAddress & USB_DIR_IN)
2012*4882a593Smuzhiyun continue;
2013*4882a593Smuzhiyun length = (length + 187) / 188;
2014*4882a593Smuzhiyun if (length > 1) /* BEGIN vs ALL */
2015*4882a593Smuzhiyun length |= 1 << 3;
2016*4882a593Smuzhiyun packet->buf1 |= length;
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun static int
sitd_urb_transaction(struct ehci_iso_stream * stream,struct ehci_hcd * ehci,struct urb * urb,gfp_t mem_flags)2021*4882a593Smuzhiyun sitd_urb_transaction(
2022*4882a593Smuzhiyun struct ehci_iso_stream *stream,
2023*4882a593Smuzhiyun struct ehci_hcd *ehci,
2024*4882a593Smuzhiyun struct urb *urb,
2025*4882a593Smuzhiyun gfp_t mem_flags
2026*4882a593Smuzhiyun )
2027*4882a593Smuzhiyun {
2028*4882a593Smuzhiyun struct ehci_sitd *sitd;
2029*4882a593Smuzhiyun dma_addr_t sitd_dma;
2030*4882a593Smuzhiyun int i;
2031*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched;
2032*4882a593Smuzhiyun unsigned long flags;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun iso_sched = iso_sched_alloc(urb->number_of_packets, mem_flags);
2035*4882a593Smuzhiyun if (iso_sched == NULL)
2036*4882a593Smuzhiyun return -ENOMEM;
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun sitd_sched_init(ehci, iso_sched, stream, urb);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun /* allocate/init sITDs */
2041*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
2042*4882a593Smuzhiyun for (i = 0; i < urb->number_of_packets; i++) {
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun /* NOTE: for now, we don't try to handle wraparound cases
2045*4882a593Smuzhiyun * for IN (using sitd->hw_backpointer, like a FSTN), which
2046*4882a593Smuzhiyun * means we never need two sitds for full speed packets.
2047*4882a593Smuzhiyun */
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun /*
2050*4882a593Smuzhiyun * Use siTDs from the free list, but not siTDs that may
2051*4882a593Smuzhiyun * still be in use by the hardware.
2052*4882a593Smuzhiyun */
2053*4882a593Smuzhiyun if (likely(!list_empty(&stream->free_list))) {
2054*4882a593Smuzhiyun sitd = list_first_entry(&stream->free_list,
2055*4882a593Smuzhiyun struct ehci_sitd, sitd_list);
2056*4882a593Smuzhiyun if (sitd->frame == ehci->now_frame)
2057*4882a593Smuzhiyun goto alloc_sitd;
2058*4882a593Smuzhiyun list_del(&sitd->sitd_list);
2059*4882a593Smuzhiyun sitd_dma = sitd->sitd_dma;
2060*4882a593Smuzhiyun } else {
2061*4882a593Smuzhiyun alloc_sitd:
2062*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
2063*4882a593Smuzhiyun sitd = dma_pool_alloc(ehci->sitd_pool, mem_flags,
2064*4882a593Smuzhiyun &sitd_dma);
2065*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
2066*4882a593Smuzhiyun if (!sitd) {
2067*4882a593Smuzhiyun iso_sched_free(stream, iso_sched);
2068*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
2069*4882a593Smuzhiyun return -ENOMEM;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun memset(sitd, 0, sizeof(*sitd));
2074*4882a593Smuzhiyun sitd->sitd_dma = sitd_dma;
2075*4882a593Smuzhiyun sitd->frame = NO_FRAME;
2076*4882a593Smuzhiyun list_add(&sitd->sitd_list, &iso_sched->td_list);
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun /* temporarily store schedule info in hcpriv */
2080*4882a593Smuzhiyun urb->hcpriv = iso_sched;
2081*4882a593Smuzhiyun urb->error_count = 0;
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
2084*4882a593Smuzhiyun return 0;
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun static inline void
sitd_patch(struct ehci_hcd * ehci,struct ehci_iso_stream * stream,struct ehci_sitd * sitd,struct ehci_iso_sched * iso_sched,unsigned index)2090*4882a593Smuzhiyun sitd_patch(
2091*4882a593Smuzhiyun struct ehci_hcd *ehci,
2092*4882a593Smuzhiyun struct ehci_iso_stream *stream,
2093*4882a593Smuzhiyun struct ehci_sitd *sitd,
2094*4882a593Smuzhiyun struct ehci_iso_sched *iso_sched,
2095*4882a593Smuzhiyun unsigned index
2096*4882a593Smuzhiyun )
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun struct ehci_iso_packet *uf = &iso_sched->packet[index];
2099*4882a593Smuzhiyun u64 bufp;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun sitd->hw_next = EHCI_LIST_END(ehci);
2102*4882a593Smuzhiyun sitd->hw_fullspeed_ep = stream->address;
2103*4882a593Smuzhiyun sitd->hw_uframe = stream->splits;
2104*4882a593Smuzhiyun sitd->hw_results = uf->transaction;
2105*4882a593Smuzhiyun sitd->hw_backpointer = EHCI_LIST_END(ehci);
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun bufp = uf->bufp;
2108*4882a593Smuzhiyun sitd->hw_buf[0] = cpu_to_hc32(ehci, bufp);
2109*4882a593Smuzhiyun sitd->hw_buf_hi[0] = cpu_to_hc32(ehci, bufp >> 32);
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun sitd->hw_buf[1] = cpu_to_hc32(ehci, uf->buf1);
2112*4882a593Smuzhiyun if (uf->cross)
2113*4882a593Smuzhiyun bufp += 4096;
2114*4882a593Smuzhiyun sitd->hw_buf_hi[1] = cpu_to_hc32(ehci, bufp >> 32);
2115*4882a593Smuzhiyun sitd->index = index;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun static inline void
sitd_link(struct ehci_hcd * ehci,unsigned frame,struct ehci_sitd * sitd)2119*4882a593Smuzhiyun sitd_link(struct ehci_hcd *ehci, unsigned frame, struct ehci_sitd *sitd)
2120*4882a593Smuzhiyun {
2121*4882a593Smuzhiyun /* note: sitd ordering could matter (CSPLIT then SSPLIT) */
2122*4882a593Smuzhiyun sitd->sitd_next = ehci->pshadow[frame];
2123*4882a593Smuzhiyun sitd->hw_next = ehci->periodic[frame];
2124*4882a593Smuzhiyun ehci->pshadow[frame].sitd = sitd;
2125*4882a593Smuzhiyun sitd->frame = frame;
2126*4882a593Smuzhiyun wmb();
2127*4882a593Smuzhiyun ehci->periodic[frame] = cpu_to_hc32(ehci, sitd->sitd_dma | Q_TYPE_SITD);
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /* fit urb's sitds into the selected schedule slot; activate as needed */
sitd_link_urb(struct ehci_hcd * ehci,struct urb * urb,unsigned mod,struct ehci_iso_stream * stream)2131*4882a593Smuzhiyun static void sitd_link_urb(
2132*4882a593Smuzhiyun struct ehci_hcd *ehci,
2133*4882a593Smuzhiyun struct urb *urb,
2134*4882a593Smuzhiyun unsigned mod,
2135*4882a593Smuzhiyun struct ehci_iso_stream *stream
2136*4882a593Smuzhiyun )
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun int packet;
2139*4882a593Smuzhiyun unsigned next_uframe;
2140*4882a593Smuzhiyun struct ehci_iso_sched *sched = urb->hcpriv;
2141*4882a593Smuzhiyun struct ehci_sitd *sitd;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun next_uframe = stream->next_uframe;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun if (list_empty(&stream->td_list))
2146*4882a593Smuzhiyun /* usbfs ignores TT bandwidth */
2147*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_allocated
2148*4882a593Smuzhiyun += stream->bandwidth;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun if (ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs == 0) {
2151*4882a593Smuzhiyun if (ehci->amd_pll_fix == 1)
2152*4882a593Smuzhiyun usb_amd_quirk_pll_disable();
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs++;
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /* fill sITDs frame by frame */
2158*4882a593Smuzhiyun for (packet = sched->first_packet, sitd = NULL;
2159*4882a593Smuzhiyun packet < urb->number_of_packets;
2160*4882a593Smuzhiyun packet++) {
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun /* ASSERT: we have all necessary sitds */
2163*4882a593Smuzhiyun BUG_ON(list_empty(&sched->td_list));
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun /* ASSERT: no itds for this endpoint in this frame */
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun sitd = list_entry(sched->td_list.next,
2168*4882a593Smuzhiyun struct ehci_sitd, sitd_list);
2169*4882a593Smuzhiyun list_move_tail(&sitd->sitd_list, &stream->td_list);
2170*4882a593Smuzhiyun sitd->stream = stream;
2171*4882a593Smuzhiyun sitd->urb = urb;
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun sitd_patch(ehci, stream, sitd, sched, packet);
2174*4882a593Smuzhiyun sitd_link(ehci, (next_uframe >> 3) & (ehci->periodic_size - 1),
2175*4882a593Smuzhiyun sitd);
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun next_uframe += stream->uperiod;
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun stream->next_uframe = next_uframe & (mod - 1);
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun /* don't need that schedule data any more */
2182*4882a593Smuzhiyun iso_sched_free(stream, sched);
2183*4882a593Smuzhiyun urb->hcpriv = stream;
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun ++ehci->isoc_count;
2186*4882a593Smuzhiyun enable_periodic(ehci);
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun #define SITD_ERRS (SITD_STS_ERR | SITD_STS_DBE | SITD_STS_BABBLE \
2192*4882a593Smuzhiyun | SITD_STS_XACT | SITD_STS_MMF)
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun /* Process and recycle a completed SITD. Return true iff its urb completed,
2195*4882a593Smuzhiyun * and hence its completion callback probably added things to the hardware
2196*4882a593Smuzhiyun * schedule.
2197*4882a593Smuzhiyun *
2198*4882a593Smuzhiyun * Note that we carefully avoid recycling this descriptor until after any
2199*4882a593Smuzhiyun * completion callback runs, so that it won't be reused quickly. That is,
2200*4882a593Smuzhiyun * assuming (a) no more than two urbs per frame on this endpoint, and also
2201*4882a593Smuzhiyun * (b) only this endpoint's completions submit URBs. It seems some silicon
2202*4882a593Smuzhiyun * corrupts things if you reuse completed descriptors very quickly...
2203*4882a593Smuzhiyun */
sitd_complete(struct ehci_hcd * ehci,struct ehci_sitd * sitd)2204*4882a593Smuzhiyun static bool sitd_complete(struct ehci_hcd *ehci, struct ehci_sitd *sitd)
2205*4882a593Smuzhiyun {
2206*4882a593Smuzhiyun struct urb *urb = sitd->urb;
2207*4882a593Smuzhiyun struct usb_iso_packet_descriptor *desc;
2208*4882a593Smuzhiyun u32 t;
2209*4882a593Smuzhiyun int urb_index;
2210*4882a593Smuzhiyun struct ehci_iso_stream *stream = sitd->stream;
2211*4882a593Smuzhiyun bool retval = false;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun urb_index = sitd->index;
2214*4882a593Smuzhiyun desc = &urb->iso_frame_desc[urb_index];
2215*4882a593Smuzhiyun t = hc32_to_cpup(ehci, &sitd->hw_results);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun /* report transfer status */
2218*4882a593Smuzhiyun if (unlikely(t & SITD_ERRS)) {
2219*4882a593Smuzhiyun urb->error_count++;
2220*4882a593Smuzhiyun if (t & SITD_STS_DBE)
2221*4882a593Smuzhiyun desc->status = usb_pipein(urb->pipe)
2222*4882a593Smuzhiyun ? -ENOSR /* hc couldn't read */
2223*4882a593Smuzhiyun : -ECOMM; /* hc couldn't write */
2224*4882a593Smuzhiyun else if (t & SITD_STS_BABBLE)
2225*4882a593Smuzhiyun desc->status = -EOVERFLOW;
2226*4882a593Smuzhiyun else /* XACT, MMF, etc */
2227*4882a593Smuzhiyun desc->status = -EPROTO;
2228*4882a593Smuzhiyun } else if (unlikely(t & SITD_STS_ACTIVE)) {
2229*4882a593Smuzhiyun /* URB was too late */
2230*4882a593Smuzhiyun urb->error_count++;
2231*4882a593Smuzhiyun } else {
2232*4882a593Smuzhiyun desc->status = 0;
2233*4882a593Smuzhiyun desc->actual_length = desc->length - SITD_LENGTH(t);
2234*4882a593Smuzhiyun urb->actual_length += desc->actual_length;
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun /* handle completion now? */
2238*4882a593Smuzhiyun if ((urb_index + 1) != urb->number_of_packets)
2239*4882a593Smuzhiyun goto done;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun /*
2242*4882a593Smuzhiyun * ASSERT: it's really the last sitd for this urb
2243*4882a593Smuzhiyun * list_for_each_entry (sitd, &stream->td_list, sitd_list)
2244*4882a593Smuzhiyun * BUG_ON(sitd->urb == urb);
2245*4882a593Smuzhiyun */
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun /* give urb back to the driver; completion often (re)submits */
2248*4882a593Smuzhiyun ehci_urb_done(ehci, urb, 0);
2249*4882a593Smuzhiyun retval = true;
2250*4882a593Smuzhiyun urb = NULL;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun --ehci->isoc_count;
2253*4882a593Smuzhiyun disable_periodic(ehci);
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs--;
2256*4882a593Smuzhiyun if (ehci_to_hcd(ehci)->self.bandwidth_isoc_reqs == 0) {
2257*4882a593Smuzhiyun if (ehci->amd_pll_fix == 1)
2258*4882a593Smuzhiyun usb_amd_quirk_pll_enable();
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun if (list_is_singular(&stream->td_list))
2262*4882a593Smuzhiyun ehci_to_hcd(ehci)->self.bandwidth_allocated
2263*4882a593Smuzhiyun -= stream->bandwidth;
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun done:
2266*4882a593Smuzhiyun sitd->urb = NULL;
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun /* Add to the end of the free list for later reuse */
2269*4882a593Smuzhiyun list_move_tail(&sitd->sitd_list, &stream->free_list);
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun /* Recycle the siTDs when the pipeline is empty (ep no longer in use) */
2272*4882a593Smuzhiyun if (list_empty(&stream->td_list)) {
2273*4882a593Smuzhiyun list_splice_tail_init(&stream->free_list,
2274*4882a593Smuzhiyun &ehci->cached_sitd_list);
2275*4882a593Smuzhiyun start_free_itds(ehci);
2276*4882a593Smuzhiyun }
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun return retval;
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun
sitd_submit(struct ehci_hcd * ehci,struct urb * urb,gfp_t mem_flags)2282*4882a593Smuzhiyun static int sitd_submit(struct ehci_hcd *ehci, struct urb *urb,
2283*4882a593Smuzhiyun gfp_t mem_flags)
2284*4882a593Smuzhiyun {
2285*4882a593Smuzhiyun int status = -EINVAL;
2286*4882a593Smuzhiyun unsigned long flags;
2287*4882a593Smuzhiyun struct ehci_iso_stream *stream;
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun /* Get iso_stream head */
2290*4882a593Smuzhiyun stream = iso_stream_find(ehci, urb);
2291*4882a593Smuzhiyun if (stream == NULL) {
2292*4882a593Smuzhiyun ehci_dbg(ehci, "can't get iso stream\n");
2293*4882a593Smuzhiyun return -ENOMEM;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun if (urb->interval != stream->ps.period) {
2296*4882a593Smuzhiyun ehci_dbg(ehci, "can't change iso interval %d --> %d\n",
2297*4882a593Smuzhiyun stream->ps.period, urb->interval);
2298*4882a593Smuzhiyun goto done;
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun #ifdef EHCI_URB_TRACE
2302*4882a593Smuzhiyun ehci_dbg(ehci,
2303*4882a593Smuzhiyun "submit %p dev%s ep%d%s-iso len %d\n",
2304*4882a593Smuzhiyun urb, urb->dev->devpath,
2305*4882a593Smuzhiyun usb_pipeendpoint(urb->pipe),
2306*4882a593Smuzhiyun usb_pipein(urb->pipe) ? "in" : "out",
2307*4882a593Smuzhiyun urb->transfer_buffer_length);
2308*4882a593Smuzhiyun #endif
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun /* allocate SITDs */
2311*4882a593Smuzhiyun status = sitd_urb_transaction(stream, ehci, urb, mem_flags);
2312*4882a593Smuzhiyun if (status < 0) {
2313*4882a593Smuzhiyun ehci_dbg(ehci, "can't init sitds\n");
2314*4882a593Smuzhiyun goto done;
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun /* schedule ... need to lock */
2318*4882a593Smuzhiyun spin_lock_irqsave(&ehci->lock, flags);
2319*4882a593Smuzhiyun if (unlikely(!HCD_HW_ACCESSIBLE(ehci_to_hcd(ehci)))) {
2320*4882a593Smuzhiyun status = -ESHUTDOWN;
2321*4882a593Smuzhiyun goto done_not_linked;
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun status = usb_hcd_link_urb_to_ep(ehci_to_hcd(ehci), urb);
2324*4882a593Smuzhiyun if (unlikely(status))
2325*4882a593Smuzhiyun goto done_not_linked;
2326*4882a593Smuzhiyun status = iso_stream_schedule(ehci, urb, stream);
2327*4882a593Smuzhiyun if (likely(status == 0)) {
2328*4882a593Smuzhiyun sitd_link_urb(ehci, urb, ehci->periodic_size << 3, stream);
2329*4882a593Smuzhiyun } else if (status > 0) {
2330*4882a593Smuzhiyun status = 0;
2331*4882a593Smuzhiyun ehci_urb_done(ehci, urb, 0);
2332*4882a593Smuzhiyun } else {
2333*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(ehci_to_hcd(ehci), urb);
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun done_not_linked:
2336*4882a593Smuzhiyun spin_unlock_irqrestore(&ehci->lock, flags);
2337*4882a593Smuzhiyun done:
2338*4882a593Smuzhiyun return status;
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
2342*4882a593Smuzhiyun
scan_isoc(struct ehci_hcd * ehci)2343*4882a593Smuzhiyun static void scan_isoc(struct ehci_hcd *ehci)
2344*4882a593Smuzhiyun {
2345*4882a593Smuzhiyun unsigned uf, now_frame, frame;
2346*4882a593Smuzhiyun unsigned fmask = ehci->periodic_size - 1;
2347*4882a593Smuzhiyun bool modified, live;
2348*4882a593Smuzhiyun union ehci_shadow q, *q_p;
2349*4882a593Smuzhiyun __hc32 type, *hw_p;
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /*
2352*4882a593Smuzhiyun * When running, scan from last scan point up to "now"
2353*4882a593Smuzhiyun * else clean up by scanning everything that's left.
2354*4882a593Smuzhiyun * Touches as few pages as possible: cache-friendly.
2355*4882a593Smuzhiyun */
2356*4882a593Smuzhiyun if (ehci->rh_state >= EHCI_RH_RUNNING) {
2357*4882a593Smuzhiyun uf = ehci_read_frame_index(ehci);
2358*4882a593Smuzhiyun now_frame = (uf >> 3) & fmask;
2359*4882a593Smuzhiyun live = true;
2360*4882a593Smuzhiyun } else {
2361*4882a593Smuzhiyun now_frame = (ehci->last_iso_frame - 1) & fmask;
2362*4882a593Smuzhiyun live = false;
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun ehci->now_frame = now_frame;
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun frame = ehci->last_iso_frame;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun restart:
2369*4882a593Smuzhiyun /* Scan each element in frame's queue for completions */
2370*4882a593Smuzhiyun q_p = &ehci->pshadow[frame];
2371*4882a593Smuzhiyun hw_p = &ehci->periodic[frame];
2372*4882a593Smuzhiyun q.ptr = q_p->ptr;
2373*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, *hw_p);
2374*4882a593Smuzhiyun modified = false;
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun while (q.ptr != NULL) {
2377*4882a593Smuzhiyun switch (hc32_to_cpu(ehci, type)) {
2378*4882a593Smuzhiyun case Q_TYPE_ITD:
2379*4882a593Smuzhiyun /*
2380*4882a593Smuzhiyun * If this ITD is still active, leave it for
2381*4882a593Smuzhiyun * later processing ... check the next entry.
2382*4882a593Smuzhiyun * No need to check for activity unless the
2383*4882a593Smuzhiyun * frame is current.
2384*4882a593Smuzhiyun */
2385*4882a593Smuzhiyun if (frame == now_frame && live) {
2386*4882a593Smuzhiyun rmb();
2387*4882a593Smuzhiyun for (uf = 0; uf < 8; uf++) {
2388*4882a593Smuzhiyun if (q.itd->hw_transaction[uf] &
2389*4882a593Smuzhiyun ITD_ACTIVE(ehci))
2390*4882a593Smuzhiyun break;
2391*4882a593Smuzhiyun }
2392*4882a593Smuzhiyun if (uf < 8) {
2393*4882a593Smuzhiyun q_p = &q.itd->itd_next;
2394*4882a593Smuzhiyun hw_p = &q.itd->hw_next;
2395*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci,
2396*4882a593Smuzhiyun q.itd->hw_next);
2397*4882a593Smuzhiyun q = *q_p;
2398*4882a593Smuzhiyun break;
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun /*
2403*4882a593Smuzhiyun * Take finished ITDs out of the schedule
2404*4882a593Smuzhiyun * and process them: recycle, maybe report
2405*4882a593Smuzhiyun * URB completion. HC won't cache the
2406*4882a593Smuzhiyun * pointer for much longer, if at all.
2407*4882a593Smuzhiyun */
2408*4882a593Smuzhiyun *q_p = q.itd->itd_next;
2409*4882a593Smuzhiyun if (!ehci->use_dummy_qh ||
2410*4882a593Smuzhiyun q.itd->hw_next != EHCI_LIST_END(ehci))
2411*4882a593Smuzhiyun *hw_p = q.itd->hw_next;
2412*4882a593Smuzhiyun else
2413*4882a593Smuzhiyun *hw_p = cpu_to_hc32(ehci, ehci->dummy->qh_dma);
2414*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, q.itd->hw_next);
2415*4882a593Smuzhiyun wmb();
2416*4882a593Smuzhiyun modified = itd_complete(ehci, q.itd);
2417*4882a593Smuzhiyun q = *q_p;
2418*4882a593Smuzhiyun break;
2419*4882a593Smuzhiyun case Q_TYPE_SITD:
2420*4882a593Smuzhiyun /*
2421*4882a593Smuzhiyun * If this SITD is still active, leave it for
2422*4882a593Smuzhiyun * later processing ... check the next entry.
2423*4882a593Smuzhiyun * No need to check for activity unless the
2424*4882a593Smuzhiyun * frame is current.
2425*4882a593Smuzhiyun */
2426*4882a593Smuzhiyun if (((frame == now_frame) ||
2427*4882a593Smuzhiyun (((frame + 1) & fmask) == now_frame))
2428*4882a593Smuzhiyun && live
2429*4882a593Smuzhiyun && (q.sitd->hw_results & SITD_ACTIVE(ehci))) {
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun q_p = &q.sitd->sitd_next;
2432*4882a593Smuzhiyun hw_p = &q.sitd->hw_next;
2433*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, q.sitd->hw_next);
2434*4882a593Smuzhiyun q = *q_p;
2435*4882a593Smuzhiyun break;
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun /*
2439*4882a593Smuzhiyun * Take finished SITDs out of the schedule
2440*4882a593Smuzhiyun * and process them: recycle, maybe report
2441*4882a593Smuzhiyun * URB completion.
2442*4882a593Smuzhiyun */
2443*4882a593Smuzhiyun *q_p = q.sitd->sitd_next;
2444*4882a593Smuzhiyun if (!ehci->use_dummy_qh ||
2445*4882a593Smuzhiyun q.sitd->hw_next != EHCI_LIST_END(ehci))
2446*4882a593Smuzhiyun *hw_p = q.sitd->hw_next;
2447*4882a593Smuzhiyun else
2448*4882a593Smuzhiyun *hw_p = cpu_to_hc32(ehci, ehci->dummy->qh_dma);
2449*4882a593Smuzhiyun type = Q_NEXT_TYPE(ehci, q.sitd->hw_next);
2450*4882a593Smuzhiyun wmb();
2451*4882a593Smuzhiyun modified = sitd_complete(ehci, q.sitd);
2452*4882a593Smuzhiyun q = *q_p;
2453*4882a593Smuzhiyun break;
2454*4882a593Smuzhiyun default:
2455*4882a593Smuzhiyun ehci_dbg(ehci, "corrupt type %d frame %d shadow %p\n",
2456*4882a593Smuzhiyun type, frame, q.ptr);
2457*4882a593Smuzhiyun /* BUG(); */
2458*4882a593Smuzhiyun fallthrough;
2459*4882a593Smuzhiyun case Q_TYPE_QH:
2460*4882a593Smuzhiyun case Q_TYPE_FSTN:
2461*4882a593Smuzhiyun /* End of the iTDs and siTDs */
2462*4882a593Smuzhiyun q.ptr = NULL;
2463*4882a593Smuzhiyun break;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun /* Assume completion callbacks modify the queue */
2467*4882a593Smuzhiyun if (unlikely(modified && ehci->isoc_count > 0))
2468*4882a593Smuzhiyun goto restart;
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun /* Stop when we have reached the current frame */
2472*4882a593Smuzhiyun if (frame == now_frame)
2473*4882a593Smuzhiyun return;
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun /* The last frame may still have active siTDs */
2476*4882a593Smuzhiyun ehci->last_iso_frame = frame;
2477*4882a593Smuzhiyun frame = (frame + 1) & fmask;
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun goto restart;
2480*4882a593Smuzhiyun }
2481