xref: /OK3568_Linux_fs/kernel/drivers/usb/gadget/udc/tegra-xudc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * NVIDIA Tegra XUSB device mode controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2013-2019, NVIDIA CORPORATION.  All rights reserved.
6*4882a593Smuzhiyun  * Copyright (c) 2015, Google Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/completion.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/dmapool.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/iopoll.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/phy/phy.h>
21*4882a593Smuzhiyun #include <linux/phy/tegra/xusb.h>
22*4882a593Smuzhiyun #include <linux/pm_domain.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
26*4882a593Smuzhiyun #include <linux/reset.h>
27*4882a593Smuzhiyun #include <linux/usb/ch9.h>
28*4882a593Smuzhiyun #include <linux/usb/gadget.h>
29*4882a593Smuzhiyun #include <linux/usb/otg.h>
30*4882a593Smuzhiyun #include <linux/usb/role.h>
31*4882a593Smuzhiyun #include <linux/usb/phy.h>
32*4882a593Smuzhiyun #include <linux/workqueue.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* XUSB_DEV registers */
35*4882a593Smuzhiyun #define DB 0x004
36*4882a593Smuzhiyun #define  DB_TARGET_MASK GENMASK(15, 8)
37*4882a593Smuzhiyun #define  DB_TARGET(x) (((x) << 8) & DB_TARGET_MASK)
38*4882a593Smuzhiyun #define  DB_STREAMID_MASK GENMASK(31, 16)
39*4882a593Smuzhiyun #define  DB_STREAMID(x) (((x) << 16) & DB_STREAMID_MASK)
40*4882a593Smuzhiyun #define ERSTSZ 0x008
41*4882a593Smuzhiyun #define  ERSTSZ_ERSTXSZ_SHIFT(x) ((x) * 16)
42*4882a593Smuzhiyun #define  ERSTSZ_ERSTXSZ_MASK GENMASK(15, 0)
43*4882a593Smuzhiyun #define ERSTXBALO(x) (0x010 + 8 * (x))
44*4882a593Smuzhiyun #define ERSTXBAHI(x) (0x014 + 8 * (x))
45*4882a593Smuzhiyun #define ERDPLO 0x020
46*4882a593Smuzhiyun #define  ERDPLO_EHB BIT(3)
47*4882a593Smuzhiyun #define ERDPHI 0x024
48*4882a593Smuzhiyun #define EREPLO 0x028
49*4882a593Smuzhiyun #define  EREPLO_ECS BIT(0)
50*4882a593Smuzhiyun #define  EREPLO_SEGI BIT(1)
51*4882a593Smuzhiyun #define EREPHI 0x02c
52*4882a593Smuzhiyun #define CTRL 0x030
53*4882a593Smuzhiyun #define  CTRL_RUN BIT(0)
54*4882a593Smuzhiyun #define  CTRL_LSE BIT(1)
55*4882a593Smuzhiyun #define  CTRL_IE BIT(4)
56*4882a593Smuzhiyun #define  CTRL_SMI_EVT BIT(5)
57*4882a593Smuzhiyun #define  CTRL_SMI_DSE BIT(6)
58*4882a593Smuzhiyun #define  CTRL_EWE BIT(7)
59*4882a593Smuzhiyun #define  CTRL_DEVADDR_MASK GENMASK(30, 24)
60*4882a593Smuzhiyun #define  CTRL_DEVADDR(x) (((x) << 24) & CTRL_DEVADDR_MASK)
61*4882a593Smuzhiyun #define  CTRL_ENABLE BIT(31)
62*4882a593Smuzhiyun #define ST 0x034
63*4882a593Smuzhiyun #define  ST_RC BIT(0)
64*4882a593Smuzhiyun #define  ST_IP BIT(4)
65*4882a593Smuzhiyun #define RT_IMOD	0x038
66*4882a593Smuzhiyun #define  RT_IMOD_IMODI_MASK GENMASK(15, 0)
67*4882a593Smuzhiyun #define  RT_IMOD_IMODI(x) ((x) & RT_IMOD_IMODI_MASK)
68*4882a593Smuzhiyun #define  RT_IMOD_IMODC_MASK GENMASK(31, 16)
69*4882a593Smuzhiyun #define  RT_IMOD_IMODC(x) (((x) << 16) & RT_IMOD_IMODC_MASK)
70*4882a593Smuzhiyun #define PORTSC 0x03c
71*4882a593Smuzhiyun #define  PORTSC_CCS BIT(0)
72*4882a593Smuzhiyun #define  PORTSC_PED BIT(1)
73*4882a593Smuzhiyun #define  PORTSC_PR BIT(4)
74*4882a593Smuzhiyun #define  PORTSC_PLS_SHIFT 5
75*4882a593Smuzhiyun #define  PORTSC_PLS_MASK GENMASK(8, 5)
76*4882a593Smuzhiyun #define  PORTSC_PLS_U0 0x0
77*4882a593Smuzhiyun #define  PORTSC_PLS_U2 0x2
78*4882a593Smuzhiyun #define  PORTSC_PLS_U3 0x3
79*4882a593Smuzhiyun #define  PORTSC_PLS_DISABLED 0x4
80*4882a593Smuzhiyun #define  PORTSC_PLS_RXDETECT 0x5
81*4882a593Smuzhiyun #define  PORTSC_PLS_INACTIVE 0x6
82*4882a593Smuzhiyun #define  PORTSC_PLS_RESUME 0xf
83*4882a593Smuzhiyun #define  PORTSC_PLS(x) (((x) << PORTSC_PLS_SHIFT) & PORTSC_PLS_MASK)
84*4882a593Smuzhiyun #define  PORTSC_PS_SHIFT 10
85*4882a593Smuzhiyun #define  PORTSC_PS_MASK GENMASK(13, 10)
86*4882a593Smuzhiyun #define  PORTSC_PS_UNDEFINED 0x0
87*4882a593Smuzhiyun #define  PORTSC_PS_FS 0x1
88*4882a593Smuzhiyun #define  PORTSC_PS_LS 0x2
89*4882a593Smuzhiyun #define  PORTSC_PS_HS 0x3
90*4882a593Smuzhiyun #define  PORTSC_PS_SS 0x4
91*4882a593Smuzhiyun #define  PORTSC_LWS BIT(16)
92*4882a593Smuzhiyun #define  PORTSC_CSC BIT(17)
93*4882a593Smuzhiyun #define  PORTSC_WRC BIT(19)
94*4882a593Smuzhiyun #define  PORTSC_PRC BIT(21)
95*4882a593Smuzhiyun #define  PORTSC_PLC BIT(22)
96*4882a593Smuzhiyun #define  PORTSC_CEC BIT(23)
97*4882a593Smuzhiyun #define  PORTSC_WPR BIT(30)
98*4882a593Smuzhiyun #define  PORTSC_CHANGE_MASK (PORTSC_CSC | PORTSC_WRC | PORTSC_PRC | \
99*4882a593Smuzhiyun 			     PORTSC_PLC | PORTSC_CEC)
100*4882a593Smuzhiyun #define ECPLO 0x040
101*4882a593Smuzhiyun #define ECPHI 0x044
102*4882a593Smuzhiyun #define MFINDEX 0x048
103*4882a593Smuzhiyun #define  MFINDEX_FRAME_SHIFT 3
104*4882a593Smuzhiyun #define  MFINDEX_FRAME_MASK GENMASK(13, 3)
105*4882a593Smuzhiyun #define PORTPM 0x04c
106*4882a593Smuzhiyun #define  PORTPM_L1S_MASK GENMASK(1, 0)
107*4882a593Smuzhiyun #define  PORTPM_L1S_DROP 0x0
108*4882a593Smuzhiyun #define  PORTPM_L1S_ACCEPT 0x1
109*4882a593Smuzhiyun #define  PORTPM_L1S_NYET 0x2
110*4882a593Smuzhiyun #define  PORTPM_L1S_STALL 0x3
111*4882a593Smuzhiyun #define  PORTPM_L1S(x) ((x) & PORTPM_L1S_MASK)
112*4882a593Smuzhiyun #define  PORTPM_RWE BIT(3)
113*4882a593Smuzhiyun #define  PORTPM_U2TIMEOUT_MASK GENMASK(15, 8)
114*4882a593Smuzhiyun #define  PORTPM_U1TIMEOUT_MASK GENMASK(23, 16)
115*4882a593Smuzhiyun #define  PORTPM_FLA BIT(24)
116*4882a593Smuzhiyun #define  PORTPM_VBA BIT(25)
117*4882a593Smuzhiyun #define  PORTPM_WOC BIT(26)
118*4882a593Smuzhiyun #define  PORTPM_WOD BIT(27)
119*4882a593Smuzhiyun #define  PORTPM_U1E BIT(28)
120*4882a593Smuzhiyun #define  PORTPM_U2E BIT(29)
121*4882a593Smuzhiyun #define  PORTPM_FRWE BIT(30)
122*4882a593Smuzhiyun #define  PORTPM_PNG_CYA BIT(31)
123*4882a593Smuzhiyun #define EP_HALT 0x050
124*4882a593Smuzhiyun #define EP_PAUSE 0x054
125*4882a593Smuzhiyun #define EP_RELOAD 0x058
126*4882a593Smuzhiyun #define EP_STCHG 0x05c
127*4882a593Smuzhiyun #define DEVNOTIF_LO 0x064
128*4882a593Smuzhiyun #define  DEVNOTIF_LO_TRIG BIT(0)
129*4882a593Smuzhiyun #define  DEVNOTIF_LO_TYPE_MASK GENMASK(7, 4)
130*4882a593Smuzhiyun #define  DEVNOTIF_LO_TYPE(x) (((x) << 4)  & DEVNOTIF_LO_TYPE_MASK)
131*4882a593Smuzhiyun #define  DEVNOTIF_LO_TYPE_FUNCTION_WAKE 0x1
132*4882a593Smuzhiyun #define DEVNOTIF_HI 0x068
133*4882a593Smuzhiyun #define PORTHALT 0x06c
134*4882a593Smuzhiyun #define  PORTHALT_HALT_LTSSM BIT(0)
135*4882a593Smuzhiyun #define  PORTHALT_HALT_REJECT BIT(1)
136*4882a593Smuzhiyun #define  PORTHALT_STCHG_REQ BIT(20)
137*4882a593Smuzhiyun #define  PORTHALT_STCHG_INTR_EN BIT(24)
138*4882a593Smuzhiyun #define PORT_TM	0x070
139*4882a593Smuzhiyun #define EP_THREAD_ACTIVE 0x074
140*4882a593Smuzhiyun #define EP_STOPPED 0x078
141*4882a593Smuzhiyun #define HSFSPI_COUNT0 0x100
142*4882a593Smuzhiyun #define HSFSPI_COUNT13 0x134
143*4882a593Smuzhiyun #define  HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK GENMASK(29, 0)
144*4882a593Smuzhiyun #define  HSFSPI_COUNT13_U2_RESUME_K_DURATION(x) ((x) & \
145*4882a593Smuzhiyun 				HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK)
146*4882a593Smuzhiyun #define BLCG 0x840
147*4882a593Smuzhiyun #define SSPX_CORE_CNT0 0x610
148*4882a593Smuzhiyun #define  SSPX_CORE_CNT0_PING_TBURST_MASK GENMASK(7, 0)
149*4882a593Smuzhiyun #define  SSPX_CORE_CNT0_PING_TBURST(x) ((x) & SSPX_CORE_CNT0_PING_TBURST_MASK)
150*4882a593Smuzhiyun #define SSPX_CORE_CNT30 0x688
151*4882a593Smuzhiyun #define  SSPX_CORE_CNT30_LMPITP_TIMER_MASK GENMASK(19, 0)
152*4882a593Smuzhiyun #define  SSPX_CORE_CNT30_LMPITP_TIMER(x) ((x) & \
153*4882a593Smuzhiyun 					SSPX_CORE_CNT30_LMPITP_TIMER_MASK)
154*4882a593Smuzhiyun #define SSPX_CORE_CNT32 0x690
155*4882a593Smuzhiyun #define  SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK GENMASK(7, 0)
156*4882a593Smuzhiyun #define  SSPX_CORE_CNT32_POLL_TBURST_MAX(x) ((x) & \
157*4882a593Smuzhiyun 					SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK)
158*4882a593Smuzhiyun #define SSPX_CORE_CNT56 0x6fc
159*4882a593Smuzhiyun #define  SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK GENMASK(19, 0)
160*4882a593Smuzhiyun #define  SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX(x) ((x) & \
161*4882a593Smuzhiyun 				SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK)
162*4882a593Smuzhiyun #define SSPX_CORE_CNT57 0x700
163*4882a593Smuzhiyun #define  SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK GENMASK(19, 0)
164*4882a593Smuzhiyun #define  SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX(x) ((x) & \
165*4882a593Smuzhiyun 				SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK)
166*4882a593Smuzhiyun #define SSPX_CORE_CNT65 0x720
167*4882a593Smuzhiyun #define  SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK GENMASK(19, 0)
168*4882a593Smuzhiyun #define  SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID(x) ((x) & \
169*4882a593Smuzhiyun 				SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK)
170*4882a593Smuzhiyun #define SSPX_CORE_CNT66 0x724
171*4882a593Smuzhiyun #define  SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK GENMASK(19, 0)
172*4882a593Smuzhiyun #define  SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID(x) ((x) & \
173*4882a593Smuzhiyun 				SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK)
174*4882a593Smuzhiyun #define SSPX_CORE_CNT67 0x728
175*4882a593Smuzhiyun #define  SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK GENMASK(19, 0)
176*4882a593Smuzhiyun #define  SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID(x) ((x) & \
177*4882a593Smuzhiyun 				SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK)
178*4882a593Smuzhiyun #define SSPX_CORE_CNT72 0x73c
179*4882a593Smuzhiyun #define  SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK GENMASK(19, 0)
180*4882a593Smuzhiyun #define  SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT(x) ((x) & \
181*4882a593Smuzhiyun 				SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK)
182*4882a593Smuzhiyun #define SSPX_CORE_PADCTL4 0x750
183*4882a593Smuzhiyun #define  SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK GENMASK(19, 0)
184*4882a593Smuzhiyun #define  SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(x) ((x) & \
185*4882a593Smuzhiyun 				SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK)
186*4882a593Smuzhiyun #define  BLCG_DFPCI BIT(0)
187*4882a593Smuzhiyun #define  BLCG_UFPCI BIT(1)
188*4882a593Smuzhiyun #define  BLCG_FE BIT(2)
189*4882a593Smuzhiyun #define  BLCG_COREPLL_PWRDN BIT(8)
190*4882a593Smuzhiyun #define  BLCG_IOPLL_0_PWRDN BIT(9)
191*4882a593Smuzhiyun #define  BLCG_IOPLL_1_PWRDN BIT(10)
192*4882a593Smuzhiyun #define  BLCG_IOPLL_2_PWRDN BIT(11)
193*4882a593Smuzhiyun #define  BLCG_ALL 0x1ff
194*4882a593Smuzhiyun #define CFG_DEV_SSPI_XFER 0x858
195*4882a593Smuzhiyun #define  CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK GENMASK(31, 0)
196*4882a593Smuzhiyun #define  CFG_DEV_SSPI_XFER_ACKTIMEOUT(x) ((x) & \
197*4882a593Smuzhiyun 					CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK)
198*4882a593Smuzhiyun #define CFG_DEV_FE 0x85c
199*4882a593Smuzhiyun #define  CFG_DEV_FE_PORTREGSEL_MASK GENMASK(1, 0)
200*4882a593Smuzhiyun #define  CFG_DEV_FE_PORTREGSEL_SS_PI 1
201*4882a593Smuzhiyun #define  CFG_DEV_FE_PORTREGSEL_HSFS_PI 2
202*4882a593Smuzhiyun #define  CFG_DEV_FE_PORTREGSEL(x) ((x) & CFG_DEV_FE_PORTREGSEL_MASK)
203*4882a593Smuzhiyun #define  CFG_DEV_FE_INFINITE_SS_RETRY BIT(29)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* FPCI registers */
206*4882a593Smuzhiyun #define XUSB_DEV_CFG_1 0x004
207*4882a593Smuzhiyun #define  XUSB_DEV_CFG_1_IO_SPACE_EN BIT(0)
208*4882a593Smuzhiyun #define  XUSB_DEV_CFG_1_MEMORY_SPACE_EN BIT(1)
209*4882a593Smuzhiyun #define  XUSB_DEV_CFG_1_BUS_MASTER_EN BIT(2)
210*4882a593Smuzhiyun #define XUSB_DEV_CFG_4 0x010
211*4882a593Smuzhiyun #define  XUSB_DEV_CFG_4_BASE_ADDR_MASK GENMASK(31, 15)
212*4882a593Smuzhiyun #define XUSB_DEV_CFG_5 0x014
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* IPFS registers */
215*4882a593Smuzhiyun #define XUSB_DEV_CONFIGURATION_0 0x180
216*4882a593Smuzhiyun #define  XUSB_DEV_CONFIGURATION_0_EN_FPCI BIT(0)
217*4882a593Smuzhiyun #define XUSB_DEV_INTR_MASK_0 0x188
218*4882a593Smuzhiyun #define  XUSB_DEV_INTR_MASK_0_IP_INT_MASK BIT(16)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun struct tegra_xudc_ep_context {
221*4882a593Smuzhiyun 	__le32 info0;
222*4882a593Smuzhiyun 	__le32 info1;
223*4882a593Smuzhiyun 	__le32 deq_lo;
224*4882a593Smuzhiyun 	__le32 deq_hi;
225*4882a593Smuzhiyun 	__le32 tx_info;
226*4882a593Smuzhiyun 	__le32 rsvd[11];
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define EP_STATE_DISABLED 0
230*4882a593Smuzhiyun #define EP_STATE_RUNNING 1
231*4882a593Smuzhiyun #define EP_STATE_HALTED 2
232*4882a593Smuzhiyun #define EP_STATE_STOPPED 3
233*4882a593Smuzhiyun #define EP_STATE_ERROR 4
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define EP_TYPE_INVALID 0
236*4882a593Smuzhiyun #define EP_TYPE_ISOCH_OUT 1
237*4882a593Smuzhiyun #define EP_TYPE_BULK_OUT 2
238*4882a593Smuzhiyun #define EP_TYPE_INTERRUPT_OUT 3
239*4882a593Smuzhiyun #define EP_TYPE_CONTROL 4
240*4882a593Smuzhiyun #define EP_TYPE_ISCOH_IN 5
241*4882a593Smuzhiyun #define EP_TYPE_BULK_IN 6
242*4882a593Smuzhiyun #define EP_TYPE_INTERRUPT_IN 7
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define BUILD_EP_CONTEXT_RW(name, member, shift, mask)			\
245*4882a593Smuzhiyun static inline u32 ep_ctx_read_##name(struct tegra_xudc_ep_context *ctx)	\
246*4882a593Smuzhiyun {									\
247*4882a593Smuzhiyun 	return (le32_to_cpu(ctx->member) >> (shift)) & (mask);		\
248*4882a593Smuzhiyun }									\
249*4882a593Smuzhiyun static inline void							\
250*4882a593Smuzhiyun ep_ctx_write_##name(struct tegra_xudc_ep_context *ctx, u32 val)		\
251*4882a593Smuzhiyun {									\
252*4882a593Smuzhiyun 	u32 tmp;							\
253*4882a593Smuzhiyun 									\
254*4882a593Smuzhiyun 	tmp = le32_to_cpu(ctx->member) & ~((mask) << (shift));		\
255*4882a593Smuzhiyun 	tmp |= (val & (mask)) << (shift);				\
256*4882a593Smuzhiyun 	ctx->member = cpu_to_le32(tmp);					\
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(state, info0, 0, 0x7)
260*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(mult, info0, 8, 0x3)
261*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(max_pstreams, info0, 10, 0x1f)
262*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(lsa, info0, 15, 0x1)
263*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(interval, info0, 16, 0xff)
264*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(cerr, info1, 1, 0x3)
265*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(type, info1, 3, 0x7)
266*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(hid, info1, 7, 0x1)
267*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(max_burst_size, info1, 8, 0xff)
268*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(max_packet_size, info1, 16, 0xffff)
269*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(dcs, deq_lo, 0, 0x1)
270*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(deq_lo, deq_lo, 4, 0xfffffff)
271*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(deq_hi, deq_hi, 0, 0xffffffff)
272*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(avg_trb_len, tx_info, 0, 0xffff)
273*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(max_esit_payload, tx_info, 16, 0xffff)
274*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(edtla, rsvd[0], 0, 0xffffff)
275*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(rsvd, rsvd[0], 24, 0x1)
276*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(partial_td, rsvd[0], 25, 0x1)
277*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(splitxstate, rsvd[0], 26, 0x1)
278*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(seq_num, rsvd[0], 27, 0x1f)
279*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(cerrcnt, rsvd[1], 18, 0x3)
280*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(data_offset, rsvd[2], 0, 0x1ffff)
281*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(numtrbs, rsvd[2], 22, 0x1f)
282*4882a593Smuzhiyun BUILD_EP_CONTEXT_RW(devaddr, rsvd[6], 0, 0x7f)
283*4882a593Smuzhiyun 
ep_ctx_read_deq_ptr(struct tegra_xudc_ep_context * ctx)284*4882a593Smuzhiyun static inline u64 ep_ctx_read_deq_ptr(struct tegra_xudc_ep_context *ctx)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	return ((u64)ep_ctx_read_deq_hi(ctx) << 32) |
287*4882a593Smuzhiyun 		(ep_ctx_read_deq_lo(ctx) << 4);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static inline void
ep_ctx_write_deq_ptr(struct tegra_xudc_ep_context * ctx,u64 addr)291*4882a593Smuzhiyun ep_ctx_write_deq_ptr(struct tegra_xudc_ep_context *ctx, u64 addr)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	ep_ctx_write_deq_lo(ctx, lower_32_bits(addr) >> 4);
294*4882a593Smuzhiyun 	ep_ctx_write_deq_hi(ctx, upper_32_bits(addr));
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun struct tegra_xudc_trb {
298*4882a593Smuzhiyun 	__le32 data_lo;
299*4882a593Smuzhiyun 	__le32 data_hi;
300*4882a593Smuzhiyun 	__le32 status;
301*4882a593Smuzhiyun 	__le32 control;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define TRB_TYPE_RSVD 0
305*4882a593Smuzhiyun #define TRB_TYPE_NORMAL 1
306*4882a593Smuzhiyun #define TRB_TYPE_SETUP_STAGE 2
307*4882a593Smuzhiyun #define TRB_TYPE_DATA_STAGE 3
308*4882a593Smuzhiyun #define TRB_TYPE_STATUS_STAGE 4
309*4882a593Smuzhiyun #define TRB_TYPE_ISOCH 5
310*4882a593Smuzhiyun #define TRB_TYPE_LINK 6
311*4882a593Smuzhiyun #define TRB_TYPE_TRANSFER_EVENT 32
312*4882a593Smuzhiyun #define TRB_TYPE_PORT_STATUS_CHANGE_EVENT 34
313*4882a593Smuzhiyun #define TRB_TYPE_STREAM 48
314*4882a593Smuzhiyun #define TRB_TYPE_SETUP_PACKET_EVENT 63
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define TRB_CMPL_CODE_INVALID 0
317*4882a593Smuzhiyun #define TRB_CMPL_CODE_SUCCESS 1
318*4882a593Smuzhiyun #define TRB_CMPL_CODE_DATA_BUFFER_ERR 2
319*4882a593Smuzhiyun #define TRB_CMPL_CODE_BABBLE_DETECTED_ERR 3
320*4882a593Smuzhiyun #define TRB_CMPL_CODE_USB_TRANS_ERR 4
321*4882a593Smuzhiyun #define TRB_CMPL_CODE_TRB_ERR 5
322*4882a593Smuzhiyun #define TRB_CMPL_CODE_STALL 6
323*4882a593Smuzhiyun #define TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR 10
324*4882a593Smuzhiyun #define TRB_CMPL_CODE_SHORT_PACKET 13
325*4882a593Smuzhiyun #define TRB_CMPL_CODE_RING_UNDERRUN 14
326*4882a593Smuzhiyun #define TRB_CMPL_CODE_RING_OVERRUN 15
327*4882a593Smuzhiyun #define TRB_CMPL_CODE_EVENT_RING_FULL_ERR 21
328*4882a593Smuzhiyun #define TRB_CMPL_CODE_STOPPED 26
329*4882a593Smuzhiyun #define TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN 31
330*4882a593Smuzhiyun #define TRB_CMPL_CODE_STREAM_NUMP_ERROR 219
331*4882a593Smuzhiyun #define TRB_CMPL_CODE_PRIME_PIPE_RECEIVED 220
332*4882a593Smuzhiyun #define TRB_CMPL_CODE_HOST_REJECTED 221
333*4882a593Smuzhiyun #define TRB_CMPL_CODE_CTRL_DIR_ERR 222
334*4882a593Smuzhiyun #define TRB_CMPL_CODE_CTRL_SEQNUM_ERR 223
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define BUILD_TRB_RW(name, member, shift, mask)				\
337*4882a593Smuzhiyun static inline u32 trb_read_##name(struct tegra_xudc_trb *trb)		\
338*4882a593Smuzhiyun {									\
339*4882a593Smuzhiyun 	return (le32_to_cpu(trb->member) >> (shift)) & (mask);		\
340*4882a593Smuzhiyun }									\
341*4882a593Smuzhiyun static inline void							\
342*4882a593Smuzhiyun trb_write_##name(struct tegra_xudc_trb *trb, u32 val)			\
343*4882a593Smuzhiyun {									\
344*4882a593Smuzhiyun 	u32 tmp;							\
345*4882a593Smuzhiyun 									\
346*4882a593Smuzhiyun 	tmp = le32_to_cpu(trb->member) & ~((mask) << (shift));		\
347*4882a593Smuzhiyun 	tmp |= (val & (mask)) << (shift);				\
348*4882a593Smuzhiyun 	trb->member = cpu_to_le32(tmp);					\
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun BUILD_TRB_RW(data_lo, data_lo, 0, 0xffffffff)
352*4882a593Smuzhiyun BUILD_TRB_RW(data_hi, data_hi, 0, 0xffffffff)
353*4882a593Smuzhiyun BUILD_TRB_RW(seq_num, status, 0, 0xffff)
354*4882a593Smuzhiyun BUILD_TRB_RW(transfer_len, status, 0, 0xffffff)
355*4882a593Smuzhiyun BUILD_TRB_RW(td_size, status, 17, 0x1f)
356*4882a593Smuzhiyun BUILD_TRB_RW(cmpl_code, status, 24, 0xff)
357*4882a593Smuzhiyun BUILD_TRB_RW(cycle, control, 0, 0x1)
358*4882a593Smuzhiyun BUILD_TRB_RW(toggle_cycle, control, 1, 0x1)
359*4882a593Smuzhiyun BUILD_TRB_RW(isp, control, 2, 0x1)
360*4882a593Smuzhiyun BUILD_TRB_RW(chain, control, 4, 0x1)
361*4882a593Smuzhiyun BUILD_TRB_RW(ioc, control, 5, 0x1)
362*4882a593Smuzhiyun BUILD_TRB_RW(type, control, 10, 0x3f)
363*4882a593Smuzhiyun BUILD_TRB_RW(stream_id, control, 16, 0xffff)
364*4882a593Smuzhiyun BUILD_TRB_RW(endpoint_id, control, 16, 0x1f)
365*4882a593Smuzhiyun BUILD_TRB_RW(tlbpc, control, 16, 0xf)
366*4882a593Smuzhiyun BUILD_TRB_RW(data_stage_dir, control, 16, 0x1)
367*4882a593Smuzhiyun BUILD_TRB_RW(frame_id, control, 20, 0x7ff)
368*4882a593Smuzhiyun BUILD_TRB_RW(sia, control, 31, 0x1)
369*4882a593Smuzhiyun 
trb_read_data_ptr(struct tegra_xudc_trb * trb)370*4882a593Smuzhiyun static inline u64 trb_read_data_ptr(struct tegra_xudc_trb *trb)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	return ((u64)trb_read_data_hi(trb) << 32) |
373*4882a593Smuzhiyun 		trb_read_data_lo(trb);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
trb_write_data_ptr(struct tegra_xudc_trb * trb,u64 addr)376*4882a593Smuzhiyun static inline void trb_write_data_ptr(struct tegra_xudc_trb *trb, u64 addr)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	trb_write_data_lo(trb, lower_32_bits(addr));
379*4882a593Smuzhiyun 	trb_write_data_hi(trb, upper_32_bits(addr));
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun struct tegra_xudc_request {
383*4882a593Smuzhiyun 	struct usb_request usb_req;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	size_t buf_queued;
386*4882a593Smuzhiyun 	unsigned int trbs_queued;
387*4882a593Smuzhiyun 	unsigned int trbs_needed;
388*4882a593Smuzhiyun 	bool need_zlp;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	struct tegra_xudc_trb *first_trb;
391*4882a593Smuzhiyun 	struct tegra_xudc_trb *last_trb;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	struct list_head list;
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun struct tegra_xudc_ep {
397*4882a593Smuzhiyun 	struct tegra_xudc *xudc;
398*4882a593Smuzhiyun 	struct usb_ep usb_ep;
399*4882a593Smuzhiyun 	unsigned int index;
400*4882a593Smuzhiyun 	char name[8];
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	struct tegra_xudc_ep_context *context;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define XUDC_TRANSFER_RING_SIZE 64
405*4882a593Smuzhiyun 	struct tegra_xudc_trb *transfer_ring;
406*4882a593Smuzhiyun 	dma_addr_t transfer_ring_phys;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	unsigned int enq_ptr;
409*4882a593Smuzhiyun 	unsigned int deq_ptr;
410*4882a593Smuzhiyun 	bool pcs;
411*4882a593Smuzhiyun 	bool ring_full;
412*4882a593Smuzhiyun 	bool stream_rejected;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	struct list_head queue;
415*4882a593Smuzhiyun 	const struct usb_endpoint_descriptor *desc;
416*4882a593Smuzhiyun 	const struct usb_ss_ep_comp_descriptor *comp_desc;
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun struct tegra_xudc_sel_timing {
420*4882a593Smuzhiyun 	__u8 u1sel;
421*4882a593Smuzhiyun 	__u8 u1pel;
422*4882a593Smuzhiyun 	__le16 u2sel;
423*4882a593Smuzhiyun 	__le16 u2pel;
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun enum tegra_xudc_setup_state {
427*4882a593Smuzhiyun 	WAIT_FOR_SETUP,
428*4882a593Smuzhiyun 	DATA_STAGE_XFER,
429*4882a593Smuzhiyun 	DATA_STAGE_RECV,
430*4882a593Smuzhiyun 	STATUS_STAGE_XFER,
431*4882a593Smuzhiyun 	STATUS_STAGE_RECV,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun struct tegra_xudc_setup_packet {
435*4882a593Smuzhiyun 	struct usb_ctrlrequest ctrl_req;
436*4882a593Smuzhiyun 	unsigned int seq_num;
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun struct tegra_xudc_save_regs {
440*4882a593Smuzhiyun 	u32 ctrl;
441*4882a593Smuzhiyun 	u32 portpm;
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun struct tegra_xudc {
445*4882a593Smuzhiyun 	struct device *dev;
446*4882a593Smuzhiyun 	const struct tegra_xudc_soc *soc;
447*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	spinlock_t lock;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	struct usb_gadget gadget;
452*4882a593Smuzhiyun 	struct usb_gadget_driver *driver;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define XUDC_NR_EVENT_RINGS 2
455*4882a593Smuzhiyun #define XUDC_EVENT_RING_SIZE 4096
456*4882a593Smuzhiyun 	struct tegra_xudc_trb *event_ring[XUDC_NR_EVENT_RINGS];
457*4882a593Smuzhiyun 	dma_addr_t event_ring_phys[XUDC_NR_EVENT_RINGS];
458*4882a593Smuzhiyun 	unsigned int event_ring_index;
459*4882a593Smuzhiyun 	unsigned int event_ring_deq_ptr;
460*4882a593Smuzhiyun 	bool ccs;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define XUDC_NR_EPS 32
463*4882a593Smuzhiyun 	struct tegra_xudc_ep ep[XUDC_NR_EPS];
464*4882a593Smuzhiyun 	struct tegra_xudc_ep_context *ep_context;
465*4882a593Smuzhiyun 	dma_addr_t ep_context_phys;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	struct device *genpd_dev_device;
468*4882a593Smuzhiyun 	struct device *genpd_dev_ss;
469*4882a593Smuzhiyun 	struct device_link *genpd_dl_device;
470*4882a593Smuzhiyun 	struct device_link *genpd_dl_ss;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	struct dma_pool *transfer_ring_pool;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	bool queued_setup_packet;
475*4882a593Smuzhiyun 	struct tegra_xudc_setup_packet setup_packet;
476*4882a593Smuzhiyun 	enum tegra_xudc_setup_state setup_state;
477*4882a593Smuzhiyun 	u16 setup_seq_num;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	u16 dev_addr;
480*4882a593Smuzhiyun 	u16 isoch_delay;
481*4882a593Smuzhiyun 	struct tegra_xudc_sel_timing sel_timing;
482*4882a593Smuzhiyun 	u8 test_mode_pattern;
483*4882a593Smuzhiyun 	u16 status_buf;
484*4882a593Smuzhiyun 	struct tegra_xudc_request *ep0_req;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	bool pullup;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	unsigned int nr_enabled_eps;
489*4882a593Smuzhiyun 	unsigned int nr_isoch_eps;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	unsigned int device_state;
492*4882a593Smuzhiyun 	unsigned int resume_state;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	int irq;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	void __iomem *base;
497*4882a593Smuzhiyun 	resource_size_t phys_base;
498*4882a593Smuzhiyun 	void __iomem *ipfs;
499*4882a593Smuzhiyun 	void __iomem *fpci;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	struct regulator_bulk_data *supplies;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	struct clk_bulk_data *clks;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	bool device_mode;
506*4882a593Smuzhiyun 	struct work_struct usb_role_sw_work;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	struct phy **usb3_phy;
509*4882a593Smuzhiyun 	struct phy *curr_usb3_phy;
510*4882a593Smuzhiyun 	struct phy **utmi_phy;
511*4882a593Smuzhiyun 	struct phy *curr_utmi_phy;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	struct tegra_xudc_save_regs saved_regs;
514*4882a593Smuzhiyun 	bool suspended;
515*4882a593Smuzhiyun 	bool powergated;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	struct usb_phy **usbphy;
518*4882a593Smuzhiyun 	struct usb_phy *curr_usbphy;
519*4882a593Smuzhiyun 	struct notifier_block vbus_nb;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	struct completion disconnect_complete;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	bool selfpowered;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun #define TOGGLE_VBUS_WAIT_MS 100
526*4882a593Smuzhiyun 	struct delayed_work plc_reset_work;
527*4882a593Smuzhiyun 	bool wait_csc;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	struct delayed_work port_reset_war_work;
530*4882a593Smuzhiyun 	bool wait_for_sec_prc;
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #define XUDC_TRB_MAX_BUFFER_SIZE 65536
534*4882a593Smuzhiyun #define XUDC_MAX_ISOCH_EPS 4
535*4882a593Smuzhiyun #define XUDC_INTERRUPT_MODERATION_US 0
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun static struct usb_endpoint_descriptor tegra_xudc_ep0_desc = {
538*4882a593Smuzhiyun 	.bLength = USB_DT_ENDPOINT_SIZE,
539*4882a593Smuzhiyun 	.bDescriptorType = USB_DT_ENDPOINT,
540*4882a593Smuzhiyun 	.bEndpointAddress = 0,
541*4882a593Smuzhiyun 	.bmAttributes = USB_ENDPOINT_XFER_CONTROL,
542*4882a593Smuzhiyun 	.wMaxPacketSize = cpu_to_le16(64),
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun struct tegra_xudc_soc {
546*4882a593Smuzhiyun 	const char * const *supply_names;
547*4882a593Smuzhiyun 	unsigned int num_supplies;
548*4882a593Smuzhiyun 	const char * const *clock_names;
549*4882a593Smuzhiyun 	unsigned int num_clks;
550*4882a593Smuzhiyun 	unsigned int num_phys;
551*4882a593Smuzhiyun 	bool u1_enable;
552*4882a593Smuzhiyun 	bool u2_enable;
553*4882a593Smuzhiyun 	bool lpm_enable;
554*4882a593Smuzhiyun 	bool invalid_seq_num;
555*4882a593Smuzhiyun 	bool pls_quirk;
556*4882a593Smuzhiyun 	bool port_reset_quirk;
557*4882a593Smuzhiyun 	bool port_speed_quirk;
558*4882a593Smuzhiyun 	bool has_ipfs;
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
fpci_readl(struct tegra_xudc * xudc,unsigned int offset)561*4882a593Smuzhiyun static inline u32 fpci_readl(struct tegra_xudc *xudc, unsigned int offset)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	return readl(xudc->fpci + offset);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
fpci_writel(struct tegra_xudc * xudc,u32 val,unsigned int offset)566*4882a593Smuzhiyun static inline void fpci_writel(struct tegra_xudc *xudc, u32 val,
567*4882a593Smuzhiyun 			       unsigned int offset)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	writel(val, xudc->fpci + offset);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
ipfs_readl(struct tegra_xudc * xudc,unsigned int offset)572*4882a593Smuzhiyun static inline u32 ipfs_readl(struct tegra_xudc *xudc, unsigned int offset)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	return readl(xudc->ipfs + offset);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
ipfs_writel(struct tegra_xudc * xudc,u32 val,unsigned int offset)577*4882a593Smuzhiyun static inline void ipfs_writel(struct tegra_xudc *xudc, u32 val,
578*4882a593Smuzhiyun 			       unsigned int offset)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	writel(val, xudc->ipfs + offset);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
xudc_readl(struct tegra_xudc * xudc,unsigned int offset)583*4882a593Smuzhiyun static inline u32 xudc_readl(struct tegra_xudc *xudc, unsigned int offset)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	return readl(xudc->base + offset);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
xudc_writel(struct tegra_xudc * xudc,u32 val,unsigned int offset)588*4882a593Smuzhiyun static inline void xudc_writel(struct tegra_xudc *xudc, u32 val,
589*4882a593Smuzhiyun 			       unsigned int offset)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	writel(val, xudc->base + offset);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
xudc_readl_poll(struct tegra_xudc * xudc,unsigned int offset,u32 mask,u32 val)594*4882a593Smuzhiyun static inline int xudc_readl_poll(struct tegra_xudc *xudc,
595*4882a593Smuzhiyun 				  unsigned int offset, u32 mask, u32 val)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	u32 regval;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return readl_poll_timeout_atomic(xudc->base + offset, regval,
600*4882a593Smuzhiyun 					 (regval & mask) == val, 1, 100);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
to_xudc(struct usb_gadget * gadget)603*4882a593Smuzhiyun static inline struct tegra_xudc *to_xudc(struct usb_gadget *gadget)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	return container_of(gadget, struct tegra_xudc, gadget);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
to_xudc_ep(struct usb_ep * ep)608*4882a593Smuzhiyun static inline struct tegra_xudc_ep *to_xudc_ep(struct usb_ep *ep)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	return container_of(ep, struct tegra_xudc_ep, usb_ep);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
to_xudc_req(struct usb_request * req)613*4882a593Smuzhiyun static inline struct tegra_xudc_request *to_xudc_req(struct usb_request *req)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	return container_of(req, struct tegra_xudc_request, usb_req);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
dump_trb(struct tegra_xudc * xudc,const char * type,struct tegra_xudc_trb * trb)618*4882a593Smuzhiyun static inline void dump_trb(struct tegra_xudc *xudc, const char *type,
619*4882a593Smuzhiyun 			    struct tegra_xudc_trb *trb)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	dev_dbg(xudc->dev,
622*4882a593Smuzhiyun 		"%s: %p, lo = %#x, hi = %#x, status = %#x, control = %#x\n",
623*4882a593Smuzhiyun 		type, trb, trb->data_lo, trb->data_hi, trb->status,
624*4882a593Smuzhiyun 		trb->control);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
tegra_xudc_limit_port_speed(struct tegra_xudc * xudc)627*4882a593Smuzhiyun static void tegra_xudc_limit_port_speed(struct tegra_xudc *xudc)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	u32 val;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* limit port speed to gen 1 */
632*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT56);
633*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK);
634*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX(0x260);
635*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT56);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT57);
638*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK);
639*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX(0x6D6);
640*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT57);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT65);
643*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK);
644*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID(0x4B0);
645*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT66);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT66);
648*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK);
649*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID(0x4B0);
650*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT66);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT67);
653*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK);
654*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID(0x4B0);
655*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT67);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT72);
658*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK);
659*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT(0x10);
660*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT72);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
tegra_xudc_restore_port_speed(struct tegra_xudc * xudc)663*4882a593Smuzhiyun static void tegra_xudc_restore_port_speed(struct tegra_xudc *xudc)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	u32 val;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* restore port speed to gen2 */
668*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT56);
669*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK);
670*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX(0x438);
671*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT56);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT57);
674*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK);
675*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX(0x528);
676*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT57);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT65);
679*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK);
680*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID(0xE10);
681*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT66);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT66);
684*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK);
685*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID(0x348);
686*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT66);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT67);
689*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK);
690*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID(0x5a0);
691*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT67);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT72);
694*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK);
695*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT(0x1c21);
696*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT72);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
tegra_xudc_device_mode_on(struct tegra_xudc * xudc)699*4882a593Smuzhiyun static void tegra_xudc_device_mode_on(struct tegra_xudc *xudc)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	int err;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	pm_runtime_get_sync(xudc->dev);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	err = phy_power_on(xudc->curr_utmi_phy);
706*4882a593Smuzhiyun 	if (err < 0)
707*4882a593Smuzhiyun 		dev_err(xudc->dev, "UTMI power on failed: %d\n", err);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	err = phy_power_on(xudc->curr_usb3_phy);
710*4882a593Smuzhiyun 	if (err < 0)
711*4882a593Smuzhiyun 		dev_err(xudc->dev, "USB3 PHY power on failed: %d\n", err);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "device mode on\n");
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG,
716*4882a593Smuzhiyun 			 USB_ROLE_DEVICE);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
tegra_xudc_device_mode_off(struct tegra_xudc * xudc)719*4882a593Smuzhiyun static void tegra_xudc_device_mode_off(struct tegra_xudc *xudc)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	bool connected = false;
722*4882a593Smuzhiyun 	u32 pls, val;
723*4882a593Smuzhiyun 	int err;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "device mode off\n");
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	connected = !!(xudc_readl(xudc, PORTSC) & PORTSC_CCS);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	reinit_completion(&xudc->disconnect_complete);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (xudc->soc->port_speed_quirk)
732*4882a593Smuzhiyun 		tegra_xudc_restore_port_speed(xudc);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG, USB_ROLE_NONE);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >>
737*4882a593Smuzhiyun 		PORTSC_PLS_SHIFT;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* Direct link to U0 if disconnected in RESUME or U2. */
740*4882a593Smuzhiyun 	if (xudc->soc->pls_quirk && xudc->gadget.speed == USB_SPEED_SUPER &&
741*4882a593Smuzhiyun 	    (pls == PORTSC_PLS_RESUME || pls == PORTSC_PLS_U2)) {
742*4882a593Smuzhiyun 		val = xudc_readl(xudc, PORTPM);
743*4882a593Smuzhiyun 		val |= PORTPM_FRWE;
744*4882a593Smuzhiyun 		xudc_writel(xudc, val, PORTPM);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		val = xudc_readl(xudc, PORTSC);
747*4882a593Smuzhiyun 		val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
748*4882a593Smuzhiyun 		val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0);
749*4882a593Smuzhiyun 		xudc_writel(xudc, val, PORTSC);
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* Wait for disconnect event. */
753*4882a593Smuzhiyun 	if (connected)
754*4882a593Smuzhiyun 		wait_for_completion(&xudc->disconnect_complete);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* Make sure interrupt handler has completed before powergating. */
757*4882a593Smuzhiyun 	synchronize_irq(xudc->irq);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	err = phy_power_off(xudc->curr_utmi_phy);
760*4882a593Smuzhiyun 	if (err < 0)
761*4882a593Smuzhiyun 		dev_err(xudc->dev, "UTMI PHY power off failed: %d\n", err);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	err = phy_power_off(xudc->curr_usb3_phy);
764*4882a593Smuzhiyun 	if (err < 0)
765*4882a593Smuzhiyun 		dev_err(xudc->dev, "USB3 PHY power off failed: %d\n", err);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	pm_runtime_put(xudc->dev);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
tegra_xudc_usb_role_sw_work(struct work_struct * work)770*4882a593Smuzhiyun static void tegra_xudc_usb_role_sw_work(struct work_struct *work)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct tegra_xudc *xudc = container_of(work, struct tegra_xudc,
773*4882a593Smuzhiyun 					       usb_role_sw_work);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (xudc->device_mode)
776*4882a593Smuzhiyun 		tegra_xudc_device_mode_on(xudc);
777*4882a593Smuzhiyun 	else
778*4882a593Smuzhiyun 		tegra_xudc_device_mode_off(xudc);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
tegra_xudc_get_phy_index(struct tegra_xudc * xudc,struct usb_phy * usbphy)781*4882a593Smuzhiyun static int tegra_xudc_get_phy_index(struct tegra_xudc *xudc,
782*4882a593Smuzhiyun 					      struct usb_phy *usbphy)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	unsigned int i;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++) {
787*4882a593Smuzhiyun 		if (xudc->usbphy[i] && usbphy == xudc->usbphy[i])
788*4882a593Smuzhiyun 			return i;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	dev_info(xudc->dev, "phy index could not be found for shared USB PHY");
792*4882a593Smuzhiyun 	return -1;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
tegra_xudc_vbus_notify(struct notifier_block * nb,unsigned long action,void * data)795*4882a593Smuzhiyun static int tegra_xudc_vbus_notify(struct notifier_block *nb,
796*4882a593Smuzhiyun 					 unsigned long action, void *data)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct tegra_xudc *xudc = container_of(nb, struct tegra_xudc,
799*4882a593Smuzhiyun 					       vbus_nb);
800*4882a593Smuzhiyun 	struct usb_phy *usbphy = (struct usb_phy *)data;
801*4882a593Smuzhiyun 	int phy_index;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s(): event is %d\n", __func__, usbphy->last_event);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if ((xudc->device_mode && usbphy->last_event == USB_EVENT_VBUS) ||
806*4882a593Smuzhiyun 	    (!xudc->device_mode && usbphy->last_event != USB_EVENT_VBUS)) {
807*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "Same role(%d) received. Ignore",
808*4882a593Smuzhiyun 			xudc->device_mode);
809*4882a593Smuzhiyun 		return NOTIFY_OK;
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	xudc->device_mode = (usbphy->last_event == USB_EVENT_VBUS) ? true :
813*4882a593Smuzhiyun 								     false;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	phy_index = tegra_xudc_get_phy_index(xudc, usbphy);
816*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s(): current phy index is %d\n", __func__,
817*4882a593Smuzhiyun 		phy_index);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	if (!xudc->suspended && phy_index != -1) {
820*4882a593Smuzhiyun 		xudc->curr_utmi_phy = xudc->utmi_phy[phy_index];
821*4882a593Smuzhiyun 		xudc->curr_usb3_phy = xudc->usb3_phy[phy_index];
822*4882a593Smuzhiyun 		xudc->curr_usbphy = usbphy;
823*4882a593Smuzhiyun 		schedule_work(&xudc->usb_role_sw_work);
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return NOTIFY_OK;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
tegra_xudc_plc_reset_work(struct work_struct * work)829*4882a593Smuzhiyun static void tegra_xudc_plc_reset_work(struct work_struct *work)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct delayed_work *dwork = to_delayed_work(work);
832*4882a593Smuzhiyun 	struct tegra_xudc *xudc = container_of(dwork, struct tegra_xudc,
833*4882a593Smuzhiyun 					       plc_reset_work);
834*4882a593Smuzhiyun 	unsigned long flags;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	if (xudc->wait_csc) {
839*4882a593Smuzhiyun 		u32 pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >>
840*4882a593Smuzhiyun 			PORTSC_PLS_SHIFT;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 		if (pls == PORTSC_PLS_INACTIVE) {
843*4882a593Smuzhiyun 			dev_info(xudc->dev, "PLS = Inactive. Toggle VBUS\n");
844*4882a593Smuzhiyun 			phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG,
845*4882a593Smuzhiyun 					 USB_ROLE_NONE);
846*4882a593Smuzhiyun 			phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG,
847*4882a593Smuzhiyun 					 USB_ROLE_DEVICE);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 			xudc->wait_csc = false;
850*4882a593Smuzhiyun 		}
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
tegra_xudc_port_reset_war_work(struct work_struct * work)856*4882a593Smuzhiyun static void tegra_xudc_port_reset_war_work(struct work_struct *work)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	struct delayed_work *dwork = to_delayed_work(work);
859*4882a593Smuzhiyun 	struct tegra_xudc *xudc =
860*4882a593Smuzhiyun 		container_of(dwork, struct tegra_xudc, port_reset_war_work);
861*4882a593Smuzhiyun 	unsigned long flags;
862*4882a593Smuzhiyun 	u32 pls;
863*4882a593Smuzhiyun 	int ret;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if (xudc->device_mode && xudc->wait_for_sec_prc) {
868*4882a593Smuzhiyun 		pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >>
869*4882a593Smuzhiyun 			PORTSC_PLS_SHIFT;
870*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "pls = %x\n", pls);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 		if (pls == PORTSC_PLS_DISABLED) {
873*4882a593Smuzhiyun 			dev_dbg(xudc->dev, "toggle vbus\n");
874*4882a593Smuzhiyun 			/* PRC doesn't complete in 100ms, toggle the vbus */
875*4882a593Smuzhiyun 			ret = tegra_phy_xusb_utmi_port_reset(
876*4882a593Smuzhiyun 				xudc->curr_utmi_phy);
877*4882a593Smuzhiyun 			if (ret == 1)
878*4882a593Smuzhiyun 				xudc->wait_for_sec_prc = 0;
879*4882a593Smuzhiyun 		}
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
trb_virt_to_phys(struct tegra_xudc_ep * ep,struct tegra_xudc_trb * trb)885*4882a593Smuzhiyun static dma_addr_t trb_virt_to_phys(struct tegra_xudc_ep *ep,
886*4882a593Smuzhiyun 				   struct tegra_xudc_trb *trb)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	unsigned int index;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	index = trb - ep->transfer_ring;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE))
893*4882a593Smuzhiyun 		return 0;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return (ep->transfer_ring_phys + index * sizeof(*trb));
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
trb_phys_to_virt(struct tegra_xudc_ep * ep,dma_addr_t addr)898*4882a593Smuzhiyun static struct tegra_xudc_trb *trb_phys_to_virt(struct tegra_xudc_ep *ep,
899*4882a593Smuzhiyun 					       dma_addr_t addr)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	struct tegra_xudc_trb *trb;
902*4882a593Smuzhiyun 	unsigned int index;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	index = (addr - ep->transfer_ring_phys) / sizeof(*trb);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE))
907*4882a593Smuzhiyun 		return NULL;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	trb = &ep->transfer_ring[index];
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return trb;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
ep_reload(struct tegra_xudc * xudc,unsigned int ep)914*4882a593Smuzhiyun static void ep_reload(struct tegra_xudc *xudc, unsigned int ep)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	xudc_writel(xudc, BIT(ep), EP_RELOAD);
917*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_RELOAD, BIT(ep), 0);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
ep_pause(struct tegra_xudc * xudc,unsigned int ep)920*4882a593Smuzhiyun static void ep_pause(struct tegra_xudc *xudc, unsigned int ep)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	u32 val;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	val = xudc_readl(xudc, EP_PAUSE);
925*4882a593Smuzhiyun 	if (val & BIT(ep))
926*4882a593Smuzhiyun 		return;
927*4882a593Smuzhiyun 	val |= BIT(ep);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	xudc_writel(xudc, val, EP_PAUSE);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	xudc_writel(xudc, BIT(ep), EP_STCHG);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
ep_unpause(struct tegra_xudc * xudc,unsigned int ep)936*4882a593Smuzhiyun static void ep_unpause(struct tegra_xudc *xudc, unsigned int ep)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	u32 val;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	val = xudc_readl(xudc, EP_PAUSE);
941*4882a593Smuzhiyun 	if (!(val & BIT(ep)))
942*4882a593Smuzhiyun 		return;
943*4882a593Smuzhiyun 	val &= ~BIT(ep);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	xudc_writel(xudc, val, EP_PAUSE);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	xudc_writel(xudc, BIT(ep), EP_STCHG);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
ep_unpause_all(struct tegra_xudc * xudc)952*4882a593Smuzhiyun static void ep_unpause_all(struct tegra_xudc *xudc)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	u32 val;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	val = xudc_readl(xudc, EP_PAUSE);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	xudc_writel(xudc, 0, EP_PAUSE);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_STCHG, val, val);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	xudc_writel(xudc, val, EP_STCHG);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
ep_halt(struct tegra_xudc * xudc,unsigned int ep)965*4882a593Smuzhiyun static void ep_halt(struct tegra_xudc *xudc, unsigned int ep)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	u32 val;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	val = xudc_readl(xudc, EP_HALT);
970*4882a593Smuzhiyun 	if (val & BIT(ep))
971*4882a593Smuzhiyun 		return;
972*4882a593Smuzhiyun 	val |= BIT(ep);
973*4882a593Smuzhiyun 	xudc_writel(xudc, val, EP_HALT);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	xudc_writel(xudc, BIT(ep), EP_STCHG);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
ep_unhalt(struct tegra_xudc * xudc,unsigned int ep)980*4882a593Smuzhiyun static void ep_unhalt(struct tegra_xudc *xudc, unsigned int ep)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	u32 val;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	val = xudc_readl(xudc, EP_HALT);
985*4882a593Smuzhiyun 	if (!(val & BIT(ep)))
986*4882a593Smuzhiyun 		return;
987*4882a593Smuzhiyun 	val &= ~BIT(ep);
988*4882a593Smuzhiyun 	xudc_writel(xudc, val, EP_HALT);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	xudc_writel(xudc, BIT(ep), EP_STCHG);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
ep_unhalt_all(struct tegra_xudc * xudc)995*4882a593Smuzhiyun static void ep_unhalt_all(struct tegra_xudc *xudc)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	u32 val;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	val = xudc_readl(xudc, EP_HALT);
1000*4882a593Smuzhiyun 	if (!val)
1001*4882a593Smuzhiyun 		return;
1002*4882a593Smuzhiyun 	xudc_writel(xudc, 0, EP_HALT);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_STCHG, val, val);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	xudc_writel(xudc, val, EP_STCHG);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
ep_wait_for_stopped(struct tegra_xudc * xudc,unsigned int ep)1009*4882a593Smuzhiyun static void ep_wait_for_stopped(struct tegra_xudc *xudc, unsigned int ep)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_STOPPED, BIT(ep), BIT(ep));
1012*4882a593Smuzhiyun 	xudc_writel(xudc, BIT(ep), EP_STOPPED);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
ep_wait_for_inactive(struct tegra_xudc * xudc,unsigned int ep)1015*4882a593Smuzhiyun static void ep_wait_for_inactive(struct tegra_xudc *xudc, unsigned int ep)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	xudc_readl_poll(xudc, EP_THREAD_ACTIVE, BIT(ep), 0);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
tegra_xudc_req_done(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req,int status)1020*4882a593Smuzhiyun static void tegra_xudc_req_done(struct tegra_xudc_ep *ep,
1021*4882a593Smuzhiyun 				struct tegra_xudc_request *req, int status)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "completing request %p on EP %u with status %d\n",
1026*4882a593Smuzhiyun 		 req, ep->index, status);
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	if (likely(req->usb_req.status == -EINPROGRESS))
1029*4882a593Smuzhiyun 		req->usb_req.status = status;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	list_del_init(&req->list);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (usb_endpoint_xfer_control(ep->desc)) {
1034*4882a593Smuzhiyun 		usb_gadget_unmap_request(&xudc->gadget, &req->usb_req,
1035*4882a593Smuzhiyun 					 (xudc->setup_state ==
1036*4882a593Smuzhiyun 					  DATA_STAGE_XFER));
1037*4882a593Smuzhiyun 	} else {
1038*4882a593Smuzhiyun 		usb_gadget_unmap_request(&xudc->gadget, &req->usb_req,
1039*4882a593Smuzhiyun 					 usb_endpoint_dir_in(ep->desc));
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	spin_unlock(&xudc->lock);
1043*4882a593Smuzhiyun 	usb_gadget_giveback_request(&ep->usb_ep, &req->usb_req);
1044*4882a593Smuzhiyun 	spin_lock(&xudc->lock);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
tegra_xudc_ep_nuke(struct tegra_xudc_ep * ep,int status)1047*4882a593Smuzhiyun static void tegra_xudc_ep_nuke(struct tegra_xudc_ep *ep, int status)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	struct tegra_xudc_request *req;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	while (!list_empty(&ep->queue)) {
1052*4882a593Smuzhiyun 		req = list_first_entry(&ep->queue, struct tegra_xudc_request,
1053*4882a593Smuzhiyun 				       list);
1054*4882a593Smuzhiyun 		tegra_xudc_req_done(ep, req, status);
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun 
ep_available_trbs(struct tegra_xudc_ep * ep)1058*4882a593Smuzhiyun static unsigned int ep_available_trbs(struct tegra_xudc_ep *ep)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	if (ep->ring_full)
1061*4882a593Smuzhiyun 		return 0;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	if (ep->deq_ptr > ep->enq_ptr)
1064*4882a593Smuzhiyun 		return ep->deq_ptr - ep->enq_ptr - 1;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	return XUDC_TRANSFER_RING_SIZE - (ep->enq_ptr - ep->deq_ptr) - 2;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
tegra_xudc_queue_one_trb(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req,struct tegra_xudc_trb * trb,bool ioc)1069*4882a593Smuzhiyun static void tegra_xudc_queue_one_trb(struct tegra_xudc_ep *ep,
1070*4882a593Smuzhiyun 				     struct tegra_xudc_request *req,
1071*4882a593Smuzhiyun 				     struct tegra_xudc_trb *trb,
1072*4882a593Smuzhiyun 				     bool ioc)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1075*4882a593Smuzhiyun 	dma_addr_t buf_addr;
1076*4882a593Smuzhiyun 	size_t len;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	len = min_t(size_t, XUDC_TRB_MAX_BUFFER_SIZE, req->usb_req.length -
1079*4882a593Smuzhiyun 		    req->buf_queued);
1080*4882a593Smuzhiyun 	if (len > 0)
1081*4882a593Smuzhiyun 		buf_addr = req->usb_req.dma + req->buf_queued;
1082*4882a593Smuzhiyun 	else
1083*4882a593Smuzhiyun 		buf_addr = 0;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	trb_write_data_ptr(trb, buf_addr);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	trb_write_transfer_len(trb, len);
1088*4882a593Smuzhiyun 	trb_write_td_size(trb, req->trbs_needed - req->trbs_queued - 1);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if (req->trbs_queued == req->trbs_needed - 1 ||
1091*4882a593Smuzhiyun 		(req->need_zlp && req->trbs_queued == req->trbs_needed - 2))
1092*4882a593Smuzhiyun 		trb_write_chain(trb, 0);
1093*4882a593Smuzhiyun 	else
1094*4882a593Smuzhiyun 		trb_write_chain(trb, 1);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	trb_write_ioc(trb, ioc);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (usb_endpoint_dir_out(ep->desc) ||
1099*4882a593Smuzhiyun 	    (usb_endpoint_xfer_control(ep->desc) &&
1100*4882a593Smuzhiyun 	     (xudc->setup_state == DATA_STAGE_RECV)))
1101*4882a593Smuzhiyun 		trb_write_isp(trb, 1);
1102*4882a593Smuzhiyun 	else
1103*4882a593Smuzhiyun 		trb_write_isp(trb, 0);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	if (usb_endpoint_xfer_control(ep->desc)) {
1106*4882a593Smuzhiyun 		if (xudc->setup_state == DATA_STAGE_XFER ||
1107*4882a593Smuzhiyun 		    xudc->setup_state == DATA_STAGE_RECV)
1108*4882a593Smuzhiyun 			trb_write_type(trb, TRB_TYPE_DATA_STAGE);
1109*4882a593Smuzhiyun 		else
1110*4882a593Smuzhiyun 			trb_write_type(trb, TRB_TYPE_STATUS_STAGE);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 		if (xudc->setup_state == DATA_STAGE_XFER ||
1113*4882a593Smuzhiyun 		    xudc->setup_state == STATUS_STAGE_XFER)
1114*4882a593Smuzhiyun 			trb_write_data_stage_dir(trb, 1);
1115*4882a593Smuzhiyun 		else
1116*4882a593Smuzhiyun 			trb_write_data_stage_dir(trb, 0);
1117*4882a593Smuzhiyun 	} else if (usb_endpoint_xfer_isoc(ep->desc)) {
1118*4882a593Smuzhiyun 		trb_write_type(trb, TRB_TYPE_ISOCH);
1119*4882a593Smuzhiyun 		trb_write_sia(trb, 1);
1120*4882a593Smuzhiyun 		trb_write_frame_id(trb, 0);
1121*4882a593Smuzhiyun 		trb_write_tlbpc(trb, 0);
1122*4882a593Smuzhiyun 	} else if (usb_ss_max_streams(ep->comp_desc)) {
1123*4882a593Smuzhiyun 		trb_write_type(trb, TRB_TYPE_STREAM);
1124*4882a593Smuzhiyun 		trb_write_stream_id(trb, req->usb_req.stream_id);
1125*4882a593Smuzhiyun 	} else {
1126*4882a593Smuzhiyun 		trb_write_type(trb, TRB_TYPE_NORMAL);
1127*4882a593Smuzhiyun 		trb_write_stream_id(trb, 0);
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	trb_write_cycle(trb, ep->pcs);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	req->trbs_queued++;
1133*4882a593Smuzhiyun 	req->buf_queued += len;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	dump_trb(xudc, "TRANSFER", trb);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
tegra_xudc_queue_trbs(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req)1138*4882a593Smuzhiyun static unsigned int tegra_xudc_queue_trbs(struct tegra_xudc_ep *ep,
1139*4882a593Smuzhiyun 					  struct tegra_xudc_request *req)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	unsigned int i, count, available;
1142*4882a593Smuzhiyun 	bool wait_td = false;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	available = ep_available_trbs(ep);
1145*4882a593Smuzhiyun 	count = req->trbs_needed - req->trbs_queued;
1146*4882a593Smuzhiyun 	if (available < count) {
1147*4882a593Smuzhiyun 		count = available;
1148*4882a593Smuzhiyun 		ep->ring_full = true;
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	/*
1152*4882a593Smuzhiyun 	 * To generate zero-length packet on USB bus, SW needs schedule a
1153*4882a593Smuzhiyun 	 * standalone zero-length TD. According to HW's behavior, SW needs
1154*4882a593Smuzhiyun 	 * to schedule TDs in different ways for different endpoint types.
1155*4882a593Smuzhiyun 	 *
1156*4882a593Smuzhiyun 	 * For control endpoint:
1157*4882a593Smuzhiyun 	 * - Data stage TD (IOC = 1, CH = 0)
1158*4882a593Smuzhiyun 	 * - Ring doorbell and wait transfer event
1159*4882a593Smuzhiyun 	 * - Data stage TD for ZLP (IOC = 1, CH = 0)
1160*4882a593Smuzhiyun 	 * - Ring doorbell
1161*4882a593Smuzhiyun 	 *
1162*4882a593Smuzhiyun 	 * For bulk and interrupt endpoints:
1163*4882a593Smuzhiyun 	 * - Normal transfer TD (IOC = 0, CH = 0)
1164*4882a593Smuzhiyun 	 * - Normal transfer TD for ZLP (IOC = 1, CH = 0)
1165*4882a593Smuzhiyun 	 * - Ring doorbell
1166*4882a593Smuzhiyun 	 */
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (req->need_zlp && usb_endpoint_xfer_control(ep->desc) && count > 1)
1169*4882a593Smuzhiyun 		wait_td = true;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	if (!req->first_trb)
1172*4882a593Smuzhiyun 		req->first_trb = &ep->transfer_ring[ep->enq_ptr];
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
1175*4882a593Smuzhiyun 		struct tegra_xudc_trb *trb = &ep->transfer_ring[ep->enq_ptr];
1176*4882a593Smuzhiyun 		bool ioc = false;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 		if ((i == count - 1) || (wait_td && i == count - 2))
1179*4882a593Smuzhiyun 			ioc = true;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 		tegra_xudc_queue_one_trb(ep, req, trb, ioc);
1182*4882a593Smuzhiyun 		req->last_trb = trb;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 		ep->enq_ptr++;
1185*4882a593Smuzhiyun 		if (ep->enq_ptr == XUDC_TRANSFER_RING_SIZE - 1) {
1186*4882a593Smuzhiyun 			trb = &ep->transfer_ring[ep->enq_ptr];
1187*4882a593Smuzhiyun 			trb_write_cycle(trb, ep->pcs);
1188*4882a593Smuzhiyun 			ep->pcs = !ep->pcs;
1189*4882a593Smuzhiyun 			ep->enq_ptr = 0;
1190*4882a593Smuzhiyun 		}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		if (ioc)
1193*4882a593Smuzhiyun 			break;
1194*4882a593Smuzhiyun 	}
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return count;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
tegra_xudc_ep_ring_doorbell(struct tegra_xudc_ep * ep)1199*4882a593Smuzhiyun static void tegra_xudc_ep_ring_doorbell(struct tegra_xudc_ep *ep)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1202*4882a593Smuzhiyun 	u32 val;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	if (list_empty(&ep->queue))
1205*4882a593Smuzhiyun 		return;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	val = DB_TARGET(ep->index);
1208*4882a593Smuzhiyun 	if (usb_endpoint_xfer_control(ep->desc)) {
1209*4882a593Smuzhiyun 		val |= DB_STREAMID(xudc->setup_seq_num);
1210*4882a593Smuzhiyun 	} else if (usb_ss_max_streams(ep->comp_desc) > 0) {
1211*4882a593Smuzhiyun 		struct tegra_xudc_request *req;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 		/* Don't ring doorbell if the stream has been rejected. */
1214*4882a593Smuzhiyun 		if (ep->stream_rejected)
1215*4882a593Smuzhiyun 			return;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 		req = list_first_entry(&ep->queue, struct tegra_xudc_request,
1218*4882a593Smuzhiyun 				       list);
1219*4882a593Smuzhiyun 		val |= DB_STREAMID(req->usb_req.stream_id);
1220*4882a593Smuzhiyun 	}
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "ring doorbell: %#x\n", val);
1223*4882a593Smuzhiyun 	xudc_writel(xudc, val, DB);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun 
tegra_xudc_ep_kick_queue(struct tegra_xudc_ep * ep)1226*4882a593Smuzhiyun static void tegra_xudc_ep_kick_queue(struct tegra_xudc_ep *ep)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun 	struct tegra_xudc_request *req;
1229*4882a593Smuzhiyun 	bool trbs_queued = false;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	list_for_each_entry(req, &ep->queue, list) {
1232*4882a593Smuzhiyun 		if (ep->ring_full)
1233*4882a593Smuzhiyun 			break;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 		if (tegra_xudc_queue_trbs(ep, req) > 0)
1236*4882a593Smuzhiyun 			trbs_queued = true;
1237*4882a593Smuzhiyun 	}
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	if (trbs_queued)
1240*4882a593Smuzhiyun 		tegra_xudc_ep_ring_doorbell(ep);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun static int
__tegra_xudc_ep_queue(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req)1244*4882a593Smuzhiyun __tegra_xudc_ep_queue(struct tegra_xudc_ep *ep, struct tegra_xudc_request *req)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1247*4882a593Smuzhiyun 	int err;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	if (usb_endpoint_xfer_control(ep->desc) && !list_empty(&ep->queue)) {
1250*4882a593Smuzhiyun 		dev_err(xudc->dev, "control EP has pending transfers\n");
1251*4882a593Smuzhiyun 		return -EINVAL;
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (usb_endpoint_xfer_control(ep->desc)) {
1255*4882a593Smuzhiyun 		err = usb_gadget_map_request(&xudc->gadget, &req->usb_req,
1256*4882a593Smuzhiyun 					     (xudc->setup_state ==
1257*4882a593Smuzhiyun 					      DATA_STAGE_XFER));
1258*4882a593Smuzhiyun 	} else {
1259*4882a593Smuzhiyun 		err = usb_gadget_map_request(&xudc->gadget, &req->usb_req,
1260*4882a593Smuzhiyun 					     usb_endpoint_dir_in(ep->desc));
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	if (err < 0) {
1264*4882a593Smuzhiyun 		dev_err(xudc->dev, "failed to map request: %d\n", err);
1265*4882a593Smuzhiyun 		return err;
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	req->first_trb = NULL;
1269*4882a593Smuzhiyun 	req->last_trb = NULL;
1270*4882a593Smuzhiyun 	req->buf_queued = 0;
1271*4882a593Smuzhiyun 	req->trbs_queued = 0;
1272*4882a593Smuzhiyun 	req->need_zlp = false;
1273*4882a593Smuzhiyun 	req->trbs_needed = DIV_ROUND_UP(req->usb_req.length,
1274*4882a593Smuzhiyun 					XUDC_TRB_MAX_BUFFER_SIZE);
1275*4882a593Smuzhiyun 	if (req->usb_req.length == 0)
1276*4882a593Smuzhiyun 		req->trbs_needed++;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (!usb_endpoint_xfer_isoc(ep->desc) &&
1279*4882a593Smuzhiyun 	    req->usb_req.zero && req->usb_req.length &&
1280*4882a593Smuzhiyun 	    ((req->usb_req.length % ep->usb_ep.maxpacket) == 0)) {
1281*4882a593Smuzhiyun 		req->trbs_needed++;
1282*4882a593Smuzhiyun 		req->need_zlp = true;
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	req->usb_req.status = -EINPROGRESS;
1286*4882a593Smuzhiyun 	req->usb_req.actual = 0;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	list_add_tail(&req->list, &ep->queue);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	tegra_xudc_ep_kick_queue(ep);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	return 0;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun static int
tegra_xudc_ep_queue(struct usb_ep * usb_ep,struct usb_request * usb_req,gfp_t gfp)1296*4882a593Smuzhiyun tegra_xudc_ep_queue(struct usb_ep *usb_ep, struct usb_request *usb_req,
1297*4882a593Smuzhiyun 		    gfp_t gfp)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	struct tegra_xudc_request *req;
1300*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep;
1301*4882a593Smuzhiyun 	struct tegra_xudc *xudc;
1302*4882a593Smuzhiyun 	unsigned long flags;
1303*4882a593Smuzhiyun 	int ret;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	if (!usb_ep || !usb_req)
1306*4882a593Smuzhiyun 		return -EINVAL;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	ep = to_xudc_ep(usb_ep);
1309*4882a593Smuzhiyun 	req = to_xudc_req(usb_req);
1310*4882a593Smuzhiyun 	xudc = ep->xudc;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
1313*4882a593Smuzhiyun 	if (xudc->powergated || !ep->desc) {
1314*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
1315*4882a593Smuzhiyun 		goto unlock;
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	ret = __tegra_xudc_ep_queue(ep, req);
1319*4882a593Smuzhiyun unlock:
1320*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	return ret;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun 
squeeze_transfer_ring(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req)1325*4882a593Smuzhiyun static void squeeze_transfer_ring(struct tegra_xudc_ep *ep,
1326*4882a593Smuzhiyun 				  struct tegra_xudc_request *req)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun 	struct tegra_xudc_trb *trb = req->first_trb;
1329*4882a593Smuzhiyun 	bool pcs_enq = trb_read_cycle(trb);
1330*4882a593Smuzhiyun 	bool pcs;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	/*
1333*4882a593Smuzhiyun 	 * Clear out all the TRBs part of or after the cancelled request,
1334*4882a593Smuzhiyun 	 * and must correct trb cycle bit to the last un-enqueued state.
1335*4882a593Smuzhiyun 	 */
1336*4882a593Smuzhiyun 	while (trb != &ep->transfer_ring[ep->enq_ptr]) {
1337*4882a593Smuzhiyun 		pcs = trb_read_cycle(trb);
1338*4882a593Smuzhiyun 		memset(trb, 0, sizeof(*trb));
1339*4882a593Smuzhiyun 		trb_write_cycle(trb, !pcs);
1340*4882a593Smuzhiyun 		trb++;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 		if (trb_read_type(trb) == TRB_TYPE_LINK)
1343*4882a593Smuzhiyun 			trb = ep->transfer_ring;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Requests will be re-queued at the start of the cancelled request. */
1347*4882a593Smuzhiyun 	ep->enq_ptr = req->first_trb - ep->transfer_ring;
1348*4882a593Smuzhiyun 	/*
1349*4882a593Smuzhiyun 	 * Retrieve the correct cycle bit state from the first trb of
1350*4882a593Smuzhiyun 	 * the cancelled request.
1351*4882a593Smuzhiyun 	 */
1352*4882a593Smuzhiyun 	ep->pcs = pcs_enq;
1353*4882a593Smuzhiyun 	ep->ring_full = false;
1354*4882a593Smuzhiyun 	list_for_each_entry_continue(req, &ep->queue, list) {
1355*4882a593Smuzhiyun 		req->usb_req.status = -EINPROGRESS;
1356*4882a593Smuzhiyun 		req->usb_req.actual = 0;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 		req->first_trb = NULL;
1359*4882a593Smuzhiyun 		req->last_trb = NULL;
1360*4882a593Smuzhiyun 		req->buf_queued = 0;
1361*4882a593Smuzhiyun 		req->trbs_queued = 0;
1362*4882a593Smuzhiyun 	}
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun /*
1366*4882a593Smuzhiyun  * Determine if the given TRB is in the range [first trb, last trb] for the
1367*4882a593Smuzhiyun  * given request.
1368*4882a593Smuzhiyun  */
trb_in_request(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req,struct tegra_xudc_trb * trb)1369*4882a593Smuzhiyun static bool trb_in_request(struct tegra_xudc_ep *ep,
1370*4882a593Smuzhiyun 			   struct tegra_xudc_request *req,
1371*4882a593Smuzhiyun 			   struct tegra_xudc_trb *trb)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	dev_dbg(ep->xudc->dev, "%s: request %p -> %p; trb %p\n", __func__,
1374*4882a593Smuzhiyun 		req->first_trb, req->last_trb, trb);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	if (trb >= req->first_trb && (trb <= req->last_trb ||
1377*4882a593Smuzhiyun 				      req->last_trb < req->first_trb))
1378*4882a593Smuzhiyun 		return true;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	if (trb < req->first_trb && trb <= req->last_trb &&
1381*4882a593Smuzhiyun 	    req->last_trb < req->first_trb)
1382*4882a593Smuzhiyun 		return true;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	return false;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun /*
1388*4882a593Smuzhiyun  * Determine if the given TRB is in the range [EP enqueue pointer, first TRB)
1389*4882a593Smuzhiyun  * for the given endpoint and request.
1390*4882a593Smuzhiyun  */
trb_before_request(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req,struct tegra_xudc_trb * trb)1391*4882a593Smuzhiyun static bool trb_before_request(struct tegra_xudc_ep *ep,
1392*4882a593Smuzhiyun 			       struct tegra_xudc_request *req,
1393*4882a593Smuzhiyun 			       struct tegra_xudc_trb *trb)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	struct tegra_xudc_trb *enq_trb = &ep->transfer_ring[ep->enq_ptr];
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	dev_dbg(ep->xudc->dev, "%s: request %p -> %p; enq ptr: %p; trb %p\n",
1398*4882a593Smuzhiyun 		__func__, req->first_trb, req->last_trb, enq_trb, trb);
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	if (trb < req->first_trb && (enq_trb <= trb ||
1401*4882a593Smuzhiyun 				     req->first_trb < enq_trb))
1402*4882a593Smuzhiyun 		return true;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	if (trb > req->first_trb && req->first_trb < enq_trb && enq_trb <= trb)
1405*4882a593Smuzhiyun 		return true;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	return false;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun static int
__tegra_xudc_ep_dequeue(struct tegra_xudc_ep * ep,struct tegra_xudc_request * req)1411*4882a593Smuzhiyun __tegra_xudc_ep_dequeue(struct tegra_xudc_ep *ep,
1412*4882a593Smuzhiyun 			struct tegra_xudc_request *req)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1415*4882a593Smuzhiyun 	struct tegra_xudc_request *r;
1416*4882a593Smuzhiyun 	struct tegra_xudc_trb *deq_trb;
1417*4882a593Smuzhiyun 	bool busy, kick_queue = false;
1418*4882a593Smuzhiyun 	int ret = 0;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	/* Make sure the request is actually queued to this endpoint. */
1421*4882a593Smuzhiyun 	list_for_each_entry(r, &ep->queue, list) {
1422*4882a593Smuzhiyun 		if (r == req)
1423*4882a593Smuzhiyun 			break;
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (r != req)
1427*4882a593Smuzhiyun 		return -EINVAL;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	/* Request hasn't been queued in the transfer ring yet. */
1430*4882a593Smuzhiyun 	if (!req->trbs_queued) {
1431*4882a593Smuzhiyun 		tegra_xudc_req_done(ep, req, -ECONNRESET);
1432*4882a593Smuzhiyun 		return 0;
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	/* Halt DMA for this endpiont. */
1436*4882a593Smuzhiyun 	if (ep_ctx_read_state(ep->context) == EP_STATE_RUNNING) {
1437*4882a593Smuzhiyun 		ep_pause(xudc, ep->index);
1438*4882a593Smuzhiyun 		ep_wait_for_inactive(xudc, ep->index);
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	deq_trb = trb_phys_to_virt(ep, ep_ctx_read_deq_ptr(ep->context));
1442*4882a593Smuzhiyun 	/* Is the hardware processing the TRB at the dequeue pointer? */
1443*4882a593Smuzhiyun 	busy = (trb_read_cycle(deq_trb) == ep_ctx_read_dcs(ep->context));
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	if (trb_in_request(ep, req, deq_trb) && busy) {
1446*4882a593Smuzhiyun 		/*
1447*4882a593Smuzhiyun 		 * Request has been partially completed or it hasn't
1448*4882a593Smuzhiyun 		 * started processing yet.
1449*4882a593Smuzhiyun 		 */
1450*4882a593Smuzhiyun 		dma_addr_t deq_ptr;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 		squeeze_transfer_ring(ep, req);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		req->usb_req.actual = ep_ctx_read_edtla(ep->context);
1455*4882a593Smuzhiyun 		tegra_xudc_req_done(ep, req, -ECONNRESET);
1456*4882a593Smuzhiyun 		kick_queue = true;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		/* EDTLA is > 0: request has been partially completed */
1459*4882a593Smuzhiyun 		if (req->usb_req.actual > 0) {
1460*4882a593Smuzhiyun 			/*
1461*4882a593Smuzhiyun 			 * Abort the pending transfer and update the dequeue
1462*4882a593Smuzhiyun 			 * pointer
1463*4882a593Smuzhiyun 			 */
1464*4882a593Smuzhiyun 			ep_ctx_write_edtla(ep->context, 0);
1465*4882a593Smuzhiyun 			ep_ctx_write_partial_td(ep->context, 0);
1466*4882a593Smuzhiyun 			ep_ctx_write_data_offset(ep->context, 0);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 			deq_ptr = trb_virt_to_phys(ep,
1469*4882a593Smuzhiyun 					&ep->transfer_ring[ep->enq_ptr]);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 			if (dma_mapping_error(xudc->dev, deq_ptr)) {
1472*4882a593Smuzhiyun 				ret = -EINVAL;
1473*4882a593Smuzhiyun 			} else {
1474*4882a593Smuzhiyun 				ep_ctx_write_deq_ptr(ep->context, deq_ptr);
1475*4882a593Smuzhiyun 				ep_ctx_write_dcs(ep->context, ep->pcs);
1476*4882a593Smuzhiyun 				ep_reload(xudc, ep->index);
1477*4882a593Smuzhiyun 			}
1478*4882a593Smuzhiyun 		}
1479*4882a593Smuzhiyun 	} else if (trb_before_request(ep, req, deq_trb) && busy) {
1480*4882a593Smuzhiyun 		/* Request hasn't started processing yet. */
1481*4882a593Smuzhiyun 		squeeze_transfer_ring(ep, req);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 		tegra_xudc_req_done(ep, req, -ECONNRESET);
1484*4882a593Smuzhiyun 		kick_queue = true;
1485*4882a593Smuzhiyun 	} else {
1486*4882a593Smuzhiyun 		/*
1487*4882a593Smuzhiyun 		 * Request has completed, but we haven't processed the
1488*4882a593Smuzhiyun 		 * completion event yet.
1489*4882a593Smuzhiyun 		 */
1490*4882a593Smuzhiyun 		tegra_xudc_req_done(ep, req, -ECONNRESET);
1491*4882a593Smuzhiyun 		ret = -EINVAL;
1492*4882a593Smuzhiyun 	}
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/* Resume the endpoint. */
1495*4882a593Smuzhiyun 	ep_unpause(xudc, ep->index);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	if (kick_queue)
1498*4882a593Smuzhiyun 		tegra_xudc_ep_kick_queue(ep);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	return ret;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun static int
tegra_xudc_ep_dequeue(struct usb_ep * usb_ep,struct usb_request * usb_req)1504*4882a593Smuzhiyun tegra_xudc_ep_dequeue(struct usb_ep *usb_ep, struct usb_request *usb_req)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun 	struct tegra_xudc_request *req;
1507*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep;
1508*4882a593Smuzhiyun 	struct tegra_xudc *xudc;
1509*4882a593Smuzhiyun 	unsigned long flags;
1510*4882a593Smuzhiyun 	int ret;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	if (!usb_ep || !usb_req)
1513*4882a593Smuzhiyun 		return -EINVAL;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	ep = to_xudc_ep(usb_ep);
1516*4882a593Smuzhiyun 	req = to_xudc_req(usb_req);
1517*4882a593Smuzhiyun 	xudc = ep->xudc;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	if (xudc->powergated || !ep->desc) {
1522*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
1523*4882a593Smuzhiyun 		goto unlock;
1524*4882a593Smuzhiyun 	}
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	ret = __tegra_xudc_ep_dequeue(ep, req);
1527*4882a593Smuzhiyun unlock:
1528*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	return ret;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun 
__tegra_xudc_ep_set_halt(struct tegra_xudc_ep * ep,bool halt)1533*4882a593Smuzhiyun static int __tegra_xudc_ep_set_halt(struct tegra_xudc_ep *ep, bool halt)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	if (!ep->desc)
1538*4882a593Smuzhiyun 		return -EINVAL;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	if (usb_endpoint_xfer_isoc(ep->desc)) {
1541*4882a593Smuzhiyun 		dev_err(xudc->dev, "can't halt isochronous EP\n");
1542*4882a593Smuzhiyun 		return -ENOTSUPP;
1543*4882a593Smuzhiyun 	}
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	if (!!(xudc_readl(xudc, EP_HALT) & BIT(ep->index)) == halt) {
1546*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "EP %u already %s\n", ep->index,
1547*4882a593Smuzhiyun 			halt ? "halted" : "not halted");
1548*4882a593Smuzhiyun 		return 0;
1549*4882a593Smuzhiyun 	}
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	if (halt) {
1552*4882a593Smuzhiyun 		ep_halt(xudc, ep->index);
1553*4882a593Smuzhiyun 	} else {
1554*4882a593Smuzhiyun 		ep_ctx_write_state(ep->context, EP_STATE_DISABLED);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 		ep_reload(xudc, ep->index);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 		ep_ctx_write_state(ep->context, EP_STATE_RUNNING);
1559*4882a593Smuzhiyun 		ep_ctx_write_rsvd(ep->context, 0);
1560*4882a593Smuzhiyun 		ep_ctx_write_partial_td(ep->context, 0);
1561*4882a593Smuzhiyun 		ep_ctx_write_splitxstate(ep->context, 0);
1562*4882a593Smuzhiyun 		ep_ctx_write_seq_num(ep->context, 0);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 		ep_reload(xudc, ep->index);
1565*4882a593Smuzhiyun 		ep_unpause(xudc, ep->index);
1566*4882a593Smuzhiyun 		ep_unhalt(xudc, ep->index);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 		tegra_xudc_ep_ring_doorbell(ep);
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	return 0;
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun 
tegra_xudc_ep_set_halt(struct usb_ep * usb_ep,int value)1574*4882a593Smuzhiyun static int tegra_xudc_ep_set_halt(struct usb_ep *usb_ep, int value)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep;
1577*4882a593Smuzhiyun 	struct tegra_xudc *xudc;
1578*4882a593Smuzhiyun 	unsigned long flags;
1579*4882a593Smuzhiyun 	int ret;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	if (!usb_ep)
1582*4882a593Smuzhiyun 		return -EINVAL;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	ep = to_xudc_ep(usb_ep);
1585*4882a593Smuzhiyun 	xudc = ep->xudc;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
1588*4882a593Smuzhiyun 	if (xudc->powergated) {
1589*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
1590*4882a593Smuzhiyun 		goto unlock;
1591*4882a593Smuzhiyun 	}
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	if (value && usb_endpoint_dir_in(ep->desc) &&
1594*4882a593Smuzhiyun 	    !list_empty(&ep->queue)) {
1595*4882a593Smuzhiyun 		dev_err(xudc->dev, "can't halt EP with requests pending\n");
1596*4882a593Smuzhiyun 		ret = -EAGAIN;
1597*4882a593Smuzhiyun 		goto unlock;
1598*4882a593Smuzhiyun 	}
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	ret = __tegra_xudc_ep_set_halt(ep, value);
1601*4882a593Smuzhiyun unlock:
1602*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	return ret;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun 
tegra_xudc_ep_context_setup(struct tegra_xudc_ep * ep)1607*4882a593Smuzhiyun static void tegra_xudc_ep_context_setup(struct tegra_xudc_ep *ep)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun 	const struct usb_endpoint_descriptor *desc = ep->desc;
1610*4882a593Smuzhiyun 	const struct usb_ss_ep_comp_descriptor *comp_desc = ep->comp_desc;
1611*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1612*4882a593Smuzhiyun 	u16 maxpacket, maxburst = 0, esit = 0;
1613*4882a593Smuzhiyun 	u32 val;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	maxpacket = usb_endpoint_maxp(desc);
1616*4882a593Smuzhiyun 	if (xudc->gadget.speed == USB_SPEED_SUPER) {
1617*4882a593Smuzhiyun 		if (!usb_endpoint_xfer_control(desc))
1618*4882a593Smuzhiyun 			maxburst = comp_desc->bMaxBurst;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 		if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc))
1621*4882a593Smuzhiyun 			esit = le16_to_cpu(comp_desc->wBytesPerInterval);
1622*4882a593Smuzhiyun 	} else if ((xudc->gadget.speed < USB_SPEED_SUPER) &&
1623*4882a593Smuzhiyun 		   (usb_endpoint_xfer_int(desc) ||
1624*4882a593Smuzhiyun 		    usb_endpoint_xfer_isoc(desc))) {
1625*4882a593Smuzhiyun 		if (xudc->gadget.speed == USB_SPEED_HIGH) {
1626*4882a593Smuzhiyun 			maxburst = usb_endpoint_maxp_mult(desc) - 1;
1627*4882a593Smuzhiyun 			if (maxburst == 0x3) {
1628*4882a593Smuzhiyun 				dev_warn(xudc->dev,
1629*4882a593Smuzhiyun 					 "invalid endpoint maxburst\n");
1630*4882a593Smuzhiyun 				maxburst = 0x2;
1631*4882a593Smuzhiyun 			}
1632*4882a593Smuzhiyun 		}
1633*4882a593Smuzhiyun 		esit = maxpacket * (maxburst + 1);
1634*4882a593Smuzhiyun 	}
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	memset(ep->context, 0, sizeof(*ep->context));
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	ep_ctx_write_state(ep->context, EP_STATE_RUNNING);
1639*4882a593Smuzhiyun 	ep_ctx_write_interval(ep->context, desc->bInterval);
1640*4882a593Smuzhiyun 	if (xudc->gadget.speed == USB_SPEED_SUPER) {
1641*4882a593Smuzhiyun 		if (usb_endpoint_xfer_isoc(desc)) {
1642*4882a593Smuzhiyun 			ep_ctx_write_mult(ep->context,
1643*4882a593Smuzhiyun 					  comp_desc->bmAttributes & 0x3);
1644*4882a593Smuzhiyun 		}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 		if (usb_endpoint_xfer_bulk(desc)) {
1647*4882a593Smuzhiyun 			ep_ctx_write_max_pstreams(ep->context,
1648*4882a593Smuzhiyun 						  comp_desc->bmAttributes &
1649*4882a593Smuzhiyun 						  0x1f);
1650*4882a593Smuzhiyun 			ep_ctx_write_lsa(ep->context, 1);
1651*4882a593Smuzhiyun 		}
1652*4882a593Smuzhiyun 	}
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	if (!usb_endpoint_xfer_control(desc) && usb_endpoint_dir_out(desc))
1655*4882a593Smuzhiyun 		val = usb_endpoint_type(desc);
1656*4882a593Smuzhiyun 	else
1657*4882a593Smuzhiyun 		val = usb_endpoint_type(desc) + EP_TYPE_CONTROL;
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	ep_ctx_write_type(ep->context, val);
1660*4882a593Smuzhiyun 	ep_ctx_write_cerr(ep->context, 0x3);
1661*4882a593Smuzhiyun 	ep_ctx_write_max_packet_size(ep->context, maxpacket);
1662*4882a593Smuzhiyun 	ep_ctx_write_max_burst_size(ep->context, maxburst);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	ep_ctx_write_deq_ptr(ep->context, ep->transfer_ring_phys);
1665*4882a593Smuzhiyun 	ep_ctx_write_dcs(ep->context, ep->pcs);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	/* Select a reasonable average TRB length based on endpoint type. */
1668*4882a593Smuzhiyun 	switch (usb_endpoint_type(desc)) {
1669*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
1670*4882a593Smuzhiyun 		val = 8;
1671*4882a593Smuzhiyun 		break;
1672*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1673*4882a593Smuzhiyun 		val = 1024;
1674*4882a593Smuzhiyun 		break;
1675*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1676*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
1677*4882a593Smuzhiyun 	default:
1678*4882a593Smuzhiyun 		val = 3072;
1679*4882a593Smuzhiyun 		break;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	ep_ctx_write_avg_trb_len(ep->context, val);
1683*4882a593Smuzhiyun 	ep_ctx_write_max_esit_payload(ep->context, esit);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	ep_ctx_write_cerrcnt(ep->context, 0x3);
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun 
setup_link_trb(struct tegra_xudc_ep * ep,struct tegra_xudc_trb * trb)1688*4882a593Smuzhiyun static void setup_link_trb(struct tegra_xudc_ep *ep,
1689*4882a593Smuzhiyun 			   struct tegra_xudc_trb *trb)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun 	trb_write_data_ptr(trb, ep->transfer_ring_phys);
1692*4882a593Smuzhiyun 	trb_write_type(trb, TRB_TYPE_LINK);
1693*4882a593Smuzhiyun 	trb_write_toggle_cycle(trb, 1);
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun 
__tegra_xudc_ep_disable(struct tegra_xudc_ep * ep)1696*4882a593Smuzhiyun static int __tegra_xudc_ep_disable(struct tegra_xudc_ep *ep)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) {
1701*4882a593Smuzhiyun 		dev_err(xudc->dev, "endpoint %u already disabled\n",
1702*4882a593Smuzhiyun 			ep->index);
1703*4882a593Smuzhiyun 		return -EINVAL;
1704*4882a593Smuzhiyun 	}
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	ep_ctx_write_state(ep->context, EP_STATE_DISABLED);
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	ep_reload(xudc, ep->index);
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	tegra_xudc_ep_nuke(ep, -ESHUTDOWN);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	xudc->nr_enabled_eps--;
1713*4882a593Smuzhiyun 	if (usb_endpoint_xfer_isoc(ep->desc))
1714*4882a593Smuzhiyun 		xudc->nr_isoch_eps--;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	ep->desc = NULL;
1717*4882a593Smuzhiyun 	ep->comp_desc = NULL;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	memset(ep->context, 0, sizeof(*ep->context));
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	ep_unpause(xudc, ep->index);
1722*4882a593Smuzhiyun 	ep_unhalt(xudc, ep->index);
1723*4882a593Smuzhiyun 	if (xudc_readl(xudc, EP_STOPPED) & BIT(ep->index))
1724*4882a593Smuzhiyun 		xudc_writel(xudc, BIT(ep->index), EP_STOPPED);
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	/*
1727*4882a593Smuzhiyun 	 * If this is the last endpoint disabled in a de-configure request,
1728*4882a593Smuzhiyun 	 * switch back to address state.
1729*4882a593Smuzhiyun 	 */
1730*4882a593Smuzhiyun 	if ((xudc->device_state == USB_STATE_CONFIGURED) &&
1731*4882a593Smuzhiyun 	    (xudc->nr_enabled_eps == 1)) {
1732*4882a593Smuzhiyun 		u32 val;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 		xudc->device_state = USB_STATE_ADDRESS;
1735*4882a593Smuzhiyun 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 		val = xudc_readl(xudc, CTRL);
1738*4882a593Smuzhiyun 		val &= ~CTRL_RUN;
1739*4882a593Smuzhiyun 		xudc_writel(xudc, val, CTRL);
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	dev_info(xudc->dev, "ep %u disabled\n", ep->index);
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	return 0;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun 
tegra_xudc_ep_disable(struct usb_ep * usb_ep)1747*4882a593Smuzhiyun static int tegra_xudc_ep_disable(struct usb_ep *usb_ep)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep;
1750*4882a593Smuzhiyun 	struct tegra_xudc *xudc;
1751*4882a593Smuzhiyun 	unsigned long flags;
1752*4882a593Smuzhiyun 	int ret;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	if (!usb_ep)
1755*4882a593Smuzhiyun 		return -EINVAL;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	ep = to_xudc_ep(usb_ep);
1758*4882a593Smuzhiyun 	xudc = ep->xudc;
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
1761*4882a593Smuzhiyun 	if (xudc->powergated) {
1762*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
1763*4882a593Smuzhiyun 		goto unlock;
1764*4882a593Smuzhiyun 	}
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	ret = __tegra_xudc_ep_disable(ep);
1767*4882a593Smuzhiyun unlock:
1768*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	return ret;
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun 
__tegra_xudc_ep_enable(struct tegra_xudc_ep * ep,const struct usb_endpoint_descriptor * desc)1773*4882a593Smuzhiyun static int __tegra_xudc_ep_enable(struct tegra_xudc_ep *ep,
1774*4882a593Smuzhiyun 				  const struct usb_endpoint_descriptor *desc)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun 	struct tegra_xudc *xudc = ep->xudc;
1777*4882a593Smuzhiyun 	unsigned int i;
1778*4882a593Smuzhiyun 	u32 val;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	if (xudc->gadget.speed == USB_SPEED_SUPER &&
1781*4882a593Smuzhiyun 		!usb_endpoint_xfer_control(desc) && !ep->usb_ep.comp_desc)
1782*4882a593Smuzhiyun 		return -EINVAL;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	/* Disable the EP if it is not disabled */
1785*4882a593Smuzhiyun 	if (ep_ctx_read_state(ep->context) != EP_STATE_DISABLED)
1786*4882a593Smuzhiyun 		__tegra_xudc_ep_disable(ep);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	ep->desc = desc;
1789*4882a593Smuzhiyun 	ep->comp_desc = ep->usb_ep.comp_desc;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	if (usb_endpoint_xfer_isoc(desc)) {
1792*4882a593Smuzhiyun 		if (xudc->nr_isoch_eps > XUDC_MAX_ISOCH_EPS) {
1793*4882a593Smuzhiyun 			dev_err(xudc->dev, "too many isochronous endpoints\n");
1794*4882a593Smuzhiyun 			return -EBUSY;
1795*4882a593Smuzhiyun 		}
1796*4882a593Smuzhiyun 		xudc->nr_isoch_eps++;
1797*4882a593Smuzhiyun 	}
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	memset(ep->transfer_ring, 0, XUDC_TRANSFER_RING_SIZE *
1800*4882a593Smuzhiyun 	       sizeof(*ep->transfer_ring));
1801*4882a593Smuzhiyun 	setup_link_trb(ep, &ep->transfer_ring[XUDC_TRANSFER_RING_SIZE - 1]);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	ep->enq_ptr = 0;
1804*4882a593Smuzhiyun 	ep->deq_ptr = 0;
1805*4882a593Smuzhiyun 	ep->pcs = true;
1806*4882a593Smuzhiyun 	ep->ring_full = false;
1807*4882a593Smuzhiyun 	xudc->nr_enabled_eps++;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	tegra_xudc_ep_context_setup(ep);
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	/*
1812*4882a593Smuzhiyun 	 * No need to reload and un-halt EP0.  This will be done automatically
1813*4882a593Smuzhiyun 	 * once a valid SETUP packet is received.
1814*4882a593Smuzhiyun 	 */
1815*4882a593Smuzhiyun 	if (usb_endpoint_xfer_control(desc))
1816*4882a593Smuzhiyun 		goto out;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	/*
1819*4882a593Smuzhiyun 	 * Transition to configured state once the first non-control
1820*4882a593Smuzhiyun 	 * endpoint is enabled.
1821*4882a593Smuzhiyun 	 */
1822*4882a593Smuzhiyun 	if (xudc->device_state == USB_STATE_ADDRESS) {
1823*4882a593Smuzhiyun 		val = xudc_readl(xudc, CTRL);
1824*4882a593Smuzhiyun 		val |= CTRL_RUN;
1825*4882a593Smuzhiyun 		xudc_writel(xudc, val, CTRL);
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 		xudc->device_state = USB_STATE_CONFIGURED;
1828*4882a593Smuzhiyun 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	if (usb_endpoint_xfer_isoc(desc)) {
1832*4882a593Smuzhiyun 		/*
1833*4882a593Smuzhiyun 		 * Pause all bulk endpoints when enabling an isoch endpoint
1834*4882a593Smuzhiyun 		 * to ensure the isoch endpoint is allocated enough bandwidth.
1835*4882a593Smuzhiyun 		 */
1836*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) {
1837*4882a593Smuzhiyun 			if (xudc->ep[i].desc &&
1838*4882a593Smuzhiyun 			    usb_endpoint_xfer_bulk(xudc->ep[i].desc))
1839*4882a593Smuzhiyun 				ep_pause(xudc, i);
1840*4882a593Smuzhiyun 		}
1841*4882a593Smuzhiyun 	}
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	ep_reload(xudc, ep->index);
1844*4882a593Smuzhiyun 	ep_unpause(xudc, ep->index);
1845*4882a593Smuzhiyun 	ep_unhalt(xudc, ep->index);
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	if (usb_endpoint_xfer_isoc(desc)) {
1848*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) {
1849*4882a593Smuzhiyun 			if (xudc->ep[i].desc &&
1850*4882a593Smuzhiyun 			    usb_endpoint_xfer_bulk(xudc->ep[i].desc))
1851*4882a593Smuzhiyun 				ep_unpause(xudc, i);
1852*4882a593Smuzhiyun 		}
1853*4882a593Smuzhiyun 	}
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun out:
1856*4882a593Smuzhiyun 	dev_info(xudc->dev, "EP %u (type: %s, dir: %s) enabled\n", ep->index,
1857*4882a593Smuzhiyun 		 usb_ep_type_string(usb_endpoint_type(ep->desc)),
1858*4882a593Smuzhiyun 		 usb_endpoint_dir_in(ep->desc) ? "in" : "out");
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	return 0;
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun 
tegra_xudc_ep_enable(struct usb_ep * usb_ep,const struct usb_endpoint_descriptor * desc)1863*4882a593Smuzhiyun static int tegra_xudc_ep_enable(struct usb_ep *usb_ep,
1864*4882a593Smuzhiyun 				const struct usb_endpoint_descriptor *desc)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep;
1867*4882a593Smuzhiyun 	struct tegra_xudc *xudc;
1868*4882a593Smuzhiyun 	unsigned long flags;
1869*4882a593Smuzhiyun 	int ret;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	if  (!usb_ep || !desc || (desc->bDescriptorType != USB_DT_ENDPOINT))
1872*4882a593Smuzhiyun 		return -EINVAL;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	ep = to_xudc_ep(usb_ep);
1875*4882a593Smuzhiyun 	xudc = ep->xudc;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
1878*4882a593Smuzhiyun 	if (xudc->powergated) {
1879*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
1880*4882a593Smuzhiyun 		goto unlock;
1881*4882a593Smuzhiyun 	}
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	ret = __tegra_xudc_ep_enable(ep, desc);
1884*4882a593Smuzhiyun unlock:
1885*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	return ret;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun static struct usb_request *
tegra_xudc_ep_alloc_request(struct usb_ep * usb_ep,gfp_t gfp)1891*4882a593Smuzhiyun tegra_xudc_ep_alloc_request(struct usb_ep *usb_ep, gfp_t gfp)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	struct tegra_xudc_request *req;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	req = kzalloc(sizeof(*req), gfp);
1896*4882a593Smuzhiyun 	if (!req)
1897*4882a593Smuzhiyun 		return NULL;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	INIT_LIST_HEAD(&req->list);
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	return &req->usb_req;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun 
tegra_xudc_ep_free_request(struct usb_ep * usb_ep,struct usb_request * usb_req)1904*4882a593Smuzhiyun static void tegra_xudc_ep_free_request(struct usb_ep *usb_ep,
1905*4882a593Smuzhiyun 				       struct usb_request *usb_req)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun 	struct tegra_xudc_request *req = to_xudc_req(usb_req);
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	kfree(req);
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun static struct usb_ep_ops tegra_xudc_ep_ops = {
1913*4882a593Smuzhiyun 	.enable = tegra_xudc_ep_enable,
1914*4882a593Smuzhiyun 	.disable = tegra_xudc_ep_disable,
1915*4882a593Smuzhiyun 	.alloc_request = tegra_xudc_ep_alloc_request,
1916*4882a593Smuzhiyun 	.free_request = tegra_xudc_ep_free_request,
1917*4882a593Smuzhiyun 	.queue = tegra_xudc_ep_queue,
1918*4882a593Smuzhiyun 	.dequeue = tegra_xudc_ep_dequeue,
1919*4882a593Smuzhiyun 	.set_halt = tegra_xudc_ep_set_halt,
1920*4882a593Smuzhiyun };
1921*4882a593Smuzhiyun 
tegra_xudc_ep0_enable(struct usb_ep * usb_ep,const struct usb_endpoint_descriptor * desc)1922*4882a593Smuzhiyun static int tegra_xudc_ep0_enable(struct usb_ep *usb_ep,
1923*4882a593Smuzhiyun 				 const struct usb_endpoint_descriptor *desc)
1924*4882a593Smuzhiyun {
1925*4882a593Smuzhiyun 	return -EBUSY;
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun 
tegra_xudc_ep0_disable(struct usb_ep * usb_ep)1928*4882a593Smuzhiyun static int tegra_xudc_ep0_disable(struct usb_ep *usb_ep)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun 	return -EBUSY;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun static struct usb_ep_ops tegra_xudc_ep0_ops = {
1934*4882a593Smuzhiyun 	.enable = tegra_xudc_ep0_enable,
1935*4882a593Smuzhiyun 	.disable = tegra_xudc_ep0_disable,
1936*4882a593Smuzhiyun 	.alloc_request = tegra_xudc_ep_alloc_request,
1937*4882a593Smuzhiyun 	.free_request = tegra_xudc_ep_free_request,
1938*4882a593Smuzhiyun 	.queue = tegra_xudc_ep_queue,
1939*4882a593Smuzhiyun 	.dequeue = tegra_xudc_ep_dequeue,
1940*4882a593Smuzhiyun 	.set_halt = tegra_xudc_ep_set_halt,
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun 
tegra_xudc_gadget_get_frame(struct usb_gadget * gadget)1943*4882a593Smuzhiyun static int tegra_xudc_gadget_get_frame(struct usb_gadget *gadget)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun 	struct tegra_xudc *xudc = to_xudc(gadget);
1946*4882a593Smuzhiyun 	unsigned long flags;
1947*4882a593Smuzhiyun 	int ret;
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
1950*4882a593Smuzhiyun 	if (xudc->powergated) {
1951*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
1952*4882a593Smuzhiyun 		goto unlock;
1953*4882a593Smuzhiyun 	}
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	ret = (xudc_readl(xudc, MFINDEX) & MFINDEX_FRAME_MASK) >>
1956*4882a593Smuzhiyun 		MFINDEX_FRAME_SHIFT;
1957*4882a593Smuzhiyun unlock:
1958*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	return ret;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun 
tegra_xudc_resume_device_state(struct tegra_xudc * xudc)1963*4882a593Smuzhiyun static void tegra_xudc_resume_device_state(struct tegra_xudc *xudc)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun 	unsigned int i;
1966*4882a593Smuzhiyun 	u32 val;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	ep_unpause_all(xudc);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	/* Direct link to U0. */
1971*4882a593Smuzhiyun 	val = xudc_readl(xudc, PORTSC);
1972*4882a593Smuzhiyun 	if (((val & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT) != PORTSC_PLS_U0) {
1973*4882a593Smuzhiyun 		val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
1974*4882a593Smuzhiyun 		val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0);
1975*4882a593Smuzhiyun 		xudc_writel(xudc, val, PORTSC);
1976*4882a593Smuzhiyun 	}
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	if (xudc->device_state == USB_STATE_SUSPENDED) {
1979*4882a593Smuzhiyun 		xudc->device_state = xudc->resume_state;
1980*4882a593Smuzhiyun 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
1981*4882a593Smuzhiyun 		xudc->resume_state = 0;
1982*4882a593Smuzhiyun 	}
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	/*
1985*4882a593Smuzhiyun 	 * Doorbells may be dropped if they are sent too soon (< ~200ns)
1986*4882a593Smuzhiyun 	 * after unpausing the endpoint.  Wait for 500ns just to be safe.
1987*4882a593Smuzhiyun 	 */
1988*4882a593Smuzhiyun 	ndelay(500);
1989*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++)
1990*4882a593Smuzhiyun 		tegra_xudc_ep_ring_doorbell(&xudc->ep[i]);
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun 
tegra_xudc_gadget_wakeup(struct usb_gadget * gadget)1993*4882a593Smuzhiyun static int tegra_xudc_gadget_wakeup(struct usb_gadget *gadget)
1994*4882a593Smuzhiyun {
1995*4882a593Smuzhiyun 	struct tegra_xudc *xudc = to_xudc(gadget);
1996*4882a593Smuzhiyun 	unsigned long flags;
1997*4882a593Smuzhiyun 	int ret = 0;
1998*4882a593Smuzhiyun 	u32 val;
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	if (xudc->powergated) {
2003*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
2004*4882a593Smuzhiyun 		goto unlock;
2005*4882a593Smuzhiyun 	}
2006*4882a593Smuzhiyun 	val = xudc_readl(xudc, PORTPM);
2007*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s: PORTPM=%#x, speed=%x\n", __func__,
2008*4882a593Smuzhiyun 			val, gadget->speed);
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	if (((xudc->gadget.speed <= USB_SPEED_HIGH) &&
2011*4882a593Smuzhiyun 	     (val & PORTPM_RWE)) ||
2012*4882a593Smuzhiyun 	    ((xudc->gadget.speed == USB_SPEED_SUPER) &&
2013*4882a593Smuzhiyun 	     (val & PORTPM_FRWE))) {
2014*4882a593Smuzhiyun 		tegra_xudc_resume_device_state(xudc);
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 		/* Send Device Notification packet. */
2017*4882a593Smuzhiyun 		if (xudc->gadget.speed == USB_SPEED_SUPER) {
2018*4882a593Smuzhiyun 			val = DEVNOTIF_LO_TYPE(DEVNOTIF_LO_TYPE_FUNCTION_WAKE)
2019*4882a593Smuzhiyun 					     | DEVNOTIF_LO_TRIG;
2020*4882a593Smuzhiyun 			xudc_writel(xudc, 0, DEVNOTIF_HI);
2021*4882a593Smuzhiyun 			xudc_writel(xudc, val, DEVNOTIF_LO);
2022*4882a593Smuzhiyun 		}
2023*4882a593Smuzhiyun 	}
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun unlock:
2026*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret);
2027*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	return ret;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun 
tegra_xudc_gadget_pullup(struct usb_gadget * gadget,int is_on)2032*4882a593Smuzhiyun static int tegra_xudc_gadget_pullup(struct usb_gadget *gadget, int is_on)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun 	struct tegra_xudc *xudc = to_xudc(gadget);
2035*4882a593Smuzhiyun 	unsigned long flags;
2036*4882a593Smuzhiyun 	u32 val;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	pm_runtime_get_sync(xudc->dev);
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	if (is_on != xudc->pullup) {
2043*4882a593Smuzhiyun 		val = xudc_readl(xudc, CTRL);
2044*4882a593Smuzhiyun 		if (is_on)
2045*4882a593Smuzhiyun 			val |= CTRL_ENABLE;
2046*4882a593Smuzhiyun 		else
2047*4882a593Smuzhiyun 			val &= ~CTRL_ENABLE;
2048*4882a593Smuzhiyun 		xudc_writel(xudc, val, CTRL);
2049*4882a593Smuzhiyun 	}
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	xudc->pullup = is_on;
2052*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s: pullup:%d", __func__, is_on);
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	pm_runtime_put(xudc->dev);
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	return 0;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun 
tegra_xudc_gadget_start(struct usb_gadget * gadget,struct usb_gadget_driver * driver)2061*4882a593Smuzhiyun static int tegra_xudc_gadget_start(struct usb_gadget *gadget,
2062*4882a593Smuzhiyun 				   struct usb_gadget_driver *driver)
2063*4882a593Smuzhiyun {
2064*4882a593Smuzhiyun 	struct tegra_xudc *xudc = to_xudc(gadget);
2065*4882a593Smuzhiyun 	unsigned long flags;
2066*4882a593Smuzhiyun 	u32 val;
2067*4882a593Smuzhiyun 	int ret;
2068*4882a593Smuzhiyun 	unsigned int i;
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	if (!driver)
2071*4882a593Smuzhiyun 		return -EINVAL;
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	pm_runtime_get_sync(xudc->dev);
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	if (xudc->driver) {
2078*4882a593Smuzhiyun 		ret = -EBUSY;
2079*4882a593Smuzhiyun 		goto unlock;
2080*4882a593Smuzhiyun 	}
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	xudc->setup_state = WAIT_FOR_SETUP;
2083*4882a593Smuzhiyun 	xudc->device_state = USB_STATE_DEFAULT;
2084*4882a593Smuzhiyun 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	ret = __tegra_xudc_ep_enable(&xudc->ep[0], &tegra_xudc_ep0_desc);
2087*4882a593Smuzhiyun 	if (ret < 0)
2088*4882a593Smuzhiyun 		goto unlock;
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	val = xudc_readl(xudc, CTRL);
2091*4882a593Smuzhiyun 	val |= CTRL_IE | CTRL_LSE;
2092*4882a593Smuzhiyun 	xudc_writel(xudc, val, CTRL);
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	val = xudc_readl(xudc, PORTHALT);
2095*4882a593Smuzhiyun 	val |= PORTHALT_STCHG_INTR_EN;
2096*4882a593Smuzhiyun 	xudc_writel(xudc, val, PORTHALT);
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	if (xudc->pullup) {
2099*4882a593Smuzhiyun 		val = xudc_readl(xudc, CTRL);
2100*4882a593Smuzhiyun 		val |= CTRL_ENABLE;
2101*4882a593Smuzhiyun 		xudc_writel(xudc, val, CTRL);
2102*4882a593Smuzhiyun 	}
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++)
2105*4882a593Smuzhiyun 		if (xudc->usbphy[i])
2106*4882a593Smuzhiyun 			otg_set_peripheral(xudc->usbphy[i]->otg, gadget);
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	xudc->driver = driver;
2109*4882a593Smuzhiyun unlock:
2110*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret);
2111*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	pm_runtime_put(xudc->dev);
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	return ret;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun 
tegra_xudc_gadget_stop(struct usb_gadget * gadget)2118*4882a593Smuzhiyun static int tegra_xudc_gadget_stop(struct usb_gadget *gadget)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	struct tegra_xudc *xudc = to_xudc(gadget);
2121*4882a593Smuzhiyun 	unsigned long flags;
2122*4882a593Smuzhiyun 	u32 val;
2123*4882a593Smuzhiyun 	unsigned int i;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	pm_runtime_get_sync(xudc->dev);
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++)
2130*4882a593Smuzhiyun 		if (xudc->usbphy[i])
2131*4882a593Smuzhiyun 			otg_set_peripheral(xudc->usbphy[i]->otg, NULL);
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	val = xudc_readl(xudc, CTRL);
2134*4882a593Smuzhiyun 	val &= ~(CTRL_IE | CTRL_ENABLE);
2135*4882a593Smuzhiyun 	xudc_writel(xudc, val, CTRL);
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	__tegra_xudc_ep_disable(&xudc->ep[0]);
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	xudc->driver = NULL;
2140*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "Gadget stopped");
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	pm_runtime_put(xudc->dev);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	return 0;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun 
tegra_xudc_gadget_vbus_draw(struct usb_gadget * gadget,unsigned int m_a)2149*4882a593Smuzhiyun static int tegra_xudc_gadget_vbus_draw(struct usb_gadget *gadget,
2150*4882a593Smuzhiyun 						unsigned int m_a)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun 	int ret = 0;
2153*4882a593Smuzhiyun 	struct tegra_xudc *xudc = to_xudc(gadget);
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s: %u mA\n", __func__, m_a);
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	if (xudc->curr_usbphy->chg_type == SDP_TYPE)
2158*4882a593Smuzhiyun 		ret = usb_phy_set_power(xudc->curr_usbphy, m_a);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	return ret;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun 
tegra_xudc_set_selfpowered(struct usb_gadget * gadget,int is_on)2163*4882a593Smuzhiyun static int tegra_xudc_set_selfpowered(struct usb_gadget *gadget, int is_on)
2164*4882a593Smuzhiyun {
2165*4882a593Smuzhiyun 	struct tegra_xudc *xudc = to_xudc(gadget);
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "%s: %d\n", __func__, is_on);
2168*4882a593Smuzhiyun 	xudc->selfpowered = !!is_on;
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	return 0;
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun static struct usb_gadget_ops tegra_xudc_gadget_ops = {
2174*4882a593Smuzhiyun 	.get_frame = tegra_xudc_gadget_get_frame,
2175*4882a593Smuzhiyun 	.wakeup = tegra_xudc_gadget_wakeup,
2176*4882a593Smuzhiyun 	.pullup = tegra_xudc_gadget_pullup,
2177*4882a593Smuzhiyun 	.udc_start = tegra_xudc_gadget_start,
2178*4882a593Smuzhiyun 	.udc_stop = tegra_xudc_gadget_stop,
2179*4882a593Smuzhiyun 	.vbus_draw = tegra_xudc_gadget_vbus_draw,
2180*4882a593Smuzhiyun 	.set_selfpowered = tegra_xudc_set_selfpowered,
2181*4882a593Smuzhiyun };
2182*4882a593Smuzhiyun 
no_op_complete(struct usb_ep * ep,struct usb_request * req)2183*4882a593Smuzhiyun static void no_op_complete(struct usb_ep *ep, struct usb_request *req)
2184*4882a593Smuzhiyun {
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun static int
tegra_xudc_ep0_queue_status(struct tegra_xudc * xudc,void (* cmpl)(struct usb_ep *,struct usb_request *))2188*4882a593Smuzhiyun tegra_xudc_ep0_queue_status(struct tegra_xudc *xudc,
2189*4882a593Smuzhiyun 		void (*cmpl)(struct usb_ep *, struct usb_request *))
2190*4882a593Smuzhiyun {
2191*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.buf = NULL;
2192*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.dma = 0;
2193*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.length = 0;
2194*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.complete = cmpl;
2195*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.context = xudc;
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req);
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun static int
tegra_xudc_ep0_queue_data(struct tegra_xudc * xudc,void * buf,size_t len,void (* cmpl)(struct usb_ep *,struct usb_request *))2201*4882a593Smuzhiyun tegra_xudc_ep0_queue_data(struct tegra_xudc *xudc, void *buf, size_t len,
2202*4882a593Smuzhiyun 		void (*cmpl)(struct usb_ep *, struct usb_request *))
2203*4882a593Smuzhiyun {
2204*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.buf = buf;
2205*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.length = len;
2206*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.complete = cmpl;
2207*4882a593Smuzhiyun 	xudc->ep0_req->usb_req.context = xudc;
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 	return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req);
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun 
tegra_xudc_ep0_req_done(struct tegra_xudc * xudc)2212*4882a593Smuzhiyun static void tegra_xudc_ep0_req_done(struct tegra_xudc *xudc)
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun 	switch (xudc->setup_state) {
2215*4882a593Smuzhiyun 	case DATA_STAGE_XFER:
2216*4882a593Smuzhiyun 		xudc->setup_state = STATUS_STAGE_RECV;
2217*4882a593Smuzhiyun 		tegra_xudc_ep0_queue_status(xudc, no_op_complete);
2218*4882a593Smuzhiyun 		break;
2219*4882a593Smuzhiyun 	case DATA_STAGE_RECV:
2220*4882a593Smuzhiyun 		xudc->setup_state = STATUS_STAGE_XFER;
2221*4882a593Smuzhiyun 		tegra_xudc_ep0_queue_status(xudc, no_op_complete);
2222*4882a593Smuzhiyun 		break;
2223*4882a593Smuzhiyun 	default:
2224*4882a593Smuzhiyun 		xudc->setup_state = WAIT_FOR_SETUP;
2225*4882a593Smuzhiyun 		break;
2226*4882a593Smuzhiyun 	}
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun 
tegra_xudc_ep0_delegate_req(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl)2229*4882a593Smuzhiyun static int tegra_xudc_ep0_delegate_req(struct tegra_xudc *xudc,
2230*4882a593Smuzhiyun 				       struct usb_ctrlrequest *ctrl)
2231*4882a593Smuzhiyun {
2232*4882a593Smuzhiyun 	int ret;
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	spin_unlock(&xudc->lock);
2235*4882a593Smuzhiyun 	ret = xudc->driver->setup(&xudc->gadget, ctrl);
2236*4882a593Smuzhiyun 	spin_lock(&xudc->lock);
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	return ret;
2239*4882a593Smuzhiyun }
2240*4882a593Smuzhiyun 
set_feature_complete(struct usb_ep * ep,struct usb_request * req)2241*4882a593Smuzhiyun static void set_feature_complete(struct usb_ep *ep, struct usb_request *req)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun 	struct tegra_xudc *xudc = req->context;
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	if (xudc->test_mode_pattern) {
2246*4882a593Smuzhiyun 		xudc_writel(xudc, xudc->test_mode_pattern, PORT_TM);
2247*4882a593Smuzhiyun 		xudc->test_mode_pattern = 0;
2248*4882a593Smuzhiyun 	}
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun 
tegra_xudc_ep0_set_feature(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl)2251*4882a593Smuzhiyun static int tegra_xudc_ep0_set_feature(struct tegra_xudc *xudc,
2252*4882a593Smuzhiyun 				      struct usb_ctrlrequest *ctrl)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun 	bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
2255*4882a593Smuzhiyun 	u32 feature = le16_to_cpu(ctrl->wValue);
2256*4882a593Smuzhiyun 	u32 index = le16_to_cpu(ctrl->wIndex);
2257*4882a593Smuzhiyun 	u32 val, ep;
2258*4882a593Smuzhiyun 	int ret;
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	if (le16_to_cpu(ctrl->wLength) != 0)
2261*4882a593Smuzhiyun 		return -EINVAL;
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	switch (ctrl->bRequestType & USB_RECIP_MASK) {
2264*4882a593Smuzhiyun 	case USB_RECIP_DEVICE:
2265*4882a593Smuzhiyun 		switch (feature) {
2266*4882a593Smuzhiyun 		case USB_DEVICE_REMOTE_WAKEUP:
2267*4882a593Smuzhiyun 			if ((xudc->gadget.speed == USB_SPEED_SUPER) ||
2268*4882a593Smuzhiyun 			    (xudc->device_state == USB_STATE_DEFAULT))
2269*4882a593Smuzhiyun 				return -EINVAL;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 			val = xudc_readl(xudc, PORTPM);
2272*4882a593Smuzhiyun 			if (set)
2273*4882a593Smuzhiyun 				val |= PORTPM_RWE;
2274*4882a593Smuzhiyun 			else
2275*4882a593Smuzhiyun 				val &= ~PORTPM_RWE;
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 			xudc_writel(xudc, val, PORTPM);
2278*4882a593Smuzhiyun 			break;
2279*4882a593Smuzhiyun 		case USB_DEVICE_U1_ENABLE:
2280*4882a593Smuzhiyun 		case USB_DEVICE_U2_ENABLE:
2281*4882a593Smuzhiyun 			if ((xudc->device_state != USB_STATE_CONFIGURED) ||
2282*4882a593Smuzhiyun 			    (xudc->gadget.speed != USB_SPEED_SUPER))
2283*4882a593Smuzhiyun 				return -EINVAL;
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 			val = xudc_readl(xudc, PORTPM);
2286*4882a593Smuzhiyun 			if ((feature == USB_DEVICE_U1_ENABLE) &&
2287*4882a593Smuzhiyun 			     xudc->soc->u1_enable) {
2288*4882a593Smuzhiyun 				if (set)
2289*4882a593Smuzhiyun 					val |= PORTPM_U1E;
2290*4882a593Smuzhiyun 				else
2291*4882a593Smuzhiyun 					val &= ~PORTPM_U1E;
2292*4882a593Smuzhiyun 			}
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 			if ((feature == USB_DEVICE_U2_ENABLE) &&
2295*4882a593Smuzhiyun 			     xudc->soc->u2_enable) {
2296*4882a593Smuzhiyun 				if (set)
2297*4882a593Smuzhiyun 					val |= PORTPM_U2E;
2298*4882a593Smuzhiyun 				else
2299*4882a593Smuzhiyun 					val &= ~PORTPM_U2E;
2300*4882a593Smuzhiyun 			}
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 			xudc_writel(xudc, val, PORTPM);
2303*4882a593Smuzhiyun 			break;
2304*4882a593Smuzhiyun 		case USB_DEVICE_TEST_MODE:
2305*4882a593Smuzhiyun 			if (xudc->gadget.speed != USB_SPEED_HIGH)
2306*4882a593Smuzhiyun 				return -EINVAL;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 			if (!set)
2309*4882a593Smuzhiyun 				return -EINVAL;
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 			xudc->test_mode_pattern = index >> 8;
2312*4882a593Smuzhiyun 			break;
2313*4882a593Smuzhiyun 		default:
2314*4882a593Smuzhiyun 			return -EINVAL;
2315*4882a593Smuzhiyun 		}
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun 		break;
2318*4882a593Smuzhiyun 	case USB_RECIP_INTERFACE:
2319*4882a593Smuzhiyun 		if (xudc->device_state != USB_STATE_CONFIGURED)
2320*4882a593Smuzhiyun 			return -EINVAL;
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 		switch (feature) {
2323*4882a593Smuzhiyun 		case USB_INTRF_FUNC_SUSPEND:
2324*4882a593Smuzhiyun 			if (set) {
2325*4882a593Smuzhiyun 				val = xudc_readl(xudc, PORTPM);
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 				if (index & USB_INTRF_FUNC_SUSPEND_RW)
2328*4882a593Smuzhiyun 					val |= PORTPM_FRWE;
2329*4882a593Smuzhiyun 				else
2330*4882a593Smuzhiyun 					val &= ~PORTPM_FRWE;
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 				xudc_writel(xudc, val, PORTPM);
2333*4882a593Smuzhiyun 			}
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 			return tegra_xudc_ep0_delegate_req(xudc, ctrl);
2336*4882a593Smuzhiyun 		default:
2337*4882a593Smuzhiyun 			return -EINVAL;
2338*4882a593Smuzhiyun 		}
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 		break;
2341*4882a593Smuzhiyun 	case USB_RECIP_ENDPOINT:
2342*4882a593Smuzhiyun 		ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 +
2343*4882a593Smuzhiyun 			((index & USB_DIR_IN) ? 1 : 0);
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 		if ((xudc->device_state == USB_STATE_DEFAULT) ||
2346*4882a593Smuzhiyun 		    ((xudc->device_state == USB_STATE_ADDRESS) &&
2347*4882a593Smuzhiyun 		     (index != 0)))
2348*4882a593Smuzhiyun 			return -EINVAL;
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 		ret = __tegra_xudc_ep_set_halt(&xudc->ep[ep], set);
2351*4882a593Smuzhiyun 		if (ret < 0)
2352*4882a593Smuzhiyun 			return ret;
2353*4882a593Smuzhiyun 		break;
2354*4882a593Smuzhiyun 	default:
2355*4882a593Smuzhiyun 		return -EINVAL;
2356*4882a593Smuzhiyun 	}
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	return tegra_xudc_ep0_queue_status(xudc, set_feature_complete);
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun 
tegra_xudc_ep0_get_status(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl)2361*4882a593Smuzhiyun static int tegra_xudc_ep0_get_status(struct tegra_xudc *xudc,
2362*4882a593Smuzhiyun 				     struct usb_ctrlrequest *ctrl)
2363*4882a593Smuzhiyun {
2364*4882a593Smuzhiyun 	struct tegra_xudc_ep_context *ep_ctx;
2365*4882a593Smuzhiyun 	u32 val, ep, index = le16_to_cpu(ctrl->wIndex);
2366*4882a593Smuzhiyun 	u16 status = 0;
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	if (!(ctrl->bRequestType & USB_DIR_IN))
2369*4882a593Smuzhiyun 		return -EINVAL;
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	if ((le16_to_cpu(ctrl->wValue) != 0) ||
2372*4882a593Smuzhiyun 	    (le16_to_cpu(ctrl->wLength) != 2))
2373*4882a593Smuzhiyun 		return -EINVAL;
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	switch (ctrl->bRequestType & USB_RECIP_MASK) {
2376*4882a593Smuzhiyun 	case USB_RECIP_DEVICE:
2377*4882a593Smuzhiyun 		val = xudc_readl(xudc, PORTPM);
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun 		if (xudc->selfpowered)
2380*4882a593Smuzhiyun 			status |= BIT(USB_DEVICE_SELF_POWERED);
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 		if ((xudc->gadget.speed < USB_SPEED_SUPER) &&
2383*4882a593Smuzhiyun 		    (val & PORTPM_RWE))
2384*4882a593Smuzhiyun 			status |= BIT(USB_DEVICE_REMOTE_WAKEUP);
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 		if (xudc->gadget.speed == USB_SPEED_SUPER) {
2387*4882a593Smuzhiyun 			if (val & PORTPM_U1E)
2388*4882a593Smuzhiyun 				status |= BIT(USB_DEV_STAT_U1_ENABLED);
2389*4882a593Smuzhiyun 			if (val & PORTPM_U2E)
2390*4882a593Smuzhiyun 				status |= BIT(USB_DEV_STAT_U2_ENABLED);
2391*4882a593Smuzhiyun 		}
2392*4882a593Smuzhiyun 		break;
2393*4882a593Smuzhiyun 	case USB_RECIP_INTERFACE:
2394*4882a593Smuzhiyun 		if (xudc->gadget.speed == USB_SPEED_SUPER) {
2395*4882a593Smuzhiyun 			status |= USB_INTRF_STAT_FUNC_RW_CAP;
2396*4882a593Smuzhiyun 			val = xudc_readl(xudc, PORTPM);
2397*4882a593Smuzhiyun 			if (val & PORTPM_FRWE)
2398*4882a593Smuzhiyun 				status |= USB_INTRF_STAT_FUNC_RW;
2399*4882a593Smuzhiyun 		}
2400*4882a593Smuzhiyun 		break;
2401*4882a593Smuzhiyun 	case USB_RECIP_ENDPOINT:
2402*4882a593Smuzhiyun 		ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 +
2403*4882a593Smuzhiyun 			((index & USB_DIR_IN) ? 1 : 0);
2404*4882a593Smuzhiyun 		ep_ctx = &xudc->ep_context[ep];
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 		if ((xudc->device_state != USB_STATE_CONFIGURED) &&
2407*4882a593Smuzhiyun 		    ((xudc->device_state != USB_STATE_ADDRESS) || (ep != 0)))
2408*4882a593Smuzhiyun 			return -EINVAL;
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 		if (ep_ctx_read_state(ep_ctx) == EP_STATE_DISABLED)
2411*4882a593Smuzhiyun 			return -EINVAL;
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 		if (xudc_readl(xudc, EP_HALT) & BIT(ep))
2414*4882a593Smuzhiyun 			status |= BIT(USB_ENDPOINT_HALT);
2415*4882a593Smuzhiyun 		break;
2416*4882a593Smuzhiyun 	default:
2417*4882a593Smuzhiyun 		return -EINVAL;
2418*4882a593Smuzhiyun 	}
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	xudc->status_buf = cpu_to_le16(status);
2421*4882a593Smuzhiyun 	return tegra_xudc_ep0_queue_data(xudc, &xudc->status_buf,
2422*4882a593Smuzhiyun 					 sizeof(xudc->status_buf),
2423*4882a593Smuzhiyun 					 no_op_complete);
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun 
set_sel_complete(struct usb_ep * ep,struct usb_request * req)2426*4882a593Smuzhiyun static void set_sel_complete(struct usb_ep *ep, struct usb_request *req)
2427*4882a593Smuzhiyun {
2428*4882a593Smuzhiyun 	/* Nothing to do with SEL values */
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun 
tegra_xudc_ep0_set_sel(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl)2431*4882a593Smuzhiyun static int tegra_xudc_ep0_set_sel(struct tegra_xudc *xudc,
2432*4882a593Smuzhiyun 				  struct usb_ctrlrequest *ctrl)
2433*4882a593Smuzhiyun {
2434*4882a593Smuzhiyun 	if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE |
2435*4882a593Smuzhiyun 				     USB_TYPE_STANDARD))
2436*4882a593Smuzhiyun 		return -EINVAL;
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	if (xudc->device_state == USB_STATE_DEFAULT)
2439*4882a593Smuzhiyun 		return -EINVAL;
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	if ((le16_to_cpu(ctrl->wIndex) != 0) ||
2442*4882a593Smuzhiyun 	    (le16_to_cpu(ctrl->wValue) != 0) ||
2443*4882a593Smuzhiyun 	    (le16_to_cpu(ctrl->wLength) != 6))
2444*4882a593Smuzhiyun 		return -EINVAL;
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 	return tegra_xudc_ep0_queue_data(xudc, &xudc->sel_timing,
2447*4882a593Smuzhiyun 					 sizeof(xudc->sel_timing),
2448*4882a593Smuzhiyun 					 set_sel_complete);
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun 
set_isoch_delay_complete(struct usb_ep * ep,struct usb_request * req)2451*4882a593Smuzhiyun static void set_isoch_delay_complete(struct usb_ep *ep, struct usb_request *req)
2452*4882a593Smuzhiyun {
2453*4882a593Smuzhiyun 	/* Nothing to do with isoch delay */
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun 
tegra_xudc_ep0_set_isoch_delay(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl)2456*4882a593Smuzhiyun static int tegra_xudc_ep0_set_isoch_delay(struct tegra_xudc *xudc,
2457*4882a593Smuzhiyun 					  struct usb_ctrlrequest *ctrl)
2458*4882a593Smuzhiyun {
2459*4882a593Smuzhiyun 	u32 delay = le16_to_cpu(ctrl->wValue);
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE |
2462*4882a593Smuzhiyun 				   USB_TYPE_STANDARD))
2463*4882a593Smuzhiyun 		return -EINVAL;
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	if ((delay > 65535) || (le16_to_cpu(ctrl->wIndex) != 0) ||
2466*4882a593Smuzhiyun 	    (le16_to_cpu(ctrl->wLength) != 0))
2467*4882a593Smuzhiyun 		return -EINVAL;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	xudc->isoch_delay = delay;
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	return tegra_xudc_ep0_queue_status(xudc, set_isoch_delay_complete);
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun 
set_address_complete(struct usb_ep * ep,struct usb_request * req)2474*4882a593Smuzhiyun static void set_address_complete(struct usb_ep *ep, struct usb_request *req)
2475*4882a593Smuzhiyun {
2476*4882a593Smuzhiyun 	struct tegra_xudc *xudc = req->context;
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 	if ((xudc->device_state == USB_STATE_DEFAULT) &&
2479*4882a593Smuzhiyun 	    (xudc->dev_addr != 0)) {
2480*4882a593Smuzhiyun 		xudc->device_state = USB_STATE_ADDRESS;
2481*4882a593Smuzhiyun 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
2482*4882a593Smuzhiyun 	} else if ((xudc->device_state == USB_STATE_ADDRESS) &&
2483*4882a593Smuzhiyun 		   (xudc->dev_addr == 0)) {
2484*4882a593Smuzhiyun 		xudc->device_state = USB_STATE_DEFAULT;
2485*4882a593Smuzhiyun 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
2486*4882a593Smuzhiyun 	}
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun 
tegra_xudc_ep0_set_address(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl)2489*4882a593Smuzhiyun static int tegra_xudc_ep0_set_address(struct tegra_xudc *xudc,
2490*4882a593Smuzhiyun 				      struct usb_ctrlrequest *ctrl)
2491*4882a593Smuzhiyun {
2492*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep0 = &xudc->ep[0];
2493*4882a593Smuzhiyun 	u32 val, addr = le16_to_cpu(ctrl->wValue);
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE |
2496*4882a593Smuzhiyun 				     USB_TYPE_STANDARD))
2497*4882a593Smuzhiyun 		return -EINVAL;
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	if ((addr > 127) || (le16_to_cpu(ctrl->wIndex) != 0) ||
2500*4882a593Smuzhiyun 	    (le16_to_cpu(ctrl->wLength) != 0))
2501*4882a593Smuzhiyun 		return -EINVAL;
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	if (xudc->device_state == USB_STATE_CONFIGURED)
2504*4882a593Smuzhiyun 		return -EINVAL;
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "set address: %u\n", addr);
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	xudc->dev_addr = addr;
2509*4882a593Smuzhiyun 	val = xudc_readl(xudc, CTRL);
2510*4882a593Smuzhiyun 	val &= ~(CTRL_DEVADDR_MASK);
2511*4882a593Smuzhiyun 	val |= CTRL_DEVADDR(addr);
2512*4882a593Smuzhiyun 	xudc_writel(xudc, val, CTRL);
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	ep_ctx_write_devaddr(ep0->context, addr);
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	return tegra_xudc_ep0_queue_status(xudc, set_address_complete);
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun 
tegra_xudc_ep0_standard_req(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl)2519*4882a593Smuzhiyun static int tegra_xudc_ep0_standard_req(struct tegra_xudc *xudc,
2520*4882a593Smuzhiyun 				      struct usb_ctrlrequest *ctrl)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun 	int ret;
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 	switch (ctrl->bRequest) {
2525*4882a593Smuzhiyun 	case USB_REQ_GET_STATUS:
2526*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "USB_REQ_GET_STATUS\n");
2527*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_get_status(xudc, ctrl);
2528*4882a593Smuzhiyun 		break;
2529*4882a593Smuzhiyun 	case USB_REQ_SET_ADDRESS:
2530*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "USB_REQ_SET_ADDRESS\n");
2531*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_set_address(xudc, ctrl);
2532*4882a593Smuzhiyun 		break;
2533*4882a593Smuzhiyun 	case USB_REQ_SET_SEL:
2534*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "USB_REQ_SET_SEL\n");
2535*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_set_sel(xudc, ctrl);
2536*4882a593Smuzhiyun 		break;
2537*4882a593Smuzhiyun 	case USB_REQ_SET_ISOCH_DELAY:
2538*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
2539*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_set_isoch_delay(xudc, ctrl);
2540*4882a593Smuzhiyun 		break;
2541*4882a593Smuzhiyun 	case USB_REQ_CLEAR_FEATURE:
2542*4882a593Smuzhiyun 	case USB_REQ_SET_FEATURE:
2543*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "USB_REQ_CLEAR/SET_FEATURE\n");
2544*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_set_feature(xudc, ctrl);
2545*4882a593Smuzhiyun 		break;
2546*4882a593Smuzhiyun 	case USB_REQ_SET_CONFIGURATION:
2547*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "USB_REQ_SET_CONFIGURATION\n");
2548*4882a593Smuzhiyun 		/*
2549*4882a593Smuzhiyun 		 * In theory we need to clear RUN bit before status stage of
2550*4882a593Smuzhiyun 		 * deconfig request sent, but this seems to be causing problems.
2551*4882a593Smuzhiyun 		 * Clear RUN once all endpoints are disabled instead.
2552*4882a593Smuzhiyun 		 */
2553*4882a593Smuzhiyun 		fallthrough;
2554*4882a593Smuzhiyun 	default:
2555*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_delegate_req(xudc, ctrl);
2556*4882a593Smuzhiyun 		break;
2557*4882a593Smuzhiyun 	}
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	return ret;
2560*4882a593Smuzhiyun }
2561*4882a593Smuzhiyun 
tegra_xudc_handle_ep0_setup_packet(struct tegra_xudc * xudc,struct usb_ctrlrequest * ctrl,u16 seq_num)2562*4882a593Smuzhiyun static void tegra_xudc_handle_ep0_setup_packet(struct tegra_xudc *xudc,
2563*4882a593Smuzhiyun 					       struct usb_ctrlrequest *ctrl,
2564*4882a593Smuzhiyun 					       u16 seq_num)
2565*4882a593Smuzhiyun {
2566*4882a593Smuzhiyun 	int ret;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	xudc->setup_seq_num = seq_num;
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	/* Ensure EP0 is unhalted. */
2571*4882a593Smuzhiyun 	ep_unhalt(xudc, 0);
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	/*
2574*4882a593Smuzhiyun 	 * On Tegra210, setup packets with sequence numbers 0xfffe or 0xffff
2575*4882a593Smuzhiyun 	 * are invalid.  Halt EP0 until we get a valid packet.
2576*4882a593Smuzhiyun 	 */
2577*4882a593Smuzhiyun 	if (xudc->soc->invalid_seq_num &&
2578*4882a593Smuzhiyun 	    (seq_num == 0xfffe || seq_num == 0xffff)) {
2579*4882a593Smuzhiyun 		dev_warn(xudc->dev, "invalid sequence number detected\n");
2580*4882a593Smuzhiyun 		ep_halt(xudc, 0);
2581*4882a593Smuzhiyun 		return;
2582*4882a593Smuzhiyun 	}
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	if (ctrl->wLength)
2585*4882a593Smuzhiyun 		xudc->setup_state = (ctrl->bRequestType & USB_DIR_IN) ?
2586*4882a593Smuzhiyun 			DATA_STAGE_XFER :  DATA_STAGE_RECV;
2587*4882a593Smuzhiyun 	else
2588*4882a593Smuzhiyun 		xudc->setup_state = STATUS_STAGE_XFER;
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
2591*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_standard_req(xudc, ctrl);
2592*4882a593Smuzhiyun 	else
2593*4882a593Smuzhiyun 		ret = tegra_xudc_ep0_delegate_req(xudc, ctrl);
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	if (ret < 0) {
2596*4882a593Smuzhiyun 		dev_warn(xudc->dev, "setup request failed: %d\n", ret);
2597*4882a593Smuzhiyun 		xudc->setup_state = WAIT_FOR_SETUP;
2598*4882a593Smuzhiyun 		ep_halt(xudc, 0);
2599*4882a593Smuzhiyun 	}
2600*4882a593Smuzhiyun }
2601*4882a593Smuzhiyun 
tegra_xudc_handle_ep0_event(struct tegra_xudc * xudc,struct tegra_xudc_trb * event)2602*4882a593Smuzhiyun static void tegra_xudc_handle_ep0_event(struct tegra_xudc *xudc,
2603*4882a593Smuzhiyun 					struct tegra_xudc_trb *event)
2604*4882a593Smuzhiyun {
2605*4882a593Smuzhiyun 	struct usb_ctrlrequest *ctrl = (struct usb_ctrlrequest *)event;
2606*4882a593Smuzhiyun 	u16 seq_num = trb_read_seq_num(event);
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	if (xudc->setup_state != WAIT_FOR_SETUP) {
2609*4882a593Smuzhiyun 		/*
2610*4882a593Smuzhiyun 		 * The controller is in the process of handling another
2611*4882a593Smuzhiyun 		 * setup request.  Queue subsequent requests and handle
2612*4882a593Smuzhiyun 		 * the last one once the controller reports a sequence
2613*4882a593Smuzhiyun 		 * number error.
2614*4882a593Smuzhiyun 		 */
2615*4882a593Smuzhiyun 		memcpy(&xudc->setup_packet.ctrl_req, ctrl, sizeof(*ctrl));
2616*4882a593Smuzhiyun 		xudc->setup_packet.seq_num = seq_num;
2617*4882a593Smuzhiyun 		xudc->queued_setup_packet = true;
2618*4882a593Smuzhiyun 	} else {
2619*4882a593Smuzhiyun 		tegra_xudc_handle_ep0_setup_packet(xudc, ctrl, seq_num);
2620*4882a593Smuzhiyun 	}
2621*4882a593Smuzhiyun }
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun static struct tegra_xudc_request *
trb_to_request(struct tegra_xudc_ep * ep,struct tegra_xudc_trb * trb)2624*4882a593Smuzhiyun trb_to_request(struct tegra_xudc_ep *ep, struct tegra_xudc_trb *trb)
2625*4882a593Smuzhiyun {
2626*4882a593Smuzhiyun 	struct tegra_xudc_request *req;
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	list_for_each_entry(req, &ep->queue, list) {
2629*4882a593Smuzhiyun 		if (!req->trbs_queued)
2630*4882a593Smuzhiyun 			break;
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 		if (trb_in_request(ep, req, trb))
2633*4882a593Smuzhiyun 			return req;
2634*4882a593Smuzhiyun 	}
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	return NULL;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun 
tegra_xudc_handle_transfer_completion(struct tegra_xudc * xudc,struct tegra_xudc_ep * ep,struct tegra_xudc_trb * event)2639*4882a593Smuzhiyun static void tegra_xudc_handle_transfer_completion(struct tegra_xudc *xudc,
2640*4882a593Smuzhiyun 						  struct tegra_xudc_ep *ep,
2641*4882a593Smuzhiyun 						  struct tegra_xudc_trb *event)
2642*4882a593Smuzhiyun {
2643*4882a593Smuzhiyun 	struct tegra_xudc_request *req;
2644*4882a593Smuzhiyun 	struct tegra_xudc_trb *trb;
2645*4882a593Smuzhiyun 	bool short_packet;
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	short_packet = (trb_read_cmpl_code(event) ==
2648*4882a593Smuzhiyun 			TRB_CMPL_CODE_SHORT_PACKET);
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	trb = trb_phys_to_virt(ep, trb_read_data_ptr(event));
2651*4882a593Smuzhiyun 	req = trb_to_request(ep, trb);
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 	/*
2654*4882a593Smuzhiyun 	 * TDs are complete on short packet or when the completed TRB is the
2655*4882a593Smuzhiyun 	 * last TRB in the TD (the CHAIN bit is unset).
2656*4882a593Smuzhiyun 	 */
2657*4882a593Smuzhiyun 	if (req && (short_packet || (!trb_read_chain(trb) &&
2658*4882a593Smuzhiyun 		(req->trbs_needed == req->trbs_queued)))) {
2659*4882a593Smuzhiyun 		struct tegra_xudc_trb *last = req->last_trb;
2660*4882a593Smuzhiyun 		unsigned int residual;
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 		residual = trb_read_transfer_len(event);
2663*4882a593Smuzhiyun 		req->usb_req.actual = req->usb_req.length - residual;
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "bytes transferred %u / %u\n",
2666*4882a593Smuzhiyun 			req->usb_req.actual, req->usb_req.length);
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 		tegra_xudc_req_done(ep, req, 0);
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 		if (ep->desc && usb_endpoint_xfer_control(ep->desc))
2671*4882a593Smuzhiyun 			tegra_xudc_ep0_req_done(xudc);
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 		/*
2674*4882a593Smuzhiyun 		 * Advance the dequeue pointer past the end of the current TD
2675*4882a593Smuzhiyun 		 * on short packet completion.
2676*4882a593Smuzhiyun 		 */
2677*4882a593Smuzhiyun 		if (short_packet) {
2678*4882a593Smuzhiyun 			ep->deq_ptr = (last - ep->transfer_ring) + 1;
2679*4882a593Smuzhiyun 			if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1)
2680*4882a593Smuzhiyun 				ep->deq_ptr = 0;
2681*4882a593Smuzhiyun 		}
2682*4882a593Smuzhiyun 	} else if (!req) {
2683*4882a593Smuzhiyun 		dev_warn(xudc->dev, "transfer event on dequeued request\n");
2684*4882a593Smuzhiyun 	}
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 	if (ep->desc)
2687*4882a593Smuzhiyun 		tegra_xudc_ep_kick_queue(ep);
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun 
tegra_xudc_handle_transfer_event(struct tegra_xudc * xudc,struct tegra_xudc_trb * event)2690*4882a593Smuzhiyun static void tegra_xudc_handle_transfer_event(struct tegra_xudc *xudc,
2691*4882a593Smuzhiyun 					     struct tegra_xudc_trb *event)
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun 	unsigned int ep_index = trb_read_endpoint_id(event);
2694*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep = &xudc->ep[ep_index];
2695*4882a593Smuzhiyun 	struct tegra_xudc_trb *trb;
2696*4882a593Smuzhiyun 	u16 comp_code;
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun 	if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) {
2699*4882a593Smuzhiyun 		dev_warn(xudc->dev, "transfer event on disabled EP %u\n",
2700*4882a593Smuzhiyun 			 ep_index);
2701*4882a593Smuzhiyun 		return;
2702*4882a593Smuzhiyun 	}
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	/* Update transfer ring dequeue pointer. */
2705*4882a593Smuzhiyun 	trb = trb_phys_to_virt(ep, trb_read_data_ptr(event));
2706*4882a593Smuzhiyun 	comp_code = trb_read_cmpl_code(event);
2707*4882a593Smuzhiyun 	if (comp_code != TRB_CMPL_CODE_BABBLE_DETECTED_ERR) {
2708*4882a593Smuzhiyun 		ep->deq_ptr = (trb - ep->transfer_ring) + 1;
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 		if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1)
2711*4882a593Smuzhiyun 			ep->deq_ptr = 0;
2712*4882a593Smuzhiyun 		ep->ring_full = false;
2713*4882a593Smuzhiyun 	}
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	switch (comp_code) {
2716*4882a593Smuzhiyun 	case TRB_CMPL_CODE_SUCCESS:
2717*4882a593Smuzhiyun 	case TRB_CMPL_CODE_SHORT_PACKET:
2718*4882a593Smuzhiyun 		tegra_xudc_handle_transfer_completion(xudc, ep, event);
2719*4882a593Smuzhiyun 		break;
2720*4882a593Smuzhiyun 	case TRB_CMPL_CODE_HOST_REJECTED:
2721*4882a593Smuzhiyun 		dev_info(xudc->dev, "stream rejected on EP %u\n", ep_index);
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 		ep->stream_rejected = true;
2724*4882a593Smuzhiyun 		break;
2725*4882a593Smuzhiyun 	case TRB_CMPL_CODE_PRIME_PIPE_RECEIVED:
2726*4882a593Smuzhiyun 		dev_info(xudc->dev, "prime pipe received on EP %u\n", ep_index);
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 		if (ep->stream_rejected) {
2729*4882a593Smuzhiyun 			ep->stream_rejected = false;
2730*4882a593Smuzhiyun 			/*
2731*4882a593Smuzhiyun 			 * An EP is stopped when a stream is rejected.  Wait
2732*4882a593Smuzhiyun 			 * for the EP to report that it is stopped and then
2733*4882a593Smuzhiyun 			 * un-stop it.
2734*4882a593Smuzhiyun 			 */
2735*4882a593Smuzhiyun 			ep_wait_for_stopped(xudc, ep_index);
2736*4882a593Smuzhiyun 		}
2737*4882a593Smuzhiyun 		tegra_xudc_ep_ring_doorbell(ep);
2738*4882a593Smuzhiyun 		break;
2739*4882a593Smuzhiyun 	case TRB_CMPL_CODE_BABBLE_DETECTED_ERR:
2740*4882a593Smuzhiyun 		/*
2741*4882a593Smuzhiyun 		 * Wait for the EP to be stopped so the controller stops
2742*4882a593Smuzhiyun 		 * processing doorbells.
2743*4882a593Smuzhiyun 		 */
2744*4882a593Smuzhiyun 		ep_wait_for_stopped(xudc, ep_index);
2745*4882a593Smuzhiyun 		ep->enq_ptr = ep->deq_ptr;
2746*4882a593Smuzhiyun 		tegra_xudc_ep_nuke(ep, -EIO);
2747*4882a593Smuzhiyun 		fallthrough;
2748*4882a593Smuzhiyun 	case TRB_CMPL_CODE_STREAM_NUMP_ERROR:
2749*4882a593Smuzhiyun 	case TRB_CMPL_CODE_CTRL_DIR_ERR:
2750*4882a593Smuzhiyun 	case TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR:
2751*4882a593Smuzhiyun 	case TRB_CMPL_CODE_RING_UNDERRUN:
2752*4882a593Smuzhiyun 	case TRB_CMPL_CODE_RING_OVERRUN:
2753*4882a593Smuzhiyun 	case TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN:
2754*4882a593Smuzhiyun 	case TRB_CMPL_CODE_USB_TRANS_ERR:
2755*4882a593Smuzhiyun 	case TRB_CMPL_CODE_TRB_ERR:
2756*4882a593Smuzhiyun 		dev_err(xudc->dev, "completion error %#x on EP %u\n",
2757*4882a593Smuzhiyun 			comp_code, ep_index);
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun 		ep_halt(xudc, ep_index);
2760*4882a593Smuzhiyun 		break;
2761*4882a593Smuzhiyun 	case TRB_CMPL_CODE_CTRL_SEQNUM_ERR:
2762*4882a593Smuzhiyun 		dev_info(xudc->dev, "sequence number error\n");
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun 		/*
2765*4882a593Smuzhiyun 		 * Kill any queued control request and skip to the last
2766*4882a593Smuzhiyun 		 * setup packet we received.
2767*4882a593Smuzhiyun 		 */
2768*4882a593Smuzhiyun 		tegra_xudc_ep_nuke(ep, -EINVAL);
2769*4882a593Smuzhiyun 		xudc->setup_state = WAIT_FOR_SETUP;
2770*4882a593Smuzhiyun 		if (!xudc->queued_setup_packet)
2771*4882a593Smuzhiyun 			break;
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 		tegra_xudc_handle_ep0_setup_packet(xudc,
2774*4882a593Smuzhiyun 						   &xudc->setup_packet.ctrl_req,
2775*4882a593Smuzhiyun 						   xudc->setup_packet.seq_num);
2776*4882a593Smuzhiyun 		xudc->queued_setup_packet = false;
2777*4882a593Smuzhiyun 		break;
2778*4882a593Smuzhiyun 	case TRB_CMPL_CODE_STOPPED:
2779*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "stop completion code on EP %u\n",
2780*4882a593Smuzhiyun 			ep_index);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 		/* Disconnected. */
2783*4882a593Smuzhiyun 		tegra_xudc_ep_nuke(ep, -ECONNREFUSED);
2784*4882a593Smuzhiyun 		break;
2785*4882a593Smuzhiyun 	default:
2786*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "completion event %#x on EP %u\n",
2787*4882a593Smuzhiyun 			comp_code, ep_index);
2788*4882a593Smuzhiyun 		break;
2789*4882a593Smuzhiyun 	}
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun 
tegra_xudc_reset(struct tegra_xudc * xudc)2792*4882a593Smuzhiyun static void tegra_xudc_reset(struct tegra_xudc *xudc)
2793*4882a593Smuzhiyun {
2794*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep0 = &xudc->ep[0];
2795*4882a593Smuzhiyun 	dma_addr_t deq_ptr;
2796*4882a593Smuzhiyun 	unsigned int i;
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	xudc->setup_state = WAIT_FOR_SETUP;
2799*4882a593Smuzhiyun 	xudc->device_state = USB_STATE_DEFAULT;
2800*4882a593Smuzhiyun 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
2801*4882a593Smuzhiyun 
2802*4882a593Smuzhiyun 	ep_unpause_all(xudc);
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++)
2805*4882a593Smuzhiyun 		tegra_xudc_ep_nuke(&xudc->ep[i], -ESHUTDOWN);
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	/*
2808*4882a593Smuzhiyun 	 * Reset sequence number and dequeue pointer to flush the transfer
2809*4882a593Smuzhiyun 	 * ring.
2810*4882a593Smuzhiyun 	 */
2811*4882a593Smuzhiyun 	ep0->deq_ptr = ep0->enq_ptr;
2812*4882a593Smuzhiyun 	ep0->ring_full = false;
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	xudc->setup_seq_num = 0;
2815*4882a593Smuzhiyun 	xudc->queued_setup_packet = false;
2816*4882a593Smuzhiyun 
2817*4882a593Smuzhiyun 	ep_ctx_write_rsvd(ep0->context, 0);
2818*4882a593Smuzhiyun 	ep_ctx_write_partial_td(ep0->context, 0);
2819*4882a593Smuzhiyun 	ep_ctx_write_splitxstate(ep0->context, 0);
2820*4882a593Smuzhiyun 	ep_ctx_write_seq_num(ep0->context, 0);
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	deq_ptr = trb_virt_to_phys(ep0, &ep0->transfer_ring[ep0->deq_ptr]);
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun 	if (!dma_mapping_error(xudc->dev, deq_ptr)) {
2825*4882a593Smuzhiyun 		ep_ctx_write_deq_ptr(ep0->context, deq_ptr);
2826*4882a593Smuzhiyun 		ep_ctx_write_dcs(ep0->context, ep0->pcs);
2827*4882a593Smuzhiyun 	}
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	ep_unhalt_all(xudc);
2830*4882a593Smuzhiyun 	ep_reload(xudc, 0);
2831*4882a593Smuzhiyun 	ep_unpause(xudc, 0);
2832*4882a593Smuzhiyun }
2833*4882a593Smuzhiyun 
tegra_xudc_port_connect(struct tegra_xudc * xudc)2834*4882a593Smuzhiyun static void tegra_xudc_port_connect(struct tegra_xudc *xudc)
2835*4882a593Smuzhiyun {
2836*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep0 = &xudc->ep[0];
2837*4882a593Smuzhiyun 	u16 maxpacket;
2838*4882a593Smuzhiyun 	u32 val;
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 	val = (xudc_readl(xudc, PORTSC) & PORTSC_PS_MASK) >> PORTSC_PS_SHIFT;
2841*4882a593Smuzhiyun 	switch (val) {
2842*4882a593Smuzhiyun 	case PORTSC_PS_LS:
2843*4882a593Smuzhiyun 		xudc->gadget.speed = USB_SPEED_LOW;
2844*4882a593Smuzhiyun 		break;
2845*4882a593Smuzhiyun 	case PORTSC_PS_FS:
2846*4882a593Smuzhiyun 		xudc->gadget.speed = USB_SPEED_FULL;
2847*4882a593Smuzhiyun 		break;
2848*4882a593Smuzhiyun 	case PORTSC_PS_HS:
2849*4882a593Smuzhiyun 		xudc->gadget.speed = USB_SPEED_HIGH;
2850*4882a593Smuzhiyun 		break;
2851*4882a593Smuzhiyun 	case PORTSC_PS_SS:
2852*4882a593Smuzhiyun 		xudc->gadget.speed = USB_SPEED_SUPER;
2853*4882a593Smuzhiyun 		break;
2854*4882a593Smuzhiyun 	default:
2855*4882a593Smuzhiyun 		xudc->gadget.speed = USB_SPEED_UNKNOWN;
2856*4882a593Smuzhiyun 		break;
2857*4882a593Smuzhiyun 	}
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 	xudc->device_state = USB_STATE_DEFAULT;
2860*4882a593Smuzhiyun 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun 	xudc->setup_state = WAIT_FOR_SETUP;
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	if (xudc->gadget.speed == USB_SPEED_SUPER)
2865*4882a593Smuzhiyun 		maxpacket = 512;
2866*4882a593Smuzhiyun 	else
2867*4882a593Smuzhiyun 		maxpacket = 64;
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun 	ep_ctx_write_max_packet_size(ep0->context, maxpacket);
2870*4882a593Smuzhiyun 	tegra_xudc_ep0_desc.wMaxPacketSize = cpu_to_le16(maxpacket);
2871*4882a593Smuzhiyun 	usb_ep_set_maxpacket_limit(&ep0->usb_ep, maxpacket);
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 	if (!xudc->soc->u1_enable) {
2874*4882a593Smuzhiyun 		val = xudc_readl(xudc, PORTPM);
2875*4882a593Smuzhiyun 		val &= ~(PORTPM_U1TIMEOUT_MASK);
2876*4882a593Smuzhiyun 		xudc_writel(xudc, val, PORTPM);
2877*4882a593Smuzhiyun 	}
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 	if (!xudc->soc->u2_enable) {
2880*4882a593Smuzhiyun 		val = xudc_readl(xudc, PORTPM);
2881*4882a593Smuzhiyun 		val &= ~(PORTPM_U2TIMEOUT_MASK);
2882*4882a593Smuzhiyun 		xudc_writel(xudc, val, PORTPM);
2883*4882a593Smuzhiyun 	}
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun 	if (xudc->gadget.speed <= USB_SPEED_HIGH) {
2886*4882a593Smuzhiyun 		val = xudc_readl(xudc, PORTPM);
2887*4882a593Smuzhiyun 		val &= ~(PORTPM_L1S_MASK);
2888*4882a593Smuzhiyun 		if (xudc->soc->lpm_enable)
2889*4882a593Smuzhiyun 			val |= PORTPM_L1S(PORTPM_L1S_ACCEPT);
2890*4882a593Smuzhiyun 		else
2891*4882a593Smuzhiyun 			val |= PORTPM_L1S(PORTPM_L1S_NYET);
2892*4882a593Smuzhiyun 		xudc_writel(xudc, val, PORTPM);
2893*4882a593Smuzhiyun 	}
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 	val = xudc_readl(xudc, ST);
2896*4882a593Smuzhiyun 	if (val & ST_RC)
2897*4882a593Smuzhiyun 		xudc_writel(xudc, ST_RC, ST);
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun 
tegra_xudc_port_disconnect(struct tegra_xudc * xudc)2900*4882a593Smuzhiyun static void tegra_xudc_port_disconnect(struct tegra_xudc *xudc)
2901*4882a593Smuzhiyun {
2902*4882a593Smuzhiyun 	tegra_xudc_reset(xudc);
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	if (xudc->driver && xudc->driver->disconnect) {
2905*4882a593Smuzhiyun 		spin_unlock(&xudc->lock);
2906*4882a593Smuzhiyun 		xudc->driver->disconnect(&xudc->gadget);
2907*4882a593Smuzhiyun 		spin_lock(&xudc->lock);
2908*4882a593Smuzhiyun 	}
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 	xudc->device_state = USB_STATE_NOTATTACHED;
2911*4882a593Smuzhiyun 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun 	complete(&xudc->disconnect_complete);
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun 
tegra_xudc_port_reset(struct tegra_xudc * xudc)2916*4882a593Smuzhiyun static void tegra_xudc_port_reset(struct tegra_xudc *xudc)
2917*4882a593Smuzhiyun {
2918*4882a593Smuzhiyun 	tegra_xudc_reset(xudc);
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 	if (xudc->driver) {
2921*4882a593Smuzhiyun 		spin_unlock(&xudc->lock);
2922*4882a593Smuzhiyun 		usb_gadget_udc_reset(&xudc->gadget, xudc->driver);
2923*4882a593Smuzhiyun 		spin_lock(&xudc->lock);
2924*4882a593Smuzhiyun 	}
2925*4882a593Smuzhiyun 
2926*4882a593Smuzhiyun 	tegra_xudc_port_connect(xudc);
2927*4882a593Smuzhiyun }
2928*4882a593Smuzhiyun 
tegra_xudc_port_suspend(struct tegra_xudc * xudc)2929*4882a593Smuzhiyun static void tegra_xudc_port_suspend(struct tegra_xudc *xudc)
2930*4882a593Smuzhiyun {
2931*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "port suspend\n");
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun 	xudc->resume_state = xudc->device_state;
2934*4882a593Smuzhiyun 	xudc->device_state = USB_STATE_SUSPENDED;
2935*4882a593Smuzhiyun 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	if (xudc->driver->suspend) {
2938*4882a593Smuzhiyun 		spin_unlock(&xudc->lock);
2939*4882a593Smuzhiyun 		xudc->driver->suspend(&xudc->gadget);
2940*4882a593Smuzhiyun 		spin_lock(&xudc->lock);
2941*4882a593Smuzhiyun 	}
2942*4882a593Smuzhiyun }
2943*4882a593Smuzhiyun 
tegra_xudc_port_resume(struct tegra_xudc * xudc)2944*4882a593Smuzhiyun static void tegra_xudc_port_resume(struct tegra_xudc *xudc)
2945*4882a593Smuzhiyun {
2946*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "port resume\n");
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	tegra_xudc_resume_device_state(xudc);
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	if (xudc->driver->resume) {
2951*4882a593Smuzhiyun 		spin_unlock(&xudc->lock);
2952*4882a593Smuzhiyun 		xudc->driver->resume(&xudc->gadget);
2953*4882a593Smuzhiyun 		spin_lock(&xudc->lock);
2954*4882a593Smuzhiyun 	}
2955*4882a593Smuzhiyun }
2956*4882a593Smuzhiyun 
clear_port_change(struct tegra_xudc * xudc,u32 flag)2957*4882a593Smuzhiyun static inline void clear_port_change(struct tegra_xudc *xudc, u32 flag)
2958*4882a593Smuzhiyun {
2959*4882a593Smuzhiyun 	u32 val;
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	val = xudc_readl(xudc, PORTSC);
2962*4882a593Smuzhiyun 	val &= ~PORTSC_CHANGE_MASK;
2963*4882a593Smuzhiyun 	val |= flag;
2964*4882a593Smuzhiyun 	xudc_writel(xudc, val, PORTSC);
2965*4882a593Smuzhiyun }
2966*4882a593Smuzhiyun 
__tegra_xudc_handle_port_status(struct tegra_xudc * xudc)2967*4882a593Smuzhiyun static void __tegra_xudc_handle_port_status(struct tegra_xudc *xudc)
2968*4882a593Smuzhiyun {
2969*4882a593Smuzhiyun 	u32 portsc, porthalt;
2970*4882a593Smuzhiyun 
2971*4882a593Smuzhiyun 	porthalt = xudc_readl(xudc, PORTHALT);
2972*4882a593Smuzhiyun 	if ((porthalt & PORTHALT_STCHG_REQ) &&
2973*4882a593Smuzhiyun 	    (porthalt & PORTHALT_HALT_LTSSM)) {
2974*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "STCHG_REQ, PORTHALT = %#x\n", porthalt);
2975*4882a593Smuzhiyun 		porthalt &= ~PORTHALT_HALT_LTSSM;
2976*4882a593Smuzhiyun 		xudc_writel(xudc, porthalt, PORTHALT);
2977*4882a593Smuzhiyun 	}
2978*4882a593Smuzhiyun 
2979*4882a593Smuzhiyun 	portsc = xudc_readl(xudc, PORTSC);
2980*4882a593Smuzhiyun 	if ((portsc & PORTSC_PRC) && (portsc & PORTSC_PR)) {
2981*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "PRC, PR, PORTSC = %#x\n", portsc);
2982*4882a593Smuzhiyun 		clear_port_change(xudc, PORTSC_PRC | PORTSC_PED);
2983*4882a593Smuzhiyun #define TOGGLE_VBUS_WAIT_MS 100
2984*4882a593Smuzhiyun 		if (xudc->soc->port_reset_quirk) {
2985*4882a593Smuzhiyun 			schedule_delayed_work(&xudc->port_reset_war_work,
2986*4882a593Smuzhiyun 				msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS));
2987*4882a593Smuzhiyun 			xudc->wait_for_sec_prc = 1;
2988*4882a593Smuzhiyun 		}
2989*4882a593Smuzhiyun 	}
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	if ((portsc & PORTSC_PRC) && !(portsc & PORTSC_PR)) {
2992*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "PRC, Not PR, PORTSC = %#x\n", portsc);
2993*4882a593Smuzhiyun 		clear_port_change(xudc, PORTSC_PRC | PORTSC_PED);
2994*4882a593Smuzhiyun 		tegra_xudc_port_reset(xudc);
2995*4882a593Smuzhiyun 		cancel_delayed_work(&xudc->port_reset_war_work);
2996*4882a593Smuzhiyun 		xudc->wait_for_sec_prc = 0;
2997*4882a593Smuzhiyun 	}
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun 	portsc = xudc_readl(xudc, PORTSC);
3000*4882a593Smuzhiyun 	if (portsc & PORTSC_WRC) {
3001*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "WRC, PORTSC = %#x\n", portsc);
3002*4882a593Smuzhiyun 		clear_port_change(xudc, PORTSC_WRC | PORTSC_PED);
3003*4882a593Smuzhiyun 		if (!(xudc_readl(xudc, PORTSC) & PORTSC_WPR))
3004*4882a593Smuzhiyun 			tegra_xudc_port_reset(xudc);
3005*4882a593Smuzhiyun 	}
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun 	portsc = xudc_readl(xudc, PORTSC);
3008*4882a593Smuzhiyun 	if (portsc & PORTSC_CSC) {
3009*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "CSC, PORTSC = %#x\n", portsc);
3010*4882a593Smuzhiyun 		clear_port_change(xudc, PORTSC_CSC);
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun 		if (portsc & PORTSC_CCS)
3013*4882a593Smuzhiyun 			tegra_xudc_port_connect(xudc);
3014*4882a593Smuzhiyun 		else
3015*4882a593Smuzhiyun 			tegra_xudc_port_disconnect(xudc);
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 		if (xudc->wait_csc) {
3018*4882a593Smuzhiyun 			cancel_delayed_work(&xudc->plc_reset_work);
3019*4882a593Smuzhiyun 			xudc->wait_csc = false;
3020*4882a593Smuzhiyun 		}
3021*4882a593Smuzhiyun 	}
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun 	portsc = xudc_readl(xudc, PORTSC);
3024*4882a593Smuzhiyun 	if (portsc & PORTSC_PLC) {
3025*4882a593Smuzhiyun 		u32 pls = (portsc & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT;
3026*4882a593Smuzhiyun 
3027*4882a593Smuzhiyun 		dev_dbg(xudc->dev, "PLC, PORTSC = %#x\n", portsc);
3028*4882a593Smuzhiyun 		clear_port_change(xudc, PORTSC_PLC);
3029*4882a593Smuzhiyun 		switch (pls) {
3030*4882a593Smuzhiyun 		case PORTSC_PLS_U3:
3031*4882a593Smuzhiyun 			tegra_xudc_port_suspend(xudc);
3032*4882a593Smuzhiyun 			break;
3033*4882a593Smuzhiyun 		case PORTSC_PLS_U0:
3034*4882a593Smuzhiyun 			if (xudc->gadget.speed < USB_SPEED_SUPER)
3035*4882a593Smuzhiyun 				tegra_xudc_port_resume(xudc);
3036*4882a593Smuzhiyun 			break;
3037*4882a593Smuzhiyun 		case PORTSC_PLS_RESUME:
3038*4882a593Smuzhiyun 			if (xudc->gadget.speed == USB_SPEED_SUPER)
3039*4882a593Smuzhiyun 				tegra_xudc_port_resume(xudc);
3040*4882a593Smuzhiyun 			break;
3041*4882a593Smuzhiyun 		case PORTSC_PLS_INACTIVE:
3042*4882a593Smuzhiyun 			schedule_delayed_work(&xudc->plc_reset_work,
3043*4882a593Smuzhiyun 					msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS));
3044*4882a593Smuzhiyun 			xudc->wait_csc = true;
3045*4882a593Smuzhiyun 			break;
3046*4882a593Smuzhiyun 		default:
3047*4882a593Smuzhiyun 			break;
3048*4882a593Smuzhiyun 		}
3049*4882a593Smuzhiyun 	}
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	if (portsc & PORTSC_CEC) {
3052*4882a593Smuzhiyun 		dev_warn(xudc->dev, "CEC, PORTSC = %#x\n", portsc);
3053*4882a593Smuzhiyun 		clear_port_change(xudc, PORTSC_CEC);
3054*4882a593Smuzhiyun 	}
3055*4882a593Smuzhiyun 
3056*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "PORTSC = %#x\n", xudc_readl(xudc, PORTSC));
3057*4882a593Smuzhiyun }
3058*4882a593Smuzhiyun 
tegra_xudc_handle_port_status(struct tegra_xudc * xudc)3059*4882a593Smuzhiyun static void tegra_xudc_handle_port_status(struct tegra_xudc *xudc)
3060*4882a593Smuzhiyun {
3061*4882a593Smuzhiyun 	while ((xudc_readl(xudc, PORTSC) & PORTSC_CHANGE_MASK) ||
3062*4882a593Smuzhiyun 	       (xudc_readl(xudc, PORTHALT) & PORTHALT_STCHG_REQ))
3063*4882a593Smuzhiyun 		__tegra_xudc_handle_port_status(xudc);
3064*4882a593Smuzhiyun }
3065*4882a593Smuzhiyun 
tegra_xudc_handle_event(struct tegra_xudc * xudc,struct tegra_xudc_trb * event)3066*4882a593Smuzhiyun static void tegra_xudc_handle_event(struct tegra_xudc *xudc,
3067*4882a593Smuzhiyun 				    struct tegra_xudc_trb *event)
3068*4882a593Smuzhiyun {
3069*4882a593Smuzhiyun 	u32 type = trb_read_type(event);
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	dump_trb(xudc, "EVENT", event);
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	switch (type) {
3074*4882a593Smuzhiyun 	case TRB_TYPE_PORT_STATUS_CHANGE_EVENT:
3075*4882a593Smuzhiyun 		tegra_xudc_handle_port_status(xudc);
3076*4882a593Smuzhiyun 		break;
3077*4882a593Smuzhiyun 	case TRB_TYPE_TRANSFER_EVENT:
3078*4882a593Smuzhiyun 		tegra_xudc_handle_transfer_event(xudc, event);
3079*4882a593Smuzhiyun 		break;
3080*4882a593Smuzhiyun 	case TRB_TYPE_SETUP_PACKET_EVENT:
3081*4882a593Smuzhiyun 		tegra_xudc_handle_ep0_event(xudc, event);
3082*4882a593Smuzhiyun 		break;
3083*4882a593Smuzhiyun 	default:
3084*4882a593Smuzhiyun 		dev_info(xudc->dev, "Unrecognized TRB type = %#x\n", type);
3085*4882a593Smuzhiyun 		break;
3086*4882a593Smuzhiyun 	}
3087*4882a593Smuzhiyun }
3088*4882a593Smuzhiyun 
tegra_xudc_process_event_ring(struct tegra_xudc * xudc)3089*4882a593Smuzhiyun static void tegra_xudc_process_event_ring(struct tegra_xudc *xudc)
3090*4882a593Smuzhiyun {
3091*4882a593Smuzhiyun 	struct tegra_xudc_trb *event;
3092*4882a593Smuzhiyun 	dma_addr_t erdp;
3093*4882a593Smuzhiyun 
3094*4882a593Smuzhiyun 	while (true) {
3095*4882a593Smuzhiyun 		event = xudc->event_ring[xudc->event_ring_index] +
3096*4882a593Smuzhiyun 			xudc->event_ring_deq_ptr;
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 		if (trb_read_cycle(event) != xudc->ccs)
3099*4882a593Smuzhiyun 			break;
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 		tegra_xudc_handle_event(xudc, event);
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 		xudc->event_ring_deq_ptr++;
3104*4882a593Smuzhiyun 		if (xudc->event_ring_deq_ptr == XUDC_EVENT_RING_SIZE) {
3105*4882a593Smuzhiyun 			xudc->event_ring_deq_ptr = 0;
3106*4882a593Smuzhiyun 			xudc->event_ring_index++;
3107*4882a593Smuzhiyun 		}
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 		if (xudc->event_ring_index == XUDC_NR_EVENT_RINGS) {
3110*4882a593Smuzhiyun 			xudc->event_ring_index = 0;
3111*4882a593Smuzhiyun 			xudc->ccs = !xudc->ccs;
3112*4882a593Smuzhiyun 		}
3113*4882a593Smuzhiyun 	}
3114*4882a593Smuzhiyun 
3115*4882a593Smuzhiyun 	erdp = xudc->event_ring_phys[xudc->event_ring_index] +
3116*4882a593Smuzhiyun 		xudc->event_ring_deq_ptr * sizeof(*event);
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 	xudc_writel(xudc, upper_32_bits(erdp), ERDPHI);
3119*4882a593Smuzhiyun 	xudc_writel(xudc, lower_32_bits(erdp) | ERDPLO_EHB, ERDPLO);
3120*4882a593Smuzhiyun }
3121*4882a593Smuzhiyun 
tegra_xudc_irq(int irq,void * data)3122*4882a593Smuzhiyun static irqreturn_t tegra_xudc_irq(int irq, void *data)
3123*4882a593Smuzhiyun {
3124*4882a593Smuzhiyun 	struct tegra_xudc *xudc = data;
3125*4882a593Smuzhiyun 	unsigned long flags;
3126*4882a593Smuzhiyun 	u32 val;
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 	val = xudc_readl(xudc, ST);
3129*4882a593Smuzhiyun 	if (!(val & ST_IP))
3130*4882a593Smuzhiyun 		return IRQ_NONE;
3131*4882a593Smuzhiyun 	xudc_writel(xudc, ST_IP, ST);
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
3134*4882a593Smuzhiyun 	tegra_xudc_process_event_ring(xudc);
3135*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	return IRQ_HANDLED;
3138*4882a593Smuzhiyun }
3139*4882a593Smuzhiyun 
tegra_xudc_alloc_ep(struct tegra_xudc * xudc,unsigned int index)3140*4882a593Smuzhiyun static int tegra_xudc_alloc_ep(struct tegra_xudc *xudc, unsigned int index)
3141*4882a593Smuzhiyun {
3142*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep = &xudc->ep[index];
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun 	ep->xudc = xudc;
3145*4882a593Smuzhiyun 	ep->index = index;
3146*4882a593Smuzhiyun 	ep->context = &xudc->ep_context[index];
3147*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ep->queue);
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun 	/*
3150*4882a593Smuzhiyun 	 * EP1 would be the input endpoint corresponding to EP0, but since
3151*4882a593Smuzhiyun 	 * EP0 is bi-directional, EP1 is unused.
3152*4882a593Smuzhiyun 	 */
3153*4882a593Smuzhiyun 	if (index == 1)
3154*4882a593Smuzhiyun 		return 0;
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	ep->transfer_ring = dma_pool_alloc(xudc->transfer_ring_pool,
3157*4882a593Smuzhiyun 					   GFP_KERNEL,
3158*4882a593Smuzhiyun 					   &ep->transfer_ring_phys);
3159*4882a593Smuzhiyun 	if (!ep->transfer_ring)
3160*4882a593Smuzhiyun 		return -ENOMEM;
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun 	if (index) {
3163*4882a593Smuzhiyun 		snprintf(ep->name, sizeof(ep->name), "ep%u%s", index / 2,
3164*4882a593Smuzhiyun 			 (index % 2 == 0) ? "out" : "in");
3165*4882a593Smuzhiyun 		ep->usb_ep.name = ep->name;
3166*4882a593Smuzhiyun 		usb_ep_set_maxpacket_limit(&ep->usb_ep, 1024);
3167*4882a593Smuzhiyun 		ep->usb_ep.max_streams = 16;
3168*4882a593Smuzhiyun 		ep->usb_ep.ops = &tegra_xudc_ep_ops;
3169*4882a593Smuzhiyun 		ep->usb_ep.caps.type_bulk = true;
3170*4882a593Smuzhiyun 		ep->usb_ep.caps.type_int = true;
3171*4882a593Smuzhiyun 		if (index & 1)
3172*4882a593Smuzhiyun 			ep->usb_ep.caps.dir_in = true;
3173*4882a593Smuzhiyun 		else
3174*4882a593Smuzhiyun 			ep->usb_ep.caps.dir_out = true;
3175*4882a593Smuzhiyun 		list_add_tail(&ep->usb_ep.ep_list, &xudc->gadget.ep_list);
3176*4882a593Smuzhiyun 	} else {
3177*4882a593Smuzhiyun 		strscpy(ep->name, "ep0", 3);
3178*4882a593Smuzhiyun 		ep->usb_ep.name = ep->name;
3179*4882a593Smuzhiyun 		usb_ep_set_maxpacket_limit(&ep->usb_ep, 512);
3180*4882a593Smuzhiyun 		ep->usb_ep.ops = &tegra_xudc_ep0_ops;
3181*4882a593Smuzhiyun 		ep->usb_ep.caps.type_control = true;
3182*4882a593Smuzhiyun 		ep->usb_ep.caps.dir_in = true;
3183*4882a593Smuzhiyun 		ep->usb_ep.caps.dir_out = true;
3184*4882a593Smuzhiyun 	}
3185*4882a593Smuzhiyun 
3186*4882a593Smuzhiyun 	return 0;
3187*4882a593Smuzhiyun }
3188*4882a593Smuzhiyun 
tegra_xudc_free_ep(struct tegra_xudc * xudc,unsigned int index)3189*4882a593Smuzhiyun static void tegra_xudc_free_ep(struct tegra_xudc *xudc, unsigned int index)
3190*4882a593Smuzhiyun {
3191*4882a593Smuzhiyun 	struct tegra_xudc_ep *ep = &xudc->ep[index];
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun 	/*
3194*4882a593Smuzhiyun 	 * EP1 would be the input endpoint corresponding to EP0, but since
3195*4882a593Smuzhiyun 	 * EP0 is bi-directional, EP1 is unused.
3196*4882a593Smuzhiyun 	 */
3197*4882a593Smuzhiyun 	if (index == 1)
3198*4882a593Smuzhiyun 		return;
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun 	dma_pool_free(xudc->transfer_ring_pool, ep->transfer_ring,
3201*4882a593Smuzhiyun 		      ep->transfer_ring_phys);
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun 
tegra_xudc_alloc_eps(struct tegra_xudc * xudc)3204*4882a593Smuzhiyun static int tegra_xudc_alloc_eps(struct tegra_xudc *xudc)
3205*4882a593Smuzhiyun {
3206*4882a593Smuzhiyun 	struct usb_request *req;
3207*4882a593Smuzhiyun 	unsigned int i;
3208*4882a593Smuzhiyun 	int err;
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	xudc->ep_context =
3211*4882a593Smuzhiyun 		dma_alloc_coherent(xudc->dev, XUDC_NR_EPS *
3212*4882a593Smuzhiyun 				    sizeof(*xudc->ep_context),
3213*4882a593Smuzhiyun 				    &xudc->ep_context_phys, GFP_KERNEL);
3214*4882a593Smuzhiyun 	if (!xudc->ep_context)
3215*4882a593Smuzhiyun 		return -ENOMEM;
3216*4882a593Smuzhiyun 
3217*4882a593Smuzhiyun 	xudc->transfer_ring_pool =
3218*4882a593Smuzhiyun 		dmam_pool_create(dev_name(xudc->dev), xudc->dev,
3219*4882a593Smuzhiyun 				 XUDC_TRANSFER_RING_SIZE *
3220*4882a593Smuzhiyun 				 sizeof(struct tegra_xudc_trb),
3221*4882a593Smuzhiyun 				 sizeof(struct tegra_xudc_trb), 0);
3222*4882a593Smuzhiyun 	if (!xudc->transfer_ring_pool) {
3223*4882a593Smuzhiyun 		err = -ENOMEM;
3224*4882a593Smuzhiyun 		goto free_ep_context;
3225*4882a593Smuzhiyun 	}
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun 	INIT_LIST_HEAD(&xudc->gadget.ep_list);
3228*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) {
3229*4882a593Smuzhiyun 		err = tegra_xudc_alloc_ep(xudc, i);
3230*4882a593Smuzhiyun 		if (err < 0)
3231*4882a593Smuzhiyun 			goto free_eps;
3232*4882a593Smuzhiyun 	}
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun 	req = tegra_xudc_ep_alloc_request(&xudc->ep[0].usb_ep, GFP_KERNEL);
3235*4882a593Smuzhiyun 	if (!req) {
3236*4882a593Smuzhiyun 		err = -ENOMEM;
3237*4882a593Smuzhiyun 		goto free_eps;
3238*4882a593Smuzhiyun 	}
3239*4882a593Smuzhiyun 	xudc->ep0_req = to_xudc_req(req);
3240*4882a593Smuzhiyun 
3241*4882a593Smuzhiyun 	return 0;
3242*4882a593Smuzhiyun 
3243*4882a593Smuzhiyun free_eps:
3244*4882a593Smuzhiyun 	for (; i > 0; i--)
3245*4882a593Smuzhiyun 		tegra_xudc_free_ep(xudc, i - 1);
3246*4882a593Smuzhiyun free_ep_context:
3247*4882a593Smuzhiyun 	dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context),
3248*4882a593Smuzhiyun 			  xudc->ep_context, xudc->ep_context_phys);
3249*4882a593Smuzhiyun 	return err;
3250*4882a593Smuzhiyun }
3251*4882a593Smuzhiyun 
tegra_xudc_init_eps(struct tegra_xudc * xudc)3252*4882a593Smuzhiyun static void tegra_xudc_init_eps(struct tegra_xudc *xudc)
3253*4882a593Smuzhiyun {
3254*4882a593Smuzhiyun 	xudc_writel(xudc, lower_32_bits(xudc->ep_context_phys), ECPLO);
3255*4882a593Smuzhiyun 	xudc_writel(xudc, upper_32_bits(xudc->ep_context_phys), ECPHI);
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun 
tegra_xudc_free_eps(struct tegra_xudc * xudc)3258*4882a593Smuzhiyun static void tegra_xudc_free_eps(struct tegra_xudc *xudc)
3259*4882a593Smuzhiyun {
3260*4882a593Smuzhiyun 	unsigned int i;
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun 	tegra_xudc_ep_free_request(&xudc->ep[0].usb_ep,
3263*4882a593Smuzhiyun 				   &xudc->ep0_req->usb_req);
3264*4882a593Smuzhiyun 
3265*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++)
3266*4882a593Smuzhiyun 		tegra_xudc_free_ep(xudc, i);
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 	dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context),
3269*4882a593Smuzhiyun 			  xudc->ep_context, xudc->ep_context_phys);
3270*4882a593Smuzhiyun }
3271*4882a593Smuzhiyun 
tegra_xudc_alloc_event_ring(struct tegra_xudc * xudc)3272*4882a593Smuzhiyun static int tegra_xudc_alloc_event_ring(struct tegra_xudc *xudc)
3273*4882a593Smuzhiyun {
3274*4882a593Smuzhiyun 	unsigned int i;
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) {
3277*4882a593Smuzhiyun 		xudc->event_ring[i] =
3278*4882a593Smuzhiyun 			dma_alloc_coherent(xudc->dev, XUDC_EVENT_RING_SIZE *
3279*4882a593Smuzhiyun 					   sizeof(*xudc->event_ring[i]),
3280*4882a593Smuzhiyun 					   &xudc->event_ring_phys[i],
3281*4882a593Smuzhiyun 					   GFP_KERNEL);
3282*4882a593Smuzhiyun 		if (!xudc->event_ring[i])
3283*4882a593Smuzhiyun 			goto free_dma;
3284*4882a593Smuzhiyun 	}
3285*4882a593Smuzhiyun 
3286*4882a593Smuzhiyun 	return 0;
3287*4882a593Smuzhiyun 
3288*4882a593Smuzhiyun free_dma:
3289*4882a593Smuzhiyun 	for (; i > 0; i--) {
3290*4882a593Smuzhiyun 		dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE *
3291*4882a593Smuzhiyun 				  sizeof(*xudc->event_ring[i - 1]),
3292*4882a593Smuzhiyun 				  xudc->event_ring[i - 1],
3293*4882a593Smuzhiyun 				  xudc->event_ring_phys[i - 1]);
3294*4882a593Smuzhiyun 	}
3295*4882a593Smuzhiyun 	return -ENOMEM;
3296*4882a593Smuzhiyun }
3297*4882a593Smuzhiyun 
tegra_xudc_init_event_ring(struct tegra_xudc * xudc)3298*4882a593Smuzhiyun static void tegra_xudc_init_event_ring(struct tegra_xudc *xudc)
3299*4882a593Smuzhiyun {
3300*4882a593Smuzhiyun 	unsigned int i;
3301*4882a593Smuzhiyun 	u32 val;
3302*4882a593Smuzhiyun 
3303*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) {
3304*4882a593Smuzhiyun 		memset(xudc->event_ring[i], 0, XUDC_EVENT_RING_SIZE *
3305*4882a593Smuzhiyun 		       sizeof(*xudc->event_ring[i]));
3306*4882a593Smuzhiyun 
3307*4882a593Smuzhiyun 		val = xudc_readl(xudc, ERSTSZ);
3308*4882a593Smuzhiyun 		val &= ~(ERSTSZ_ERSTXSZ_MASK << ERSTSZ_ERSTXSZ_SHIFT(i));
3309*4882a593Smuzhiyun 		val |= XUDC_EVENT_RING_SIZE << ERSTSZ_ERSTXSZ_SHIFT(i);
3310*4882a593Smuzhiyun 		xudc_writel(xudc, val, ERSTSZ);
3311*4882a593Smuzhiyun 
3312*4882a593Smuzhiyun 		xudc_writel(xudc, lower_32_bits(xudc->event_ring_phys[i]),
3313*4882a593Smuzhiyun 			    ERSTXBALO(i));
3314*4882a593Smuzhiyun 		xudc_writel(xudc, upper_32_bits(xudc->event_ring_phys[i]),
3315*4882a593Smuzhiyun 			    ERSTXBAHI(i));
3316*4882a593Smuzhiyun 	}
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 	val = lower_32_bits(xudc->event_ring_phys[0]);
3319*4882a593Smuzhiyun 	xudc_writel(xudc, val, ERDPLO);
3320*4882a593Smuzhiyun 	val |= EREPLO_ECS;
3321*4882a593Smuzhiyun 	xudc_writel(xudc, val, EREPLO);
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun 	val = upper_32_bits(xudc->event_ring_phys[0]);
3324*4882a593Smuzhiyun 	xudc_writel(xudc, val, ERDPHI);
3325*4882a593Smuzhiyun 	xudc_writel(xudc, val, EREPHI);
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun 	xudc->ccs = true;
3328*4882a593Smuzhiyun 	xudc->event_ring_index = 0;
3329*4882a593Smuzhiyun 	xudc->event_ring_deq_ptr = 0;
3330*4882a593Smuzhiyun }
3331*4882a593Smuzhiyun 
tegra_xudc_free_event_ring(struct tegra_xudc * xudc)3332*4882a593Smuzhiyun static void tegra_xudc_free_event_ring(struct tegra_xudc *xudc)
3333*4882a593Smuzhiyun {
3334*4882a593Smuzhiyun 	unsigned int i;
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) {
3337*4882a593Smuzhiyun 		dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE *
3338*4882a593Smuzhiyun 				  sizeof(*xudc->event_ring[i]),
3339*4882a593Smuzhiyun 				  xudc->event_ring[i],
3340*4882a593Smuzhiyun 				  xudc->event_ring_phys[i]);
3341*4882a593Smuzhiyun 	}
3342*4882a593Smuzhiyun }
3343*4882a593Smuzhiyun 
tegra_xudc_fpci_ipfs_init(struct tegra_xudc * xudc)3344*4882a593Smuzhiyun static void tegra_xudc_fpci_ipfs_init(struct tegra_xudc *xudc)
3345*4882a593Smuzhiyun {
3346*4882a593Smuzhiyun 	u32 val;
3347*4882a593Smuzhiyun 
3348*4882a593Smuzhiyun 	if (xudc->soc->has_ipfs) {
3349*4882a593Smuzhiyun 		val = ipfs_readl(xudc, XUSB_DEV_CONFIGURATION_0);
3350*4882a593Smuzhiyun 		val |= XUSB_DEV_CONFIGURATION_0_EN_FPCI;
3351*4882a593Smuzhiyun 		ipfs_writel(xudc, val, XUSB_DEV_CONFIGURATION_0);
3352*4882a593Smuzhiyun 		usleep_range(10, 15);
3353*4882a593Smuzhiyun 	}
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	/* Enable bus master */
3356*4882a593Smuzhiyun 	val = XUSB_DEV_CFG_1_IO_SPACE_EN | XUSB_DEV_CFG_1_MEMORY_SPACE_EN |
3357*4882a593Smuzhiyun 		XUSB_DEV_CFG_1_BUS_MASTER_EN;
3358*4882a593Smuzhiyun 	fpci_writel(xudc, val, XUSB_DEV_CFG_1);
3359*4882a593Smuzhiyun 
3360*4882a593Smuzhiyun 	/* Program BAR0 space */
3361*4882a593Smuzhiyun 	val = fpci_readl(xudc, XUSB_DEV_CFG_4);
3362*4882a593Smuzhiyun 	val &= ~(XUSB_DEV_CFG_4_BASE_ADDR_MASK);
3363*4882a593Smuzhiyun 	val |= xudc->phys_base & (XUSB_DEV_CFG_4_BASE_ADDR_MASK);
3364*4882a593Smuzhiyun 
3365*4882a593Smuzhiyun 	fpci_writel(xudc, val, XUSB_DEV_CFG_4);
3366*4882a593Smuzhiyun 	fpci_writel(xudc, upper_32_bits(xudc->phys_base), XUSB_DEV_CFG_5);
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 	usleep_range(100, 200);
3369*4882a593Smuzhiyun 
3370*4882a593Smuzhiyun 	if (xudc->soc->has_ipfs) {
3371*4882a593Smuzhiyun 		/* Enable interrupt assertion */
3372*4882a593Smuzhiyun 		val = ipfs_readl(xudc, XUSB_DEV_INTR_MASK_0);
3373*4882a593Smuzhiyun 		val |= XUSB_DEV_INTR_MASK_0_IP_INT_MASK;
3374*4882a593Smuzhiyun 		ipfs_writel(xudc, val, XUSB_DEV_INTR_MASK_0);
3375*4882a593Smuzhiyun 	}
3376*4882a593Smuzhiyun }
3377*4882a593Smuzhiyun 
tegra_xudc_device_params_init(struct tegra_xudc * xudc)3378*4882a593Smuzhiyun static void tegra_xudc_device_params_init(struct tegra_xudc *xudc)
3379*4882a593Smuzhiyun {
3380*4882a593Smuzhiyun 	u32 val, imod;
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 	if (xudc->soc->has_ipfs) {
3383*4882a593Smuzhiyun 		val = xudc_readl(xudc, BLCG);
3384*4882a593Smuzhiyun 		val |= BLCG_ALL;
3385*4882a593Smuzhiyun 		val &= ~(BLCG_DFPCI | BLCG_UFPCI | BLCG_FE |
3386*4882a593Smuzhiyun 				BLCG_COREPLL_PWRDN);
3387*4882a593Smuzhiyun 		val |= BLCG_IOPLL_0_PWRDN;
3388*4882a593Smuzhiyun 		val |= BLCG_IOPLL_1_PWRDN;
3389*4882a593Smuzhiyun 		val |= BLCG_IOPLL_2_PWRDN;
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun 		xudc_writel(xudc, val, BLCG);
3392*4882a593Smuzhiyun 	}
3393*4882a593Smuzhiyun 
3394*4882a593Smuzhiyun 	if (xudc->soc->port_speed_quirk)
3395*4882a593Smuzhiyun 		tegra_xudc_limit_port_speed(xudc);
3396*4882a593Smuzhiyun 
3397*4882a593Smuzhiyun 	/* Set a reasonable U3 exit timer value. */
3398*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_PADCTL4);
3399*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK);
3400*4882a593Smuzhiyun 	val |= SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(0x5dc0);
3401*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_PADCTL4);
3402*4882a593Smuzhiyun 
3403*4882a593Smuzhiyun 	/* Default ping LFPS tBurst is too large. */
3404*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT0);
3405*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT0_PING_TBURST_MASK);
3406*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT0_PING_TBURST(0xa);
3407*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT0);
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun 	/* Default tPortConfiguration timeout is too small. */
3410*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT30);
3411*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT30_LMPITP_TIMER_MASK);
3412*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT30_LMPITP_TIMER(0x978);
3413*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT30);
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 	if (xudc->soc->lpm_enable) {
3416*4882a593Smuzhiyun 		/* Set L1 resume duration to 95 us. */
3417*4882a593Smuzhiyun 		val = xudc_readl(xudc, HSFSPI_COUNT13);
3418*4882a593Smuzhiyun 		val &= ~(HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK);
3419*4882a593Smuzhiyun 		val |= HSFSPI_COUNT13_U2_RESUME_K_DURATION(0x2c88);
3420*4882a593Smuzhiyun 		xudc_writel(xudc, val, HSFSPI_COUNT13);
3421*4882a593Smuzhiyun 	}
3422*4882a593Smuzhiyun 
3423*4882a593Smuzhiyun 	/*
3424*4882a593Smuzhiyun 	 * Compliacne suite appears to be violating polling LFPS tBurst max
3425*4882a593Smuzhiyun 	 * of 1.4us.  Send 1.45us instead.
3426*4882a593Smuzhiyun 	 */
3427*4882a593Smuzhiyun 	val = xudc_readl(xudc, SSPX_CORE_CNT32);
3428*4882a593Smuzhiyun 	val &= ~(SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK);
3429*4882a593Smuzhiyun 	val |= SSPX_CORE_CNT32_POLL_TBURST_MAX(0xb0);
3430*4882a593Smuzhiyun 	xudc_writel(xudc, val, SSPX_CORE_CNT32);
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 	/* Direct HS/FS port instance to RxDetect. */
3433*4882a593Smuzhiyun 	val = xudc_readl(xudc, CFG_DEV_FE);
3434*4882a593Smuzhiyun 	val &= ~(CFG_DEV_FE_PORTREGSEL_MASK);
3435*4882a593Smuzhiyun 	val |= CFG_DEV_FE_PORTREGSEL(CFG_DEV_FE_PORTREGSEL_HSFS_PI);
3436*4882a593Smuzhiyun 	xudc_writel(xudc, val, CFG_DEV_FE);
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun 	val = xudc_readl(xudc, PORTSC);
3439*4882a593Smuzhiyun 	val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
3440*4882a593Smuzhiyun 	val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT);
3441*4882a593Smuzhiyun 	xudc_writel(xudc, val, PORTSC);
3442*4882a593Smuzhiyun 
3443*4882a593Smuzhiyun 	/* Direct SS port instance to RxDetect. */
3444*4882a593Smuzhiyun 	val = xudc_readl(xudc, CFG_DEV_FE);
3445*4882a593Smuzhiyun 	val &= ~(CFG_DEV_FE_PORTREGSEL_MASK);
3446*4882a593Smuzhiyun 	val |= CFG_DEV_FE_PORTREGSEL_SS_PI & CFG_DEV_FE_PORTREGSEL_MASK;
3447*4882a593Smuzhiyun 	xudc_writel(xudc, val, CFG_DEV_FE);
3448*4882a593Smuzhiyun 
3449*4882a593Smuzhiyun 	val = xudc_readl(xudc, PORTSC);
3450*4882a593Smuzhiyun 	val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
3451*4882a593Smuzhiyun 	val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT);
3452*4882a593Smuzhiyun 	xudc_writel(xudc, val, PORTSC);
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 	/* Restore port instance. */
3455*4882a593Smuzhiyun 	val = xudc_readl(xudc, CFG_DEV_FE);
3456*4882a593Smuzhiyun 	val &= ~(CFG_DEV_FE_PORTREGSEL_MASK);
3457*4882a593Smuzhiyun 	xudc_writel(xudc, val, CFG_DEV_FE);
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun 	/*
3460*4882a593Smuzhiyun 	 * Enable INFINITE_SS_RETRY to prevent device from entering
3461*4882a593Smuzhiyun 	 * Disabled.Error when attached to buggy SuperSpeed hubs.
3462*4882a593Smuzhiyun 	 */
3463*4882a593Smuzhiyun 	val = xudc_readl(xudc, CFG_DEV_FE);
3464*4882a593Smuzhiyun 	val |= CFG_DEV_FE_INFINITE_SS_RETRY;
3465*4882a593Smuzhiyun 	xudc_writel(xudc, val, CFG_DEV_FE);
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 	/* Set interrupt moderation. */
3468*4882a593Smuzhiyun 	imod = XUDC_INTERRUPT_MODERATION_US * 4;
3469*4882a593Smuzhiyun 	val = xudc_readl(xudc, RT_IMOD);
3470*4882a593Smuzhiyun 	val &= ~((RT_IMOD_IMODI_MASK) | (RT_IMOD_IMODC_MASK));
3471*4882a593Smuzhiyun 	val |= (RT_IMOD_IMODI(imod) | RT_IMOD_IMODC(imod));
3472*4882a593Smuzhiyun 	xudc_writel(xudc, val, RT_IMOD);
3473*4882a593Smuzhiyun 
3474*4882a593Smuzhiyun 	/* increase SSPI transaction timeout from 32us to 512us */
3475*4882a593Smuzhiyun 	val = xudc_readl(xudc, CFG_DEV_SSPI_XFER);
3476*4882a593Smuzhiyun 	val &= ~(CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK);
3477*4882a593Smuzhiyun 	val |= CFG_DEV_SSPI_XFER_ACKTIMEOUT(0xf000);
3478*4882a593Smuzhiyun 	xudc_writel(xudc, val, CFG_DEV_SSPI_XFER);
3479*4882a593Smuzhiyun }
3480*4882a593Smuzhiyun 
tegra_xudc_phy_get(struct tegra_xudc * xudc)3481*4882a593Smuzhiyun static int tegra_xudc_phy_get(struct tegra_xudc *xudc)
3482*4882a593Smuzhiyun {
3483*4882a593Smuzhiyun 	int err = 0, usb3;
3484*4882a593Smuzhiyun 	unsigned int i;
3485*4882a593Smuzhiyun 
3486*4882a593Smuzhiyun 	xudc->utmi_phy = devm_kcalloc(xudc->dev, xudc->soc->num_phys,
3487*4882a593Smuzhiyun 					   sizeof(*xudc->utmi_phy), GFP_KERNEL);
3488*4882a593Smuzhiyun 	if (!xudc->utmi_phy)
3489*4882a593Smuzhiyun 		return -ENOMEM;
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun 	xudc->usb3_phy = devm_kcalloc(xudc->dev, xudc->soc->num_phys,
3492*4882a593Smuzhiyun 					   sizeof(*xudc->usb3_phy), GFP_KERNEL);
3493*4882a593Smuzhiyun 	if (!xudc->usb3_phy)
3494*4882a593Smuzhiyun 		return -ENOMEM;
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun 	xudc->usbphy = devm_kcalloc(xudc->dev, xudc->soc->num_phys,
3497*4882a593Smuzhiyun 					   sizeof(*xudc->usbphy), GFP_KERNEL);
3498*4882a593Smuzhiyun 	if (!xudc->usbphy)
3499*4882a593Smuzhiyun 		return -ENOMEM;
3500*4882a593Smuzhiyun 
3501*4882a593Smuzhiyun 	xudc->vbus_nb.notifier_call = tegra_xudc_vbus_notify;
3502*4882a593Smuzhiyun 
3503*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++) {
3504*4882a593Smuzhiyun 		char phy_name[] = "usb.-.";
3505*4882a593Smuzhiyun 
3506*4882a593Smuzhiyun 		/* Get USB2 phy */
3507*4882a593Smuzhiyun 		snprintf(phy_name, sizeof(phy_name), "usb2-%d", i);
3508*4882a593Smuzhiyun 		xudc->utmi_phy[i] = devm_phy_optional_get(xudc->dev, phy_name);
3509*4882a593Smuzhiyun 		if (IS_ERR(xudc->utmi_phy[i])) {
3510*4882a593Smuzhiyun 			err = PTR_ERR(xudc->utmi_phy[i]);
3511*4882a593Smuzhiyun 			if (err != -EPROBE_DEFER)
3512*4882a593Smuzhiyun 				dev_err(xudc->dev, "failed to get usb2-%d PHY: %d\n",
3513*4882a593Smuzhiyun 					i, err);
3514*4882a593Smuzhiyun 
3515*4882a593Smuzhiyun 			goto clean_up;
3516*4882a593Smuzhiyun 		} else if (xudc->utmi_phy[i]) {
3517*4882a593Smuzhiyun 			/* Get usb-phy, if utmi phy is available */
3518*4882a593Smuzhiyun 			xudc->usbphy[i] = devm_usb_get_phy_by_node(xudc->dev,
3519*4882a593Smuzhiyun 						xudc->utmi_phy[i]->dev.of_node,
3520*4882a593Smuzhiyun 						&xudc->vbus_nb);
3521*4882a593Smuzhiyun 			if (IS_ERR(xudc->usbphy[i])) {
3522*4882a593Smuzhiyun 				err = PTR_ERR(xudc->usbphy[i]);
3523*4882a593Smuzhiyun 				dev_err(xudc->dev, "failed to get usbphy-%d: %d\n",
3524*4882a593Smuzhiyun 					i, err);
3525*4882a593Smuzhiyun 				goto clean_up;
3526*4882a593Smuzhiyun 			}
3527*4882a593Smuzhiyun 		} else if (!xudc->utmi_phy[i]) {
3528*4882a593Smuzhiyun 			/* if utmi phy is not available, ignore USB3 phy get */
3529*4882a593Smuzhiyun 			continue;
3530*4882a593Smuzhiyun 		}
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 		/* Get USB3 phy */
3533*4882a593Smuzhiyun 		usb3 = tegra_xusb_padctl_get_usb3_companion(xudc->padctl, i);
3534*4882a593Smuzhiyun 		if (usb3 < 0)
3535*4882a593Smuzhiyun 			continue;
3536*4882a593Smuzhiyun 
3537*4882a593Smuzhiyun 		snprintf(phy_name, sizeof(phy_name), "usb3-%d", usb3);
3538*4882a593Smuzhiyun 		xudc->usb3_phy[i] = devm_phy_optional_get(xudc->dev, phy_name);
3539*4882a593Smuzhiyun 		if (IS_ERR(xudc->usb3_phy[i])) {
3540*4882a593Smuzhiyun 			err = PTR_ERR(xudc->usb3_phy[i]);
3541*4882a593Smuzhiyun 			if (err != -EPROBE_DEFER)
3542*4882a593Smuzhiyun 				dev_err(xudc->dev, "failed to get usb3-%d PHY: %d\n",
3543*4882a593Smuzhiyun 					usb3, err);
3544*4882a593Smuzhiyun 
3545*4882a593Smuzhiyun 			goto clean_up;
3546*4882a593Smuzhiyun 		} else if (xudc->usb3_phy[i])
3547*4882a593Smuzhiyun 			dev_dbg(xudc->dev, "usb3-%d PHY registered", usb3);
3548*4882a593Smuzhiyun 	}
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	return err;
3551*4882a593Smuzhiyun 
3552*4882a593Smuzhiyun clean_up:
3553*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++) {
3554*4882a593Smuzhiyun 		xudc->usb3_phy[i] = NULL;
3555*4882a593Smuzhiyun 		xudc->utmi_phy[i] = NULL;
3556*4882a593Smuzhiyun 		xudc->usbphy[i] = NULL;
3557*4882a593Smuzhiyun 	}
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 	return err;
3560*4882a593Smuzhiyun }
3561*4882a593Smuzhiyun 
tegra_xudc_phy_exit(struct tegra_xudc * xudc)3562*4882a593Smuzhiyun static void tegra_xudc_phy_exit(struct tegra_xudc *xudc)
3563*4882a593Smuzhiyun {
3564*4882a593Smuzhiyun 	unsigned int i;
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++) {
3567*4882a593Smuzhiyun 		phy_exit(xudc->usb3_phy[i]);
3568*4882a593Smuzhiyun 		phy_exit(xudc->utmi_phy[i]);
3569*4882a593Smuzhiyun 	}
3570*4882a593Smuzhiyun }
3571*4882a593Smuzhiyun 
tegra_xudc_phy_init(struct tegra_xudc * xudc)3572*4882a593Smuzhiyun static int tegra_xudc_phy_init(struct tegra_xudc *xudc)
3573*4882a593Smuzhiyun {
3574*4882a593Smuzhiyun 	int err;
3575*4882a593Smuzhiyun 	unsigned int i;
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++) {
3578*4882a593Smuzhiyun 		err = phy_init(xudc->utmi_phy[i]);
3579*4882a593Smuzhiyun 		if (err < 0) {
3580*4882a593Smuzhiyun 			dev_err(xudc->dev, "UTMI PHY #%u initialization failed: %d\n", i, err);
3581*4882a593Smuzhiyun 			goto exit_phy;
3582*4882a593Smuzhiyun 		}
3583*4882a593Smuzhiyun 
3584*4882a593Smuzhiyun 		err = phy_init(xudc->usb3_phy[i]);
3585*4882a593Smuzhiyun 		if (err < 0) {
3586*4882a593Smuzhiyun 			dev_err(xudc->dev, "USB3 PHY #%u initialization failed: %d\n", i, err);
3587*4882a593Smuzhiyun 			goto exit_phy;
3588*4882a593Smuzhiyun 		}
3589*4882a593Smuzhiyun 	}
3590*4882a593Smuzhiyun 	return 0;
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun exit_phy:
3593*4882a593Smuzhiyun 	tegra_xudc_phy_exit(xudc);
3594*4882a593Smuzhiyun 	return err;
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun static const char * const tegra210_xudc_supply_names[] = {
3598*4882a593Smuzhiyun 	"hvdd-usb",
3599*4882a593Smuzhiyun 	"avddio-usb",
3600*4882a593Smuzhiyun };
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun static const char * const tegra210_xudc_clock_names[] = {
3603*4882a593Smuzhiyun 	"dev",
3604*4882a593Smuzhiyun 	"ss",
3605*4882a593Smuzhiyun 	"ss_src",
3606*4882a593Smuzhiyun 	"hs_src",
3607*4882a593Smuzhiyun 	"fs_src",
3608*4882a593Smuzhiyun };
3609*4882a593Smuzhiyun 
3610*4882a593Smuzhiyun static const char * const tegra186_xudc_clock_names[] = {
3611*4882a593Smuzhiyun 	"dev",
3612*4882a593Smuzhiyun 	"ss",
3613*4882a593Smuzhiyun 	"ss_src",
3614*4882a593Smuzhiyun 	"fs_src",
3615*4882a593Smuzhiyun };
3616*4882a593Smuzhiyun 
3617*4882a593Smuzhiyun static struct tegra_xudc_soc tegra210_xudc_soc_data = {
3618*4882a593Smuzhiyun 	.supply_names = tegra210_xudc_supply_names,
3619*4882a593Smuzhiyun 	.num_supplies = ARRAY_SIZE(tegra210_xudc_supply_names),
3620*4882a593Smuzhiyun 	.clock_names = tegra210_xudc_clock_names,
3621*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(tegra210_xudc_clock_names),
3622*4882a593Smuzhiyun 	.num_phys = 4,
3623*4882a593Smuzhiyun 	.u1_enable = false,
3624*4882a593Smuzhiyun 	.u2_enable = true,
3625*4882a593Smuzhiyun 	.lpm_enable = false,
3626*4882a593Smuzhiyun 	.invalid_seq_num = true,
3627*4882a593Smuzhiyun 	.pls_quirk = true,
3628*4882a593Smuzhiyun 	.port_reset_quirk = true,
3629*4882a593Smuzhiyun 	.port_speed_quirk = false,
3630*4882a593Smuzhiyun 	.has_ipfs = true,
3631*4882a593Smuzhiyun };
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun static struct tegra_xudc_soc tegra186_xudc_soc_data = {
3634*4882a593Smuzhiyun 	.clock_names = tegra186_xudc_clock_names,
3635*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(tegra186_xudc_clock_names),
3636*4882a593Smuzhiyun 	.num_phys = 4,
3637*4882a593Smuzhiyun 	.u1_enable = true,
3638*4882a593Smuzhiyun 	.u2_enable = true,
3639*4882a593Smuzhiyun 	.lpm_enable = false,
3640*4882a593Smuzhiyun 	.invalid_seq_num = false,
3641*4882a593Smuzhiyun 	.pls_quirk = false,
3642*4882a593Smuzhiyun 	.port_reset_quirk = false,
3643*4882a593Smuzhiyun 	.port_speed_quirk = false,
3644*4882a593Smuzhiyun 	.has_ipfs = false,
3645*4882a593Smuzhiyun };
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun static struct tegra_xudc_soc tegra194_xudc_soc_data = {
3648*4882a593Smuzhiyun 	.clock_names = tegra186_xudc_clock_names,
3649*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(tegra186_xudc_clock_names),
3650*4882a593Smuzhiyun 	.num_phys = 4,
3651*4882a593Smuzhiyun 	.u1_enable = true,
3652*4882a593Smuzhiyun 	.u2_enable = true,
3653*4882a593Smuzhiyun 	.lpm_enable = true,
3654*4882a593Smuzhiyun 	.invalid_seq_num = false,
3655*4882a593Smuzhiyun 	.pls_quirk = false,
3656*4882a593Smuzhiyun 	.port_reset_quirk = false,
3657*4882a593Smuzhiyun 	.port_speed_quirk = true,
3658*4882a593Smuzhiyun 	.has_ipfs = false,
3659*4882a593Smuzhiyun };
3660*4882a593Smuzhiyun 
3661*4882a593Smuzhiyun static const struct of_device_id tegra_xudc_of_match[] = {
3662*4882a593Smuzhiyun 	{
3663*4882a593Smuzhiyun 		.compatible = "nvidia,tegra210-xudc",
3664*4882a593Smuzhiyun 		.data = &tegra210_xudc_soc_data
3665*4882a593Smuzhiyun 	},
3666*4882a593Smuzhiyun 	{
3667*4882a593Smuzhiyun 		.compatible = "nvidia,tegra186-xudc",
3668*4882a593Smuzhiyun 		.data = &tegra186_xudc_soc_data
3669*4882a593Smuzhiyun 	},
3670*4882a593Smuzhiyun 	{
3671*4882a593Smuzhiyun 		.compatible = "nvidia,tegra194-xudc",
3672*4882a593Smuzhiyun 		.data = &tegra194_xudc_soc_data
3673*4882a593Smuzhiyun 	},
3674*4882a593Smuzhiyun 	{ }
3675*4882a593Smuzhiyun };
3676*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_xudc_of_match);
3677*4882a593Smuzhiyun 
tegra_xudc_powerdomain_remove(struct tegra_xudc * xudc)3678*4882a593Smuzhiyun static void tegra_xudc_powerdomain_remove(struct tegra_xudc *xudc)
3679*4882a593Smuzhiyun {
3680*4882a593Smuzhiyun 	if (xudc->genpd_dl_ss)
3681*4882a593Smuzhiyun 		device_link_del(xudc->genpd_dl_ss);
3682*4882a593Smuzhiyun 	if (xudc->genpd_dl_device)
3683*4882a593Smuzhiyun 		device_link_del(xudc->genpd_dl_device);
3684*4882a593Smuzhiyun 	if (xudc->genpd_dev_ss)
3685*4882a593Smuzhiyun 		dev_pm_domain_detach(xudc->genpd_dev_ss, true);
3686*4882a593Smuzhiyun 	if (xudc->genpd_dev_device)
3687*4882a593Smuzhiyun 		dev_pm_domain_detach(xudc->genpd_dev_device, true);
3688*4882a593Smuzhiyun }
3689*4882a593Smuzhiyun 
tegra_xudc_powerdomain_init(struct tegra_xudc * xudc)3690*4882a593Smuzhiyun static int tegra_xudc_powerdomain_init(struct tegra_xudc *xudc)
3691*4882a593Smuzhiyun {
3692*4882a593Smuzhiyun 	struct device *dev = xudc->dev;
3693*4882a593Smuzhiyun 	int err;
3694*4882a593Smuzhiyun 
3695*4882a593Smuzhiyun 	xudc->genpd_dev_device = dev_pm_domain_attach_by_name(dev, "dev");
3696*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(xudc->genpd_dev_device)) {
3697*4882a593Smuzhiyun 		err = PTR_ERR(xudc->genpd_dev_device) ? : -ENODATA;
3698*4882a593Smuzhiyun 		dev_err(dev, "failed to get device power domain: %d\n", err);
3699*4882a593Smuzhiyun 		return err;
3700*4882a593Smuzhiyun 	}
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun 	xudc->genpd_dev_ss = dev_pm_domain_attach_by_name(dev, "ss");
3703*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(xudc->genpd_dev_ss)) {
3704*4882a593Smuzhiyun 		err = PTR_ERR(xudc->genpd_dev_ss) ? : -ENODATA;
3705*4882a593Smuzhiyun 		dev_err(dev, "failed to get SuperSpeed power domain: %d\n", err);
3706*4882a593Smuzhiyun 		return err;
3707*4882a593Smuzhiyun 	}
3708*4882a593Smuzhiyun 
3709*4882a593Smuzhiyun 	xudc->genpd_dl_device = device_link_add(dev, xudc->genpd_dev_device,
3710*4882a593Smuzhiyun 						DL_FLAG_PM_RUNTIME |
3711*4882a593Smuzhiyun 						DL_FLAG_STATELESS);
3712*4882a593Smuzhiyun 	if (!xudc->genpd_dl_device) {
3713*4882a593Smuzhiyun 		dev_err(dev, "failed to add USB device link\n");
3714*4882a593Smuzhiyun 		return -ENODEV;
3715*4882a593Smuzhiyun 	}
3716*4882a593Smuzhiyun 
3717*4882a593Smuzhiyun 	xudc->genpd_dl_ss = device_link_add(dev, xudc->genpd_dev_ss,
3718*4882a593Smuzhiyun 					    DL_FLAG_PM_RUNTIME |
3719*4882a593Smuzhiyun 					    DL_FLAG_STATELESS);
3720*4882a593Smuzhiyun 	if (!xudc->genpd_dl_ss) {
3721*4882a593Smuzhiyun 		dev_err(dev, "failed to add SuperSpeed device link\n");
3722*4882a593Smuzhiyun 		return -ENODEV;
3723*4882a593Smuzhiyun 	}
3724*4882a593Smuzhiyun 
3725*4882a593Smuzhiyun 	return 0;
3726*4882a593Smuzhiyun }
3727*4882a593Smuzhiyun 
tegra_xudc_probe(struct platform_device * pdev)3728*4882a593Smuzhiyun static int tegra_xudc_probe(struct platform_device *pdev)
3729*4882a593Smuzhiyun {
3730*4882a593Smuzhiyun 	struct tegra_xudc *xudc;
3731*4882a593Smuzhiyun 	struct resource *res;
3732*4882a593Smuzhiyun 	unsigned int i;
3733*4882a593Smuzhiyun 	int err;
3734*4882a593Smuzhiyun 
3735*4882a593Smuzhiyun 	xudc = devm_kzalloc(&pdev->dev, sizeof(*xudc), GFP_KERNEL);
3736*4882a593Smuzhiyun 	if (!xudc)
3737*4882a593Smuzhiyun 		return -ENOMEM;
3738*4882a593Smuzhiyun 
3739*4882a593Smuzhiyun 	xudc->dev = &pdev->dev;
3740*4882a593Smuzhiyun 	platform_set_drvdata(pdev, xudc);
3741*4882a593Smuzhiyun 
3742*4882a593Smuzhiyun 	xudc->soc = of_device_get_match_data(&pdev->dev);
3743*4882a593Smuzhiyun 	if (!xudc->soc)
3744*4882a593Smuzhiyun 		return -ENODEV;
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
3747*4882a593Smuzhiyun 	xudc->base = devm_ioremap_resource(&pdev->dev, res);
3748*4882a593Smuzhiyun 	if (IS_ERR(xudc->base))
3749*4882a593Smuzhiyun 		return PTR_ERR(xudc->base);
3750*4882a593Smuzhiyun 	xudc->phys_base = res->start;
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	xudc->fpci = devm_platform_ioremap_resource_byname(pdev, "fpci");
3753*4882a593Smuzhiyun 	if (IS_ERR(xudc->fpci))
3754*4882a593Smuzhiyun 		return PTR_ERR(xudc->fpci);
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	if (xudc->soc->has_ipfs) {
3757*4882a593Smuzhiyun 		xudc->ipfs = devm_platform_ioremap_resource_byname(pdev, "ipfs");
3758*4882a593Smuzhiyun 		if (IS_ERR(xudc->ipfs))
3759*4882a593Smuzhiyun 			return PTR_ERR(xudc->ipfs);
3760*4882a593Smuzhiyun 	}
3761*4882a593Smuzhiyun 
3762*4882a593Smuzhiyun 	xudc->irq = platform_get_irq(pdev, 0);
3763*4882a593Smuzhiyun 	if (xudc->irq < 0)
3764*4882a593Smuzhiyun 		return xudc->irq;
3765*4882a593Smuzhiyun 
3766*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, xudc->irq, tegra_xudc_irq, 0,
3767*4882a593Smuzhiyun 			       dev_name(&pdev->dev), xudc);
3768*4882a593Smuzhiyun 	if (err < 0) {
3769*4882a593Smuzhiyun 		dev_err(xudc->dev, "failed to claim IRQ#%u: %d\n", xudc->irq,
3770*4882a593Smuzhiyun 			err);
3771*4882a593Smuzhiyun 		return err;
3772*4882a593Smuzhiyun 	}
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun 	xudc->clks = devm_kcalloc(&pdev->dev, xudc->soc->num_clks, sizeof(*xudc->clks),
3775*4882a593Smuzhiyun 				  GFP_KERNEL);
3776*4882a593Smuzhiyun 	if (!xudc->clks)
3777*4882a593Smuzhiyun 		return -ENOMEM;
3778*4882a593Smuzhiyun 
3779*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_clks; i++)
3780*4882a593Smuzhiyun 		xudc->clks[i].id = xudc->soc->clock_names[i];
3781*4882a593Smuzhiyun 
3782*4882a593Smuzhiyun 	err = devm_clk_bulk_get(&pdev->dev, xudc->soc->num_clks, xudc->clks);
3783*4882a593Smuzhiyun 	if (err) {
3784*4882a593Smuzhiyun 		if (err != -EPROBE_DEFER)
3785*4882a593Smuzhiyun 			dev_err(xudc->dev, "failed to request clocks: %d\n", err);
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 		return err;
3788*4882a593Smuzhiyun 	}
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun 	xudc->supplies = devm_kcalloc(&pdev->dev, xudc->soc->num_supplies,
3791*4882a593Smuzhiyun 				      sizeof(*xudc->supplies), GFP_KERNEL);
3792*4882a593Smuzhiyun 	if (!xudc->supplies)
3793*4882a593Smuzhiyun 		return -ENOMEM;
3794*4882a593Smuzhiyun 
3795*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_supplies; i++)
3796*4882a593Smuzhiyun 		xudc->supplies[i].supply = xudc->soc->supply_names[i];
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun 	err = devm_regulator_bulk_get(&pdev->dev, xudc->soc->num_supplies,
3799*4882a593Smuzhiyun 				      xudc->supplies);
3800*4882a593Smuzhiyun 	if (err) {
3801*4882a593Smuzhiyun 		if (err != -EPROBE_DEFER)
3802*4882a593Smuzhiyun 			dev_err(xudc->dev, "failed to request regulators: %d\n", err);
3803*4882a593Smuzhiyun 
3804*4882a593Smuzhiyun 		return err;
3805*4882a593Smuzhiyun 	}
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	xudc->padctl = tegra_xusb_padctl_get(&pdev->dev);
3808*4882a593Smuzhiyun 	if (IS_ERR(xudc->padctl))
3809*4882a593Smuzhiyun 		return PTR_ERR(xudc->padctl);
3810*4882a593Smuzhiyun 
3811*4882a593Smuzhiyun 	err = regulator_bulk_enable(xudc->soc->num_supplies, xudc->supplies);
3812*4882a593Smuzhiyun 	if (err) {
3813*4882a593Smuzhiyun 		dev_err(xudc->dev, "failed to enable regulators: %d\n", err);
3814*4882a593Smuzhiyun 		goto put_padctl;
3815*4882a593Smuzhiyun 	}
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 	err = tegra_xudc_phy_get(xudc);
3818*4882a593Smuzhiyun 	if (err)
3819*4882a593Smuzhiyun 		goto disable_regulator;
3820*4882a593Smuzhiyun 
3821*4882a593Smuzhiyun 	err = tegra_xudc_powerdomain_init(xudc);
3822*4882a593Smuzhiyun 	if (err)
3823*4882a593Smuzhiyun 		goto put_powerdomains;
3824*4882a593Smuzhiyun 
3825*4882a593Smuzhiyun 	err = tegra_xudc_phy_init(xudc);
3826*4882a593Smuzhiyun 	if (err)
3827*4882a593Smuzhiyun 		goto put_powerdomains;
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun 	err = tegra_xudc_alloc_event_ring(xudc);
3830*4882a593Smuzhiyun 	if (err)
3831*4882a593Smuzhiyun 		goto disable_phy;
3832*4882a593Smuzhiyun 
3833*4882a593Smuzhiyun 	err = tegra_xudc_alloc_eps(xudc);
3834*4882a593Smuzhiyun 	if (err)
3835*4882a593Smuzhiyun 		goto free_event_ring;
3836*4882a593Smuzhiyun 
3837*4882a593Smuzhiyun 	spin_lock_init(&xudc->lock);
3838*4882a593Smuzhiyun 
3839*4882a593Smuzhiyun 	init_completion(&xudc->disconnect_complete);
3840*4882a593Smuzhiyun 
3841*4882a593Smuzhiyun 	INIT_WORK(&xudc->usb_role_sw_work, tegra_xudc_usb_role_sw_work);
3842*4882a593Smuzhiyun 
3843*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&xudc->plc_reset_work, tegra_xudc_plc_reset_work);
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&xudc->port_reset_war_work,
3846*4882a593Smuzhiyun 				tegra_xudc_port_reset_war_work);
3847*4882a593Smuzhiyun 
3848*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun 	xudc->gadget.ops = &tegra_xudc_gadget_ops;
3851*4882a593Smuzhiyun 	xudc->gadget.ep0 = &xudc->ep[0].usb_ep;
3852*4882a593Smuzhiyun 	xudc->gadget.name = "tegra-xudc";
3853*4882a593Smuzhiyun 	xudc->gadget.max_speed = USB_SPEED_SUPER;
3854*4882a593Smuzhiyun 
3855*4882a593Smuzhiyun 	err = usb_add_gadget_udc(&pdev->dev, &xudc->gadget);
3856*4882a593Smuzhiyun 	if (err) {
3857*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to add USB gadget: %d\n", err);
3858*4882a593Smuzhiyun 		goto free_eps;
3859*4882a593Smuzhiyun 	}
3860*4882a593Smuzhiyun 
3861*4882a593Smuzhiyun 	return 0;
3862*4882a593Smuzhiyun 
3863*4882a593Smuzhiyun free_eps:
3864*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
3865*4882a593Smuzhiyun 	tegra_xudc_free_eps(xudc);
3866*4882a593Smuzhiyun free_event_ring:
3867*4882a593Smuzhiyun 	tegra_xudc_free_event_ring(xudc);
3868*4882a593Smuzhiyun disable_phy:
3869*4882a593Smuzhiyun 	tegra_xudc_phy_exit(xudc);
3870*4882a593Smuzhiyun put_powerdomains:
3871*4882a593Smuzhiyun 	tegra_xudc_powerdomain_remove(xudc);
3872*4882a593Smuzhiyun disable_regulator:
3873*4882a593Smuzhiyun 	regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies);
3874*4882a593Smuzhiyun put_padctl:
3875*4882a593Smuzhiyun 	tegra_xusb_padctl_put(xudc->padctl);
3876*4882a593Smuzhiyun 
3877*4882a593Smuzhiyun 	return err;
3878*4882a593Smuzhiyun }
3879*4882a593Smuzhiyun 
tegra_xudc_remove(struct platform_device * pdev)3880*4882a593Smuzhiyun static int tegra_xudc_remove(struct platform_device *pdev)
3881*4882a593Smuzhiyun {
3882*4882a593Smuzhiyun 	struct tegra_xudc *xudc = platform_get_drvdata(pdev);
3883*4882a593Smuzhiyun 	unsigned int i;
3884*4882a593Smuzhiyun 
3885*4882a593Smuzhiyun 	pm_runtime_get_sync(xudc->dev);
3886*4882a593Smuzhiyun 
3887*4882a593Smuzhiyun 	cancel_delayed_work_sync(&xudc->plc_reset_work);
3888*4882a593Smuzhiyun 	cancel_work_sync(&xudc->usb_role_sw_work);
3889*4882a593Smuzhiyun 
3890*4882a593Smuzhiyun 	usb_del_gadget_udc(&xudc->gadget);
3891*4882a593Smuzhiyun 
3892*4882a593Smuzhiyun 	tegra_xudc_free_eps(xudc);
3893*4882a593Smuzhiyun 	tegra_xudc_free_event_ring(xudc);
3894*4882a593Smuzhiyun 
3895*4882a593Smuzhiyun 	tegra_xudc_powerdomain_remove(xudc);
3896*4882a593Smuzhiyun 
3897*4882a593Smuzhiyun 	regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies);
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 	for (i = 0; i < xudc->soc->num_phys; i++) {
3900*4882a593Smuzhiyun 		phy_power_off(xudc->utmi_phy[i]);
3901*4882a593Smuzhiyun 		phy_power_off(xudc->usb3_phy[i]);
3902*4882a593Smuzhiyun 	}
3903*4882a593Smuzhiyun 
3904*4882a593Smuzhiyun 	tegra_xudc_phy_exit(xudc);
3905*4882a593Smuzhiyun 
3906*4882a593Smuzhiyun 	pm_runtime_disable(xudc->dev);
3907*4882a593Smuzhiyun 	pm_runtime_put(xudc->dev);
3908*4882a593Smuzhiyun 
3909*4882a593Smuzhiyun 	tegra_xusb_padctl_put(xudc->padctl);
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun 	return 0;
3912*4882a593Smuzhiyun }
3913*4882a593Smuzhiyun 
tegra_xudc_powergate(struct tegra_xudc * xudc)3914*4882a593Smuzhiyun static int __maybe_unused tegra_xudc_powergate(struct tegra_xudc *xudc)
3915*4882a593Smuzhiyun {
3916*4882a593Smuzhiyun 	unsigned long flags;
3917*4882a593Smuzhiyun 
3918*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "entering ELPG\n");
3919*4882a593Smuzhiyun 
3920*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
3921*4882a593Smuzhiyun 
3922*4882a593Smuzhiyun 	xudc->powergated = true;
3923*4882a593Smuzhiyun 	xudc->saved_regs.ctrl = xudc_readl(xudc, CTRL);
3924*4882a593Smuzhiyun 	xudc->saved_regs.portpm = xudc_readl(xudc, PORTPM);
3925*4882a593Smuzhiyun 	xudc_writel(xudc, 0, CTRL);
3926*4882a593Smuzhiyun 
3927*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(xudc->soc->num_clks, xudc->clks);
3930*4882a593Smuzhiyun 
3931*4882a593Smuzhiyun 	regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies);
3932*4882a593Smuzhiyun 
3933*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "entering ELPG done\n");
3934*4882a593Smuzhiyun 	return 0;
3935*4882a593Smuzhiyun }
3936*4882a593Smuzhiyun 
tegra_xudc_unpowergate(struct tegra_xudc * xudc)3937*4882a593Smuzhiyun static int __maybe_unused tegra_xudc_unpowergate(struct tegra_xudc *xudc)
3938*4882a593Smuzhiyun {
3939*4882a593Smuzhiyun 	unsigned long flags;
3940*4882a593Smuzhiyun 	int err;
3941*4882a593Smuzhiyun 
3942*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "exiting ELPG\n");
3943*4882a593Smuzhiyun 
3944*4882a593Smuzhiyun 	err = regulator_bulk_enable(xudc->soc->num_supplies,
3945*4882a593Smuzhiyun 			xudc->supplies);
3946*4882a593Smuzhiyun 	if (err < 0)
3947*4882a593Smuzhiyun 		return err;
3948*4882a593Smuzhiyun 
3949*4882a593Smuzhiyun 	err = clk_bulk_prepare_enable(xudc->soc->num_clks, xudc->clks);
3950*4882a593Smuzhiyun 	if (err < 0)
3951*4882a593Smuzhiyun 		return err;
3952*4882a593Smuzhiyun 
3953*4882a593Smuzhiyun 	tegra_xudc_fpci_ipfs_init(xudc);
3954*4882a593Smuzhiyun 
3955*4882a593Smuzhiyun 	tegra_xudc_device_params_init(xudc);
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun 	tegra_xudc_init_event_ring(xudc);
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun 	tegra_xudc_init_eps(xudc);
3960*4882a593Smuzhiyun 
3961*4882a593Smuzhiyun 	xudc_writel(xudc, xudc->saved_regs.portpm, PORTPM);
3962*4882a593Smuzhiyun 	xudc_writel(xudc, xudc->saved_regs.ctrl, CTRL);
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
3965*4882a593Smuzhiyun 	xudc->powergated = false;
3966*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun 	dev_dbg(xudc->dev, "exiting ELPG done\n");
3969*4882a593Smuzhiyun 	return 0;
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun 
tegra_xudc_suspend(struct device * dev)3972*4882a593Smuzhiyun static int __maybe_unused tegra_xudc_suspend(struct device *dev)
3973*4882a593Smuzhiyun {
3974*4882a593Smuzhiyun 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
3975*4882a593Smuzhiyun 	unsigned long flags;
3976*4882a593Smuzhiyun 
3977*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
3978*4882a593Smuzhiyun 	xudc->suspended = true;
3979*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun 	flush_work(&xudc->usb_role_sw_work);
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(dev)) {
3984*4882a593Smuzhiyun 		/* Forcibly disconnect before powergating. */
3985*4882a593Smuzhiyun 		tegra_xudc_device_mode_off(xudc);
3986*4882a593Smuzhiyun 		tegra_xudc_powergate(xudc);
3987*4882a593Smuzhiyun 	}
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	pm_runtime_disable(dev);
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun 	return 0;
3992*4882a593Smuzhiyun }
3993*4882a593Smuzhiyun 
tegra_xudc_resume(struct device * dev)3994*4882a593Smuzhiyun static int __maybe_unused tegra_xudc_resume(struct device *dev)
3995*4882a593Smuzhiyun {
3996*4882a593Smuzhiyun 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
3997*4882a593Smuzhiyun 	unsigned long flags;
3998*4882a593Smuzhiyun 	int err;
3999*4882a593Smuzhiyun 
4000*4882a593Smuzhiyun 	err = tegra_xudc_unpowergate(xudc);
4001*4882a593Smuzhiyun 	if (err < 0)
4002*4882a593Smuzhiyun 		return err;
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 	spin_lock_irqsave(&xudc->lock, flags);
4005*4882a593Smuzhiyun 	xudc->suspended = false;
4006*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xudc->lock, flags);
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun 	schedule_work(&xudc->usb_role_sw_work);
4009*4882a593Smuzhiyun 
4010*4882a593Smuzhiyun 	pm_runtime_enable(dev);
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun 	return 0;
4013*4882a593Smuzhiyun }
4014*4882a593Smuzhiyun 
tegra_xudc_runtime_suspend(struct device * dev)4015*4882a593Smuzhiyun static int __maybe_unused tegra_xudc_runtime_suspend(struct device *dev)
4016*4882a593Smuzhiyun {
4017*4882a593Smuzhiyun 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
4018*4882a593Smuzhiyun 
4019*4882a593Smuzhiyun 	return tegra_xudc_powergate(xudc);
4020*4882a593Smuzhiyun }
4021*4882a593Smuzhiyun 
tegra_xudc_runtime_resume(struct device * dev)4022*4882a593Smuzhiyun static int __maybe_unused tegra_xudc_runtime_resume(struct device *dev)
4023*4882a593Smuzhiyun {
4024*4882a593Smuzhiyun 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
4025*4882a593Smuzhiyun 
4026*4882a593Smuzhiyun 	return tegra_xudc_unpowergate(xudc);
4027*4882a593Smuzhiyun }
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun static const struct dev_pm_ops tegra_xudc_pm_ops = {
4030*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(tegra_xudc_suspend, tegra_xudc_resume)
4031*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tegra_xudc_runtime_suspend,
4032*4882a593Smuzhiyun 			   tegra_xudc_runtime_resume, NULL)
4033*4882a593Smuzhiyun };
4034*4882a593Smuzhiyun 
4035*4882a593Smuzhiyun static struct platform_driver tegra_xudc_driver = {
4036*4882a593Smuzhiyun 	.probe = tegra_xudc_probe,
4037*4882a593Smuzhiyun 	.remove = tegra_xudc_remove,
4038*4882a593Smuzhiyun 	.driver = {
4039*4882a593Smuzhiyun 		.name = "tegra-xudc",
4040*4882a593Smuzhiyun 		.pm = &tegra_xudc_pm_ops,
4041*4882a593Smuzhiyun 		.of_match_table = tegra_xudc_of_match,
4042*4882a593Smuzhiyun 	},
4043*4882a593Smuzhiyun };
4044*4882a593Smuzhiyun module_platform_driver(tegra_xudc_driver);
4045*4882a593Smuzhiyun 
4046*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra XUSB Device Controller");
4047*4882a593Smuzhiyun MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
4048*4882a593Smuzhiyun MODULE_AUTHOR("Hui Fu <hfu@nvidia.com>");
4049*4882a593Smuzhiyun MODULE_AUTHOR("Nagarjuna Kristam <nkristam@nvidia.com>");
4050*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
4051