xref: /OK3568_Linux_fs/kernel/drivers/usb/gadget/udc/s3c2410_udc_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2004 Herbert Poetzl <herbert@13thfloor.at>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __ASM_ARCH_REGS_UDC_H
7*4882a593Smuzhiyun #define __ASM_ARCH_REGS_UDC_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define S3C2410_USBDREG(x) (x)
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define S3C2410_UDC_FUNC_ADDR_REG	S3C2410_USBDREG(0x0140)
12*4882a593Smuzhiyun #define S3C2410_UDC_PWR_REG		S3C2410_USBDREG(0x0144)
13*4882a593Smuzhiyun #define S3C2410_UDC_EP_INT_REG		S3C2410_USBDREG(0x0148)
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define S3C2410_UDC_USB_INT_REG		S3C2410_USBDREG(0x0158)
16*4882a593Smuzhiyun #define S3C2410_UDC_EP_INT_EN_REG	S3C2410_USBDREG(0x015c)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define S3C2410_UDC_USB_INT_EN_REG	S3C2410_USBDREG(0x016c)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define S3C2410_UDC_FRAME_NUM1_REG	S3C2410_USBDREG(0x0170)
21*4882a593Smuzhiyun #define S3C2410_UDC_FRAME_NUM2_REG	S3C2410_USBDREG(0x0174)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define S3C2410_UDC_EP0_FIFO_REG	S3C2410_USBDREG(0x01c0)
24*4882a593Smuzhiyun #define S3C2410_UDC_EP1_FIFO_REG	S3C2410_USBDREG(0x01c4)
25*4882a593Smuzhiyun #define S3C2410_UDC_EP2_FIFO_REG	S3C2410_USBDREG(0x01c8)
26*4882a593Smuzhiyun #define S3C2410_UDC_EP3_FIFO_REG	S3C2410_USBDREG(0x01cc)
27*4882a593Smuzhiyun #define S3C2410_UDC_EP4_FIFO_REG	S3C2410_USBDREG(0x01d0)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define S3C2410_UDC_EP1_DMA_CON		S3C2410_USBDREG(0x0200)
30*4882a593Smuzhiyun #define S3C2410_UDC_EP1_DMA_UNIT	S3C2410_USBDREG(0x0204)
31*4882a593Smuzhiyun #define S3C2410_UDC_EP1_DMA_FIFO	S3C2410_USBDREG(0x0208)
32*4882a593Smuzhiyun #define S3C2410_UDC_EP1_DMA_TTC_L	S3C2410_USBDREG(0x020c)
33*4882a593Smuzhiyun #define S3C2410_UDC_EP1_DMA_TTC_M	S3C2410_USBDREG(0x0210)
34*4882a593Smuzhiyun #define S3C2410_UDC_EP1_DMA_TTC_H	S3C2410_USBDREG(0x0214)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define S3C2410_UDC_EP2_DMA_CON		S3C2410_USBDREG(0x0218)
37*4882a593Smuzhiyun #define S3C2410_UDC_EP2_DMA_UNIT	S3C2410_USBDREG(0x021c)
38*4882a593Smuzhiyun #define S3C2410_UDC_EP2_DMA_FIFO	S3C2410_USBDREG(0x0220)
39*4882a593Smuzhiyun #define S3C2410_UDC_EP2_DMA_TTC_L	S3C2410_USBDREG(0x0224)
40*4882a593Smuzhiyun #define S3C2410_UDC_EP2_DMA_TTC_M	S3C2410_USBDREG(0x0228)
41*4882a593Smuzhiyun #define S3C2410_UDC_EP2_DMA_TTC_H	S3C2410_USBDREG(0x022c)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define S3C2410_UDC_EP3_DMA_CON		S3C2410_USBDREG(0x0240)
44*4882a593Smuzhiyun #define S3C2410_UDC_EP3_DMA_UNIT	S3C2410_USBDREG(0x0244)
45*4882a593Smuzhiyun #define S3C2410_UDC_EP3_DMA_FIFO	S3C2410_USBDREG(0x0248)
46*4882a593Smuzhiyun #define S3C2410_UDC_EP3_DMA_TTC_L	S3C2410_USBDREG(0x024c)
47*4882a593Smuzhiyun #define S3C2410_UDC_EP3_DMA_TTC_M	S3C2410_USBDREG(0x0250)
48*4882a593Smuzhiyun #define S3C2410_UDC_EP3_DMA_TTC_H	S3C2410_USBDREG(0x0254)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define S3C2410_UDC_EP4_DMA_CON		S3C2410_USBDREG(0x0258)
51*4882a593Smuzhiyun #define S3C2410_UDC_EP4_DMA_UNIT	S3C2410_USBDREG(0x025c)
52*4882a593Smuzhiyun #define S3C2410_UDC_EP4_DMA_FIFO	S3C2410_USBDREG(0x0260)
53*4882a593Smuzhiyun #define S3C2410_UDC_EP4_DMA_TTC_L	S3C2410_USBDREG(0x0264)
54*4882a593Smuzhiyun #define S3C2410_UDC_EP4_DMA_TTC_M	S3C2410_USBDREG(0x0268)
55*4882a593Smuzhiyun #define S3C2410_UDC_EP4_DMA_TTC_H	S3C2410_USBDREG(0x026c)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define S3C2410_UDC_INDEX_REG		S3C2410_USBDREG(0x0178)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* indexed registers */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define S3C2410_UDC_MAXP_REG		S3C2410_USBDREG(0x0180)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_REG		S3C2410_USBDREG(0x0184)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define S3C2410_UDC_IN_CSR1_REG		S3C2410_USBDREG(0x0184)
66*4882a593Smuzhiyun #define S3C2410_UDC_IN_CSR2_REG		S3C2410_USBDREG(0x0188)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define S3C2410_UDC_OUT_CSR1_REG	S3C2410_USBDREG(0x0190)
69*4882a593Smuzhiyun #define S3C2410_UDC_OUT_CSR2_REG	S3C2410_USBDREG(0x0194)
70*4882a593Smuzhiyun #define S3C2410_UDC_OUT_FIFO_CNT1_REG	S3C2410_USBDREG(0x0198)
71*4882a593Smuzhiyun #define S3C2410_UDC_OUT_FIFO_CNT2_REG	S3C2410_USBDREG(0x019c)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define S3C2410_UDC_FUNCADDR_UPDATE	(1 << 7)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define S3C2410_UDC_PWR_ISOUP		(1 << 7) /* R/W */
76*4882a593Smuzhiyun #define S3C2410_UDC_PWR_RESET		(1 << 3) /* R   */
77*4882a593Smuzhiyun #define S3C2410_UDC_PWR_RESUME		(1 << 2) /* R/W */
78*4882a593Smuzhiyun #define S3C2410_UDC_PWR_SUSPEND		(1 << 1) /* R   */
79*4882a593Smuzhiyun #define S3C2410_UDC_PWR_ENSUSPEND	(1 << 0) /* R/W */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define S3C2410_UDC_PWR_DEFAULT		(0x00)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define S3C2410_UDC_INT_EP4		(1 << 4) /* R/W (clear only) */
84*4882a593Smuzhiyun #define S3C2410_UDC_INT_EP3		(1 << 3) /* R/W (clear only) */
85*4882a593Smuzhiyun #define S3C2410_UDC_INT_EP2		(1 << 2) /* R/W (clear only) */
86*4882a593Smuzhiyun #define S3C2410_UDC_INT_EP1		(1 << 1) /* R/W (clear only) */
87*4882a593Smuzhiyun #define S3C2410_UDC_INT_EP0		(1 << 0) /* R/W (clear only) */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define S3C2410_UDC_USBINT_RESET	(1 << 2) /* R/W (clear only) */
90*4882a593Smuzhiyun #define S3C2410_UDC_USBINT_RESUME	(1 << 1) /* R/W (clear only) */
91*4882a593Smuzhiyun #define S3C2410_UDC_USBINT_SUSPEND	(1 << 0) /* R/W (clear only) */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define S3C2410_UDC_INTE_EP4		(1 << 4) /* R/W */
94*4882a593Smuzhiyun #define S3C2410_UDC_INTE_EP3		(1 << 3) /* R/W */
95*4882a593Smuzhiyun #define S3C2410_UDC_INTE_EP2		(1 << 2) /* R/W */
96*4882a593Smuzhiyun #define S3C2410_UDC_INTE_EP1		(1 << 1) /* R/W */
97*4882a593Smuzhiyun #define S3C2410_UDC_INTE_EP0		(1 << 0) /* R/W */
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define S3C2410_UDC_USBINTE_RESET	(1 << 2) /* R/W */
100*4882a593Smuzhiyun #define S3C2410_UDC_USBINTE_SUSPEND	(1 << 0) /* R/W */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define S3C2410_UDC_INDEX_EP0		(0x00)
103*4882a593Smuzhiyun #define S3C2410_UDC_INDEX_EP1		(0x01)
104*4882a593Smuzhiyun #define S3C2410_UDC_INDEX_EP2		(0x02)
105*4882a593Smuzhiyun #define S3C2410_UDC_INDEX_EP3		(0x03)
106*4882a593Smuzhiyun #define S3C2410_UDC_INDEX_EP4		(0x04)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define S3C2410_UDC_ICSR1_CLRDT		(1 << 6) /* R/W */
109*4882a593Smuzhiyun #define S3C2410_UDC_ICSR1_SENTSTL	(1 << 5) /* R/W (clear only) */
110*4882a593Smuzhiyun #define S3C2410_UDC_ICSR1_SENDSTL	(1 << 4) /* R/W */
111*4882a593Smuzhiyun #define S3C2410_UDC_ICSR1_FFLUSH	(1 << 3) /* W   (set only) */
112*4882a593Smuzhiyun #define S3C2410_UDC_ICSR1_UNDRUN	(1 << 2) /* R/W (clear only) */
113*4882a593Smuzhiyun #define S3C2410_UDC_ICSR1_PKTRDY	(1 << 0) /* R/W (set only) */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define S3C2410_UDC_ICSR2_AUTOSET	(1 << 7) /* R/W */
116*4882a593Smuzhiyun #define S3C2410_UDC_ICSR2_ISO		(1 << 6) /* R/W */
117*4882a593Smuzhiyun #define S3C2410_UDC_ICSR2_MODEIN	(1 << 5) /* R/W */
118*4882a593Smuzhiyun #define S3C2410_UDC_ICSR2_DMAIEN	(1 << 4) /* R/W */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define S3C2410_UDC_OCSR1_CLRDT		(1 << 7) /* R/W */
121*4882a593Smuzhiyun #define S3C2410_UDC_OCSR1_SENTSTL	(1 << 6) /* R/W (clear only) */
122*4882a593Smuzhiyun #define S3C2410_UDC_OCSR1_SENDSTL	(1 << 5) /* R/W */
123*4882a593Smuzhiyun #define S3C2410_UDC_OCSR1_FFLUSH	(1 << 4) /* R/W */
124*4882a593Smuzhiyun #define S3C2410_UDC_OCSR1_DERROR	(1 << 3) /* R   */
125*4882a593Smuzhiyun #define S3C2410_UDC_OCSR1_OVRRUN	(1 << 2) /* R/W (clear only) */
126*4882a593Smuzhiyun #define S3C2410_UDC_OCSR1_PKTRDY	(1 << 0) /* R/W (clear only) */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define S3C2410_UDC_OCSR2_AUTOCLR	(1 << 7) /* R/W */
129*4882a593Smuzhiyun #define S3C2410_UDC_OCSR2_ISO		(1 << 6) /* R/W */
130*4882a593Smuzhiyun #define S3C2410_UDC_OCSR2_DMAIEN	(1 << 5) /* R/W */
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_OPKRDY	(1 << 0)
133*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_IPKRDY	(1 << 1)
134*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_SENTSTL	(1 << 2)
135*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_DE		(1 << 3)
136*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_SE		(1 << 4)
137*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_SENDSTL	(1 << 5)
138*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_SOPKTRDY	(1 << 6)
139*4882a593Smuzhiyun #define S3C2410_UDC_EP0_CSR_SSE		(1 << 7)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define S3C2410_UDC_MAXP_8		(1 << 0)
142*4882a593Smuzhiyun #define S3C2410_UDC_MAXP_16		(1 << 1)
143*4882a593Smuzhiyun #define S3C2410_UDC_MAXP_32		(1 << 2)
144*4882a593Smuzhiyun #define S3C2410_UDC_MAXP_64		(1 << 3)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #endif
147