1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * R8A66597 UDC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007-2009 Renesas Solutions Corp.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author : Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __R8A66597_H__
11*4882a593Smuzhiyun #define __R8A66597_H__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/usb/r8a66597.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define R8A66597_MAX_SAMPLING 10
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define R8A66597_MAX_NUM_PIPE 8
19*4882a593Smuzhiyun #define R8A66597_MAX_NUM_BULK 3
20*4882a593Smuzhiyun #define R8A66597_MAX_NUM_ISOC 2
21*4882a593Smuzhiyun #define R8A66597_MAX_NUM_INT 2
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define R8A66597_BASE_PIPENUM_BULK 3
24*4882a593Smuzhiyun #define R8A66597_BASE_PIPENUM_ISOC 1
25*4882a593Smuzhiyun #define R8A66597_BASE_PIPENUM_INT 6
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define R8A66597_BASE_BUFNUM 6
28*4882a593Smuzhiyun #define R8A66597_MAX_BUFNUM 0x4F
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define is_bulk_pipe(pipenum) \
31*4882a593Smuzhiyun ((pipenum >= R8A66597_BASE_PIPENUM_BULK) && \
32*4882a593Smuzhiyun (pipenum < (R8A66597_BASE_PIPENUM_BULK + R8A66597_MAX_NUM_BULK)))
33*4882a593Smuzhiyun #define is_interrupt_pipe(pipenum) \
34*4882a593Smuzhiyun ((pipenum >= R8A66597_BASE_PIPENUM_INT) && \
35*4882a593Smuzhiyun (pipenum < (R8A66597_BASE_PIPENUM_INT + R8A66597_MAX_NUM_INT)))
36*4882a593Smuzhiyun #define is_isoc_pipe(pipenum) \
37*4882a593Smuzhiyun ((pipenum >= R8A66597_BASE_PIPENUM_ISOC) && \
38*4882a593Smuzhiyun (pipenum < (R8A66597_BASE_PIPENUM_ISOC + R8A66597_MAX_NUM_ISOC)))
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define r8a66597_is_sudmac(r8a66597) (r8a66597->pdata->sudmac)
41*4882a593Smuzhiyun struct r8a66597_pipe_info {
42*4882a593Smuzhiyun u16 pipe;
43*4882a593Smuzhiyun u16 epnum;
44*4882a593Smuzhiyun u16 maxpacket;
45*4882a593Smuzhiyun u16 type;
46*4882a593Smuzhiyun u16 interval;
47*4882a593Smuzhiyun u16 dir_in;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct r8a66597_request {
51*4882a593Smuzhiyun struct usb_request req;
52*4882a593Smuzhiyun struct list_head queue;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct r8a66597_ep {
56*4882a593Smuzhiyun struct usb_ep ep;
57*4882a593Smuzhiyun struct r8a66597 *r8a66597;
58*4882a593Smuzhiyun struct r8a66597_dma *dma;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct list_head queue;
61*4882a593Smuzhiyun unsigned busy:1;
62*4882a593Smuzhiyun unsigned wedge:1;
63*4882a593Smuzhiyun unsigned internal_ccpl:1; /* use only control */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* this member can able to after r8a66597_enable */
66*4882a593Smuzhiyun unsigned use_dma:1;
67*4882a593Smuzhiyun u16 pipenum;
68*4882a593Smuzhiyun u16 type;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* register address */
71*4882a593Smuzhiyun unsigned char fifoaddr;
72*4882a593Smuzhiyun unsigned char fifosel;
73*4882a593Smuzhiyun unsigned char fifoctr;
74*4882a593Smuzhiyun unsigned char pipectr;
75*4882a593Smuzhiyun unsigned char pipetre;
76*4882a593Smuzhiyun unsigned char pipetrn;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct r8a66597_dma {
80*4882a593Smuzhiyun unsigned used:1;
81*4882a593Smuzhiyun unsigned dir:1; /* 1 = IN(write), 0 = OUT(read) */
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct r8a66597 {
85*4882a593Smuzhiyun spinlock_t lock;
86*4882a593Smuzhiyun void __iomem *reg;
87*4882a593Smuzhiyun void __iomem *sudmac_reg;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct clk *clk;
90*4882a593Smuzhiyun struct r8a66597_platdata *pdata;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct usb_gadget gadget;
93*4882a593Smuzhiyun struct usb_gadget_driver *driver;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct r8a66597_ep ep[R8A66597_MAX_NUM_PIPE];
96*4882a593Smuzhiyun struct r8a66597_ep *pipenum2ep[R8A66597_MAX_NUM_PIPE];
97*4882a593Smuzhiyun struct r8a66597_ep *epaddr2ep[16];
98*4882a593Smuzhiyun struct r8a66597_dma dma;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct timer_list timer;
101*4882a593Smuzhiyun struct usb_request *ep0_req; /* for internal request */
102*4882a593Smuzhiyun u16 ep0_data; /* for internal request */
103*4882a593Smuzhiyun u16 old_vbus;
104*4882a593Smuzhiyun u16 scount;
105*4882a593Smuzhiyun u16 old_dvsq;
106*4882a593Smuzhiyun u16 device_status; /* for GET_STATUS */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* pipe config */
109*4882a593Smuzhiyun unsigned char bulk;
110*4882a593Smuzhiyun unsigned char interrupt;
111*4882a593Smuzhiyun unsigned char isochronous;
112*4882a593Smuzhiyun unsigned char num_dma;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun unsigned irq_sense_low:1;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define gadget_to_r8a66597(_gadget) \
118*4882a593Smuzhiyun container_of(_gadget, struct r8a66597, gadget)
119*4882a593Smuzhiyun #define r8a66597_to_gadget(r8a66597) (&r8a66597->gadget)
120*4882a593Smuzhiyun #define r8a66597_to_dev(r8a66597) (r8a66597->gadget.dev.parent)
121*4882a593Smuzhiyun
r8a66597_read(struct r8a66597 * r8a66597,unsigned long offset)122*4882a593Smuzhiyun static inline u16 r8a66597_read(struct r8a66597 *r8a66597, unsigned long offset)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return ioread16(r8a66597->reg + offset);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
r8a66597_read_fifo(struct r8a66597 * r8a66597,unsigned long offset,unsigned char * buf,int len)127*4882a593Smuzhiyun static inline void r8a66597_read_fifo(struct r8a66597 *r8a66597,
128*4882a593Smuzhiyun unsigned long offset,
129*4882a593Smuzhiyun unsigned char *buf,
130*4882a593Smuzhiyun int len)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun void __iomem *fifoaddr = r8a66597->reg + offset;
133*4882a593Smuzhiyun unsigned int data = 0;
134*4882a593Smuzhiyun int i;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (r8a66597->pdata->on_chip) {
137*4882a593Smuzhiyun /* 32-bit accesses for on_chip controllers */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* aligned buf case */
140*4882a593Smuzhiyun if (len >= 4 && !((unsigned long)buf & 0x03)) {
141*4882a593Smuzhiyun ioread32_rep(fifoaddr, buf, len / 4);
142*4882a593Smuzhiyun buf += len & ~0x03;
143*4882a593Smuzhiyun len &= 0x03;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* unaligned buf case */
147*4882a593Smuzhiyun for (i = 0; i < len; i++) {
148*4882a593Smuzhiyun if (!(i & 0x03))
149*4882a593Smuzhiyun data = ioread32(fifoaddr);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun buf[i] = (data >> ((i & 0x03) * 8)) & 0xff;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun } else {
154*4882a593Smuzhiyun /* 16-bit accesses for external controllers */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* aligned buf case */
157*4882a593Smuzhiyun if (len >= 2 && !((unsigned long)buf & 0x01)) {
158*4882a593Smuzhiyun ioread16_rep(fifoaddr, buf, len / 2);
159*4882a593Smuzhiyun buf += len & ~0x01;
160*4882a593Smuzhiyun len &= 0x01;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* unaligned buf case */
164*4882a593Smuzhiyun for (i = 0; i < len; i++) {
165*4882a593Smuzhiyun if (!(i & 0x01))
166*4882a593Smuzhiyun data = ioread16(fifoaddr);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun buf[i] = (data >> ((i & 0x01) * 8)) & 0xff;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
r8a66597_write(struct r8a66597 * r8a66597,u16 val,unsigned long offset)173*4882a593Smuzhiyun static inline void r8a66597_write(struct r8a66597 *r8a66597, u16 val,
174*4882a593Smuzhiyun unsigned long offset)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun iowrite16(val, r8a66597->reg + offset);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
r8a66597_mdfy(struct r8a66597 * r8a66597,u16 val,u16 pat,unsigned long offset)179*4882a593Smuzhiyun static inline void r8a66597_mdfy(struct r8a66597 *r8a66597,
180*4882a593Smuzhiyun u16 val, u16 pat, unsigned long offset)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun u16 tmp;
183*4882a593Smuzhiyun tmp = r8a66597_read(r8a66597, offset);
184*4882a593Smuzhiyun tmp = tmp & (~pat);
185*4882a593Smuzhiyun tmp = tmp | val;
186*4882a593Smuzhiyun r8a66597_write(r8a66597, tmp, offset);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define r8a66597_bclr(r8a66597, val, offset) \
190*4882a593Smuzhiyun r8a66597_mdfy(r8a66597, 0, val, offset)
191*4882a593Smuzhiyun #define r8a66597_bset(r8a66597, val, offset) \
192*4882a593Smuzhiyun r8a66597_mdfy(r8a66597, val, 0, offset)
193*4882a593Smuzhiyun
r8a66597_write_fifo(struct r8a66597 * r8a66597,struct r8a66597_ep * ep,unsigned char * buf,int len)194*4882a593Smuzhiyun static inline void r8a66597_write_fifo(struct r8a66597 *r8a66597,
195*4882a593Smuzhiyun struct r8a66597_ep *ep,
196*4882a593Smuzhiyun unsigned char *buf,
197*4882a593Smuzhiyun int len)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun void __iomem *fifoaddr = r8a66597->reg + ep->fifoaddr;
200*4882a593Smuzhiyun int adj = 0;
201*4882a593Smuzhiyun int i;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (r8a66597->pdata->on_chip) {
204*4882a593Smuzhiyun /* 32-bit access only if buf is 32-bit aligned */
205*4882a593Smuzhiyun if (len >= 4 && !((unsigned long)buf & 0x03)) {
206*4882a593Smuzhiyun iowrite32_rep(fifoaddr, buf, len / 4);
207*4882a593Smuzhiyun buf += len & ~0x03;
208*4882a593Smuzhiyun len &= 0x03;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun } else {
211*4882a593Smuzhiyun /* 16-bit access only if buf is 16-bit aligned */
212*4882a593Smuzhiyun if (len >= 2 && !((unsigned long)buf & 0x01)) {
213*4882a593Smuzhiyun iowrite16_rep(fifoaddr, buf, len / 2);
214*4882a593Smuzhiyun buf += len & ~0x01;
215*4882a593Smuzhiyun len &= 0x01;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* adjust fifo address in the little endian case */
220*4882a593Smuzhiyun if (!(r8a66597_read(r8a66597, CFIFOSEL) & BIGEND)) {
221*4882a593Smuzhiyun if (r8a66597->pdata->on_chip)
222*4882a593Smuzhiyun adj = 0x03; /* 32-bit wide */
223*4882a593Smuzhiyun else
224*4882a593Smuzhiyun adj = 0x01; /* 16-bit wide */
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (r8a66597->pdata->wr0_shorted_to_wr1)
228*4882a593Smuzhiyun r8a66597_bclr(r8a66597, MBW_16, ep->fifosel);
229*4882a593Smuzhiyun for (i = 0; i < len; i++)
230*4882a593Smuzhiyun iowrite8(buf[i], fifoaddr + adj - (i & adj));
231*4882a593Smuzhiyun if (r8a66597->pdata->wr0_shorted_to_wr1)
232*4882a593Smuzhiyun r8a66597_bclr(r8a66597, MBW_16, ep->fifosel);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
get_xtal_from_pdata(struct r8a66597_platdata * pdata)235*4882a593Smuzhiyun static inline u16 get_xtal_from_pdata(struct r8a66597_platdata *pdata)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun u16 clock = 0;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun switch (pdata->xtal) {
240*4882a593Smuzhiyun case R8A66597_PLATDATA_XTAL_12MHZ:
241*4882a593Smuzhiyun clock = XTAL12;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun case R8A66597_PLATDATA_XTAL_24MHZ:
244*4882a593Smuzhiyun clock = XTAL24;
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun case R8A66597_PLATDATA_XTAL_48MHZ:
247*4882a593Smuzhiyun clock = XTAL48;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun printk(KERN_ERR "r8a66597: platdata clock is wrong.\n");
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return clock;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
r8a66597_sudmac_read(struct r8a66597 * r8a66597,unsigned long offset)257*4882a593Smuzhiyun static inline u32 r8a66597_sudmac_read(struct r8a66597 *r8a66597,
258*4882a593Smuzhiyun unsigned long offset)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun return ioread32(r8a66597->sudmac_reg + offset);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
r8a66597_sudmac_write(struct r8a66597 * r8a66597,u32 val,unsigned long offset)263*4882a593Smuzhiyun static inline void r8a66597_sudmac_write(struct r8a66597 *r8a66597, u32 val,
264*4882a593Smuzhiyun unsigned long offset)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun iowrite32(val, r8a66597->sudmac_reg + offset);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define get_pipectr_addr(pipenum) (PIPE1CTR + (pipenum - 1) * 2)
270*4882a593Smuzhiyun #define get_pipetre_addr(pipenum) (PIPE1TRE + (pipenum - 1) * 4)
271*4882a593Smuzhiyun #define get_pipetrn_addr(pipenum) (PIPE1TRN + (pipenum - 1) * 4)
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define enable_irq_ready(r8a66597, pipenum) \
274*4882a593Smuzhiyun enable_pipe_irq(r8a66597, pipenum, BRDYENB)
275*4882a593Smuzhiyun #define disable_irq_ready(r8a66597, pipenum) \
276*4882a593Smuzhiyun disable_pipe_irq(r8a66597, pipenum, BRDYENB)
277*4882a593Smuzhiyun #define enable_irq_empty(r8a66597, pipenum) \
278*4882a593Smuzhiyun enable_pipe_irq(r8a66597, pipenum, BEMPENB)
279*4882a593Smuzhiyun #define disable_irq_empty(r8a66597, pipenum) \
280*4882a593Smuzhiyun disable_pipe_irq(r8a66597, pipenum, BEMPENB)
281*4882a593Smuzhiyun #define enable_irq_nrdy(r8a66597, pipenum) \
282*4882a593Smuzhiyun enable_pipe_irq(r8a66597, pipenum, NRDYENB)
283*4882a593Smuzhiyun #define disable_irq_nrdy(r8a66597, pipenum) \
284*4882a593Smuzhiyun disable_pipe_irq(r8a66597, pipenum, NRDYENB)
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #endif /* __R8A66597_H__ */
287*4882a593Smuzhiyun
288