xref: /OK3568_Linux_fs/kernel/drivers/usb/gadget/udc/omap_udc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * omap_udc.c -- for OMAP full speed udc; most chips support OTG.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004 Texas Instruments, Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2004-2005 David Brownell
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * OMAP2 & DMA support by Kyungmin Park <kyungmin.park@samsung.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #undef	DEBUG
12*4882a593Smuzhiyun #undef	VERBOSE
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/timer.h>
22*4882a593Smuzhiyun #include <linux/list.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/proc_fs.h>
25*4882a593Smuzhiyun #include <linux/mm.h>
26*4882a593Smuzhiyun #include <linux/moduleparam.h>
27*4882a593Smuzhiyun #include <linux/platform_device.h>
28*4882a593Smuzhiyun #include <linux/usb/ch9.h>
29*4882a593Smuzhiyun #include <linux/usb/gadget.h>
30*4882a593Smuzhiyun #include <linux/usb/otg.h>
31*4882a593Smuzhiyun #include <linux/dma-mapping.h>
32*4882a593Smuzhiyun #include <linux/clk.h>
33*4882a593Smuzhiyun #include <linux/err.h>
34*4882a593Smuzhiyun #include <linux/prefetch.h>
35*4882a593Smuzhiyun #include <linux/io.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include <asm/byteorder.h>
38*4882a593Smuzhiyun #include <asm/irq.h>
39*4882a593Smuzhiyun #include <asm/unaligned.h>
40*4882a593Smuzhiyun #include <asm/mach-types.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include <linux/omap-dma.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #include <mach/usb.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include "omap_udc.h"
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #undef	USB_TRACE
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* bulk DMA seems to be behaving for both IN and OUT */
51*4882a593Smuzhiyun #define	USE_DMA
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* ISO too */
54*4882a593Smuzhiyun #define	USE_ISO
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define	DRIVER_DESC	"OMAP UDC driver"
57*4882a593Smuzhiyun #define	DRIVER_VERSION	"4 October 2004"
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define OMAP_DMA_USB_W2FC_TX0		29
60*4882a593Smuzhiyun #define OMAP_DMA_USB_W2FC_RX0		26
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * The OMAP UDC needs _very_ early endpoint setup:  before enabling the
64*4882a593Smuzhiyun  * D+ pullup to allow enumeration.  That's too early for the gadget
65*4882a593Smuzhiyun  * framework to use from usb_endpoint_enable(), which happens after
66*4882a593Smuzhiyun  * enumeration as part of activating an interface.  (But if we add an
67*4882a593Smuzhiyun  * optional new "UDC not yet running" state to the gadget driver model,
68*4882a593Smuzhiyun  * even just during driver binding, the endpoint autoconfig logic is the
69*4882a593Smuzhiyun  * natural spot to manufacture new endpoints.)
70*4882a593Smuzhiyun  *
71*4882a593Smuzhiyun  * So instead of using endpoint enable calls to control the hardware setup,
72*4882a593Smuzhiyun  * this driver defines a "fifo mode" parameter.  It's used during driver
73*4882a593Smuzhiyun  * initialization to choose among a set of pre-defined endpoint configs.
74*4882a593Smuzhiyun  * See omap_udc_setup() for available modes, or to add others.  That code
75*4882a593Smuzhiyun  * lives in an init section, so use this driver as a module if you need
76*4882a593Smuzhiyun  * to change the fifo mode after the kernel boots.
77*4882a593Smuzhiyun  *
78*4882a593Smuzhiyun  * Gadget drivers normally ignore endpoints they don't care about, and
79*4882a593Smuzhiyun  * won't include them in configuration descriptors.  That means only
80*4882a593Smuzhiyun  * misbehaving hosts would even notice they exist.
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun #ifdef	USE_ISO
83*4882a593Smuzhiyun static unsigned fifo_mode = 3;
84*4882a593Smuzhiyun #else
85*4882a593Smuzhiyun static unsigned fifo_mode;
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* "modprobe omap_udc fifo_mode=42", or else as a kernel
89*4882a593Smuzhiyun  * boot parameter "omap_udc:fifo_mode=42"
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun module_param(fifo_mode, uint, 0);
92*4882a593Smuzhiyun MODULE_PARM_DESC(fifo_mode, "endpoint configuration");
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #ifdef	USE_DMA
95*4882a593Smuzhiyun static bool use_dma = 1;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* "modprobe omap_udc use_dma=y", or else as a kernel
98*4882a593Smuzhiyun  * boot parameter "omap_udc:use_dma=y"
99*4882a593Smuzhiyun  */
100*4882a593Smuzhiyun module_param(use_dma, bool, 0);
101*4882a593Smuzhiyun MODULE_PARM_DESC(use_dma, "enable/disable DMA");
102*4882a593Smuzhiyun #else	/* !USE_DMA */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* save a bit of code */
105*4882a593Smuzhiyun #define	use_dma		0
106*4882a593Smuzhiyun #endif	/* !USE_DMA */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const char driver_name[] = "omap_udc";
110*4882a593Smuzhiyun static const char driver_desc[] = DRIVER_DESC;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* there's a notion of "current endpoint" for modifying endpoint
115*4882a593Smuzhiyun  * state, and PIO access to its FIFO.
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun 
use_ep(struct omap_ep * ep,u16 select)118*4882a593Smuzhiyun static void use_ep(struct omap_ep *ep, u16 select)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u16	num = ep->bEndpointAddress & 0x0f;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (ep->bEndpointAddress & USB_DIR_IN)
123*4882a593Smuzhiyun 		num |= UDC_EP_DIR;
124*4882a593Smuzhiyun 	omap_writew(num | select, UDC_EP_NUM);
125*4882a593Smuzhiyun 	/* when select, MUST deselect later !! */
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
deselect_ep(void)128*4882a593Smuzhiyun static inline void deselect_ep(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	u16 w;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	w = omap_readw(UDC_EP_NUM);
133*4882a593Smuzhiyun 	w &= ~UDC_EP_SEL;
134*4882a593Smuzhiyun 	omap_writew(w, UDC_EP_NUM);
135*4882a593Smuzhiyun 	/* 6 wait states before TX will happen */
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static void dma_channel_claim(struct omap_ep *ep, unsigned preferred);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
141*4882a593Smuzhiyun 
omap_ep_enable(struct usb_ep * _ep,const struct usb_endpoint_descriptor * desc)142*4882a593Smuzhiyun static int omap_ep_enable(struct usb_ep *_ep,
143*4882a593Smuzhiyun 		const struct usb_endpoint_descriptor *desc)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct omap_ep	*ep = container_of(_ep, struct omap_ep, ep);
146*4882a593Smuzhiyun 	struct omap_udc	*udc;
147*4882a593Smuzhiyun 	unsigned long	flags;
148*4882a593Smuzhiyun 	u16		maxp;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* catch various bogus parameters */
151*4882a593Smuzhiyun 	if (!_ep || !desc
152*4882a593Smuzhiyun 			|| desc->bDescriptorType != USB_DT_ENDPOINT
153*4882a593Smuzhiyun 			|| ep->bEndpointAddress != desc->bEndpointAddress
154*4882a593Smuzhiyun 			|| ep->maxpacket < usb_endpoint_maxp(desc)) {
155*4882a593Smuzhiyun 		DBG("%s, bad ep or descriptor\n", __func__);
156*4882a593Smuzhiyun 		return -EINVAL;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	maxp = usb_endpoint_maxp(desc);
159*4882a593Smuzhiyun 	if ((desc->bmAttributes == USB_ENDPOINT_XFER_BULK
160*4882a593Smuzhiyun 				&& maxp != ep->maxpacket)
161*4882a593Smuzhiyun 			|| usb_endpoint_maxp(desc) > ep->maxpacket
162*4882a593Smuzhiyun 			|| !desc->wMaxPacketSize) {
163*4882a593Smuzhiyun 		DBG("%s, bad %s maxpacket\n", __func__, _ep->name);
164*4882a593Smuzhiyun 		return -ERANGE;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #ifdef	USE_ISO
168*4882a593Smuzhiyun 	if ((desc->bmAttributes == USB_ENDPOINT_XFER_ISOC
169*4882a593Smuzhiyun 				&& desc->bInterval != 1)) {
170*4882a593Smuzhiyun 		/* hardware wants period = 1; USB allows 2^(Interval-1) */
171*4882a593Smuzhiyun 		DBG("%s, unsupported ISO period %dms\n", _ep->name,
172*4882a593Smuzhiyun 				1 << (desc->bInterval - 1));
173*4882a593Smuzhiyun 		return -EDOM;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun #else
176*4882a593Smuzhiyun 	if (desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
177*4882a593Smuzhiyun 		DBG("%s, ISO nyet\n", _ep->name);
178*4882a593Smuzhiyun 		return -EDOM;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* xfer types must match, except that interrupt ~= bulk */
183*4882a593Smuzhiyun 	if (ep->bmAttributes != desc->bmAttributes
184*4882a593Smuzhiyun 			&& ep->bmAttributes != USB_ENDPOINT_XFER_BULK
185*4882a593Smuzhiyun 			&& desc->bmAttributes != USB_ENDPOINT_XFER_INT) {
186*4882a593Smuzhiyun 		DBG("%s, %s type mismatch\n", __func__, _ep->name);
187*4882a593Smuzhiyun 		return -EINVAL;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	udc = ep->udc;
191*4882a593Smuzhiyun 	if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
192*4882a593Smuzhiyun 		DBG("%s, bogus device state\n", __func__);
193*4882a593Smuzhiyun 		return -ESHUTDOWN;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	ep->ep.desc = desc;
199*4882a593Smuzhiyun 	ep->irqs = 0;
200*4882a593Smuzhiyun 	ep->stopped = 0;
201*4882a593Smuzhiyun 	ep->ep.maxpacket = maxp;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* set endpoint to initial state */
204*4882a593Smuzhiyun 	ep->dma_channel = 0;
205*4882a593Smuzhiyun 	ep->has_dma = 0;
206*4882a593Smuzhiyun 	ep->lch = -1;
207*4882a593Smuzhiyun 	use_ep(ep, UDC_EP_SEL);
208*4882a593Smuzhiyun 	omap_writew(udc->clr_halt, UDC_CTRL);
209*4882a593Smuzhiyun 	ep->ackwait = 0;
210*4882a593Smuzhiyun 	deselect_ep();
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC)
213*4882a593Smuzhiyun 		list_add(&ep->iso, &udc->iso);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* maybe assign a DMA channel to this endpoint */
216*4882a593Smuzhiyun 	if (use_dma && desc->bmAttributes == USB_ENDPOINT_XFER_BULK)
217*4882a593Smuzhiyun 		/* FIXME ISO can dma, but prefers first channel */
218*4882a593Smuzhiyun 		dma_channel_claim(ep, 0);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* PIO OUT may RX packets */
221*4882a593Smuzhiyun 	if (desc->bmAttributes != USB_ENDPOINT_XFER_ISOC
222*4882a593Smuzhiyun 			&& !ep->has_dma
223*4882a593Smuzhiyun 			&& !(ep->bEndpointAddress & USB_DIR_IN)) {
224*4882a593Smuzhiyun 		omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
225*4882a593Smuzhiyun 		ep->ackwait = 1 + ep->double_buf;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
229*4882a593Smuzhiyun 	VDBG("%s enabled\n", _ep->name);
230*4882a593Smuzhiyun 	return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static void nuke(struct omap_ep *, int status);
234*4882a593Smuzhiyun 
omap_ep_disable(struct usb_ep * _ep)235*4882a593Smuzhiyun static int omap_ep_disable(struct usb_ep *_ep)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct omap_ep	*ep = container_of(_ep, struct omap_ep, ep);
238*4882a593Smuzhiyun 	unsigned long	flags;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (!_ep || !ep->ep.desc) {
241*4882a593Smuzhiyun 		DBG("%s, %s not enabled\n", __func__,
242*4882a593Smuzhiyun 			_ep ? ep->ep.name : NULL);
243*4882a593Smuzhiyun 		return -EINVAL;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	spin_lock_irqsave(&ep->udc->lock, flags);
247*4882a593Smuzhiyun 	ep->ep.desc = NULL;
248*4882a593Smuzhiyun 	nuke(ep, -ESHUTDOWN);
249*4882a593Smuzhiyun 	ep->ep.maxpacket = ep->maxpacket;
250*4882a593Smuzhiyun 	ep->has_dma = 0;
251*4882a593Smuzhiyun 	omap_writew(UDC_SET_HALT, UDC_CTRL);
252*4882a593Smuzhiyun 	list_del_init(&ep->iso);
253*4882a593Smuzhiyun 	del_timer(&ep->timer);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ep->udc->lock, flags);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	VDBG("%s disabled\n", _ep->name);
258*4882a593Smuzhiyun 	return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct usb_request *
omap_alloc_request(struct usb_ep * ep,gfp_t gfp_flags)264*4882a593Smuzhiyun omap_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct omap_req	*req;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	req = kzalloc(sizeof(*req), gfp_flags);
269*4882a593Smuzhiyun 	if (!req)
270*4882a593Smuzhiyun 		return NULL;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	INIT_LIST_HEAD(&req->queue);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return &req->req;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static void
omap_free_request(struct usb_ep * ep,struct usb_request * _req)278*4882a593Smuzhiyun omap_free_request(struct usb_ep *ep, struct usb_request *_req)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	struct omap_req	*req = container_of(_req, struct omap_req, req);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	kfree(req);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static void
done(struct omap_ep * ep,struct omap_req * req,int status)288*4882a593Smuzhiyun done(struct omap_ep *ep, struct omap_req *req, int status)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct omap_udc		*udc = ep->udc;
291*4882a593Smuzhiyun 	unsigned		stopped = ep->stopped;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	list_del_init(&req->queue);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (req->req.status == -EINPROGRESS)
296*4882a593Smuzhiyun 		req->req.status = status;
297*4882a593Smuzhiyun 	else
298*4882a593Smuzhiyun 		status = req->req.status;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (use_dma && ep->has_dma)
301*4882a593Smuzhiyun 		usb_gadget_unmap_request(&udc->gadget, &req->req,
302*4882a593Smuzhiyun 				(ep->bEndpointAddress & USB_DIR_IN));
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #ifndef	USB_TRACE
305*4882a593Smuzhiyun 	if (status && status != -ESHUTDOWN)
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun 		VDBG("complete %s req %p stat %d len %u/%u\n",
308*4882a593Smuzhiyun 			ep->ep.name, &req->req, status,
309*4882a593Smuzhiyun 			req->req.actual, req->req.length);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* don't modify queue heads during completion callback */
312*4882a593Smuzhiyun 	ep->stopped = 1;
313*4882a593Smuzhiyun 	spin_unlock(&ep->udc->lock);
314*4882a593Smuzhiyun 	usb_gadget_giveback_request(&ep->ep, &req->req);
315*4882a593Smuzhiyun 	spin_lock(&ep->udc->lock);
316*4882a593Smuzhiyun 	ep->stopped = stopped;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #define UDC_FIFO_FULL		(UDC_NON_ISO_FIFO_FULL | UDC_ISO_FIFO_FULL)
322*4882a593Smuzhiyun #define UDC_FIFO_UNWRITABLE	(UDC_EP_HALTED | UDC_FIFO_FULL)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define FIFO_EMPTY	(UDC_NON_ISO_FIFO_EMPTY | UDC_ISO_FIFO_EMPTY)
325*4882a593Smuzhiyun #define FIFO_UNREADABLE (UDC_EP_HALTED | FIFO_EMPTY)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static inline int
write_packet(u8 * buf,struct omap_req * req,unsigned max)328*4882a593Smuzhiyun write_packet(u8 *buf, struct omap_req *req, unsigned max)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	unsigned	len;
331*4882a593Smuzhiyun 	u16		*wp;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	len = min(req->req.length - req->req.actual, max);
334*4882a593Smuzhiyun 	req->req.actual += len;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	max = len;
337*4882a593Smuzhiyun 	if (likely((((int)buf) & 1) == 0)) {
338*4882a593Smuzhiyun 		wp = (u16 *)buf;
339*4882a593Smuzhiyun 		while (max >= 2) {
340*4882a593Smuzhiyun 			omap_writew(*wp++, UDC_DATA);
341*4882a593Smuzhiyun 			max -= 2;
342*4882a593Smuzhiyun 		}
343*4882a593Smuzhiyun 		buf = (u8 *)wp;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 	while (max--)
346*4882a593Smuzhiyun 		omap_writeb(*buf++, UDC_DATA);
347*4882a593Smuzhiyun 	return len;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /* FIXME change r/w fifo calling convention */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* return:  0 = still running, 1 = completed, negative = errno */
write_fifo(struct omap_ep * ep,struct omap_req * req)354*4882a593Smuzhiyun static int write_fifo(struct omap_ep *ep, struct omap_req *req)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	u8		*buf;
357*4882a593Smuzhiyun 	unsigned	count;
358*4882a593Smuzhiyun 	int		is_last;
359*4882a593Smuzhiyun 	u16		ep_stat;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	buf = req->req.buf + req->req.actual;
362*4882a593Smuzhiyun 	prefetch(buf);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/* PIO-IN isn't double buffered except for iso */
365*4882a593Smuzhiyun 	ep_stat = omap_readw(UDC_STAT_FLG);
366*4882a593Smuzhiyun 	if (ep_stat & UDC_FIFO_UNWRITABLE)
367*4882a593Smuzhiyun 		return 0;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	count = ep->ep.maxpacket;
370*4882a593Smuzhiyun 	count = write_packet(buf, req, count);
371*4882a593Smuzhiyun 	omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
372*4882a593Smuzhiyun 	ep->ackwait = 1;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* last packet is often short (sometimes a zlp) */
375*4882a593Smuzhiyun 	if (count != ep->ep.maxpacket)
376*4882a593Smuzhiyun 		is_last = 1;
377*4882a593Smuzhiyun 	else if (req->req.length == req->req.actual
378*4882a593Smuzhiyun 			&& !req->req.zero)
379*4882a593Smuzhiyun 		is_last = 1;
380*4882a593Smuzhiyun 	else
381*4882a593Smuzhiyun 		is_last = 0;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* NOTE:  requests complete when all IN data is in a
384*4882a593Smuzhiyun 	 * FIFO (or sometimes later, if a zlp was needed).
385*4882a593Smuzhiyun 	 * Use usb_ep_fifo_status() where needed.
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	if (is_last)
388*4882a593Smuzhiyun 		done(ep, req, 0);
389*4882a593Smuzhiyun 	return is_last;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static inline int
read_packet(u8 * buf,struct omap_req * req,unsigned avail)393*4882a593Smuzhiyun read_packet(u8 *buf, struct omap_req *req, unsigned avail)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	unsigned	len;
396*4882a593Smuzhiyun 	u16		*wp;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	len = min(req->req.length - req->req.actual, avail);
399*4882a593Smuzhiyun 	req->req.actual += len;
400*4882a593Smuzhiyun 	avail = len;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (likely((((int)buf) & 1) == 0)) {
403*4882a593Smuzhiyun 		wp = (u16 *)buf;
404*4882a593Smuzhiyun 		while (avail >= 2) {
405*4882a593Smuzhiyun 			*wp++ = omap_readw(UDC_DATA);
406*4882a593Smuzhiyun 			avail -= 2;
407*4882a593Smuzhiyun 		}
408*4882a593Smuzhiyun 		buf = (u8 *)wp;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 	while (avail--)
411*4882a593Smuzhiyun 		*buf++ = omap_readb(UDC_DATA);
412*4882a593Smuzhiyun 	return len;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /* return:  0 = still running, 1 = queue empty, negative = errno */
read_fifo(struct omap_ep * ep,struct omap_req * req)416*4882a593Smuzhiyun static int read_fifo(struct omap_ep *ep, struct omap_req *req)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	u8		*buf;
419*4882a593Smuzhiyun 	unsigned	count, avail;
420*4882a593Smuzhiyun 	int		is_last;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	buf = req->req.buf + req->req.actual;
423*4882a593Smuzhiyun 	prefetchw(buf);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	for (;;) {
426*4882a593Smuzhiyun 		u16	ep_stat = omap_readw(UDC_STAT_FLG);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		is_last = 0;
429*4882a593Smuzhiyun 		if (ep_stat & FIFO_EMPTY) {
430*4882a593Smuzhiyun 			if (!ep->double_buf)
431*4882a593Smuzhiyun 				break;
432*4882a593Smuzhiyun 			ep->fnf = 1;
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 		if (ep_stat & UDC_EP_HALTED)
435*4882a593Smuzhiyun 			break;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		if (ep_stat & UDC_FIFO_FULL)
438*4882a593Smuzhiyun 			avail = ep->ep.maxpacket;
439*4882a593Smuzhiyun 		else  {
440*4882a593Smuzhiyun 			avail = omap_readw(UDC_RXFSTAT);
441*4882a593Smuzhiyun 			ep->fnf = ep->double_buf;
442*4882a593Smuzhiyun 		}
443*4882a593Smuzhiyun 		count = read_packet(buf, req, avail);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		/* partial packet reads may not be errors */
446*4882a593Smuzhiyun 		if (count < ep->ep.maxpacket) {
447*4882a593Smuzhiyun 			is_last = 1;
448*4882a593Smuzhiyun 			/* overflowed this request?  flush extra data */
449*4882a593Smuzhiyun 			if (count != avail) {
450*4882a593Smuzhiyun 				req->req.status = -EOVERFLOW;
451*4882a593Smuzhiyun 				avail -= count;
452*4882a593Smuzhiyun 				while (avail--)
453*4882a593Smuzhiyun 					omap_readw(UDC_DATA);
454*4882a593Smuzhiyun 			}
455*4882a593Smuzhiyun 		} else if (req->req.length == req->req.actual)
456*4882a593Smuzhiyun 			is_last = 1;
457*4882a593Smuzhiyun 		else
458*4882a593Smuzhiyun 			is_last = 0;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 		if (!ep->bEndpointAddress)
461*4882a593Smuzhiyun 			break;
462*4882a593Smuzhiyun 		if (is_last)
463*4882a593Smuzhiyun 			done(ep, req, 0);
464*4882a593Smuzhiyun 		break;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 	return is_last;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
470*4882a593Smuzhiyun 
dma_src_len(struct omap_ep * ep,dma_addr_t start)471*4882a593Smuzhiyun static u16 dma_src_len(struct omap_ep *ep, dma_addr_t start)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	dma_addr_t	end;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* IN-DMA needs this on fault/cancel paths, so 15xx misreports
476*4882a593Smuzhiyun 	 * the last transfer's bytecount by more than a FIFO's worth.
477*4882a593Smuzhiyun 	 */
478*4882a593Smuzhiyun 	if (cpu_is_omap15xx())
479*4882a593Smuzhiyun 		return 0;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	end = omap_get_dma_src_pos(ep->lch);
482*4882a593Smuzhiyun 	if (end == ep->dma_counter)
483*4882a593Smuzhiyun 		return 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	end |= start & (0xffff << 16);
486*4882a593Smuzhiyun 	if (end < start)
487*4882a593Smuzhiyun 		end += 0x10000;
488*4882a593Smuzhiyun 	return end - start;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
dma_dest_len(struct omap_ep * ep,dma_addr_t start)491*4882a593Smuzhiyun static u16 dma_dest_len(struct omap_ep *ep, dma_addr_t start)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	dma_addr_t	end;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	end = omap_get_dma_dst_pos(ep->lch);
496*4882a593Smuzhiyun 	if (end == ep->dma_counter)
497*4882a593Smuzhiyun 		return 0;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	end |= start & (0xffff << 16);
500*4882a593Smuzhiyun 	if (cpu_is_omap15xx())
501*4882a593Smuzhiyun 		end++;
502*4882a593Smuzhiyun 	if (end < start)
503*4882a593Smuzhiyun 		end += 0x10000;
504*4882a593Smuzhiyun 	return end - start;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* Each USB transfer request using DMA maps to one or more DMA transfers.
509*4882a593Smuzhiyun  * When DMA completion isn't request completion, the UDC continues with
510*4882a593Smuzhiyun  * the next DMA transfer for that USB transfer.
511*4882a593Smuzhiyun  */
512*4882a593Smuzhiyun 
next_in_dma(struct omap_ep * ep,struct omap_req * req)513*4882a593Smuzhiyun static void next_in_dma(struct omap_ep *ep, struct omap_req *req)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	u16		txdma_ctrl, w;
516*4882a593Smuzhiyun 	unsigned	length = req->req.length - req->req.actual;
517*4882a593Smuzhiyun 	const int	sync_mode = cpu_is_omap15xx()
518*4882a593Smuzhiyun 				? OMAP_DMA_SYNC_FRAME
519*4882a593Smuzhiyun 				: OMAP_DMA_SYNC_ELEMENT;
520*4882a593Smuzhiyun 	int		dma_trigger = 0;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* measure length in either bytes or packets */
523*4882a593Smuzhiyun 	if ((cpu_is_omap16xx() && length <= UDC_TXN_TSC)
524*4882a593Smuzhiyun 			|| (cpu_is_omap15xx() && length < ep->maxpacket)) {
525*4882a593Smuzhiyun 		txdma_ctrl = UDC_TXN_EOT | length;
526*4882a593Smuzhiyun 		omap_set_dma_transfer_params(ep->lch, OMAP_DMA_DATA_TYPE_S8,
527*4882a593Smuzhiyun 				length, 1, sync_mode, dma_trigger, 0);
528*4882a593Smuzhiyun 	} else {
529*4882a593Smuzhiyun 		length = min(length / ep->maxpacket,
530*4882a593Smuzhiyun 				(unsigned) UDC_TXN_TSC + 1);
531*4882a593Smuzhiyun 		txdma_ctrl = length;
532*4882a593Smuzhiyun 		omap_set_dma_transfer_params(ep->lch, OMAP_DMA_DATA_TYPE_S16,
533*4882a593Smuzhiyun 				ep->ep.maxpacket >> 1, length, sync_mode,
534*4882a593Smuzhiyun 				dma_trigger, 0);
535*4882a593Smuzhiyun 		length *= ep->maxpacket;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 	omap_set_dma_src_params(ep->lch, OMAP_DMA_PORT_EMIFF,
538*4882a593Smuzhiyun 		OMAP_DMA_AMODE_POST_INC, req->req.dma + req->req.actual,
539*4882a593Smuzhiyun 		0, 0);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	omap_start_dma(ep->lch);
542*4882a593Smuzhiyun 	ep->dma_counter = omap_get_dma_src_pos(ep->lch);
543*4882a593Smuzhiyun 	w = omap_readw(UDC_DMA_IRQ_EN);
544*4882a593Smuzhiyun 	w |= UDC_TX_DONE_IE(ep->dma_channel);
545*4882a593Smuzhiyun 	omap_writew(w, UDC_DMA_IRQ_EN);
546*4882a593Smuzhiyun 	omap_writew(UDC_TXN_START | txdma_ctrl, UDC_TXDMA(ep->dma_channel));
547*4882a593Smuzhiyun 	req->dma_bytes = length;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
finish_in_dma(struct omap_ep * ep,struct omap_req * req,int status)550*4882a593Smuzhiyun static void finish_in_dma(struct omap_ep *ep, struct omap_req *req, int status)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	u16 w;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (status == 0) {
555*4882a593Smuzhiyun 		req->req.actual += req->dma_bytes;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		/* return if this request needs to send data or zlp */
558*4882a593Smuzhiyun 		if (req->req.actual < req->req.length)
559*4882a593Smuzhiyun 			return;
560*4882a593Smuzhiyun 		if (req->req.zero
561*4882a593Smuzhiyun 				&& req->dma_bytes != 0
562*4882a593Smuzhiyun 				&& (req->req.actual % ep->maxpacket) == 0)
563*4882a593Smuzhiyun 			return;
564*4882a593Smuzhiyun 	} else
565*4882a593Smuzhiyun 		req->req.actual += dma_src_len(ep, req->req.dma
566*4882a593Smuzhiyun 							+ req->req.actual);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* tx completion */
569*4882a593Smuzhiyun 	omap_stop_dma(ep->lch);
570*4882a593Smuzhiyun 	w = omap_readw(UDC_DMA_IRQ_EN);
571*4882a593Smuzhiyun 	w &= ~UDC_TX_DONE_IE(ep->dma_channel);
572*4882a593Smuzhiyun 	omap_writew(w, UDC_DMA_IRQ_EN);
573*4882a593Smuzhiyun 	done(ep, req, status);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun 
next_out_dma(struct omap_ep * ep,struct omap_req * req)576*4882a593Smuzhiyun static void next_out_dma(struct omap_ep *ep, struct omap_req *req)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	unsigned packets = req->req.length - req->req.actual;
579*4882a593Smuzhiyun 	int dma_trigger = 0;
580*4882a593Smuzhiyun 	u16 w;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* set up this DMA transfer, enable the fifo, start */
583*4882a593Smuzhiyun 	packets /= ep->ep.maxpacket;
584*4882a593Smuzhiyun 	packets = min(packets, (unsigned)UDC_RXN_TC + 1);
585*4882a593Smuzhiyun 	req->dma_bytes = packets * ep->ep.maxpacket;
586*4882a593Smuzhiyun 	omap_set_dma_transfer_params(ep->lch, OMAP_DMA_DATA_TYPE_S16,
587*4882a593Smuzhiyun 			ep->ep.maxpacket >> 1, packets,
588*4882a593Smuzhiyun 			OMAP_DMA_SYNC_ELEMENT,
589*4882a593Smuzhiyun 			dma_trigger, 0);
590*4882a593Smuzhiyun 	omap_set_dma_dest_params(ep->lch, OMAP_DMA_PORT_EMIFF,
591*4882a593Smuzhiyun 		OMAP_DMA_AMODE_POST_INC, req->req.dma + req->req.actual,
592*4882a593Smuzhiyun 		0, 0);
593*4882a593Smuzhiyun 	ep->dma_counter = omap_get_dma_dst_pos(ep->lch);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	omap_writew(UDC_RXN_STOP | (packets - 1), UDC_RXDMA(ep->dma_channel));
596*4882a593Smuzhiyun 	w = omap_readw(UDC_DMA_IRQ_EN);
597*4882a593Smuzhiyun 	w |= UDC_RX_EOT_IE(ep->dma_channel);
598*4882a593Smuzhiyun 	omap_writew(w, UDC_DMA_IRQ_EN);
599*4882a593Smuzhiyun 	omap_writew(ep->bEndpointAddress & 0xf, UDC_EP_NUM);
600*4882a593Smuzhiyun 	omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	omap_start_dma(ep->lch);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static void
finish_out_dma(struct omap_ep * ep,struct omap_req * req,int status,int one)606*4882a593Smuzhiyun finish_out_dma(struct omap_ep *ep, struct omap_req *req, int status, int one)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	u16	count, w;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (status == 0)
611*4882a593Smuzhiyun 		ep->dma_counter = (u16) (req->req.dma + req->req.actual);
612*4882a593Smuzhiyun 	count = dma_dest_len(ep, req->req.dma + req->req.actual);
613*4882a593Smuzhiyun 	count += req->req.actual;
614*4882a593Smuzhiyun 	if (one)
615*4882a593Smuzhiyun 		count--;
616*4882a593Smuzhiyun 	if (count <= req->req.length)
617*4882a593Smuzhiyun 		req->req.actual = count;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (count != req->dma_bytes || status)
620*4882a593Smuzhiyun 		omap_stop_dma(ep->lch);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* if this wasn't short, request may need another transfer */
623*4882a593Smuzhiyun 	else if (req->req.actual < req->req.length)
624*4882a593Smuzhiyun 		return;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* rx completion */
627*4882a593Smuzhiyun 	w = omap_readw(UDC_DMA_IRQ_EN);
628*4882a593Smuzhiyun 	w &= ~UDC_RX_EOT_IE(ep->dma_channel);
629*4882a593Smuzhiyun 	omap_writew(w, UDC_DMA_IRQ_EN);
630*4882a593Smuzhiyun 	done(ep, req, status);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
dma_irq(struct omap_udc * udc,u16 irq_src)633*4882a593Smuzhiyun static void dma_irq(struct omap_udc *udc, u16 irq_src)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	u16		dman_stat = omap_readw(UDC_DMAN_STAT);
636*4882a593Smuzhiyun 	struct omap_ep	*ep;
637*4882a593Smuzhiyun 	struct omap_req	*req;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/* IN dma: tx to host */
640*4882a593Smuzhiyun 	if (irq_src & UDC_TXN_DONE) {
641*4882a593Smuzhiyun 		ep = &udc->ep[16 + UDC_DMA_TX_SRC(dman_stat)];
642*4882a593Smuzhiyun 		ep->irqs++;
643*4882a593Smuzhiyun 		/* can see TXN_DONE after dma abort */
644*4882a593Smuzhiyun 		if (!list_empty(&ep->queue)) {
645*4882a593Smuzhiyun 			req = container_of(ep->queue.next,
646*4882a593Smuzhiyun 						struct omap_req, queue);
647*4882a593Smuzhiyun 			finish_in_dma(ep, req, 0);
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 		omap_writew(UDC_TXN_DONE, UDC_IRQ_SRC);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		if (!list_empty(&ep->queue)) {
652*4882a593Smuzhiyun 			req = container_of(ep->queue.next,
653*4882a593Smuzhiyun 					struct omap_req, queue);
654*4882a593Smuzhiyun 			next_in_dma(ep, req);
655*4882a593Smuzhiyun 		}
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* OUT dma: rx from host */
659*4882a593Smuzhiyun 	if (irq_src & UDC_RXN_EOT) {
660*4882a593Smuzhiyun 		ep = &udc->ep[UDC_DMA_RX_SRC(dman_stat)];
661*4882a593Smuzhiyun 		ep->irqs++;
662*4882a593Smuzhiyun 		/* can see RXN_EOT after dma abort */
663*4882a593Smuzhiyun 		if (!list_empty(&ep->queue)) {
664*4882a593Smuzhiyun 			req = container_of(ep->queue.next,
665*4882a593Smuzhiyun 					struct omap_req, queue);
666*4882a593Smuzhiyun 			finish_out_dma(ep, req, 0, dman_stat & UDC_DMA_RX_SB);
667*4882a593Smuzhiyun 		}
668*4882a593Smuzhiyun 		omap_writew(UDC_RXN_EOT, UDC_IRQ_SRC);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		if (!list_empty(&ep->queue)) {
671*4882a593Smuzhiyun 			req = container_of(ep->queue.next,
672*4882a593Smuzhiyun 					struct omap_req, queue);
673*4882a593Smuzhiyun 			next_out_dma(ep, req);
674*4882a593Smuzhiyun 		}
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	if (irq_src & UDC_RXN_CNT) {
678*4882a593Smuzhiyun 		ep = &udc->ep[UDC_DMA_RX_SRC(dman_stat)];
679*4882a593Smuzhiyun 		ep->irqs++;
680*4882a593Smuzhiyun 		/* omap15xx does this unasked... */
681*4882a593Smuzhiyun 		VDBG("%s, RX_CNT irq?\n", ep->ep.name);
682*4882a593Smuzhiyun 		omap_writew(UDC_RXN_CNT, UDC_IRQ_SRC);
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
dma_error(int lch,u16 ch_status,void * data)686*4882a593Smuzhiyun static void dma_error(int lch, u16 ch_status, void *data)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	struct omap_ep	*ep = data;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* if ch_status & OMAP_DMA_DROP_IRQ ... */
691*4882a593Smuzhiyun 	/* if ch_status & OMAP1_DMA_TOUT_IRQ ... */
692*4882a593Smuzhiyun 	ERR("%s dma error, lch %d status %02x\n", ep->ep.name, lch, ch_status);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* complete current transfer ... */
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
dma_channel_claim(struct omap_ep * ep,unsigned channel)697*4882a593Smuzhiyun static void dma_channel_claim(struct omap_ep *ep, unsigned channel)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	u16	reg;
700*4882a593Smuzhiyun 	int	status, restart, is_in;
701*4882a593Smuzhiyun 	int	dma_channel;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	is_in = ep->bEndpointAddress & USB_DIR_IN;
704*4882a593Smuzhiyun 	if (is_in)
705*4882a593Smuzhiyun 		reg = omap_readw(UDC_TXDMA_CFG);
706*4882a593Smuzhiyun 	else
707*4882a593Smuzhiyun 		reg = omap_readw(UDC_RXDMA_CFG);
708*4882a593Smuzhiyun 	reg |= UDC_DMA_REQ;		/* "pulse" activated */
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	ep->dma_channel = 0;
711*4882a593Smuzhiyun 	ep->lch = -1;
712*4882a593Smuzhiyun 	if (channel == 0 || channel > 3) {
713*4882a593Smuzhiyun 		if ((reg & 0x0f00) == 0)
714*4882a593Smuzhiyun 			channel = 3;
715*4882a593Smuzhiyun 		else if ((reg & 0x00f0) == 0)
716*4882a593Smuzhiyun 			channel = 2;
717*4882a593Smuzhiyun 		else if ((reg & 0x000f) == 0)	/* preferred for ISO */
718*4882a593Smuzhiyun 			channel = 1;
719*4882a593Smuzhiyun 		else {
720*4882a593Smuzhiyun 			status = -EMLINK;
721*4882a593Smuzhiyun 			goto just_restart;
722*4882a593Smuzhiyun 		}
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 	reg |= (0x0f & ep->bEndpointAddress) << (4 * (channel - 1));
725*4882a593Smuzhiyun 	ep->dma_channel = channel;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (is_in) {
728*4882a593Smuzhiyun 		dma_channel = OMAP_DMA_USB_W2FC_TX0 - 1 + channel;
729*4882a593Smuzhiyun 		status = omap_request_dma(dma_channel,
730*4882a593Smuzhiyun 			ep->ep.name, dma_error, ep, &ep->lch);
731*4882a593Smuzhiyun 		if (status == 0) {
732*4882a593Smuzhiyun 			omap_writew(reg, UDC_TXDMA_CFG);
733*4882a593Smuzhiyun 			/* EMIFF or SDRC */
734*4882a593Smuzhiyun 			omap_set_dma_src_burst_mode(ep->lch,
735*4882a593Smuzhiyun 						OMAP_DMA_DATA_BURST_4);
736*4882a593Smuzhiyun 			omap_set_dma_src_data_pack(ep->lch, 1);
737*4882a593Smuzhiyun 			/* TIPB */
738*4882a593Smuzhiyun 			omap_set_dma_dest_params(ep->lch,
739*4882a593Smuzhiyun 				OMAP_DMA_PORT_TIPB,
740*4882a593Smuzhiyun 				OMAP_DMA_AMODE_CONSTANT,
741*4882a593Smuzhiyun 				UDC_DATA_DMA,
742*4882a593Smuzhiyun 				0, 0);
743*4882a593Smuzhiyun 		}
744*4882a593Smuzhiyun 	} else {
745*4882a593Smuzhiyun 		dma_channel = OMAP_DMA_USB_W2FC_RX0 - 1 + channel;
746*4882a593Smuzhiyun 		status = omap_request_dma(dma_channel,
747*4882a593Smuzhiyun 			ep->ep.name, dma_error, ep, &ep->lch);
748*4882a593Smuzhiyun 		if (status == 0) {
749*4882a593Smuzhiyun 			omap_writew(reg, UDC_RXDMA_CFG);
750*4882a593Smuzhiyun 			/* TIPB */
751*4882a593Smuzhiyun 			omap_set_dma_src_params(ep->lch,
752*4882a593Smuzhiyun 				OMAP_DMA_PORT_TIPB,
753*4882a593Smuzhiyun 				OMAP_DMA_AMODE_CONSTANT,
754*4882a593Smuzhiyun 				UDC_DATA_DMA,
755*4882a593Smuzhiyun 				0, 0);
756*4882a593Smuzhiyun 			/* EMIFF or SDRC */
757*4882a593Smuzhiyun 			omap_set_dma_dest_burst_mode(ep->lch,
758*4882a593Smuzhiyun 						OMAP_DMA_DATA_BURST_4);
759*4882a593Smuzhiyun 			omap_set_dma_dest_data_pack(ep->lch, 1);
760*4882a593Smuzhiyun 		}
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 	if (status)
763*4882a593Smuzhiyun 		ep->dma_channel = 0;
764*4882a593Smuzhiyun 	else {
765*4882a593Smuzhiyun 		ep->has_dma = 1;
766*4882a593Smuzhiyun 		omap_disable_dma_irq(ep->lch, OMAP_DMA_BLOCK_IRQ);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		/* channel type P: hw synch (fifo) */
769*4882a593Smuzhiyun 		if (!cpu_is_omap15xx())
770*4882a593Smuzhiyun 			omap_set_dma_channel_mode(ep->lch, OMAP_DMA_LCH_P);
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun just_restart:
774*4882a593Smuzhiyun 	/* restart any queue, even if the claim failed  */
775*4882a593Smuzhiyun 	restart = !ep->stopped && !list_empty(&ep->queue);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (status)
778*4882a593Smuzhiyun 		DBG("%s no dma channel: %d%s\n", ep->ep.name, status,
779*4882a593Smuzhiyun 			restart ? " (restart)" : "");
780*4882a593Smuzhiyun 	else
781*4882a593Smuzhiyun 		DBG("%s claimed %cxdma%d lch %d%s\n", ep->ep.name,
782*4882a593Smuzhiyun 			is_in ? 't' : 'r',
783*4882a593Smuzhiyun 			ep->dma_channel - 1, ep->lch,
784*4882a593Smuzhiyun 			restart ? " (restart)" : "");
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (restart) {
787*4882a593Smuzhiyun 		struct omap_req	*req;
788*4882a593Smuzhiyun 		req = container_of(ep->queue.next, struct omap_req, queue);
789*4882a593Smuzhiyun 		if (ep->has_dma)
790*4882a593Smuzhiyun 			(is_in ? next_in_dma : next_out_dma)(ep, req);
791*4882a593Smuzhiyun 		else {
792*4882a593Smuzhiyun 			use_ep(ep, UDC_EP_SEL);
793*4882a593Smuzhiyun 			(is_in ? write_fifo : read_fifo)(ep, req);
794*4882a593Smuzhiyun 			deselect_ep();
795*4882a593Smuzhiyun 			if (!is_in) {
796*4882a593Smuzhiyun 				omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
797*4882a593Smuzhiyun 				ep->ackwait = 1 + ep->double_buf;
798*4882a593Smuzhiyun 			}
799*4882a593Smuzhiyun 			/* IN: 6 wait states before it'll tx */
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
dma_channel_release(struct omap_ep * ep)804*4882a593Smuzhiyun static void dma_channel_release(struct omap_ep *ep)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	int		shift = 4 * (ep->dma_channel - 1);
807*4882a593Smuzhiyun 	u16		mask = 0x0f << shift;
808*4882a593Smuzhiyun 	struct omap_req	*req;
809*4882a593Smuzhiyun 	int		active;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* abort any active usb transfer request */
812*4882a593Smuzhiyun 	if (!list_empty(&ep->queue))
813*4882a593Smuzhiyun 		req = container_of(ep->queue.next, struct omap_req, queue);
814*4882a593Smuzhiyun 	else
815*4882a593Smuzhiyun 		req = NULL;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	active = omap_get_dma_active_status(ep->lch);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	DBG("%s release %s %cxdma%d %p\n", ep->ep.name,
820*4882a593Smuzhiyun 			active ? "active" : "idle",
821*4882a593Smuzhiyun 			(ep->bEndpointAddress & USB_DIR_IN) ? 't' : 'r',
822*4882a593Smuzhiyun 			ep->dma_channel - 1, req);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* NOTE: re-setting RX_REQ/TX_REQ because of a chip bug (before
825*4882a593Smuzhiyun 	 * OMAP 1710 ES2.0) where reading the DMA_CFG can clear them.
826*4882a593Smuzhiyun 	 */
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* wait till current packet DMA finishes, and fifo empties */
829*4882a593Smuzhiyun 	if (ep->bEndpointAddress & USB_DIR_IN) {
830*4882a593Smuzhiyun 		omap_writew((omap_readw(UDC_TXDMA_CFG) & ~mask) | UDC_DMA_REQ,
831*4882a593Smuzhiyun 					UDC_TXDMA_CFG);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 		if (req) {
834*4882a593Smuzhiyun 			finish_in_dma(ep, req, -ECONNRESET);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 			/* clear FIFO; hosts probably won't empty it */
837*4882a593Smuzhiyun 			use_ep(ep, UDC_EP_SEL);
838*4882a593Smuzhiyun 			omap_writew(UDC_CLR_EP, UDC_CTRL);
839*4882a593Smuzhiyun 			deselect_ep();
840*4882a593Smuzhiyun 		}
841*4882a593Smuzhiyun 		while (omap_readw(UDC_TXDMA_CFG) & mask)
842*4882a593Smuzhiyun 			udelay(10);
843*4882a593Smuzhiyun 	} else {
844*4882a593Smuzhiyun 		omap_writew((omap_readw(UDC_RXDMA_CFG) & ~mask) | UDC_DMA_REQ,
845*4882a593Smuzhiyun 					UDC_RXDMA_CFG);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 		/* dma empties the fifo */
848*4882a593Smuzhiyun 		while (omap_readw(UDC_RXDMA_CFG) & mask)
849*4882a593Smuzhiyun 			udelay(10);
850*4882a593Smuzhiyun 		if (req)
851*4882a593Smuzhiyun 			finish_out_dma(ep, req, -ECONNRESET, 0);
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun 	omap_free_dma(ep->lch);
854*4882a593Smuzhiyun 	ep->dma_channel = 0;
855*4882a593Smuzhiyun 	ep->lch = -1;
856*4882a593Smuzhiyun 	/* has_dma still set, till endpoint is fully quiesced */
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun static int
omap_ep_queue(struct usb_ep * _ep,struct usb_request * _req,gfp_t gfp_flags)863*4882a593Smuzhiyun omap_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct omap_ep	*ep = container_of(_ep, struct omap_ep, ep);
866*4882a593Smuzhiyun 	struct omap_req	*req = container_of(_req, struct omap_req, req);
867*4882a593Smuzhiyun 	struct omap_udc	*udc;
868*4882a593Smuzhiyun 	unsigned long	flags;
869*4882a593Smuzhiyun 	int		is_iso = 0;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* catch various bogus parameters */
872*4882a593Smuzhiyun 	if (!_req || !req->req.complete || !req->req.buf
873*4882a593Smuzhiyun 			|| !list_empty(&req->queue)) {
874*4882a593Smuzhiyun 		DBG("%s, bad params\n", __func__);
875*4882a593Smuzhiyun 		return -EINVAL;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 	if (!_ep || (!ep->ep.desc && ep->bEndpointAddress)) {
878*4882a593Smuzhiyun 		DBG("%s, bad ep\n", __func__);
879*4882a593Smuzhiyun 		return -EINVAL;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 	if (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
882*4882a593Smuzhiyun 		if (req->req.length > ep->ep.maxpacket)
883*4882a593Smuzhiyun 			return -EMSGSIZE;
884*4882a593Smuzhiyun 		is_iso = 1;
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* this isn't bogus, but OMAP DMA isn't the only hardware to
888*4882a593Smuzhiyun 	 * have a hard time with partial packet reads...  reject it.
889*4882a593Smuzhiyun 	 */
890*4882a593Smuzhiyun 	if (use_dma
891*4882a593Smuzhiyun 			&& ep->has_dma
892*4882a593Smuzhiyun 			&& ep->bEndpointAddress != 0
893*4882a593Smuzhiyun 			&& (ep->bEndpointAddress & USB_DIR_IN) == 0
894*4882a593Smuzhiyun 			&& (req->req.length % ep->ep.maxpacket) != 0) {
895*4882a593Smuzhiyun 		DBG("%s, no partial packet OUT reads\n", __func__);
896*4882a593Smuzhiyun 		return -EMSGSIZE;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	udc = ep->udc;
900*4882a593Smuzhiyun 	if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
901*4882a593Smuzhiyun 		return -ESHUTDOWN;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	if (use_dma && ep->has_dma)
904*4882a593Smuzhiyun 		usb_gadget_map_request(&udc->gadget, &req->req,
905*4882a593Smuzhiyun 				(ep->bEndpointAddress & USB_DIR_IN));
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	VDBG("%s queue req %p, len %d buf %p\n",
908*4882a593Smuzhiyun 		ep->ep.name, _req, _req->length, _req->buf);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	req->req.status = -EINPROGRESS;
913*4882a593Smuzhiyun 	req->req.actual = 0;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/* maybe kickstart non-iso i/o queues */
916*4882a593Smuzhiyun 	if (is_iso) {
917*4882a593Smuzhiyun 		u16 w;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		w = omap_readw(UDC_IRQ_EN);
920*4882a593Smuzhiyun 		w |= UDC_SOF_IE;
921*4882a593Smuzhiyun 		omap_writew(w, UDC_IRQ_EN);
922*4882a593Smuzhiyun 	} else if (list_empty(&ep->queue) && !ep->stopped && !ep->ackwait) {
923*4882a593Smuzhiyun 		int	is_in;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 		if (ep->bEndpointAddress == 0) {
926*4882a593Smuzhiyun 			if (!udc->ep0_pending || !list_empty(&ep->queue)) {
927*4882a593Smuzhiyun 				spin_unlock_irqrestore(&udc->lock, flags);
928*4882a593Smuzhiyun 				return -EL2HLT;
929*4882a593Smuzhiyun 			}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 			/* empty DATA stage? */
932*4882a593Smuzhiyun 			is_in = udc->ep0_in;
933*4882a593Smuzhiyun 			if (!req->req.length) {
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 				/* chip became CONFIGURED or ADDRESSED
936*4882a593Smuzhiyun 				 * earlier; drivers may already have queued
937*4882a593Smuzhiyun 				 * requests to non-control endpoints
938*4882a593Smuzhiyun 				 */
939*4882a593Smuzhiyun 				if (udc->ep0_set_config) {
940*4882a593Smuzhiyun 					u16	irq_en = omap_readw(UDC_IRQ_EN);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 					irq_en |= UDC_DS_CHG_IE | UDC_EP0_IE;
943*4882a593Smuzhiyun 					if (!udc->ep0_reset_config)
944*4882a593Smuzhiyun 						irq_en |= UDC_EPN_RX_IE
945*4882a593Smuzhiyun 							| UDC_EPN_TX_IE;
946*4882a593Smuzhiyun 					omap_writew(irq_en, UDC_IRQ_EN);
947*4882a593Smuzhiyun 				}
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 				/* STATUS for zero length DATA stages is
950*4882a593Smuzhiyun 				 * always an IN ... even for IN transfers,
951*4882a593Smuzhiyun 				 * a weird case which seem to stall OMAP.
952*4882a593Smuzhiyun 				 */
953*4882a593Smuzhiyun 				omap_writew(UDC_EP_SEL | UDC_EP_DIR,
954*4882a593Smuzhiyun 						UDC_EP_NUM);
955*4882a593Smuzhiyun 				omap_writew(UDC_CLR_EP, UDC_CTRL);
956*4882a593Smuzhiyun 				omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
957*4882a593Smuzhiyun 				omap_writew(UDC_EP_DIR, UDC_EP_NUM);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 				/* cleanup */
960*4882a593Smuzhiyun 				udc->ep0_pending = 0;
961*4882a593Smuzhiyun 				done(ep, req, 0);
962*4882a593Smuzhiyun 				req = NULL;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 			/* non-empty DATA stage */
965*4882a593Smuzhiyun 			} else if (is_in) {
966*4882a593Smuzhiyun 				omap_writew(UDC_EP_SEL | UDC_EP_DIR,
967*4882a593Smuzhiyun 						UDC_EP_NUM);
968*4882a593Smuzhiyun 			} else {
969*4882a593Smuzhiyun 				if (udc->ep0_setup)
970*4882a593Smuzhiyun 					goto irq_wait;
971*4882a593Smuzhiyun 				omap_writew(UDC_EP_SEL, UDC_EP_NUM);
972*4882a593Smuzhiyun 			}
973*4882a593Smuzhiyun 		} else {
974*4882a593Smuzhiyun 			is_in = ep->bEndpointAddress & USB_DIR_IN;
975*4882a593Smuzhiyun 			if (!ep->has_dma)
976*4882a593Smuzhiyun 				use_ep(ep, UDC_EP_SEL);
977*4882a593Smuzhiyun 			/* if ISO: SOF IRQs must be enabled/disabled! */
978*4882a593Smuzhiyun 		}
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 		if (ep->has_dma)
981*4882a593Smuzhiyun 			(is_in ? next_in_dma : next_out_dma)(ep, req);
982*4882a593Smuzhiyun 		else if (req) {
983*4882a593Smuzhiyun 			if ((is_in ? write_fifo : read_fifo)(ep, req) == 1)
984*4882a593Smuzhiyun 				req = NULL;
985*4882a593Smuzhiyun 			deselect_ep();
986*4882a593Smuzhiyun 			if (!is_in) {
987*4882a593Smuzhiyun 				omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
988*4882a593Smuzhiyun 				ep->ackwait = 1 + ep->double_buf;
989*4882a593Smuzhiyun 			}
990*4882a593Smuzhiyun 			/* IN: 6 wait states before it'll tx */
991*4882a593Smuzhiyun 		}
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun irq_wait:
995*4882a593Smuzhiyun 	/* irq handler advances the queue */
996*4882a593Smuzhiyun 	if (req != NULL)
997*4882a593Smuzhiyun 		list_add_tail(&req->queue, &ep->queue);
998*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	return 0;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
omap_ep_dequeue(struct usb_ep * _ep,struct usb_request * _req)1003*4882a593Smuzhiyun static int omap_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	struct omap_ep	*ep = container_of(_ep, struct omap_ep, ep);
1006*4882a593Smuzhiyun 	struct omap_req	*req;
1007*4882a593Smuzhiyun 	unsigned long	flags;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	if (!_ep || !_req)
1010*4882a593Smuzhiyun 		return -EINVAL;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	spin_lock_irqsave(&ep->udc->lock, flags);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* make sure it's actually queued on this endpoint */
1015*4882a593Smuzhiyun 	list_for_each_entry(req, &ep->queue, queue) {
1016*4882a593Smuzhiyun 		if (&req->req == _req)
1017*4882a593Smuzhiyun 			break;
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 	if (&req->req != _req) {
1020*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ep->udc->lock, flags);
1021*4882a593Smuzhiyun 		return -EINVAL;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (use_dma && ep->dma_channel && ep->queue.next == &req->queue) {
1025*4882a593Smuzhiyun 		int channel = ep->dma_channel;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		/* releasing the channel cancels the request,
1028*4882a593Smuzhiyun 		 * reclaiming the channel restarts the queue
1029*4882a593Smuzhiyun 		 */
1030*4882a593Smuzhiyun 		dma_channel_release(ep);
1031*4882a593Smuzhiyun 		dma_channel_claim(ep, channel);
1032*4882a593Smuzhiyun 	} else
1033*4882a593Smuzhiyun 		done(ep, req, -ECONNRESET);
1034*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ep->udc->lock, flags);
1035*4882a593Smuzhiyun 	return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1039*4882a593Smuzhiyun 
omap_ep_set_halt(struct usb_ep * _ep,int value)1040*4882a593Smuzhiyun static int omap_ep_set_halt(struct usb_ep *_ep, int value)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	struct omap_ep	*ep = container_of(_ep, struct omap_ep, ep);
1043*4882a593Smuzhiyun 	unsigned long	flags;
1044*4882a593Smuzhiyun 	int		status = -EOPNOTSUPP;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	spin_lock_irqsave(&ep->udc->lock, flags);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	/* just use protocol stalls for ep0; real halts are annoying */
1049*4882a593Smuzhiyun 	if (ep->bEndpointAddress == 0) {
1050*4882a593Smuzhiyun 		if (!ep->udc->ep0_pending)
1051*4882a593Smuzhiyun 			status = -EINVAL;
1052*4882a593Smuzhiyun 		else if (value) {
1053*4882a593Smuzhiyun 			if (ep->udc->ep0_set_config) {
1054*4882a593Smuzhiyun 				WARNING("error changing config?\n");
1055*4882a593Smuzhiyun 				omap_writew(UDC_CLR_CFG, UDC_SYSCON2);
1056*4882a593Smuzhiyun 			}
1057*4882a593Smuzhiyun 			omap_writew(UDC_STALL_CMD, UDC_SYSCON2);
1058*4882a593Smuzhiyun 			ep->udc->ep0_pending = 0;
1059*4882a593Smuzhiyun 			status = 0;
1060*4882a593Smuzhiyun 		} else /* NOP */
1061*4882a593Smuzhiyun 			status = 0;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	/* otherwise, all active non-ISO endpoints can halt */
1064*4882a593Smuzhiyun 	} else if (ep->bmAttributes != USB_ENDPOINT_XFER_ISOC && ep->ep.desc) {
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 		/* IN endpoints must already be idle */
1067*4882a593Smuzhiyun 		if ((ep->bEndpointAddress & USB_DIR_IN)
1068*4882a593Smuzhiyun 				&& !list_empty(&ep->queue)) {
1069*4882a593Smuzhiyun 			status = -EAGAIN;
1070*4882a593Smuzhiyun 			goto done;
1071*4882a593Smuzhiyun 		}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 		if (value) {
1074*4882a593Smuzhiyun 			int	channel;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 			if (use_dma && ep->dma_channel
1077*4882a593Smuzhiyun 					&& !list_empty(&ep->queue)) {
1078*4882a593Smuzhiyun 				channel = ep->dma_channel;
1079*4882a593Smuzhiyun 				dma_channel_release(ep);
1080*4882a593Smuzhiyun 			} else
1081*4882a593Smuzhiyun 				channel = 0;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 			use_ep(ep, UDC_EP_SEL);
1084*4882a593Smuzhiyun 			if (omap_readw(UDC_STAT_FLG) & UDC_NON_ISO_FIFO_EMPTY) {
1085*4882a593Smuzhiyun 				omap_writew(UDC_SET_HALT, UDC_CTRL);
1086*4882a593Smuzhiyun 				status = 0;
1087*4882a593Smuzhiyun 			} else
1088*4882a593Smuzhiyun 				status = -EAGAIN;
1089*4882a593Smuzhiyun 			deselect_ep();
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 			if (channel)
1092*4882a593Smuzhiyun 				dma_channel_claim(ep, channel);
1093*4882a593Smuzhiyun 		} else {
1094*4882a593Smuzhiyun 			use_ep(ep, 0);
1095*4882a593Smuzhiyun 			omap_writew(ep->udc->clr_halt, UDC_CTRL);
1096*4882a593Smuzhiyun 			ep->ackwait = 0;
1097*4882a593Smuzhiyun 			if (!(ep->bEndpointAddress & USB_DIR_IN)) {
1098*4882a593Smuzhiyun 				omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1099*4882a593Smuzhiyun 				ep->ackwait = 1 + ep->double_buf;
1100*4882a593Smuzhiyun 			}
1101*4882a593Smuzhiyun 		}
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun done:
1104*4882a593Smuzhiyun 	VDBG("%s %s halt stat %d\n", ep->ep.name,
1105*4882a593Smuzhiyun 		value ? "set" : "clear", status);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ep->udc->lock, flags);
1108*4882a593Smuzhiyun 	return status;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun static const struct usb_ep_ops omap_ep_ops = {
1112*4882a593Smuzhiyun 	.enable		= omap_ep_enable,
1113*4882a593Smuzhiyun 	.disable	= omap_ep_disable,
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	.alloc_request	= omap_alloc_request,
1116*4882a593Smuzhiyun 	.free_request	= omap_free_request,
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	.queue		= omap_ep_queue,
1119*4882a593Smuzhiyun 	.dequeue	= omap_ep_dequeue,
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	.set_halt	= omap_ep_set_halt,
1122*4882a593Smuzhiyun 	/* fifo_status ... report bytes in fifo */
1123*4882a593Smuzhiyun 	/* fifo_flush ... flush fifo */
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1127*4882a593Smuzhiyun 
omap_get_frame(struct usb_gadget * gadget)1128*4882a593Smuzhiyun static int omap_get_frame(struct usb_gadget *gadget)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	u16	sof = omap_readw(UDC_SOF);
1131*4882a593Smuzhiyun 	return (sof & UDC_TS_OK) ? (sof & UDC_TS) : -EL2NSYNC;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
omap_wakeup(struct usb_gadget * gadget)1134*4882a593Smuzhiyun static int omap_wakeup(struct usb_gadget *gadget)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct omap_udc	*udc;
1137*4882a593Smuzhiyun 	unsigned long	flags;
1138*4882a593Smuzhiyun 	int		retval = -EHOSTUNREACH;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	udc = container_of(gadget, struct omap_udc, gadget);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1143*4882a593Smuzhiyun 	if (udc->devstat & UDC_SUS) {
1144*4882a593Smuzhiyun 		/* NOTE:  OTG spec erratum says that OTG devices may
1145*4882a593Smuzhiyun 		 * issue wakeups without host enable.
1146*4882a593Smuzhiyun 		 */
1147*4882a593Smuzhiyun 		if (udc->devstat & (UDC_B_HNP_ENABLE|UDC_R_WK_OK)) {
1148*4882a593Smuzhiyun 			DBG("remote wakeup...\n");
1149*4882a593Smuzhiyun 			omap_writew(UDC_RMT_WKP, UDC_SYSCON2);
1150*4882a593Smuzhiyun 			retval = 0;
1151*4882a593Smuzhiyun 		}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/* NOTE:  non-OTG systems may use SRP TOO... */
1154*4882a593Smuzhiyun 	} else if (!(udc->devstat & UDC_ATT)) {
1155*4882a593Smuzhiyun 		if (!IS_ERR_OR_NULL(udc->transceiver))
1156*4882a593Smuzhiyun 			retval = otg_start_srp(udc->transceiver->otg);
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	return retval;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static int
omap_set_selfpowered(struct usb_gadget * gadget,int is_selfpowered)1164*4882a593Smuzhiyun omap_set_selfpowered(struct usb_gadget *gadget, int is_selfpowered)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	struct omap_udc	*udc;
1167*4882a593Smuzhiyun 	unsigned long	flags;
1168*4882a593Smuzhiyun 	u16		syscon1;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	gadget->is_selfpowered = (is_selfpowered != 0);
1171*4882a593Smuzhiyun 	udc = container_of(gadget, struct omap_udc, gadget);
1172*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1173*4882a593Smuzhiyun 	syscon1 = omap_readw(UDC_SYSCON1);
1174*4882a593Smuzhiyun 	if (is_selfpowered)
1175*4882a593Smuzhiyun 		syscon1 |= UDC_SELF_PWR;
1176*4882a593Smuzhiyun 	else
1177*4882a593Smuzhiyun 		syscon1 &= ~UDC_SELF_PWR;
1178*4882a593Smuzhiyun 	omap_writew(syscon1, UDC_SYSCON1);
1179*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	return 0;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
can_pullup(struct omap_udc * udc)1184*4882a593Smuzhiyun static int can_pullup(struct omap_udc *udc)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	return udc->driver && udc->softconnect && udc->vbus_active;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun 
pullup_enable(struct omap_udc * udc)1189*4882a593Smuzhiyun static void pullup_enable(struct omap_udc *udc)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	u16 w;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	w = omap_readw(UDC_SYSCON1);
1194*4882a593Smuzhiyun 	w |= UDC_PULLUP_EN;
1195*4882a593Smuzhiyun 	omap_writew(w, UDC_SYSCON1);
1196*4882a593Smuzhiyun 	if (!gadget_is_otg(&udc->gadget) && !cpu_is_omap15xx()) {
1197*4882a593Smuzhiyun 		u32 l;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		l = omap_readl(OTG_CTRL);
1200*4882a593Smuzhiyun 		l |= OTG_BSESSVLD;
1201*4882a593Smuzhiyun 		omap_writel(l, OTG_CTRL);
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 	omap_writew(UDC_DS_CHG_IE, UDC_IRQ_EN);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
pullup_disable(struct omap_udc * udc)1206*4882a593Smuzhiyun static void pullup_disable(struct omap_udc *udc)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	u16 w;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	if (!gadget_is_otg(&udc->gadget) && !cpu_is_omap15xx()) {
1211*4882a593Smuzhiyun 		u32 l;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 		l = omap_readl(OTG_CTRL);
1214*4882a593Smuzhiyun 		l &= ~OTG_BSESSVLD;
1215*4882a593Smuzhiyun 		omap_writel(l, OTG_CTRL);
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 	omap_writew(UDC_DS_CHG_IE, UDC_IRQ_EN);
1218*4882a593Smuzhiyun 	w = omap_readw(UDC_SYSCON1);
1219*4882a593Smuzhiyun 	w &= ~UDC_PULLUP_EN;
1220*4882a593Smuzhiyun 	omap_writew(w, UDC_SYSCON1);
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun static struct omap_udc *udc;
1224*4882a593Smuzhiyun 
omap_udc_enable_clock(int enable)1225*4882a593Smuzhiyun static void omap_udc_enable_clock(int enable)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	if (udc == NULL || udc->dc_clk == NULL || udc->hhc_clk == NULL)
1228*4882a593Smuzhiyun 		return;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	if (enable) {
1231*4882a593Smuzhiyun 		clk_enable(udc->dc_clk);
1232*4882a593Smuzhiyun 		clk_enable(udc->hhc_clk);
1233*4882a593Smuzhiyun 		udelay(100);
1234*4882a593Smuzhiyun 	} else {
1235*4882a593Smuzhiyun 		clk_disable(udc->hhc_clk);
1236*4882a593Smuzhiyun 		clk_disable(udc->dc_clk);
1237*4882a593Smuzhiyun 	}
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun /*
1241*4882a593Smuzhiyun  * Called by whatever detects VBUS sessions:  external transceiver
1242*4882a593Smuzhiyun  * driver, or maybe GPIO0 VBUS IRQ.  May request 48 MHz clock.
1243*4882a593Smuzhiyun  */
omap_vbus_session(struct usb_gadget * gadget,int is_active)1244*4882a593Smuzhiyun static int omap_vbus_session(struct usb_gadget *gadget, int is_active)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	struct omap_udc	*udc;
1247*4882a593Smuzhiyun 	unsigned long	flags;
1248*4882a593Smuzhiyun 	u32 l;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	udc = container_of(gadget, struct omap_udc, gadget);
1251*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1252*4882a593Smuzhiyun 	VDBG("VBUS %s\n", is_active ? "on" : "off");
1253*4882a593Smuzhiyun 	udc->vbus_active = (is_active != 0);
1254*4882a593Smuzhiyun 	if (cpu_is_omap15xx()) {
1255*4882a593Smuzhiyun 		/* "software" detect, ignored if !VBUS_MODE_1510 */
1256*4882a593Smuzhiyun 		l = omap_readl(FUNC_MUX_CTRL_0);
1257*4882a593Smuzhiyun 		if (is_active)
1258*4882a593Smuzhiyun 			l |= VBUS_CTRL_1510;
1259*4882a593Smuzhiyun 		else
1260*4882a593Smuzhiyun 			l &= ~VBUS_CTRL_1510;
1261*4882a593Smuzhiyun 		omap_writel(l, FUNC_MUX_CTRL_0);
1262*4882a593Smuzhiyun 	}
1263*4882a593Smuzhiyun 	if (udc->dc_clk != NULL && is_active) {
1264*4882a593Smuzhiyun 		if (!udc->clk_requested) {
1265*4882a593Smuzhiyun 			omap_udc_enable_clock(1);
1266*4882a593Smuzhiyun 			udc->clk_requested = 1;
1267*4882a593Smuzhiyun 		}
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun 	if (can_pullup(udc))
1270*4882a593Smuzhiyun 		pullup_enable(udc);
1271*4882a593Smuzhiyun 	else
1272*4882a593Smuzhiyun 		pullup_disable(udc);
1273*4882a593Smuzhiyun 	if (udc->dc_clk != NULL && !is_active) {
1274*4882a593Smuzhiyun 		if (udc->clk_requested) {
1275*4882a593Smuzhiyun 			omap_udc_enable_clock(0);
1276*4882a593Smuzhiyun 			udc->clk_requested = 0;
1277*4882a593Smuzhiyun 		}
1278*4882a593Smuzhiyun 	}
1279*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1280*4882a593Smuzhiyun 	return 0;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun 
omap_vbus_draw(struct usb_gadget * gadget,unsigned mA)1283*4882a593Smuzhiyun static int omap_vbus_draw(struct usb_gadget *gadget, unsigned mA)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun 	struct omap_udc	*udc;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	udc = container_of(gadget, struct omap_udc, gadget);
1288*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(udc->transceiver))
1289*4882a593Smuzhiyun 		return usb_phy_set_power(udc->transceiver, mA);
1290*4882a593Smuzhiyun 	return -EOPNOTSUPP;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
omap_pullup(struct usb_gadget * gadget,int is_on)1293*4882a593Smuzhiyun static int omap_pullup(struct usb_gadget *gadget, int is_on)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct omap_udc	*udc;
1296*4882a593Smuzhiyun 	unsigned long	flags;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	udc = container_of(gadget, struct omap_udc, gadget);
1299*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1300*4882a593Smuzhiyun 	udc->softconnect = (is_on != 0);
1301*4882a593Smuzhiyun 	if (can_pullup(udc))
1302*4882a593Smuzhiyun 		pullup_enable(udc);
1303*4882a593Smuzhiyun 	else
1304*4882a593Smuzhiyun 		pullup_disable(udc);
1305*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1306*4882a593Smuzhiyun 	return 0;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun static int omap_udc_start(struct usb_gadget *g,
1310*4882a593Smuzhiyun 		struct usb_gadget_driver *driver);
1311*4882a593Smuzhiyun static int omap_udc_stop(struct usb_gadget *g);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static const struct usb_gadget_ops omap_gadget_ops = {
1314*4882a593Smuzhiyun 	.get_frame		= omap_get_frame,
1315*4882a593Smuzhiyun 	.wakeup			= omap_wakeup,
1316*4882a593Smuzhiyun 	.set_selfpowered	= omap_set_selfpowered,
1317*4882a593Smuzhiyun 	.vbus_session		= omap_vbus_session,
1318*4882a593Smuzhiyun 	.vbus_draw		= omap_vbus_draw,
1319*4882a593Smuzhiyun 	.pullup			= omap_pullup,
1320*4882a593Smuzhiyun 	.udc_start		= omap_udc_start,
1321*4882a593Smuzhiyun 	.udc_stop		= omap_udc_stop,
1322*4882a593Smuzhiyun };
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun /* dequeue ALL requests; caller holds udc->lock */
nuke(struct omap_ep * ep,int status)1327*4882a593Smuzhiyun static void nuke(struct omap_ep *ep, int status)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun 	struct omap_req	*req;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	ep->stopped = 1;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	if (use_dma && ep->dma_channel)
1334*4882a593Smuzhiyun 		dma_channel_release(ep);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	use_ep(ep, 0);
1337*4882a593Smuzhiyun 	omap_writew(UDC_CLR_EP, UDC_CTRL);
1338*4882a593Smuzhiyun 	if (ep->bEndpointAddress && ep->bmAttributes != USB_ENDPOINT_XFER_ISOC)
1339*4882a593Smuzhiyun 		omap_writew(UDC_SET_HALT, UDC_CTRL);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	while (!list_empty(&ep->queue)) {
1342*4882a593Smuzhiyun 		req = list_entry(ep->queue.next, struct omap_req, queue);
1343*4882a593Smuzhiyun 		done(ep, req, status);
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun /* caller holds udc->lock */
udc_quiesce(struct omap_udc * udc)1348*4882a593Smuzhiyun static void udc_quiesce(struct omap_udc *udc)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct omap_ep	*ep;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	udc->gadget.speed = USB_SPEED_UNKNOWN;
1353*4882a593Smuzhiyun 	nuke(&udc->ep[0], -ESHUTDOWN);
1354*4882a593Smuzhiyun 	list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list)
1355*4882a593Smuzhiyun 		nuke(ep, -ESHUTDOWN);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1359*4882a593Smuzhiyun 
update_otg(struct omap_udc * udc)1360*4882a593Smuzhiyun static void update_otg(struct omap_udc *udc)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	u16	devstat;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	if (!gadget_is_otg(&udc->gadget))
1365*4882a593Smuzhiyun 		return;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	if (omap_readl(OTG_CTRL) & OTG_ID)
1368*4882a593Smuzhiyun 		devstat = omap_readw(UDC_DEVSTAT);
1369*4882a593Smuzhiyun 	else
1370*4882a593Smuzhiyun 		devstat = 0;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	udc->gadget.b_hnp_enable = !!(devstat & UDC_B_HNP_ENABLE);
1373*4882a593Smuzhiyun 	udc->gadget.a_hnp_support = !!(devstat & UDC_A_HNP_SUPPORT);
1374*4882a593Smuzhiyun 	udc->gadget.a_alt_hnp_support = !!(devstat & UDC_A_ALT_HNP_SUPPORT);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	/* Enable HNP early, avoiding races on suspend irq path.
1377*4882a593Smuzhiyun 	 * ASSUMES OTG state machine B_BUS_REQ input is true.
1378*4882a593Smuzhiyun 	 */
1379*4882a593Smuzhiyun 	if (udc->gadget.b_hnp_enable) {
1380*4882a593Smuzhiyun 		u32 l;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 		l = omap_readl(OTG_CTRL);
1383*4882a593Smuzhiyun 		l |= OTG_B_HNPEN | OTG_B_BUSREQ;
1384*4882a593Smuzhiyun 		l &= ~OTG_PULLUP;
1385*4882a593Smuzhiyun 		omap_writel(l, OTG_CTRL);
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
ep0_irq(struct omap_udc * udc,u16 irq_src)1389*4882a593Smuzhiyun static void ep0_irq(struct omap_udc *udc, u16 irq_src)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	struct omap_ep	*ep0 = &udc->ep[0];
1392*4882a593Smuzhiyun 	struct omap_req	*req = NULL;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	ep0->irqs++;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	/* Clear any pending requests and then scrub any rx/tx state
1397*4882a593Smuzhiyun 	 * before starting to handle the SETUP request.
1398*4882a593Smuzhiyun 	 */
1399*4882a593Smuzhiyun 	if (irq_src & UDC_SETUP) {
1400*4882a593Smuzhiyun 		u16	ack = irq_src & (UDC_EP0_TX|UDC_EP0_RX);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 		nuke(ep0, 0);
1403*4882a593Smuzhiyun 		if (ack) {
1404*4882a593Smuzhiyun 			omap_writew(ack, UDC_IRQ_SRC);
1405*4882a593Smuzhiyun 			irq_src = UDC_SETUP;
1406*4882a593Smuzhiyun 		}
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	/* IN/OUT packets mean we're in the DATA or STATUS stage.
1410*4882a593Smuzhiyun 	 * This driver uses only uses protocol stalls (ep0 never halts),
1411*4882a593Smuzhiyun 	 * and if we got this far the gadget driver already had a
1412*4882a593Smuzhiyun 	 * chance to stall.  Tries to be forgiving of host oddities.
1413*4882a593Smuzhiyun 	 *
1414*4882a593Smuzhiyun 	 * NOTE:  the last chance gadget drivers have to stall control
1415*4882a593Smuzhiyun 	 * requests is during their request completion callback.
1416*4882a593Smuzhiyun 	 */
1417*4882a593Smuzhiyun 	if (!list_empty(&ep0->queue))
1418*4882a593Smuzhiyun 		req = container_of(ep0->queue.next, struct omap_req, queue);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	/* IN == TX to host */
1421*4882a593Smuzhiyun 	if (irq_src & UDC_EP0_TX) {
1422*4882a593Smuzhiyun 		int	stat;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 		omap_writew(UDC_EP0_TX, UDC_IRQ_SRC);
1425*4882a593Smuzhiyun 		omap_writew(UDC_EP_SEL|UDC_EP_DIR, UDC_EP_NUM);
1426*4882a593Smuzhiyun 		stat = omap_readw(UDC_STAT_FLG);
1427*4882a593Smuzhiyun 		if (stat & UDC_ACK) {
1428*4882a593Smuzhiyun 			if (udc->ep0_in) {
1429*4882a593Smuzhiyun 				/* write next IN packet from response,
1430*4882a593Smuzhiyun 				 * or set up the status stage.
1431*4882a593Smuzhiyun 				 */
1432*4882a593Smuzhiyun 				if (req)
1433*4882a593Smuzhiyun 					stat = write_fifo(ep0, req);
1434*4882a593Smuzhiyun 				omap_writew(UDC_EP_DIR, UDC_EP_NUM);
1435*4882a593Smuzhiyun 				if (!req && udc->ep0_pending) {
1436*4882a593Smuzhiyun 					omap_writew(UDC_EP_SEL, UDC_EP_NUM);
1437*4882a593Smuzhiyun 					omap_writew(UDC_CLR_EP, UDC_CTRL);
1438*4882a593Smuzhiyun 					omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1439*4882a593Smuzhiyun 					omap_writew(0, UDC_EP_NUM);
1440*4882a593Smuzhiyun 					udc->ep0_pending = 0;
1441*4882a593Smuzhiyun 				} /* else:  6 wait states before it'll tx */
1442*4882a593Smuzhiyun 			} else {
1443*4882a593Smuzhiyun 				/* ack status stage of OUT transfer */
1444*4882a593Smuzhiyun 				omap_writew(UDC_EP_DIR, UDC_EP_NUM);
1445*4882a593Smuzhiyun 				if (req)
1446*4882a593Smuzhiyun 					done(ep0, req, 0);
1447*4882a593Smuzhiyun 			}
1448*4882a593Smuzhiyun 			req = NULL;
1449*4882a593Smuzhiyun 		} else if (stat & UDC_STALL) {
1450*4882a593Smuzhiyun 			omap_writew(UDC_CLR_HALT, UDC_CTRL);
1451*4882a593Smuzhiyun 			omap_writew(UDC_EP_DIR, UDC_EP_NUM);
1452*4882a593Smuzhiyun 		} else {
1453*4882a593Smuzhiyun 			omap_writew(UDC_EP_DIR, UDC_EP_NUM);
1454*4882a593Smuzhiyun 		}
1455*4882a593Smuzhiyun 	}
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	/* OUT == RX from host */
1458*4882a593Smuzhiyun 	if (irq_src & UDC_EP0_RX) {
1459*4882a593Smuzhiyun 		int	stat;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 		omap_writew(UDC_EP0_RX, UDC_IRQ_SRC);
1462*4882a593Smuzhiyun 		omap_writew(UDC_EP_SEL, UDC_EP_NUM);
1463*4882a593Smuzhiyun 		stat = omap_readw(UDC_STAT_FLG);
1464*4882a593Smuzhiyun 		if (stat & UDC_ACK) {
1465*4882a593Smuzhiyun 			if (!udc->ep0_in) {
1466*4882a593Smuzhiyun 				stat = 0;
1467*4882a593Smuzhiyun 				/* read next OUT packet of request, maybe
1468*4882a593Smuzhiyun 				 * reactiviting the fifo; stall on errors.
1469*4882a593Smuzhiyun 				 */
1470*4882a593Smuzhiyun 				stat = read_fifo(ep0, req);
1471*4882a593Smuzhiyun 				if (!req || stat < 0) {
1472*4882a593Smuzhiyun 					omap_writew(UDC_STALL_CMD, UDC_SYSCON2);
1473*4882a593Smuzhiyun 					udc->ep0_pending = 0;
1474*4882a593Smuzhiyun 					stat = 0;
1475*4882a593Smuzhiyun 				} else if (stat == 0)
1476*4882a593Smuzhiyun 					omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1477*4882a593Smuzhiyun 				omap_writew(0, UDC_EP_NUM);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 				/* activate status stage */
1480*4882a593Smuzhiyun 				if (stat == 1) {
1481*4882a593Smuzhiyun 					done(ep0, req, 0);
1482*4882a593Smuzhiyun 					/* that may have STALLed ep0... */
1483*4882a593Smuzhiyun 					omap_writew(UDC_EP_SEL | UDC_EP_DIR,
1484*4882a593Smuzhiyun 							UDC_EP_NUM);
1485*4882a593Smuzhiyun 					omap_writew(UDC_CLR_EP, UDC_CTRL);
1486*4882a593Smuzhiyun 					omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1487*4882a593Smuzhiyun 					omap_writew(UDC_EP_DIR, UDC_EP_NUM);
1488*4882a593Smuzhiyun 					udc->ep0_pending = 0;
1489*4882a593Smuzhiyun 				}
1490*4882a593Smuzhiyun 			} else {
1491*4882a593Smuzhiyun 				/* ack status stage of IN transfer */
1492*4882a593Smuzhiyun 				omap_writew(0, UDC_EP_NUM);
1493*4882a593Smuzhiyun 				if (req)
1494*4882a593Smuzhiyun 					done(ep0, req, 0);
1495*4882a593Smuzhiyun 			}
1496*4882a593Smuzhiyun 		} else if (stat & UDC_STALL) {
1497*4882a593Smuzhiyun 			omap_writew(UDC_CLR_HALT, UDC_CTRL);
1498*4882a593Smuzhiyun 			omap_writew(0, UDC_EP_NUM);
1499*4882a593Smuzhiyun 		} else {
1500*4882a593Smuzhiyun 			omap_writew(0, UDC_EP_NUM);
1501*4882a593Smuzhiyun 		}
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	/* SETUP starts all control transfers */
1505*4882a593Smuzhiyun 	if (irq_src & UDC_SETUP) {
1506*4882a593Smuzhiyun 		union u {
1507*4882a593Smuzhiyun 			u16			word[4];
1508*4882a593Smuzhiyun 			struct usb_ctrlrequest	r;
1509*4882a593Smuzhiyun 		} u;
1510*4882a593Smuzhiyun 		int			status = -EINVAL;
1511*4882a593Smuzhiyun 		struct omap_ep		*ep;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 		/* read the (latest) SETUP message */
1514*4882a593Smuzhiyun 		do {
1515*4882a593Smuzhiyun 			omap_writew(UDC_SETUP_SEL, UDC_EP_NUM);
1516*4882a593Smuzhiyun 			/* two bytes at a time */
1517*4882a593Smuzhiyun 			u.word[0] = omap_readw(UDC_DATA);
1518*4882a593Smuzhiyun 			u.word[1] = omap_readw(UDC_DATA);
1519*4882a593Smuzhiyun 			u.word[2] = omap_readw(UDC_DATA);
1520*4882a593Smuzhiyun 			u.word[3] = omap_readw(UDC_DATA);
1521*4882a593Smuzhiyun 			omap_writew(0, UDC_EP_NUM);
1522*4882a593Smuzhiyun 		} while (omap_readw(UDC_IRQ_SRC) & UDC_SETUP);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun #define	w_value		le16_to_cpu(u.r.wValue)
1525*4882a593Smuzhiyun #define	w_index		le16_to_cpu(u.r.wIndex)
1526*4882a593Smuzhiyun #define	w_length	le16_to_cpu(u.r.wLength)
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 		/* Delegate almost all control requests to the gadget driver,
1529*4882a593Smuzhiyun 		 * except for a handful of ch9 status/feature requests that
1530*4882a593Smuzhiyun 		 * hardware doesn't autodecode _and_ the gadget API hides.
1531*4882a593Smuzhiyun 		 */
1532*4882a593Smuzhiyun 		udc->ep0_in = (u.r.bRequestType & USB_DIR_IN) != 0;
1533*4882a593Smuzhiyun 		udc->ep0_set_config = 0;
1534*4882a593Smuzhiyun 		udc->ep0_pending = 1;
1535*4882a593Smuzhiyun 		ep0->stopped = 0;
1536*4882a593Smuzhiyun 		ep0->ackwait = 0;
1537*4882a593Smuzhiyun 		switch (u.r.bRequest) {
1538*4882a593Smuzhiyun 		case USB_REQ_SET_CONFIGURATION:
1539*4882a593Smuzhiyun 			/* udc needs to know when ep != 0 is valid */
1540*4882a593Smuzhiyun 			if (u.r.bRequestType != USB_RECIP_DEVICE)
1541*4882a593Smuzhiyun 				goto delegate;
1542*4882a593Smuzhiyun 			if (w_length != 0)
1543*4882a593Smuzhiyun 				goto do_stall;
1544*4882a593Smuzhiyun 			udc->ep0_set_config = 1;
1545*4882a593Smuzhiyun 			udc->ep0_reset_config = (w_value == 0);
1546*4882a593Smuzhiyun 			VDBG("set config %d\n", w_value);
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 			/* update udc NOW since gadget driver may start
1549*4882a593Smuzhiyun 			 * queueing requests immediately; clear config
1550*4882a593Smuzhiyun 			 * later if it fails the request.
1551*4882a593Smuzhiyun 			 */
1552*4882a593Smuzhiyun 			if (udc->ep0_reset_config)
1553*4882a593Smuzhiyun 				omap_writew(UDC_CLR_CFG, UDC_SYSCON2);
1554*4882a593Smuzhiyun 			else
1555*4882a593Smuzhiyun 				omap_writew(UDC_DEV_CFG, UDC_SYSCON2);
1556*4882a593Smuzhiyun 			update_otg(udc);
1557*4882a593Smuzhiyun 			goto delegate;
1558*4882a593Smuzhiyun 		case USB_REQ_CLEAR_FEATURE:
1559*4882a593Smuzhiyun 			/* clear endpoint halt */
1560*4882a593Smuzhiyun 			if (u.r.bRequestType != USB_RECIP_ENDPOINT)
1561*4882a593Smuzhiyun 				goto delegate;
1562*4882a593Smuzhiyun 			if (w_value != USB_ENDPOINT_HALT
1563*4882a593Smuzhiyun 					|| w_length != 0)
1564*4882a593Smuzhiyun 				goto do_stall;
1565*4882a593Smuzhiyun 			ep = &udc->ep[w_index & 0xf];
1566*4882a593Smuzhiyun 			if (ep != ep0) {
1567*4882a593Smuzhiyun 				if (w_index & USB_DIR_IN)
1568*4882a593Smuzhiyun 					ep += 16;
1569*4882a593Smuzhiyun 				if (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC
1570*4882a593Smuzhiyun 						|| !ep->ep.desc)
1571*4882a593Smuzhiyun 					goto do_stall;
1572*4882a593Smuzhiyun 				use_ep(ep, 0);
1573*4882a593Smuzhiyun 				omap_writew(udc->clr_halt, UDC_CTRL);
1574*4882a593Smuzhiyun 				ep->ackwait = 0;
1575*4882a593Smuzhiyun 				if (!(ep->bEndpointAddress & USB_DIR_IN)) {
1576*4882a593Smuzhiyun 					omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1577*4882a593Smuzhiyun 					ep->ackwait = 1 + ep->double_buf;
1578*4882a593Smuzhiyun 				}
1579*4882a593Smuzhiyun 				/* NOTE:  assumes the host behaves sanely,
1580*4882a593Smuzhiyun 				 * only clearing real halts.  Else we may
1581*4882a593Smuzhiyun 				 * need to kill pending transfers and then
1582*4882a593Smuzhiyun 				 * restart the queue... very messy for DMA!
1583*4882a593Smuzhiyun 				 */
1584*4882a593Smuzhiyun 			}
1585*4882a593Smuzhiyun 			VDBG("%s halt cleared by host\n", ep->name);
1586*4882a593Smuzhiyun 			goto ep0out_status_stage;
1587*4882a593Smuzhiyun 		case USB_REQ_SET_FEATURE:
1588*4882a593Smuzhiyun 			/* set endpoint halt */
1589*4882a593Smuzhiyun 			if (u.r.bRequestType != USB_RECIP_ENDPOINT)
1590*4882a593Smuzhiyun 				goto delegate;
1591*4882a593Smuzhiyun 			if (w_value != USB_ENDPOINT_HALT
1592*4882a593Smuzhiyun 					|| w_length != 0)
1593*4882a593Smuzhiyun 				goto do_stall;
1594*4882a593Smuzhiyun 			ep = &udc->ep[w_index & 0xf];
1595*4882a593Smuzhiyun 			if (w_index & USB_DIR_IN)
1596*4882a593Smuzhiyun 				ep += 16;
1597*4882a593Smuzhiyun 			if (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC
1598*4882a593Smuzhiyun 					|| ep == ep0 || !ep->ep.desc)
1599*4882a593Smuzhiyun 				goto do_stall;
1600*4882a593Smuzhiyun 			if (use_dma && ep->has_dma) {
1601*4882a593Smuzhiyun 				/* this has rude side-effects (aborts) and
1602*4882a593Smuzhiyun 				 * can't really work if DMA-IN is active
1603*4882a593Smuzhiyun 				 */
1604*4882a593Smuzhiyun 				DBG("%s host set_halt, NYET\n", ep->name);
1605*4882a593Smuzhiyun 				goto do_stall;
1606*4882a593Smuzhiyun 			}
1607*4882a593Smuzhiyun 			use_ep(ep, 0);
1608*4882a593Smuzhiyun 			/* can't halt if fifo isn't empty... */
1609*4882a593Smuzhiyun 			omap_writew(UDC_CLR_EP, UDC_CTRL);
1610*4882a593Smuzhiyun 			omap_writew(UDC_SET_HALT, UDC_CTRL);
1611*4882a593Smuzhiyun 			VDBG("%s halted by host\n", ep->name);
1612*4882a593Smuzhiyun ep0out_status_stage:
1613*4882a593Smuzhiyun 			status = 0;
1614*4882a593Smuzhiyun 			omap_writew(UDC_EP_SEL|UDC_EP_DIR, UDC_EP_NUM);
1615*4882a593Smuzhiyun 			omap_writew(UDC_CLR_EP, UDC_CTRL);
1616*4882a593Smuzhiyun 			omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1617*4882a593Smuzhiyun 			omap_writew(UDC_EP_DIR, UDC_EP_NUM);
1618*4882a593Smuzhiyun 			udc->ep0_pending = 0;
1619*4882a593Smuzhiyun 			break;
1620*4882a593Smuzhiyun 		case USB_REQ_GET_STATUS:
1621*4882a593Smuzhiyun 			/* USB_ENDPOINT_HALT status? */
1622*4882a593Smuzhiyun 			if (u.r.bRequestType != (USB_DIR_IN|USB_RECIP_ENDPOINT))
1623*4882a593Smuzhiyun 				goto intf_status;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 			/* ep0 never stalls */
1626*4882a593Smuzhiyun 			if (!(w_index & 0xf))
1627*4882a593Smuzhiyun 				goto zero_status;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 			/* only active endpoints count */
1630*4882a593Smuzhiyun 			ep = &udc->ep[w_index & 0xf];
1631*4882a593Smuzhiyun 			if (w_index & USB_DIR_IN)
1632*4882a593Smuzhiyun 				ep += 16;
1633*4882a593Smuzhiyun 			if (!ep->ep.desc)
1634*4882a593Smuzhiyun 				goto do_stall;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 			/* iso never stalls */
1637*4882a593Smuzhiyun 			if (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC)
1638*4882a593Smuzhiyun 				goto zero_status;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 			/* FIXME don't assume non-halted endpoints!! */
1641*4882a593Smuzhiyun 			ERR("%s status, can't report\n", ep->ep.name);
1642*4882a593Smuzhiyun 			goto do_stall;
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun intf_status:
1645*4882a593Smuzhiyun 			/* return interface status.  if we were pedantic,
1646*4882a593Smuzhiyun 			 * we'd detect non-existent interfaces, and stall.
1647*4882a593Smuzhiyun 			 */
1648*4882a593Smuzhiyun 			if (u.r.bRequestType
1649*4882a593Smuzhiyun 					!= (USB_DIR_IN|USB_RECIP_INTERFACE))
1650*4882a593Smuzhiyun 				goto delegate;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun zero_status:
1653*4882a593Smuzhiyun 			/* return two zero bytes */
1654*4882a593Smuzhiyun 			omap_writew(UDC_EP_SEL|UDC_EP_DIR, UDC_EP_NUM);
1655*4882a593Smuzhiyun 			omap_writew(0, UDC_DATA);
1656*4882a593Smuzhiyun 			omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1657*4882a593Smuzhiyun 			omap_writew(UDC_EP_DIR, UDC_EP_NUM);
1658*4882a593Smuzhiyun 			status = 0;
1659*4882a593Smuzhiyun 			VDBG("GET_STATUS, interface %d\n", w_index);
1660*4882a593Smuzhiyun 			/* next, status stage */
1661*4882a593Smuzhiyun 			break;
1662*4882a593Smuzhiyun 		default:
1663*4882a593Smuzhiyun delegate:
1664*4882a593Smuzhiyun 			/* activate the ep0out fifo right away */
1665*4882a593Smuzhiyun 			if (!udc->ep0_in && w_length) {
1666*4882a593Smuzhiyun 				omap_writew(0, UDC_EP_NUM);
1667*4882a593Smuzhiyun 				omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1668*4882a593Smuzhiyun 			}
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 			/* gadget drivers see class/vendor specific requests,
1671*4882a593Smuzhiyun 			 * {SET,GET}_{INTERFACE,DESCRIPTOR,CONFIGURATION},
1672*4882a593Smuzhiyun 			 * and more
1673*4882a593Smuzhiyun 			 */
1674*4882a593Smuzhiyun 			VDBG("SETUP %02x.%02x v%04x i%04x l%04x\n",
1675*4882a593Smuzhiyun 				u.r.bRequestType, u.r.bRequest,
1676*4882a593Smuzhiyun 				w_value, w_index, w_length);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun #undef	w_value
1679*4882a593Smuzhiyun #undef	w_index
1680*4882a593Smuzhiyun #undef	w_length
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 			/* The gadget driver may return an error here,
1683*4882a593Smuzhiyun 			 * causing an immediate protocol stall.
1684*4882a593Smuzhiyun 			 *
1685*4882a593Smuzhiyun 			 * Else it must issue a response, either queueing a
1686*4882a593Smuzhiyun 			 * response buffer for the DATA stage, or halting ep0
1687*4882a593Smuzhiyun 			 * (causing a protocol stall, not a real halt).  A
1688*4882a593Smuzhiyun 			 * zero length buffer means no DATA stage.
1689*4882a593Smuzhiyun 			 *
1690*4882a593Smuzhiyun 			 * It's fine to issue that response after the setup()
1691*4882a593Smuzhiyun 			 * call returns, and this IRQ was handled.
1692*4882a593Smuzhiyun 			 */
1693*4882a593Smuzhiyun 			udc->ep0_setup = 1;
1694*4882a593Smuzhiyun 			spin_unlock(&udc->lock);
1695*4882a593Smuzhiyun 			status = udc->driver->setup(&udc->gadget, &u.r);
1696*4882a593Smuzhiyun 			spin_lock(&udc->lock);
1697*4882a593Smuzhiyun 			udc->ep0_setup = 0;
1698*4882a593Smuzhiyun 		}
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 		if (status < 0) {
1701*4882a593Smuzhiyun do_stall:
1702*4882a593Smuzhiyun 			VDBG("req %02x.%02x protocol STALL; stat %d\n",
1703*4882a593Smuzhiyun 					u.r.bRequestType, u.r.bRequest, status);
1704*4882a593Smuzhiyun 			if (udc->ep0_set_config) {
1705*4882a593Smuzhiyun 				if (udc->ep0_reset_config)
1706*4882a593Smuzhiyun 					WARNING("error resetting config?\n");
1707*4882a593Smuzhiyun 				else
1708*4882a593Smuzhiyun 					omap_writew(UDC_CLR_CFG, UDC_SYSCON2);
1709*4882a593Smuzhiyun 			}
1710*4882a593Smuzhiyun 			omap_writew(UDC_STALL_CMD, UDC_SYSCON2);
1711*4882a593Smuzhiyun 			udc->ep0_pending = 0;
1712*4882a593Smuzhiyun 		}
1713*4882a593Smuzhiyun 	}
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun #define OTG_FLAGS (UDC_B_HNP_ENABLE|UDC_A_HNP_SUPPORT|UDC_A_ALT_HNP_SUPPORT)
1719*4882a593Smuzhiyun 
devstate_irq(struct omap_udc * udc,u16 irq_src)1720*4882a593Smuzhiyun static void devstate_irq(struct omap_udc *udc, u16 irq_src)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun 	u16	devstat, change;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	devstat = omap_readw(UDC_DEVSTAT);
1725*4882a593Smuzhiyun 	change = devstat ^ udc->devstat;
1726*4882a593Smuzhiyun 	udc->devstat = devstat;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	if (change & (UDC_USB_RESET|UDC_ATT)) {
1729*4882a593Smuzhiyun 		udc_quiesce(udc);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 		if (change & UDC_ATT) {
1732*4882a593Smuzhiyun 			/* driver for any external transceiver will
1733*4882a593Smuzhiyun 			 * have called omap_vbus_session() already
1734*4882a593Smuzhiyun 			 */
1735*4882a593Smuzhiyun 			if (devstat & UDC_ATT) {
1736*4882a593Smuzhiyun 				udc->gadget.speed = USB_SPEED_FULL;
1737*4882a593Smuzhiyun 				VDBG("connect\n");
1738*4882a593Smuzhiyun 				if (IS_ERR_OR_NULL(udc->transceiver))
1739*4882a593Smuzhiyun 					pullup_enable(udc);
1740*4882a593Smuzhiyun 				/* if (driver->connect) call it */
1741*4882a593Smuzhiyun 			} else if (udc->gadget.speed != USB_SPEED_UNKNOWN) {
1742*4882a593Smuzhiyun 				udc->gadget.speed = USB_SPEED_UNKNOWN;
1743*4882a593Smuzhiyun 				if (IS_ERR_OR_NULL(udc->transceiver))
1744*4882a593Smuzhiyun 					pullup_disable(udc);
1745*4882a593Smuzhiyun 				DBG("disconnect, gadget %s\n",
1746*4882a593Smuzhiyun 					udc->driver->driver.name);
1747*4882a593Smuzhiyun 				if (udc->driver->disconnect) {
1748*4882a593Smuzhiyun 					spin_unlock(&udc->lock);
1749*4882a593Smuzhiyun 					udc->driver->disconnect(&udc->gadget);
1750*4882a593Smuzhiyun 					spin_lock(&udc->lock);
1751*4882a593Smuzhiyun 				}
1752*4882a593Smuzhiyun 			}
1753*4882a593Smuzhiyun 			change &= ~UDC_ATT;
1754*4882a593Smuzhiyun 		}
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 		if (change & UDC_USB_RESET) {
1757*4882a593Smuzhiyun 			if (devstat & UDC_USB_RESET) {
1758*4882a593Smuzhiyun 				VDBG("RESET=1\n");
1759*4882a593Smuzhiyun 			} else {
1760*4882a593Smuzhiyun 				udc->gadget.speed = USB_SPEED_FULL;
1761*4882a593Smuzhiyun 				INFO("USB reset done, gadget %s\n",
1762*4882a593Smuzhiyun 					udc->driver->driver.name);
1763*4882a593Smuzhiyun 				/* ep0 traffic is legal from now on */
1764*4882a593Smuzhiyun 				omap_writew(UDC_DS_CHG_IE | UDC_EP0_IE,
1765*4882a593Smuzhiyun 						UDC_IRQ_EN);
1766*4882a593Smuzhiyun 			}
1767*4882a593Smuzhiyun 			change &= ~UDC_USB_RESET;
1768*4882a593Smuzhiyun 		}
1769*4882a593Smuzhiyun 	}
1770*4882a593Smuzhiyun 	if (change & UDC_SUS) {
1771*4882a593Smuzhiyun 		if (udc->gadget.speed != USB_SPEED_UNKNOWN) {
1772*4882a593Smuzhiyun 			/* FIXME tell isp1301 to suspend/resume (?) */
1773*4882a593Smuzhiyun 			if (devstat & UDC_SUS) {
1774*4882a593Smuzhiyun 				VDBG("suspend\n");
1775*4882a593Smuzhiyun 				update_otg(udc);
1776*4882a593Smuzhiyun 				/* HNP could be under way already */
1777*4882a593Smuzhiyun 				if (udc->gadget.speed == USB_SPEED_FULL
1778*4882a593Smuzhiyun 						&& udc->driver->suspend) {
1779*4882a593Smuzhiyun 					spin_unlock(&udc->lock);
1780*4882a593Smuzhiyun 					udc->driver->suspend(&udc->gadget);
1781*4882a593Smuzhiyun 					spin_lock(&udc->lock);
1782*4882a593Smuzhiyun 				}
1783*4882a593Smuzhiyun 				if (!IS_ERR_OR_NULL(udc->transceiver))
1784*4882a593Smuzhiyun 					usb_phy_set_suspend(
1785*4882a593Smuzhiyun 							udc->transceiver, 1);
1786*4882a593Smuzhiyun 			} else {
1787*4882a593Smuzhiyun 				VDBG("resume\n");
1788*4882a593Smuzhiyun 				if (!IS_ERR_OR_NULL(udc->transceiver))
1789*4882a593Smuzhiyun 					usb_phy_set_suspend(
1790*4882a593Smuzhiyun 							udc->transceiver, 0);
1791*4882a593Smuzhiyun 				if (udc->gadget.speed == USB_SPEED_FULL
1792*4882a593Smuzhiyun 						&& udc->driver->resume) {
1793*4882a593Smuzhiyun 					spin_unlock(&udc->lock);
1794*4882a593Smuzhiyun 					udc->driver->resume(&udc->gadget);
1795*4882a593Smuzhiyun 					spin_lock(&udc->lock);
1796*4882a593Smuzhiyun 				}
1797*4882a593Smuzhiyun 			}
1798*4882a593Smuzhiyun 		}
1799*4882a593Smuzhiyun 		change &= ~UDC_SUS;
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun 	if (!cpu_is_omap15xx() && (change & OTG_FLAGS)) {
1802*4882a593Smuzhiyun 		update_otg(udc);
1803*4882a593Smuzhiyun 		change &= ~OTG_FLAGS;
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	change &= ~(UDC_CFG|UDC_DEF|UDC_ADD);
1807*4882a593Smuzhiyun 	if (change)
1808*4882a593Smuzhiyun 		VDBG("devstat %03x, ignore change %03x\n",
1809*4882a593Smuzhiyun 			devstat,  change);
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	omap_writew(UDC_DS_CHG, UDC_IRQ_SRC);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun 
omap_udc_irq(int irq,void * _udc)1814*4882a593Smuzhiyun static irqreturn_t omap_udc_irq(int irq, void *_udc)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun 	struct omap_udc	*udc = _udc;
1817*4882a593Smuzhiyun 	u16		irq_src;
1818*4882a593Smuzhiyun 	irqreturn_t	status = IRQ_NONE;
1819*4882a593Smuzhiyun 	unsigned long	flags;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1822*4882a593Smuzhiyun 	irq_src = omap_readw(UDC_IRQ_SRC);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	/* Device state change (usb ch9 stuff) */
1825*4882a593Smuzhiyun 	if (irq_src & UDC_DS_CHG) {
1826*4882a593Smuzhiyun 		devstate_irq(_udc, irq_src);
1827*4882a593Smuzhiyun 		status = IRQ_HANDLED;
1828*4882a593Smuzhiyun 		irq_src &= ~UDC_DS_CHG;
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	/* EP0 control transfers */
1832*4882a593Smuzhiyun 	if (irq_src & (UDC_EP0_RX|UDC_SETUP|UDC_EP0_TX)) {
1833*4882a593Smuzhiyun 		ep0_irq(_udc, irq_src);
1834*4882a593Smuzhiyun 		status = IRQ_HANDLED;
1835*4882a593Smuzhiyun 		irq_src &= ~(UDC_EP0_RX|UDC_SETUP|UDC_EP0_TX);
1836*4882a593Smuzhiyun 	}
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	/* DMA transfer completion */
1839*4882a593Smuzhiyun 	if (use_dma && (irq_src & (UDC_TXN_DONE|UDC_RXN_CNT|UDC_RXN_EOT))) {
1840*4882a593Smuzhiyun 		dma_irq(_udc, irq_src);
1841*4882a593Smuzhiyun 		status = IRQ_HANDLED;
1842*4882a593Smuzhiyun 		irq_src &= ~(UDC_TXN_DONE|UDC_RXN_CNT|UDC_RXN_EOT);
1843*4882a593Smuzhiyun 	}
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	irq_src &= ~(UDC_IRQ_SOF | UDC_EPN_TX|UDC_EPN_RX);
1846*4882a593Smuzhiyun 	if (irq_src)
1847*4882a593Smuzhiyun 		DBG("udc_irq, unhandled %03x\n", irq_src);
1848*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	return status;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun /* workaround for seemingly-lost IRQs for RX ACKs... */
1854*4882a593Smuzhiyun #define PIO_OUT_TIMEOUT	(jiffies + HZ/3)
1855*4882a593Smuzhiyun #define HALF_FULL(f)	(!((f)&(UDC_NON_ISO_FIFO_FULL|UDC_NON_ISO_FIFO_EMPTY)))
1856*4882a593Smuzhiyun 
pio_out_timer(struct timer_list * t)1857*4882a593Smuzhiyun static void pio_out_timer(struct timer_list *t)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun 	struct omap_ep	*ep = from_timer(ep, t, timer);
1860*4882a593Smuzhiyun 	unsigned long	flags;
1861*4882a593Smuzhiyun 	u16		stat_flg;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	spin_lock_irqsave(&ep->udc->lock, flags);
1864*4882a593Smuzhiyun 	if (!list_empty(&ep->queue) && ep->ackwait) {
1865*4882a593Smuzhiyun 		use_ep(ep, UDC_EP_SEL);
1866*4882a593Smuzhiyun 		stat_flg = omap_readw(UDC_STAT_FLG);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 		if ((stat_flg & UDC_ACK) && (!(stat_flg & UDC_FIFO_EN)
1869*4882a593Smuzhiyun 				|| (ep->double_buf && HALF_FULL(stat_flg)))) {
1870*4882a593Smuzhiyun 			struct omap_req	*req;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 			VDBG("%s: lose, %04x\n", ep->ep.name, stat_flg);
1873*4882a593Smuzhiyun 			req = container_of(ep->queue.next,
1874*4882a593Smuzhiyun 					struct omap_req, queue);
1875*4882a593Smuzhiyun 			(void) read_fifo(ep, req);
1876*4882a593Smuzhiyun 			omap_writew(ep->bEndpointAddress, UDC_EP_NUM);
1877*4882a593Smuzhiyun 			omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1878*4882a593Smuzhiyun 			ep->ackwait = 1 + ep->double_buf;
1879*4882a593Smuzhiyun 		} else
1880*4882a593Smuzhiyun 			deselect_ep();
1881*4882a593Smuzhiyun 	}
1882*4882a593Smuzhiyun 	mod_timer(&ep->timer, PIO_OUT_TIMEOUT);
1883*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ep->udc->lock, flags);
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun 
omap_udc_pio_irq(int irq,void * _dev)1886*4882a593Smuzhiyun static irqreturn_t omap_udc_pio_irq(int irq, void *_dev)
1887*4882a593Smuzhiyun {
1888*4882a593Smuzhiyun 	u16		epn_stat, irq_src;
1889*4882a593Smuzhiyun 	irqreturn_t	status = IRQ_NONE;
1890*4882a593Smuzhiyun 	struct omap_ep	*ep;
1891*4882a593Smuzhiyun 	int		epnum;
1892*4882a593Smuzhiyun 	struct omap_udc	*udc = _dev;
1893*4882a593Smuzhiyun 	struct omap_req	*req;
1894*4882a593Smuzhiyun 	unsigned long	flags;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1897*4882a593Smuzhiyun 	epn_stat = omap_readw(UDC_EPN_STAT);
1898*4882a593Smuzhiyun 	irq_src = omap_readw(UDC_IRQ_SRC);
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	/* handle OUT first, to avoid some wasteful NAKs */
1901*4882a593Smuzhiyun 	if (irq_src & UDC_EPN_RX) {
1902*4882a593Smuzhiyun 		epnum = (epn_stat >> 8) & 0x0f;
1903*4882a593Smuzhiyun 		omap_writew(UDC_EPN_RX, UDC_IRQ_SRC);
1904*4882a593Smuzhiyun 		status = IRQ_HANDLED;
1905*4882a593Smuzhiyun 		ep = &udc->ep[epnum];
1906*4882a593Smuzhiyun 		ep->irqs++;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 		omap_writew(epnum | UDC_EP_SEL, UDC_EP_NUM);
1909*4882a593Smuzhiyun 		ep->fnf = 0;
1910*4882a593Smuzhiyun 		if (omap_readw(UDC_STAT_FLG) & UDC_ACK) {
1911*4882a593Smuzhiyun 			ep->ackwait--;
1912*4882a593Smuzhiyun 			if (!list_empty(&ep->queue)) {
1913*4882a593Smuzhiyun 				int stat;
1914*4882a593Smuzhiyun 				req = container_of(ep->queue.next,
1915*4882a593Smuzhiyun 						struct omap_req, queue);
1916*4882a593Smuzhiyun 				stat = read_fifo(ep, req);
1917*4882a593Smuzhiyun 				if (!ep->double_buf)
1918*4882a593Smuzhiyun 					ep->fnf = 1;
1919*4882a593Smuzhiyun 			}
1920*4882a593Smuzhiyun 		}
1921*4882a593Smuzhiyun 		/* min 6 clock delay before clearing EP_SEL ... */
1922*4882a593Smuzhiyun 		epn_stat = omap_readw(UDC_EPN_STAT);
1923*4882a593Smuzhiyun 		epn_stat = omap_readw(UDC_EPN_STAT);
1924*4882a593Smuzhiyun 		omap_writew(epnum, UDC_EP_NUM);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 		/* enabling fifo _after_ clearing ACK, contrary to docs,
1927*4882a593Smuzhiyun 		 * reduces lossage; timer still needed though (sigh).
1928*4882a593Smuzhiyun 		 */
1929*4882a593Smuzhiyun 		if (ep->fnf) {
1930*4882a593Smuzhiyun 			omap_writew(UDC_SET_FIFO_EN, UDC_CTRL);
1931*4882a593Smuzhiyun 			ep->ackwait = 1 + ep->double_buf;
1932*4882a593Smuzhiyun 		}
1933*4882a593Smuzhiyun 		mod_timer(&ep->timer, PIO_OUT_TIMEOUT);
1934*4882a593Smuzhiyun 	}
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	/* then IN transfers */
1937*4882a593Smuzhiyun 	else if (irq_src & UDC_EPN_TX) {
1938*4882a593Smuzhiyun 		epnum = epn_stat & 0x0f;
1939*4882a593Smuzhiyun 		omap_writew(UDC_EPN_TX, UDC_IRQ_SRC);
1940*4882a593Smuzhiyun 		status = IRQ_HANDLED;
1941*4882a593Smuzhiyun 		ep = &udc->ep[16 + epnum];
1942*4882a593Smuzhiyun 		ep->irqs++;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 		omap_writew(epnum | UDC_EP_DIR | UDC_EP_SEL, UDC_EP_NUM);
1945*4882a593Smuzhiyun 		if (omap_readw(UDC_STAT_FLG) & UDC_ACK) {
1946*4882a593Smuzhiyun 			ep->ackwait = 0;
1947*4882a593Smuzhiyun 			if (!list_empty(&ep->queue)) {
1948*4882a593Smuzhiyun 				req = container_of(ep->queue.next,
1949*4882a593Smuzhiyun 						struct omap_req, queue);
1950*4882a593Smuzhiyun 				(void) write_fifo(ep, req);
1951*4882a593Smuzhiyun 			}
1952*4882a593Smuzhiyun 		}
1953*4882a593Smuzhiyun 		/* min 6 clock delay before clearing EP_SEL ... */
1954*4882a593Smuzhiyun 		epn_stat = omap_readw(UDC_EPN_STAT);
1955*4882a593Smuzhiyun 		epn_stat = omap_readw(UDC_EPN_STAT);
1956*4882a593Smuzhiyun 		omap_writew(epnum | UDC_EP_DIR, UDC_EP_NUM);
1957*4882a593Smuzhiyun 		/* then 6 clocks before it'd tx */
1958*4882a593Smuzhiyun 	}
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1961*4882a593Smuzhiyun 	return status;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun #ifdef	USE_ISO
omap_udc_iso_irq(int irq,void * _dev)1965*4882a593Smuzhiyun static irqreturn_t omap_udc_iso_irq(int irq, void *_dev)
1966*4882a593Smuzhiyun {
1967*4882a593Smuzhiyun 	struct omap_udc	*udc = _dev;
1968*4882a593Smuzhiyun 	struct omap_ep	*ep;
1969*4882a593Smuzhiyun 	int		pending = 0;
1970*4882a593Smuzhiyun 	unsigned long	flags;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	/* handle all non-DMA ISO transfers */
1975*4882a593Smuzhiyun 	list_for_each_entry(ep, &udc->iso, iso) {
1976*4882a593Smuzhiyun 		u16		stat;
1977*4882a593Smuzhiyun 		struct omap_req	*req;
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 		if (ep->has_dma || list_empty(&ep->queue))
1980*4882a593Smuzhiyun 			continue;
1981*4882a593Smuzhiyun 		req = list_entry(ep->queue.next, struct omap_req, queue);
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 		use_ep(ep, UDC_EP_SEL);
1984*4882a593Smuzhiyun 		stat = omap_readw(UDC_STAT_FLG);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 		/* NOTE: like the other controller drivers, this isn't
1987*4882a593Smuzhiyun 		 * currently reporting lost or damaged frames.
1988*4882a593Smuzhiyun 		 */
1989*4882a593Smuzhiyun 		if (ep->bEndpointAddress & USB_DIR_IN) {
1990*4882a593Smuzhiyun 			if (stat & UDC_MISS_IN)
1991*4882a593Smuzhiyun 				/* done(ep, req, -EPROTO) */;
1992*4882a593Smuzhiyun 			else
1993*4882a593Smuzhiyun 				write_fifo(ep, req);
1994*4882a593Smuzhiyun 		} else {
1995*4882a593Smuzhiyun 			int	status = 0;
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 			if (stat & UDC_NO_RXPACKET)
1998*4882a593Smuzhiyun 				status = -EREMOTEIO;
1999*4882a593Smuzhiyun 			else if (stat & UDC_ISO_ERR)
2000*4882a593Smuzhiyun 				status = -EILSEQ;
2001*4882a593Smuzhiyun 			else if (stat & UDC_DATA_FLUSH)
2002*4882a593Smuzhiyun 				status = -ENOSR;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 			if (status)
2005*4882a593Smuzhiyun 				/* done(ep, req, status) */;
2006*4882a593Smuzhiyun 			else
2007*4882a593Smuzhiyun 				read_fifo(ep, req);
2008*4882a593Smuzhiyun 		}
2009*4882a593Smuzhiyun 		deselect_ep();
2010*4882a593Smuzhiyun 		/* 6 wait states before next EP */
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 		ep->irqs++;
2013*4882a593Smuzhiyun 		if (!list_empty(&ep->queue))
2014*4882a593Smuzhiyun 			pending = 1;
2015*4882a593Smuzhiyun 	}
2016*4882a593Smuzhiyun 	if (!pending) {
2017*4882a593Smuzhiyun 		u16 w;
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 		w = omap_readw(UDC_IRQ_EN);
2020*4882a593Smuzhiyun 		w &= ~UDC_SOF_IE;
2021*4882a593Smuzhiyun 		omap_writew(w, UDC_IRQ_EN);
2022*4882a593Smuzhiyun 	}
2023*4882a593Smuzhiyun 	omap_writew(UDC_IRQ_SOF, UDC_IRQ_SRC);
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
2026*4882a593Smuzhiyun 	return IRQ_HANDLED;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun #endif
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
2031*4882a593Smuzhiyun 
machine_without_vbus_sense(void)2032*4882a593Smuzhiyun static inline int machine_without_vbus_sense(void)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun 	return machine_is_omap_innovator()
2035*4882a593Smuzhiyun 		|| machine_is_omap_osk()
2036*4882a593Smuzhiyun 		|| machine_is_omap_palmte()
2037*4882a593Smuzhiyun 		|| machine_is_sx1()
2038*4882a593Smuzhiyun 		/* No known omap7xx boards with vbus sense */
2039*4882a593Smuzhiyun 		|| cpu_is_omap7xx();
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun 
omap_udc_start(struct usb_gadget * g,struct usb_gadget_driver * driver)2042*4882a593Smuzhiyun static int omap_udc_start(struct usb_gadget *g,
2043*4882a593Smuzhiyun 		struct usb_gadget_driver *driver)
2044*4882a593Smuzhiyun {
2045*4882a593Smuzhiyun 	int		status;
2046*4882a593Smuzhiyun 	struct omap_ep	*ep;
2047*4882a593Smuzhiyun 	unsigned long	flags;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
2051*4882a593Smuzhiyun 	/* reset state */
2052*4882a593Smuzhiyun 	list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
2053*4882a593Smuzhiyun 		ep->irqs = 0;
2054*4882a593Smuzhiyun 		if (ep->bmAttributes == USB_ENDPOINT_XFER_ISOC)
2055*4882a593Smuzhiyun 			continue;
2056*4882a593Smuzhiyun 		use_ep(ep, 0);
2057*4882a593Smuzhiyun 		omap_writew(UDC_SET_HALT, UDC_CTRL);
2058*4882a593Smuzhiyun 	}
2059*4882a593Smuzhiyun 	udc->ep0_pending = 0;
2060*4882a593Smuzhiyun 	udc->ep[0].irqs = 0;
2061*4882a593Smuzhiyun 	udc->softconnect = 1;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	/* hook up the driver */
2064*4882a593Smuzhiyun 	driver->driver.bus = NULL;
2065*4882a593Smuzhiyun 	udc->driver = driver;
2066*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	if (udc->dc_clk != NULL)
2069*4882a593Smuzhiyun 		omap_udc_enable_clock(1);
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	omap_writew(UDC_IRQ_SRC_MASK, UDC_IRQ_SRC);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	/* connect to bus through transceiver */
2074*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(udc->transceiver)) {
2075*4882a593Smuzhiyun 		status = otg_set_peripheral(udc->transceiver->otg,
2076*4882a593Smuzhiyun 						&udc->gadget);
2077*4882a593Smuzhiyun 		if (status < 0) {
2078*4882a593Smuzhiyun 			ERR("can't bind to transceiver\n");
2079*4882a593Smuzhiyun 			udc->driver = NULL;
2080*4882a593Smuzhiyun 			goto done;
2081*4882a593Smuzhiyun 		}
2082*4882a593Smuzhiyun 	} else {
2083*4882a593Smuzhiyun 		status = 0;
2084*4882a593Smuzhiyun 		if (can_pullup(udc))
2085*4882a593Smuzhiyun 			pullup_enable(udc);
2086*4882a593Smuzhiyun 		else
2087*4882a593Smuzhiyun 			pullup_disable(udc);
2088*4882a593Smuzhiyun 	}
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	/* boards that don't have VBUS sensing can't autogate 48MHz;
2091*4882a593Smuzhiyun 	 * can't enter deep sleep while a gadget driver is active.
2092*4882a593Smuzhiyun 	 */
2093*4882a593Smuzhiyun 	if (machine_without_vbus_sense())
2094*4882a593Smuzhiyun 		omap_vbus_session(&udc->gadget, 1);
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun done:
2097*4882a593Smuzhiyun 	if (udc->dc_clk != NULL)
2098*4882a593Smuzhiyun 		omap_udc_enable_clock(0);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	return status;
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun 
omap_udc_stop(struct usb_gadget * g)2103*4882a593Smuzhiyun static int omap_udc_stop(struct usb_gadget *g)
2104*4882a593Smuzhiyun {
2105*4882a593Smuzhiyun 	unsigned long	flags;
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	if (udc->dc_clk != NULL)
2108*4882a593Smuzhiyun 		omap_udc_enable_clock(1);
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	if (machine_without_vbus_sense())
2111*4882a593Smuzhiyun 		omap_vbus_session(&udc->gadget, 0);
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(udc->transceiver))
2114*4882a593Smuzhiyun 		(void) otg_set_peripheral(udc->transceiver->otg, NULL);
2115*4882a593Smuzhiyun 	else
2116*4882a593Smuzhiyun 		pullup_disable(udc);
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
2119*4882a593Smuzhiyun 	udc_quiesce(udc);
2120*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	udc->driver = NULL;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	if (udc->dc_clk != NULL)
2125*4882a593Smuzhiyun 		omap_udc_enable_clock(0);
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	return 0;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_DEBUG_FILES
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun #include <linux/seq_file.h>
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun static const char proc_filename[] = "driver/udc";
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun #define FOURBITS "%s%s%s%s"
2139*4882a593Smuzhiyun #define EIGHTBITS "%s%s%s%s%s%s%s%s"
2140*4882a593Smuzhiyun 
proc_ep_show(struct seq_file * s,struct omap_ep * ep)2141*4882a593Smuzhiyun static void proc_ep_show(struct seq_file *s, struct omap_ep *ep)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun 	u16		stat_flg;
2144*4882a593Smuzhiyun 	struct omap_req	*req;
2145*4882a593Smuzhiyun 	char		buf[20];
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 	use_ep(ep, 0);
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	if (use_dma && ep->has_dma)
2150*4882a593Smuzhiyun 		snprintf(buf, sizeof buf, "(%cxdma%d lch%d) ",
2151*4882a593Smuzhiyun 			(ep->bEndpointAddress & USB_DIR_IN) ? 't' : 'r',
2152*4882a593Smuzhiyun 			ep->dma_channel - 1, ep->lch);
2153*4882a593Smuzhiyun 	else
2154*4882a593Smuzhiyun 		buf[0] = 0;
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	stat_flg = omap_readw(UDC_STAT_FLG);
2157*4882a593Smuzhiyun 	seq_printf(s,
2158*4882a593Smuzhiyun 		"\n%s %s%s%sirqs %ld stat %04x " EIGHTBITS FOURBITS "%s\n",
2159*4882a593Smuzhiyun 		ep->name, buf,
2160*4882a593Smuzhiyun 		ep->double_buf ? "dbuf " : "",
2161*4882a593Smuzhiyun 		({ char *s;
2162*4882a593Smuzhiyun 		switch (ep->ackwait) {
2163*4882a593Smuzhiyun 		case 0:
2164*4882a593Smuzhiyun 			s = "";
2165*4882a593Smuzhiyun 			break;
2166*4882a593Smuzhiyun 		case 1:
2167*4882a593Smuzhiyun 			s = "(ackw) ";
2168*4882a593Smuzhiyun 			break;
2169*4882a593Smuzhiyun 		case 2:
2170*4882a593Smuzhiyun 			s = "(ackw2) ";
2171*4882a593Smuzhiyun 			break;
2172*4882a593Smuzhiyun 		default:
2173*4882a593Smuzhiyun 			s = "(?) ";
2174*4882a593Smuzhiyun 			break;
2175*4882a593Smuzhiyun 		} s; }),
2176*4882a593Smuzhiyun 		ep->irqs, stat_flg,
2177*4882a593Smuzhiyun 		(stat_flg & UDC_NO_RXPACKET) ? "no_rxpacket " : "",
2178*4882a593Smuzhiyun 		(stat_flg & UDC_MISS_IN) ? "miss_in " : "",
2179*4882a593Smuzhiyun 		(stat_flg & UDC_DATA_FLUSH) ? "data_flush " : "",
2180*4882a593Smuzhiyun 		(stat_flg & UDC_ISO_ERR) ? "iso_err " : "",
2181*4882a593Smuzhiyun 		(stat_flg & UDC_ISO_FIFO_EMPTY) ? "iso_fifo_empty " : "",
2182*4882a593Smuzhiyun 		(stat_flg & UDC_ISO_FIFO_FULL) ? "iso_fifo_full " : "",
2183*4882a593Smuzhiyun 		(stat_flg & UDC_EP_HALTED) ? "HALT " : "",
2184*4882a593Smuzhiyun 		(stat_flg & UDC_STALL) ? "STALL " : "",
2185*4882a593Smuzhiyun 		(stat_flg & UDC_NAK) ? "NAK " : "",
2186*4882a593Smuzhiyun 		(stat_flg & UDC_ACK) ? "ACK " : "",
2187*4882a593Smuzhiyun 		(stat_flg & UDC_FIFO_EN) ? "fifo_en " : "",
2188*4882a593Smuzhiyun 		(stat_flg & UDC_NON_ISO_FIFO_EMPTY) ? "fifo_empty " : "",
2189*4882a593Smuzhiyun 		(stat_flg & UDC_NON_ISO_FIFO_FULL) ? "fifo_full " : "");
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	if (list_empty(&ep->queue))
2192*4882a593Smuzhiyun 		seq_printf(s, "\t(queue empty)\n");
2193*4882a593Smuzhiyun 	else
2194*4882a593Smuzhiyun 		list_for_each_entry(req, &ep->queue, queue) {
2195*4882a593Smuzhiyun 			unsigned	length = req->req.actual;
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 			if (use_dma && buf[0]) {
2198*4882a593Smuzhiyun 				length += ((ep->bEndpointAddress & USB_DIR_IN)
2199*4882a593Smuzhiyun 						? dma_src_len : dma_dest_len)
2200*4882a593Smuzhiyun 					(ep, req->req.dma + length);
2201*4882a593Smuzhiyun 				buf[0] = 0;
2202*4882a593Smuzhiyun 			}
2203*4882a593Smuzhiyun 			seq_printf(s, "\treq %p len %d/%d buf %p\n",
2204*4882a593Smuzhiyun 					&req->req, length,
2205*4882a593Smuzhiyun 					req->req.length, req->req.buf);
2206*4882a593Smuzhiyun 		}
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun 
trx_mode(unsigned m,int enabled)2209*4882a593Smuzhiyun static char *trx_mode(unsigned m, int enabled)
2210*4882a593Smuzhiyun {
2211*4882a593Smuzhiyun 	switch (m) {
2212*4882a593Smuzhiyun 	case 0:
2213*4882a593Smuzhiyun 		return enabled ? "*6wire" : "unused";
2214*4882a593Smuzhiyun 	case 1:
2215*4882a593Smuzhiyun 		return "4wire";
2216*4882a593Smuzhiyun 	case 2:
2217*4882a593Smuzhiyun 		return "3wire";
2218*4882a593Smuzhiyun 	case 3:
2219*4882a593Smuzhiyun 		return "6wire";
2220*4882a593Smuzhiyun 	default:
2221*4882a593Smuzhiyun 		return "unknown";
2222*4882a593Smuzhiyun 	}
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun 
proc_otg_show(struct seq_file * s)2225*4882a593Smuzhiyun static int proc_otg_show(struct seq_file *s)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun 	u32		tmp;
2228*4882a593Smuzhiyun 	u32		trans = 0;
2229*4882a593Smuzhiyun 	char		*ctrl_name = "(UNKNOWN)";
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 	tmp = omap_readl(OTG_REV);
2232*4882a593Smuzhiyun 	ctrl_name = "tranceiver_ctrl";
2233*4882a593Smuzhiyun 	trans = omap_readw(USB_TRANSCEIVER_CTRL);
2234*4882a593Smuzhiyun 	seq_printf(s, "\nOTG rev %d.%d, %s %05x\n",
2235*4882a593Smuzhiyun 		tmp >> 4, tmp & 0xf, ctrl_name, trans);
2236*4882a593Smuzhiyun 	tmp = omap_readw(OTG_SYSCON_1);
2237*4882a593Smuzhiyun 	seq_printf(s, "otg_syscon1 %08x usb2 %s, usb1 %s, usb0 %s,"
2238*4882a593Smuzhiyun 			FOURBITS "\n", tmp,
2239*4882a593Smuzhiyun 		trx_mode(USB2_TRX_MODE(tmp), trans & CONF_USB2_UNI_R),
2240*4882a593Smuzhiyun 		trx_mode(USB1_TRX_MODE(tmp), trans & CONF_USB1_UNI_R),
2241*4882a593Smuzhiyun 		(USB0_TRX_MODE(tmp) == 0 && !cpu_is_omap1710())
2242*4882a593Smuzhiyun 			? "internal"
2243*4882a593Smuzhiyun 			: trx_mode(USB0_TRX_MODE(tmp), 1),
2244*4882a593Smuzhiyun 		(tmp & OTG_IDLE_EN) ? " !otg" : "",
2245*4882a593Smuzhiyun 		(tmp & HST_IDLE_EN) ? " !host" : "",
2246*4882a593Smuzhiyun 		(tmp & DEV_IDLE_EN) ? " !dev" : "",
2247*4882a593Smuzhiyun 		(tmp & OTG_RESET_DONE) ? " reset_done" : " reset_active");
2248*4882a593Smuzhiyun 	tmp = omap_readl(OTG_SYSCON_2);
2249*4882a593Smuzhiyun 	seq_printf(s, "otg_syscon2 %08x%s" EIGHTBITS
2250*4882a593Smuzhiyun 			" b_ase_brst=%d hmc=%d\n", tmp,
2251*4882a593Smuzhiyun 		(tmp & OTG_EN) ? " otg_en" : "",
2252*4882a593Smuzhiyun 		(tmp & USBX_SYNCHRO) ? " synchro" : "",
2253*4882a593Smuzhiyun 		/* much more SRP stuff */
2254*4882a593Smuzhiyun 		(tmp & SRP_DATA) ? " srp_data" : "",
2255*4882a593Smuzhiyun 		(tmp & SRP_VBUS) ? " srp_vbus" : "",
2256*4882a593Smuzhiyun 		(tmp & OTG_PADEN) ? " otg_paden" : "",
2257*4882a593Smuzhiyun 		(tmp & HMC_PADEN) ? " hmc_paden" : "",
2258*4882a593Smuzhiyun 		(tmp & UHOST_EN) ? " uhost_en" : "",
2259*4882a593Smuzhiyun 		(tmp & HMC_TLLSPEED) ? " tllspeed" : "",
2260*4882a593Smuzhiyun 		(tmp & HMC_TLLATTACH) ? " tllattach" : "",
2261*4882a593Smuzhiyun 		B_ASE_BRST(tmp),
2262*4882a593Smuzhiyun 		OTG_HMC(tmp));
2263*4882a593Smuzhiyun 	tmp = omap_readl(OTG_CTRL);
2264*4882a593Smuzhiyun 	seq_printf(s, "otg_ctrl    %06x" EIGHTBITS EIGHTBITS "%s\n", tmp,
2265*4882a593Smuzhiyun 		(tmp & OTG_ASESSVLD) ? " asess" : "",
2266*4882a593Smuzhiyun 		(tmp & OTG_BSESSEND) ? " bsess_end" : "",
2267*4882a593Smuzhiyun 		(tmp & OTG_BSESSVLD) ? " bsess" : "",
2268*4882a593Smuzhiyun 		(tmp & OTG_VBUSVLD) ? " vbus" : "",
2269*4882a593Smuzhiyun 		(tmp & OTG_ID) ? " id" : "",
2270*4882a593Smuzhiyun 		(tmp & OTG_DRIVER_SEL) ? " DEVICE" : " HOST",
2271*4882a593Smuzhiyun 		(tmp & OTG_A_SETB_HNPEN) ? " a_setb_hnpen" : "",
2272*4882a593Smuzhiyun 		(tmp & OTG_A_BUSREQ) ? " a_bus" : "",
2273*4882a593Smuzhiyun 		(tmp & OTG_B_HNPEN) ? " b_hnpen" : "",
2274*4882a593Smuzhiyun 		(tmp & OTG_B_BUSREQ) ? " b_bus" : "",
2275*4882a593Smuzhiyun 		(tmp & OTG_BUSDROP) ? " busdrop" : "",
2276*4882a593Smuzhiyun 		(tmp & OTG_PULLDOWN) ? " down" : "",
2277*4882a593Smuzhiyun 		(tmp & OTG_PULLUP) ? " up" : "",
2278*4882a593Smuzhiyun 		(tmp & OTG_DRV_VBUS) ? " drv" : "",
2279*4882a593Smuzhiyun 		(tmp & OTG_PD_VBUS) ? " pd_vb" : "",
2280*4882a593Smuzhiyun 		(tmp & OTG_PU_VBUS) ? " pu_vb" : "",
2281*4882a593Smuzhiyun 		(tmp & OTG_PU_ID) ? " pu_id" : ""
2282*4882a593Smuzhiyun 		);
2283*4882a593Smuzhiyun 	tmp = omap_readw(OTG_IRQ_EN);
2284*4882a593Smuzhiyun 	seq_printf(s, "otg_irq_en  %04x" "\n", tmp);
2285*4882a593Smuzhiyun 	tmp = omap_readw(OTG_IRQ_SRC);
2286*4882a593Smuzhiyun 	seq_printf(s, "otg_irq_src %04x" "\n", tmp);
2287*4882a593Smuzhiyun 	tmp = omap_readw(OTG_OUTCTRL);
2288*4882a593Smuzhiyun 	seq_printf(s, "otg_outctrl %04x" "\n", tmp);
2289*4882a593Smuzhiyun 	tmp = omap_readw(OTG_TEST);
2290*4882a593Smuzhiyun 	seq_printf(s, "otg_test    %04x" "\n", tmp);
2291*4882a593Smuzhiyun 	return 0;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun 
proc_udc_show(struct seq_file * s,void * _)2294*4882a593Smuzhiyun static int proc_udc_show(struct seq_file *s, void *_)
2295*4882a593Smuzhiyun {
2296*4882a593Smuzhiyun 	u32		tmp;
2297*4882a593Smuzhiyun 	struct omap_ep	*ep;
2298*4882a593Smuzhiyun 	unsigned long	flags;
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 	seq_printf(s, "%s, version: " DRIVER_VERSION
2303*4882a593Smuzhiyun #ifdef	USE_ISO
2304*4882a593Smuzhiyun 		" (iso)"
2305*4882a593Smuzhiyun #endif
2306*4882a593Smuzhiyun 		"%s\n",
2307*4882a593Smuzhiyun 		driver_desc,
2308*4882a593Smuzhiyun 		use_dma ?  " (dma)" : "");
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	tmp = omap_readw(UDC_REV) & 0xff;
2311*4882a593Smuzhiyun 	seq_printf(s,
2312*4882a593Smuzhiyun 		"UDC rev %d.%d, fifo mode %d, gadget %s\n"
2313*4882a593Smuzhiyun 		"hmc %d, transceiver %s\n",
2314*4882a593Smuzhiyun 		tmp >> 4, tmp & 0xf,
2315*4882a593Smuzhiyun 		fifo_mode,
2316*4882a593Smuzhiyun 		udc->driver ? udc->driver->driver.name : "(none)",
2317*4882a593Smuzhiyun 		HMC,
2318*4882a593Smuzhiyun 		udc->transceiver
2319*4882a593Smuzhiyun 			? udc->transceiver->label
2320*4882a593Smuzhiyun 			: (cpu_is_omap1710()
2321*4882a593Smuzhiyun 				? "external" : "(none)"));
2322*4882a593Smuzhiyun 	seq_printf(s, "ULPD control %04x req %04x status %04x\n",
2323*4882a593Smuzhiyun 		omap_readw(ULPD_CLOCK_CTRL),
2324*4882a593Smuzhiyun 		omap_readw(ULPD_SOFT_REQ),
2325*4882a593Smuzhiyun 		omap_readw(ULPD_STATUS_REQ));
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	/* OTG controller registers */
2328*4882a593Smuzhiyun 	if (!cpu_is_omap15xx())
2329*4882a593Smuzhiyun 		proc_otg_show(s);
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	tmp = omap_readw(UDC_SYSCON1);
2332*4882a593Smuzhiyun 	seq_printf(s, "\nsyscon1     %04x" EIGHTBITS "\n", tmp,
2333*4882a593Smuzhiyun 		(tmp & UDC_CFG_LOCK) ? " cfg_lock" : "",
2334*4882a593Smuzhiyun 		(tmp & UDC_DATA_ENDIAN) ? " data_endian" : "",
2335*4882a593Smuzhiyun 		(tmp & UDC_DMA_ENDIAN) ? " dma_endian" : "",
2336*4882a593Smuzhiyun 		(tmp & UDC_NAK_EN) ? " nak" : "",
2337*4882a593Smuzhiyun 		(tmp & UDC_AUTODECODE_DIS) ? " autodecode_dis" : "",
2338*4882a593Smuzhiyun 		(tmp & UDC_SELF_PWR) ? " self_pwr" : "",
2339*4882a593Smuzhiyun 		(tmp & UDC_SOFF_DIS) ? " soff_dis" : "",
2340*4882a593Smuzhiyun 		(tmp & UDC_PULLUP_EN) ? " PULLUP" : "");
2341*4882a593Smuzhiyun 	/* syscon2 is write-only */
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	/* UDC controller registers */
2344*4882a593Smuzhiyun 	if (!(tmp & UDC_PULLUP_EN)) {
2345*4882a593Smuzhiyun 		seq_printf(s, "(suspended)\n");
2346*4882a593Smuzhiyun 		spin_unlock_irqrestore(&udc->lock, flags);
2347*4882a593Smuzhiyun 		return 0;
2348*4882a593Smuzhiyun 	}
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 	tmp = omap_readw(UDC_DEVSTAT);
2351*4882a593Smuzhiyun 	seq_printf(s, "devstat     %04x" EIGHTBITS "%s%s\n", tmp,
2352*4882a593Smuzhiyun 		(tmp & UDC_B_HNP_ENABLE) ? " b_hnp" : "",
2353*4882a593Smuzhiyun 		(tmp & UDC_A_HNP_SUPPORT) ? " a_hnp" : "",
2354*4882a593Smuzhiyun 		(tmp & UDC_A_ALT_HNP_SUPPORT) ? " a_alt_hnp" : "",
2355*4882a593Smuzhiyun 		(tmp & UDC_R_WK_OK) ? " r_wk_ok" : "",
2356*4882a593Smuzhiyun 		(tmp & UDC_USB_RESET) ? " usb_reset" : "",
2357*4882a593Smuzhiyun 		(tmp & UDC_SUS) ? " SUS" : "",
2358*4882a593Smuzhiyun 		(tmp & UDC_CFG) ? " CFG" : "",
2359*4882a593Smuzhiyun 		(tmp & UDC_ADD) ? " ADD" : "",
2360*4882a593Smuzhiyun 		(tmp & UDC_DEF) ? " DEF" : "",
2361*4882a593Smuzhiyun 		(tmp & UDC_ATT) ? " ATT" : "");
2362*4882a593Smuzhiyun 	seq_printf(s, "sof         %04x\n", omap_readw(UDC_SOF));
2363*4882a593Smuzhiyun 	tmp = omap_readw(UDC_IRQ_EN);
2364*4882a593Smuzhiyun 	seq_printf(s, "irq_en      %04x" FOURBITS "%s\n", tmp,
2365*4882a593Smuzhiyun 		(tmp & UDC_SOF_IE) ? " sof" : "",
2366*4882a593Smuzhiyun 		(tmp & UDC_EPN_RX_IE) ? " epn_rx" : "",
2367*4882a593Smuzhiyun 		(tmp & UDC_EPN_TX_IE) ? " epn_tx" : "",
2368*4882a593Smuzhiyun 		(tmp & UDC_DS_CHG_IE) ? " ds_chg" : "",
2369*4882a593Smuzhiyun 		(tmp & UDC_EP0_IE) ? " ep0" : "");
2370*4882a593Smuzhiyun 	tmp = omap_readw(UDC_IRQ_SRC);
2371*4882a593Smuzhiyun 	seq_printf(s, "irq_src     %04x" EIGHTBITS "%s%s\n", tmp,
2372*4882a593Smuzhiyun 		(tmp & UDC_TXN_DONE) ? " txn_done" : "",
2373*4882a593Smuzhiyun 		(tmp & UDC_RXN_CNT) ? " rxn_cnt" : "",
2374*4882a593Smuzhiyun 		(tmp & UDC_RXN_EOT) ? " rxn_eot" : "",
2375*4882a593Smuzhiyun 		(tmp & UDC_IRQ_SOF) ? " sof" : "",
2376*4882a593Smuzhiyun 		(tmp & UDC_EPN_RX) ? " epn_rx" : "",
2377*4882a593Smuzhiyun 		(tmp & UDC_EPN_TX) ? " epn_tx" : "",
2378*4882a593Smuzhiyun 		(tmp & UDC_DS_CHG) ? " ds_chg" : "",
2379*4882a593Smuzhiyun 		(tmp & UDC_SETUP) ? " setup" : "",
2380*4882a593Smuzhiyun 		(tmp & UDC_EP0_RX) ? " ep0out" : "",
2381*4882a593Smuzhiyun 		(tmp & UDC_EP0_TX) ? " ep0in" : "");
2382*4882a593Smuzhiyun 	if (use_dma) {
2383*4882a593Smuzhiyun 		unsigned i;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 		tmp = omap_readw(UDC_DMA_IRQ_EN);
2386*4882a593Smuzhiyun 		seq_printf(s, "dma_irq_en  %04x%s" EIGHTBITS "\n", tmp,
2387*4882a593Smuzhiyun 			(tmp & UDC_TX_DONE_IE(3)) ? " tx2_done" : "",
2388*4882a593Smuzhiyun 			(tmp & UDC_RX_CNT_IE(3)) ? " rx2_cnt" : "",
2389*4882a593Smuzhiyun 			(tmp & UDC_RX_EOT_IE(3)) ? " rx2_eot" : "",
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 			(tmp & UDC_TX_DONE_IE(2)) ? " tx1_done" : "",
2392*4882a593Smuzhiyun 			(tmp & UDC_RX_CNT_IE(2)) ? " rx1_cnt" : "",
2393*4882a593Smuzhiyun 			(tmp & UDC_RX_EOT_IE(2)) ? " rx1_eot" : "",
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 			(tmp & UDC_TX_DONE_IE(1)) ? " tx0_done" : "",
2396*4882a593Smuzhiyun 			(tmp & UDC_RX_CNT_IE(1)) ? " rx0_cnt" : "",
2397*4882a593Smuzhiyun 			(tmp & UDC_RX_EOT_IE(1)) ? " rx0_eot" : "");
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 		tmp = omap_readw(UDC_RXDMA_CFG);
2400*4882a593Smuzhiyun 		seq_printf(s, "rxdma_cfg   %04x\n", tmp);
2401*4882a593Smuzhiyun 		if (tmp) {
2402*4882a593Smuzhiyun 			for (i = 0; i < 3; i++) {
2403*4882a593Smuzhiyun 				if ((tmp & (0x0f << (i * 4))) == 0)
2404*4882a593Smuzhiyun 					continue;
2405*4882a593Smuzhiyun 				seq_printf(s, "rxdma[%d]    %04x\n", i,
2406*4882a593Smuzhiyun 						omap_readw(UDC_RXDMA(i + 1)));
2407*4882a593Smuzhiyun 			}
2408*4882a593Smuzhiyun 		}
2409*4882a593Smuzhiyun 		tmp = omap_readw(UDC_TXDMA_CFG);
2410*4882a593Smuzhiyun 		seq_printf(s, "txdma_cfg   %04x\n", tmp);
2411*4882a593Smuzhiyun 		if (tmp) {
2412*4882a593Smuzhiyun 			for (i = 0; i < 3; i++) {
2413*4882a593Smuzhiyun 				if (!(tmp & (0x0f << (i * 4))))
2414*4882a593Smuzhiyun 					continue;
2415*4882a593Smuzhiyun 				seq_printf(s, "txdma[%d]    %04x\n", i,
2416*4882a593Smuzhiyun 						omap_readw(UDC_TXDMA(i + 1)));
2417*4882a593Smuzhiyun 			}
2418*4882a593Smuzhiyun 		}
2419*4882a593Smuzhiyun 	}
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 	tmp = omap_readw(UDC_DEVSTAT);
2422*4882a593Smuzhiyun 	if (tmp & UDC_ATT) {
2423*4882a593Smuzhiyun 		proc_ep_show(s, &udc->ep[0]);
2424*4882a593Smuzhiyun 		if (tmp & UDC_ADD) {
2425*4882a593Smuzhiyun 			list_for_each_entry(ep, &udc->gadget.ep_list,
2426*4882a593Smuzhiyun 					ep.ep_list) {
2427*4882a593Smuzhiyun 				if (ep->ep.desc)
2428*4882a593Smuzhiyun 					proc_ep_show(s, ep);
2429*4882a593Smuzhiyun 			}
2430*4882a593Smuzhiyun 		}
2431*4882a593Smuzhiyun 	}
2432*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
2433*4882a593Smuzhiyun 	return 0;
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun 
create_proc_file(void)2436*4882a593Smuzhiyun static void create_proc_file(void)
2437*4882a593Smuzhiyun {
2438*4882a593Smuzhiyun 	proc_create_single(proc_filename, 0, NULL, proc_udc_show);
2439*4882a593Smuzhiyun }
2440*4882a593Smuzhiyun 
remove_proc_file(void)2441*4882a593Smuzhiyun static void remove_proc_file(void)
2442*4882a593Smuzhiyun {
2443*4882a593Smuzhiyun 	remove_proc_entry(proc_filename, NULL);
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun #else
2447*4882a593Smuzhiyun 
create_proc_file(void)2448*4882a593Smuzhiyun static inline void create_proc_file(void) {}
remove_proc_file(void)2449*4882a593Smuzhiyun static inline void remove_proc_file(void) {}
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun #endif
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun /* Before this controller can enumerate, we need to pick an endpoint
2456*4882a593Smuzhiyun  * configuration, or "fifo_mode"  That involves allocating 2KB of packet
2457*4882a593Smuzhiyun  * buffer space among the endpoints we'll be operating.
2458*4882a593Smuzhiyun  *
2459*4882a593Smuzhiyun  * NOTE: as of OMAP 1710 ES2.0, writing a new endpoint config when
2460*4882a593Smuzhiyun  * UDC_SYSCON_1.CFG_LOCK is set can now work.  We won't use that
2461*4882a593Smuzhiyun  * capability yet though.
2462*4882a593Smuzhiyun  */
2463*4882a593Smuzhiyun static unsigned
omap_ep_setup(char * name,u8 addr,u8 type,unsigned buf,unsigned maxp,int dbuf)2464*4882a593Smuzhiyun omap_ep_setup(char *name, u8 addr, u8 type,
2465*4882a593Smuzhiyun 		unsigned buf, unsigned maxp, int dbuf)
2466*4882a593Smuzhiyun {
2467*4882a593Smuzhiyun 	struct omap_ep	*ep;
2468*4882a593Smuzhiyun 	u16		epn_rxtx = 0;
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	/* OUT endpoints first, then IN */
2471*4882a593Smuzhiyun 	ep = &udc->ep[addr & 0xf];
2472*4882a593Smuzhiyun 	if (addr & USB_DIR_IN)
2473*4882a593Smuzhiyun 		ep += 16;
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun 	/* in case of ep init table bugs */
2476*4882a593Smuzhiyun 	BUG_ON(ep->name[0]);
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 	/* chip setup ... bit values are same for IN, OUT */
2479*4882a593Smuzhiyun 	if (type == USB_ENDPOINT_XFER_ISOC) {
2480*4882a593Smuzhiyun 		switch (maxp) {
2481*4882a593Smuzhiyun 		case 8:
2482*4882a593Smuzhiyun 			epn_rxtx = 0 << 12;
2483*4882a593Smuzhiyun 			break;
2484*4882a593Smuzhiyun 		case 16:
2485*4882a593Smuzhiyun 			epn_rxtx = 1 << 12;
2486*4882a593Smuzhiyun 			break;
2487*4882a593Smuzhiyun 		case 32:
2488*4882a593Smuzhiyun 			epn_rxtx = 2 << 12;
2489*4882a593Smuzhiyun 			break;
2490*4882a593Smuzhiyun 		case 64:
2491*4882a593Smuzhiyun 			epn_rxtx = 3 << 12;
2492*4882a593Smuzhiyun 			break;
2493*4882a593Smuzhiyun 		case 128:
2494*4882a593Smuzhiyun 			epn_rxtx = 4 << 12;
2495*4882a593Smuzhiyun 			break;
2496*4882a593Smuzhiyun 		case 256:
2497*4882a593Smuzhiyun 			epn_rxtx = 5 << 12;
2498*4882a593Smuzhiyun 			break;
2499*4882a593Smuzhiyun 		case 512:
2500*4882a593Smuzhiyun 			epn_rxtx = 6 << 12;
2501*4882a593Smuzhiyun 			break;
2502*4882a593Smuzhiyun 		default:
2503*4882a593Smuzhiyun 			BUG();
2504*4882a593Smuzhiyun 		}
2505*4882a593Smuzhiyun 		epn_rxtx |= UDC_EPN_RX_ISO;
2506*4882a593Smuzhiyun 		dbuf = 1;
2507*4882a593Smuzhiyun 	} else {
2508*4882a593Smuzhiyun 		/* double-buffering "not supported" on 15xx,
2509*4882a593Smuzhiyun 		 * and ignored for PIO-IN on newer chips
2510*4882a593Smuzhiyun 		 * (for more reliable behavior)
2511*4882a593Smuzhiyun 		 */
2512*4882a593Smuzhiyun 		if (!use_dma || cpu_is_omap15xx())
2513*4882a593Smuzhiyun 			dbuf = 0;
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 		switch (maxp) {
2516*4882a593Smuzhiyun 		case 8:
2517*4882a593Smuzhiyun 			epn_rxtx = 0 << 12;
2518*4882a593Smuzhiyun 			break;
2519*4882a593Smuzhiyun 		case 16:
2520*4882a593Smuzhiyun 			epn_rxtx = 1 << 12;
2521*4882a593Smuzhiyun 			break;
2522*4882a593Smuzhiyun 		case 32:
2523*4882a593Smuzhiyun 			epn_rxtx = 2 << 12;
2524*4882a593Smuzhiyun 			break;
2525*4882a593Smuzhiyun 		case 64:
2526*4882a593Smuzhiyun 			epn_rxtx = 3 << 12;
2527*4882a593Smuzhiyun 			break;
2528*4882a593Smuzhiyun 		default:
2529*4882a593Smuzhiyun 			BUG();
2530*4882a593Smuzhiyun 		}
2531*4882a593Smuzhiyun 		if (dbuf && addr)
2532*4882a593Smuzhiyun 			epn_rxtx |= UDC_EPN_RX_DB;
2533*4882a593Smuzhiyun 		timer_setup(&ep->timer, pio_out_timer, 0);
2534*4882a593Smuzhiyun 	}
2535*4882a593Smuzhiyun 	if (addr)
2536*4882a593Smuzhiyun 		epn_rxtx |= UDC_EPN_RX_VALID;
2537*4882a593Smuzhiyun 	BUG_ON(buf & 0x07);
2538*4882a593Smuzhiyun 	epn_rxtx |= buf >> 3;
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	DBG("%s addr %02x rxtx %04x maxp %d%s buf %d\n",
2541*4882a593Smuzhiyun 		name, addr, epn_rxtx, maxp, dbuf ? "x2" : "", buf);
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 	if (addr & USB_DIR_IN)
2544*4882a593Smuzhiyun 		omap_writew(epn_rxtx, UDC_EP_TX(addr & 0xf));
2545*4882a593Smuzhiyun 	else
2546*4882a593Smuzhiyun 		omap_writew(epn_rxtx, UDC_EP_RX(addr));
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	/* next endpoint's buffer starts after this one's */
2549*4882a593Smuzhiyun 	buf += maxp;
2550*4882a593Smuzhiyun 	if (dbuf)
2551*4882a593Smuzhiyun 		buf += maxp;
2552*4882a593Smuzhiyun 	BUG_ON(buf > 2048);
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	/* set up driver data structures */
2555*4882a593Smuzhiyun 	BUG_ON(strlen(name) >= sizeof ep->name);
2556*4882a593Smuzhiyun 	strlcpy(ep->name, name, sizeof ep->name);
2557*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ep->queue);
2558*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ep->iso);
2559*4882a593Smuzhiyun 	ep->bEndpointAddress = addr;
2560*4882a593Smuzhiyun 	ep->bmAttributes = type;
2561*4882a593Smuzhiyun 	ep->double_buf = dbuf;
2562*4882a593Smuzhiyun 	ep->udc = udc;
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	switch (type) {
2565*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
2566*4882a593Smuzhiyun 		ep->ep.caps.type_control = true;
2567*4882a593Smuzhiyun 		ep->ep.caps.dir_in = true;
2568*4882a593Smuzhiyun 		ep->ep.caps.dir_out = true;
2569*4882a593Smuzhiyun 		break;
2570*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
2571*4882a593Smuzhiyun 		ep->ep.caps.type_iso = true;
2572*4882a593Smuzhiyun 		break;
2573*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
2574*4882a593Smuzhiyun 		ep->ep.caps.type_bulk = true;
2575*4882a593Smuzhiyun 		break;
2576*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
2577*4882a593Smuzhiyun 		ep->ep.caps.type_int = true;
2578*4882a593Smuzhiyun 		break;
2579*4882a593Smuzhiyun 	}
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	if (addr & USB_DIR_IN)
2582*4882a593Smuzhiyun 		ep->ep.caps.dir_in = true;
2583*4882a593Smuzhiyun 	else
2584*4882a593Smuzhiyun 		ep->ep.caps.dir_out = true;
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun 	ep->ep.name = ep->name;
2587*4882a593Smuzhiyun 	ep->ep.ops = &omap_ep_ops;
2588*4882a593Smuzhiyun 	ep->maxpacket = maxp;
2589*4882a593Smuzhiyun 	usb_ep_set_maxpacket_limit(&ep->ep, ep->maxpacket);
2590*4882a593Smuzhiyun 	list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	return buf;
2593*4882a593Smuzhiyun }
2594*4882a593Smuzhiyun 
omap_udc_release(struct device * dev)2595*4882a593Smuzhiyun static void omap_udc_release(struct device *dev)
2596*4882a593Smuzhiyun {
2597*4882a593Smuzhiyun 	pullup_disable(udc);
2598*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(udc->transceiver)) {
2599*4882a593Smuzhiyun 		usb_put_phy(udc->transceiver);
2600*4882a593Smuzhiyun 		udc->transceiver = NULL;
2601*4882a593Smuzhiyun 	}
2602*4882a593Smuzhiyun 	omap_writew(0, UDC_SYSCON1);
2603*4882a593Smuzhiyun 	remove_proc_file();
2604*4882a593Smuzhiyun 	if (udc->dc_clk) {
2605*4882a593Smuzhiyun 		if (udc->clk_requested)
2606*4882a593Smuzhiyun 			omap_udc_enable_clock(0);
2607*4882a593Smuzhiyun 		clk_put(udc->hhc_clk);
2608*4882a593Smuzhiyun 		clk_put(udc->dc_clk);
2609*4882a593Smuzhiyun 	}
2610*4882a593Smuzhiyun 	if (udc->done)
2611*4882a593Smuzhiyun 		complete(udc->done);
2612*4882a593Smuzhiyun 	kfree(udc);
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun static int
omap_udc_setup(struct platform_device * odev,struct usb_phy * xceiv)2616*4882a593Smuzhiyun omap_udc_setup(struct platform_device *odev, struct usb_phy *xceiv)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun 	unsigned	tmp, buf;
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun 	/* abolish any previous hardware state */
2621*4882a593Smuzhiyun 	omap_writew(0, UDC_SYSCON1);
2622*4882a593Smuzhiyun 	omap_writew(0, UDC_IRQ_EN);
2623*4882a593Smuzhiyun 	omap_writew(UDC_IRQ_SRC_MASK, UDC_IRQ_SRC);
2624*4882a593Smuzhiyun 	omap_writew(0, UDC_DMA_IRQ_EN);
2625*4882a593Smuzhiyun 	omap_writew(0, UDC_RXDMA_CFG);
2626*4882a593Smuzhiyun 	omap_writew(0, UDC_TXDMA_CFG);
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	/* UDC_PULLUP_EN gates the chip clock */
2629*4882a593Smuzhiyun 	/* OTG_SYSCON_1 |= DEV_IDLE_EN; */
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	udc = kzalloc(sizeof(*udc), GFP_KERNEL);
2632*4882a593Smuzhiyun 	if (!udc)
2633*4882a593Smuzhiyun 		return -ENOMEM;
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 	spin_lock_init(&udc->lock);
2636*4882a593Smuzhiyun 
2637*4882a593Smuzhiyun 	udc->gadget.ops = &omap_gadget_ops;
2638*4882a593Smuzhiyun 	udc->gadget.ep0 = &udc->ep[0].ep;
2639*4882a593Smuzhiyun 	INIT_LIST_HEAD(&udc->gadget.ep_list);
2640*4882a593Smuzhiyun 	INIT_LIST_HEAD(&udc->iso);
2641*4882a593Smuzhiyun 	udc->gadget.speed = USB_SPEED_UNKNOWN;
2642*4882a593Smuzhiyun 	udc->gadget.max_speed = USB_SPEED_FULL;
2643*4882a593Smuzhiyun 	udc->gadget.name = driver_name;
2644*4882a593Smuzhiyun 	udc->gadget.quirk_ep_out_aligned_size = 1;
2645*4882a593Smuzhiyun 	udc->transceiver = xceiv;
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	/* ep0 is special; put it right after the SETUP buffer */
2648*4882a593Smuzhiyun 	buf = omap_ep_setup("ep0", 0, USB_ENDPOINT_XFER_CONTROL,
2649*4882a593Smuzhiyun 			8 /* after SETUP */, 64 /* maxpacket */, 0);
2650*4882a593Smuzhiyun 	list_del_init(&udc->ep[0].ep.ep_list);
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	/* initially disable all non-ep0 endpoints */
2653*4882a593Smuzhiyun 	for (tmp = 1; tmp < 15; tmp++) {
2654*4882a593Smuzhiyun 		omap_writew(0, UDC_EP_RX(tmp));
2655*4882a593Smuzhiyun 		omap_writew(0, UDC_EP_TX(tmp));
2656*4882a593Smuzhiyun 	}
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun #define OMAP_BULK_EP(name, addr) \
2659*4882a593Smuzhiyun 	buf = omap_ep_setup(name "-bulk", addr, \
2660*4882a593Smuzhiyun 			USB_ENDPOINT_XFER_BULK, buf, 64, 1);
2661*4882a593Smuzhiyun #define OMAP_INT_EP(name, addr, maxp) \
2662*4882a593Smuzhiyun 	buf = omap_ep_setup(name "-int", addr, \
2663*4882a593Smuzhiyun 			USB_ENDPOINT_XFER_INT, buf, maxp, 0);
2664*4882a593Smuzhiyun #define OMAP_ISO_EP(name, addr, maxp) \
2665*4882a593Smuzhiyun 	buf = omap_ep_setup(name "-iso", addr, \
2666*4882a593Smuzhiyun 			USB_ENDPOINT_XFER_ISOC, buf, maxp, 1);
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	switch (fifo_mode) {
2669*4882a593Smuzhiyun 	case 0:
2670*4882a593Smuzhiyun 		OMAP_BULK_EP("ep1in",  USB_DIR_IN  | 1);
2671*4882a593Smuzhiyun 		OMAP_BULK_EP("ep2out", USB_DIR_OUT | 2);
2672*4882a593Smuzhiyun 		OMAP_INT_EP("ep3in",   USB_DIR_IN  | 3, 16);
2673*4882a593Smuzhiyun 		break;
2674*4882a593Smuzhiyun 	case 1:
2675*4882a593Smuzhiyun 		OMAP_BULK_EP("ep1in",  USB_DIR_IN  | 1);
2676*4882a593Smuzhiyun 		OMAP_BULK_EP("ep2out", USB_DIR_OUT | 2);
2677*4882a593Smuzhiyun 		OMAP_INT_EP("ep9in",   USB_DIR_IN  | 9, 16);
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 		OMAP_BULK_EP("ep3in",  USB_DIR_IN  | 3);
2680*4882a593Smuzhiyun 		OMAP_BULK_EP("ep4out", USB_DIR_OUT | 4);
2681*4882a593Smuzhiyun 		OMAP_INT_EP("ep10in",  USB_DIR_IN  | 10, 16);
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun 		OMAP_BULK_EP("ep5in",  USB_DIR_IN  | 5);
2684*4882a593Smuzhiyun 		OMAP_BULK_EP("ep5out", USB_DIR_OUT | 5);
2685*4882a593Smuzhiyun 		OMAP_INT_EP("ep11in",  USB_DIR_IN  | 11, 16);
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 		OMAP_BULK_EP("ep6in",  USB_DIR_IN  | 6);
2688*4882a593Smuzhiyun 		OMAP_BULK_EP("ep6out", USB_DIR_OUT | 6);
2689*4882a593Smuzhiyun 		OMAP_INT_EP("ep12in",  USB_DIR_IN  | 12, 16);
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun 		OMAP_BULK_EP("ep7in",  USB_DIR_IN  | 7);
2692*4882a593Smuzhiyun 		OMAP_BULK_EP("ep7out", USB_DIR_OUT | 7);
2693*4882a593Smuzhiyun 		OMAP_INT_EP("ep13in",  USB_DIR_IN  | 13, 16);
2694*4882a593Smuzhiyun 		OMAP_INT_EP("ep13out", USB_DIR_OUT | 13, 16);
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 		OMAP_BULK_EP("ep8in",  USB_DIR_IN  | 8);
2697*4882a593Smuzhiyun 		OMAP_BULK_EP("ep8out", USB_DIR_OUT | 8);
2698*4882a593Smuzhiyun 		OMAP_INT_EP("ep14in",  USB_DIR_IN  | 14, 16);
2699*4882a593Smuzhiyun 		OMAP_INT_EP("ep14out", USB_DIR_OUT | 14, 16);
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 		OMAP_BULK_EP("ep15in",  USB_DIR_IN  | 15);
2702*4882a593Smuzhiyun 		OMAP_BULK_EP("ep15out", USB_DIR_OUT | 15);
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 		break;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun #ifdef	USE_ISO
2707*4882a593Smuzhiyun 	case 2:			/* mixed iso/bulk */
2708*4882a593Smuzhiyun 		OMAP_ISO_EP("ep1in",   USB_DIR_IN  | 1, 256);
2709*4882a593Smuzhiyun 		OMAP_ISO_EP("ep2out",  USB_DIR_OUT | 2, 256);
2710*4882a593Smuzhiyun 		OMAP_ISO_EP("ep3in",   USB_DIR_IN  | 3, 128);
2711*4882a593Smuzhiyun 		OMAP_ISO_EP("ep4out",  USB_DIR_OUT | 4, 128);
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 		OMAP_INT_EP("ep5in",   USB_DIR_IN  | 5, 16);
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 		OMAP_BULK_EP("ep6in",  USB_DIR_IN  | 6);
2716*4882a593Smuzhiyun 		OMAP_BULK_EP("ep7out", USB_DIR_OUT | 7);
2717*4882a593Smuzhiyun 		OMAP_INT_EP("ep8in",   USB_DIR_IN  | 8, 16);
2718*4882a593Smuzhiyun 		break;
2719*4882a593Smuzhiyun 	case 3:			/* mixed bulk/iso */
2720*4882a593Smuzhiyun 		OMAP_BULK_EP("ep1in",  USB_DIR_IN  | 1);
2721*4882a593Smuzhiyun 		OMAP_BULK_EP("ep2out", USB_DIR_OUT | 2);
2722*4882a593Smuzhiyun 		OMAP_INT_EP("ep3in",   USB_DIR_IN  | 3, 16);
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 		OMAP_BULK_EP("ep4in",  USB_DIR_IN  | 4);
2725*4882a593Smuzhiyun 		OMAP_BULK_EP("ep5out", USB_DIR_OUT | 5);
2726*4882a593Smuzhiyun 		OMAP_INT_EP("ep6in",   USB_DIR_IN  | 6, 16);
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 		OMAP_ISO_EP("ep7in",   USB_DIR_IN  | 7, 256);
2729*4882a593Smuzhiyun 		OMAP_ISO_EP("ep8out",  USB_DIR_OUT | 8, 256);
2730*4882a593Smuzhiyun 		OMAP_INT_EP("ep9in",   USB_DIR_IN  | 9, 16);
2731*4882a593Smuzhiyun 		break;
2732*4882a593Smuzhiyun #endif
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	/* add more modes as needed */
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun 	default:
2737*4882a593Smuzhiyun 		ERR("unsupported fifo_mode #%d\n", fifo_mode);
2738*4882a593Smuzhiyun 		return -ENODEV;
2739*4882a593Smuzhiyun 	}
2740*4882a593Smuzhiyun 	omap_writew(UDC_CFG_LOCK|UDC_SELF_PWR, UDC_SYSCON1);
2741*4882a593Smuzhiyun 	INFO("fifo mode %d, %d bytes not used\n", fifo_mode, 2048 - buf);
2742*4882a593Smuzhiyun 	return 0;
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun 
omap_udc_probe(struct platform_device * pdev)2745*4882a593Smuzhiyun static int omap_udc_probe(struct platform_device *pdev)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun 	int			status = -ENODEV;
2748*4882a593Smuzhiyun 	int			hmc;
2749*4882a593Smuzhiyun 	struct usb_phy		*xceiv = NULL;
2750*4882a593Smuzhiyun 	const char		*type = NULL;
2751*4882a593Smuzhiyun 	struct omap_usb_config	*config = dev_get_platdata(&pdev->dev);
2752*4882a593Smuzhiyun 	struct clk		*dc_clk = NULL;
2753*4882a593Smuzhiyun 	struct clk		*hhc_clk = NULL;
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun 	if (cpu_is_omap7xx())
2756*4882a593Smuzhiyun 		use_dma = 0;
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	/* NOTE:  "knows" the order of the resources! */
2759*4882a593Smuzhiyun 	if (!request_mem_region(pdev->resource[0].start,
2760*4882a593Smuzhiyun 			resource_size(&pdev->resource[0]),
2761*4882a593Smuzhiyun 			driver_name)) {
2762*4882a593Smuzhiyun 		DBG("request_mem_region failed\n");
2763*4882a593Smuzhiyun 		return -EBUSY;
2764*4882a593Smuzhiyun 	}
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	if (cpu_is_omap16xx()) {
2767*4882a593Smuzhiyun 		dc_clk = clk_get(&pdev->dev, "usb_dc_ck");
2768*4882a593Smuzhiyun 		hhc_clk = clk_get(&pdev->dev, "usb_hhc_ck");
2769*4882a593Smuzhiyun 		BUG_ON(IS_ERR(dc_clk) || IS_ERR(hhc_clk));
2770*4882a593Smuzhiyun 		/* can't use omap_udc_enable_clock yet */
2771*4882a593Smuzhiyun 		clk_enable(dc_clk);
2772*4882a593Smuzhiyun 		clk_enable(hhc_clk);
2773*4882a593Smuzhiyun 		udelay(100);
2774*4882a593Smuzhiyun 	}
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	if (cpu_is_omap7xx()) {
2777*4882a593Smuzhiyun 		dc_clk = clk_get(&pdev->dev, "usb_dc_ck");
2778*4882a593Smuzhiyun 		hhc_clk = clk_get(&pdev->dev, "l3_ocpi_ck");
2779*4882a593Smuzhiyun 		BUG_ON(IS_ERR(dc_clk) || IS_ERR(hhc_clk));
2780*4882a593Smuzhiyun 		/* can't use omap_udc_enable_clock yet */
2781*4882a593Smuzhiyun 		clk_enable(dc_clk);
2782*4882a593Smuzhiyun 		clk_enable(hhc_clk);
2783*4882a593Smuzhiyun 		udelay(100);
2784*4882a593Smuzhiyun 	}
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	INFO("OMAP UDC rev %d.%d%s\n",
2787*4882a593Smuzhiyun 		omap_readw(UDC_REV) >> 4, omap_readw(UDC_REV) & 0xf,
2788*4882a593Smuzhiyun 		config->otg ? ", Mini-AB" : "");
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 	/* use the mode given to us by board init code */
2791*4882a593Smuzhiyun 	if (cpu_is_omap15xx()) {
2792*4882a593Smuzhiyun 		hmc = HMC_1510;
2793*4882a593Smuzhiyun 		type = "(unknown)";
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 		if (machine_without_vbus_sense()) {
2796*4882a593Smuzhiyun 			/* just set up software VBUS detect, and then
2797*4882a593Smuzhiyun 			 * later rig it so we always report VBUS.
2798*4882a593Smuzhiyun 			 * FIXME without really sensing VBUS, we can't
2799*4882a593Smuzhiyun 			 * know when to turn PULLUP_EN on/off; and that
2800*4882a593Smuzhiyun 			 * means we always "need" the 48MHz clock.
2801*4882a593Smuzhiyun 			 */
2802*4882a593Smuzhiyun 			u32 tmp = omap_readl(FUNC_MUX_CTRL_0);
2803*4882a593Smuzhiyun 			tmp &= ~VBUS_CTRL_1510;
2804*4882a593Smuzhiyun 			omap_writel(tmp, FUNC_MUX_CTRL_0);
2805*4882a593Smuzhiyun 			tmp |= VBUS_MODE_1510;
2806*4882a593Smuzhiyun 			tmp &= ~VBUS_CTRL_1510;
2807*4882a593Smuzhiyun 			omap_writel(tmp, FUNC_MUX_CTRL_0);
2808*4882a593Smuzhiyun 		}
2809*4882a593Smuzhiyun 	} else {
2810*4882a593Smuzhiyun 		/* The transceiver may package some GPIO logic or handle
2811*4882a593Smuzhiyun 		 * loopback and/or transceiverless setup; if we find one,
2812*4882a593Smuzhiyun 		 * use it.  Except for OTG, we don't _need_ to talk to one;
2813*4882a593Smuzhiyun 		 * but not having one probably means no VBUS detection.
2814*4882a593Smuzhiyun 		 */
2815*4882a593Smuzhiyun 		xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
2816*4882a593Smuzhiyun 		if (!IS_ERR_OR_NULL(xceiv))
2817*4882a593Smuzhiyun 			type = xceiv->label;
2818*4882a593Smuzhiyun 		else if (config->otg) {
2819*4882a593Smuzhiyun 			DBG("OTG requires external transceiver!\n");
2820*4882a593Smuzhiyun 			goto cleanup0;
2821*4882a593Smuzhiyun 		}
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 		hmc = HMC_1610;
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 		switch (hmc) {
2826*4882a593Smuzhiyun 		case 0:			/* POWERUP DEFAULT == 0 */
2827*4882a593Smuzhiyun 		case 4:
2828*4882a593Smuzhiyun 		case 12:
2829*4882a593Smuzhiyun 		case 20:
2830*4882a593Smuzhiyun 			if (!cpu_is_omap1710()) {
2831*4882a593Smuzhiyun 				type = "integrated";
2832*4882a593Smuzhiyun 				break;
2833*4882a593Smuzhiyun 			}
2834*4882a593Smuzhiyun 			fallthrough;
2835*4882a593Smuzhiyun 		case 3:
2836*4882a593Smuzhiyun 		case 11:
2837*4882a593Smuzhiyun 		case 16:
2838*4882a593Smuzhiyun 		case 19:
2839*4882a593Smuzhiyun 		case 25:
2840*4882a593Smuzhiyun 			if (IS_ERR_OR_NULL(xceiv)) {
2841*4882a593Smuzhiyun 				DBG("external transceiver not registered!\n");
2842*4882a593Smuzhiyun 				type = "unknown";
2843*4882a593Smuzhiyun 			}
2844*4882a593Smuzhiyun 			break;
2845*4882a593Smuzhiyun 		case 21:			/* internal loopback */
2846*4882a593Smuzhiyun 			type = "loopback";
2847*4882a593Smuzhiyun 			break;
2848*4882a593Smuzhiyun 		case 14:			/* transceiverless */
2849*4882a593Smuzhiyun 			if (cpu_is_omap1710())
2850*4882a593Smuzhiyun 				goto bad_on_1710;
2851*4882a593Smuzhiyun 			fallthrough;
2852*4882a593Smuzhiyun 		case 13:
2853*4882a593Smuzhiyun 		case 15:
2854*4882a593Smuzhiyun 			type = "no";
2855*4882a593Smuzhiyun 			break;
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 		default:
2858*4882a593Smuzhiyun bad_on_1710:
2859*4882a593Smuzhiyun 			ERR("unrecognized UDC HMC mode %d\n", hmc);
2860*4882a593Smuzhiyun 			goto cleanup0;
2861*4882a593Smuzhiyun 		}
2862*4882a593Smuzhiyun 	}
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	INFO("hmc mode %d, %s transceiver\n", hmc, type);
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun 	/* a "gadget" abstracts/virtualizes the controller */
2867*4882a593Smuzhiyun 	status = omap_udc_setup(pdev, xceiv);
2868*4882a593Smuzhiyun 	if (status)
2869*4882a593Smuzhiyun 		goto cleanup0;
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	xceiv = NULL;
2872*4882a593Smuzhiyun 	/* "udc" is now valid */
2873*4882a593Smuzhiyun 	pullup_disable(udc);
2874*4882a593Smuzhiyun #if	IS_ENABLED(CONFIG_USB_OHCI_HCD)
2875*4882a593Smuzhiyun 	udc->gadget.is_otg = (config->otg != 0);
2876*4882a593Smuzhiyun #endif
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	/* starting with omap1710 es2.0, clear toggle is a separate bit */
2879*4882a593Smuzhiyun 	if (omap_readw(UDC_REV) >= 0x61)
2880*4882a593Smuzhiyun 		udc->clr_halt = UDC_RESET_EP | UDC_CLRDATA_TOGGLE;
2881*4882a593Smuzhiyun 	else
2882*4882a593Smuzhiyun 		udc->clr_halt = UDC_RESET_EP;
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun 	/* USB general purpose IRQ:  ep0, state changes, dma, etc */
2885*4882a593Smuzhiyun 	status = devm_request_irq(&pdev->dev, pdev->resource[1].start,
2886*4882a593Smuzhiyun 				  omap_udc_irq, 0, driver_name, udc);
2887*4882a593Smuzhiyun 	if (status != 0) {
2888*4882a593Smuzhiyun 		ERR("can't get irq %d, err %d\n",
2889*4882a593Smuzhiyun 			(int) pdev->resource[1].start, status);
2890*4882a593Smuzhiyun 		goto cleanup1;
2891*4882a593Smuzhiyun 	}
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun 	/* USB "non-iso" IRQ (PIO for all but ep0) */
2894*4882a593Smuzhiyun 	status = devm_request_irq(&pdev->dev, pdev->resource[2].start,
2895*4882a593Smuzhiyun 				  omap_udc_pio_irq, 0, "omap_udc pio", udc);
2896*4882a593Smuzhiyun 	if (status != 0) {
2897*4882a593Smuzhiyun 		ERR("can't get irq %d, err %d\n",
2898*4882a593Smuzhiyun 			(int) pdev->resource[2].start, status);
2899*4882a593Smuzhiyun 		goto cleanup1;
2900*4882a593Smuzhiyun 	}
2901*4882a593Smuzhiyun #ifdef	USE_ISO
2902*4882a593Smuzhiyun 	status = devm_request_irq(&pdev->dev, pdev->resource[3].start,
2903*4882a593Smuzhiyun 				  omap_udc_iso_irq, 0, "omap_udc iso", udc);
2904*4882a593Smuzhiyun 	if (status != 0) {
2905*4882a593Smuzhiyun 		ERR("can't get irq %d, err %d\n",
2906*4882a593Smuzhiyun 			(int) pdev->resource[3].start, status);
2907*4882a593Smuzhiyun 		goto cleanup1;
2908*4882a593Smuzhiyun 	}
2909*4882a593Smuzhiyun #endif
2910*4882a593Smuzhiyun 	if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
2911*4882a593Smuzhiyun 		udc->dc_clk = dc_clk;
2912*4882a593Smuzhiyun 		udc->hhc_clk = hhc_clk;
2913*4882a593Smuzhiyun 		clk_disable(hhc_clk);
2914*4882a593Smuzhiyun 		clk_disable(dc_clk);
2915*4882a593Smuzhiyun 	}
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun 	create_proc_file();
2918*4882a593Smuzhiyun 	return usb_add_gadget_udc_release(&pdev->dev, &udc->gadget,
2919*4882a593Smuzhiyun 					  omap_udc_release);
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun cleanup1:
2922*4882a593Smuzhiyun 	kfree(udc);
2923*4882a593Smuzhiyun 	udc = NULL;
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun cleanup0:
2926*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(xceiv))
2927*4882a593Smuzhiyun 		usb_put_phy(xceiv);
2928*4882a593Smuzhiyun 
2929*4882a593Smuzhiyun 	if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
2930*4882a593Smuzhiyun 		clk_disable(hhc_clk);
2931*4882a593Smuzhiyun 		clk_disable(dc_clk);
2932*4882a593Smuzhiyun 		clk_put(hhc_clk);
2933*4882a593Smuzhiyun 		clk_put(dc_clk);
2934*4882a593Smuzhiyun 	}
2935*4882a593Smuzhiyun 
2936*4882a593Smuzhiyun 	release_mem_region(pdev->resource[0].start,
2937*4882a593Smuzhiyun 			   resource_size(&pdev->resource[0]));
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun 	return status;
2940*4882a593Smuzhiyun }
2941*4882a593Smuzhiyun 
omap_udc_remove(struct platform_device * pdev)2942*4882a593Smuzhiyun static int omap_udc_remove(struct platform_device *pdev)
2943*4882a593Smuzhiyun {
2944*4882a593Smuzhiyun 	DECLARE_COMPLETION_ONSTACK(done);
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	udc->done = &done;
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	usb_del_gadget_udc(&udc->gadget);
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	wait_for_completion(&done);
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	release_mem_region(pdev->resource[0].start,
2953*4882a593Smuzhiyun 			   resource_size(&pdev->resource[0]));
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 	return 0;
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun /* suspend/resume/wakeup from sysfs (echo > power/state) or when the
2959*4882a593Smuzhiyun  * system is forced into deep sleep
2960*4882a593Smuzhiyun  *
2961*4882a593Smuzhiyun  * REVISIT we should probably reject suspend requests when there's a host
2962*4882a593Smuzhiyun  * session active, rather than disconnecting, at least on boards that can
2963*4882a593Smuzhiyun  * report VBUS irqs (UDC_DEVSTAT.UDC_ATT).  And in any case, we need to
2964*4882a593Smuzhiyun  * make host resumes and VBUS detection trigger OMAP wakeup events; that
2965*4882a593Smuzhiyun  * may involve talking to an external transceiver (e.g. isp1301).
2966*4882a593Smuzhiyun  */
2967*4882a593Smuzhiyun 
omap_udc_suspend(struct platform_device * dev,pm_message_t message)2968*4882a593Smuzhiyun static int omap_udc_suspend(struct platform_device *dev, pm_message_t message)
2969*4882a593Smuzhiyun {
2970*4882a593Smuzhiyun 	u32	devstat;
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun 	devstat = omap_readw(UDC_DEVSTAT);
2973*4882a593Smuzhiyun 
2974*4882a593Smuzhiyun 	/* we're requesting 48 MHz clock if the pullup is enabled
2975*4882a593Smuzhiyun 	 * (== we're attached to the host) and we're not suspended,
2976*4882a593Smuzhiyun 	 * which would prevent entry to deep sleep...
2977*4882a593Smuzhiyun 	 */
2978*4882a593Smuzhiyun 	if ((devstat & UDC_ATT) != 0 && (devstat & UDC_SUS) == 0) {
2979*4882a593Smuzhiyun 		WARNING("session active; suspend requires disconnect\n");
2980*4882a593Smuzhiyun 		omap_pullup(&udc->gadget, 0);
2981*4882a593Smuzhiyun 	}
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	return 0;
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun 
omap_udc_resume(struct platform_device * dev)2986*4882a593Smuzhiyun static int omap_udc_resume(struct platform_device *dev)
2987*4882a593Smuzhiyun {
2988*4882a593Smuzhiyun 	DBG("resume + wakeup/SRP\n");
2989*4882a593Smuzhiyun 	omap_pullup(&udc->gadget, 1);
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	/* maybe the host would enumerate us if we nudged it */
2992*4882a593Smuzhiyun 	msleep(100);
2993*4882a593Smuzhiyun 	return omap_wakeup(&udc->gadget);
2994*4882a593Smuzhiyun }
2995*4882a593Smuzhiyun 
2996*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
2997*4882a593Smuzhiyun 
2998*4882a593Smuzhiyun static struct platform_driver udc_driver = {
2999*4882a593Smuzhiyun 	.probe		= omap_udc_probe,
3000*4882a593Smuzhiyun 	.remove		= omap_udc_remove,
3001*4882a593Smuzhiyun 	.suspend	= omap_udc_suspend,
3002*4882a593Smuzhiyun 	.resume		= omap_udc_resume,
3003*4882a593Smuzhiyun 	.driver		= {
3004*4882a593Smuzhiyun 		.name	= driver_name,
3005*4882a593Smuzhiyun 	},
3006*4882a593Smuzhiyun };
3007*4882a593Smuzhiyun 
3008*4882a593Smuzhiyun module_platform_driver(udc_driver);
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
3011*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3012*4882a593Smuzhiyun MODULE_ALIAS("platform:omap_udc");
3013