xref: /OK3568_Linux_fs/kernel/drivers/usb/gadget/udc/lpc32xx_udc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * USB Gadget driver for LPC32xx
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors:
6*4882a593Smuzhiyun  *    Kevin Wells <kevin.wells@nxp.com>
7*4882a593Smuzhiyun  *    Mike James
8*4882a593Smuzhiyun  *    Roland Stigge <stigge@antcom.de>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Copyright (C) 2006 Philips Semiconductors
11*4882a593Smuzhiyun  * Copyright (C) 2009 NXP Semiconductors
12*4882a593Smuzhiyun  * Copyright (C) 2012 Roland Stigge
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Note: This driver is based on original work done by Mike James for
15*4882a593Smuzhiyun  *       the LPC3180.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/dma-mapping.h>
21*4882a593Smuzhiyun #include <linux/dmapool.h>
22*4882a593Smuzhiyun #include <linux/i2c.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/prefetch.h>
28*4882a593Smuzhiyun #include <linux/proc_fs.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/usb/ch9.h>
31*4882a593Smuzhiyun #include <linux/usb/gadget.h>
32*4882a593Smuzhiyun #include <linux/usb/isp1301.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_DEBUG_FILES
35*4882a593Smuzhiyun #include <linux/debugfs.h>
36*4882a593Smuzhiyun #include <linux/seq_file.h>
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * USB device configuration structure
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun typedef void (*usc_chg_event)(int);
43*4882a593Smuzhiyun struct lpc32xx_usbd_cfg {
44*4882a593Smuzhiyun 	int vbus_drv_pol;   /* 0=active low drive for VBUS via ISP1301 */
45*4882a593Smuzhiyun 	usc_chg_event conn_chgb; /* Connection change event (optional) */
46*4882a593Smuzhiyun 	usc_chg_event susp_chgb; /* Suspend/resume event (optional) */
47*4882a593Smuzhiyun 	usc_chg_event rmwk_chgb; /* Enable/disable remote wakeup */
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * controller driver data structures
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* 16 endpoints (not to be confused with 32 hardware endpoints) */
55*4882a593Smuzhiyun #define	NUM_ENDPOINTS	16
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * IRQ indices make reading the code a little easier
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define IRQ_USB_LP	0
61*4882a593Smuzhiyun #define IRQ_USB_HP	1
62*4882a593Smuzhiyun #define IRQ_USB_DEVDMA	2
63*4882a593Smuzhiyun #define IRQ_USB_ATX	3
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define EP_OUT 0 /* RX (from host) */
66*4882a593Smuzhiyun #define EP_IN 1 /* TX (to host) */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Returns the interrupt mask for the selected hardware endpoint */
69*4882a593Smuzhiyun #define EP_MASK_SEL(ep, dir) (1 << (((ep) * 2) + dir))
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define EP_INT_TYPE 0
72*4882a593Smuzhiyun #define EP_ISO_TYPE 1
73*4882a593Smuzhiyun #define EP_BLK_TYPE 2
74*4882a593Smuzhiyun #define EP_CTL_TYPE 3
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* EP0 states */
77*4882a593Smuzhiyun #define WAIT_FOR_SETUP 0 /* Wait for setup packet */
78*4882a593Smuzhiyun #define DATA_IN        1 /* Expect dev->host transfer */
79*4882a593Smuzhiyun #define DATA_OUT       2 /* Expect host->dev transfer */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* DD (DMA Descriptor) structure, requires word alignment, this is already
82*4882a593Smuzhiyun  * defined in the LPC32XX USB device header file, but this version is slightly
83*4882a593Smuzhiyun  * modified to tag some work data with each DMA descriptor. */
84*4882a593Smuzhiyun struct lpc32xx_usbd_dd_gad {
85*4882a593Smuzhiyun 	u32 dd_next_phy;
86*4882a593Smuzhiyun 	u32 dd_setup;
87*4882a593Smuzhiyun 	u32 dd_buffer_addr;
88*4882a593Smuzhiyun 	u32 dd_status;
89*4882a593Smuzhiyun 	u32 dd_iso_ps_mem_addr;
90*4882a593Smuzhiyun 	u32 this_dma;
91*4882a593Smuzhiyun 	u32 iso_status[6]; /* 5 spare */
92*4882a593Smuzhiyun 	u32 dd_next_v;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * Logical endpoint structure
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun struct lpc32xx_ep {
99*4882a593Smuzhiyun 	struct usb_ep		ep;
100*4882a593Smuzhiyun 	struct list_head	queue;
101*4882a593Smuzhiyun 	struct lpc32xx_udc	*udc;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	u32			hwep_num_base; /* Physical hardware EP */
104*4882a593Smuzhiyun 	u32			hwep_num; /* Maps to hardware endpoint */
105*4882a593Smuzhiyun 	u32			maxpacket;
106*4882a593Smuzhiyun 	u32			lep;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	bool			is_in;
109*4882a593Smuzhiyun 	bool			req_pending;
110*4882a593Smuzhiyun 	u32			eptype;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	u32                     totalints;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	bool			wedge;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun enum atx_type {
118*4882a593Smuzhiyun 	ISP1301,
119*4882a593Smuzhiyun 	STOTG04,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * Common UDC structure
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun struct lpc32xx_udc {
126*4882a593Smuzhiyun 	struct usb_gadget	gadget;
127*4882a593Smuzhiyun 	struct usb_gadget_driver *driver;
128*4882a593Smuzhiyun 	struct platform_device	*pdev;
129*4882a593Smuzhiyun 	struct device		*dev;
130*4882a593Smuzhiyun 	struct dentry		*pde;
131*4882a593Smuzhiyun 	spinlock_t		lock;
132*4882a593Smuzhiyun 	struct i2c_client	*isp1301_i2c_client;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Board and device specific */
135*4882a593Smuzhiyun 	struct lpc32xx_usbd_cfg	*board;
136*4882a593Smuzhiyun 	void __iomem		*udp_baseaddr;
137*4882a593Smuzhiyun 	int			udp_irq[4];
138*4882a593Smuzhiyun 	struct clk		*usb_slv_clk;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* DMA support */
141*4882a593Smuzhiyun 	u32			*udca_v_base;
142*4882a593Smuzhiyun 	u32			udca_p_base;
143*4882a593Smuzhiyun 	struct dma_pool		*dd_cache;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Common EP and control data */
146*4882a593Smuzhiyun 	u32			enabled_devints;
147*4882a593Smuzhiyun 	u32			enabled_hwepints;
148*4882a593Smuzhiyun 	u32			dev_status;
149*4882a593Smuzhiyun 	u32			realized_eps;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* VBUS detection, pullup, and power flags */
152*4882a593Smuzhiyun 	u8			vbus;
153*4882a593Smuzhiyun 	u8			last_vbus;
154*4882a593Smuzhiyun 	int			pullup;
155*4882a593Smuzhiyun 	int			poweron;
156*4882a593Smuzhiyun 	enum atx_type		atx;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Work queues related to I2C support */
159*4882a593Smuzhiyun 	struct work_struct	pullup_job;
160*4882a593Smuzhiyun 	struct work_struct	power_job;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* USB device peripheral - various */
163*4882a593Smuzhiyun 	struct lpc32xx_ep	ep[NUM_ENDPOINTS];
164*4882a593Smuzhiyun 	bool			enabled;
165*4882a593Smuzhiyun 	bool			clocked;
166*4882a593Smuzhiyun 	bool			suspended;
167*4882a593Smuzhiyun 	int                     ep0state;
168*4882a593Smuzhiyun 	atomic_t                enabled_ep_cnt;
169*4882a593Smuzhiyun 	wait_queue_head_t       ep_disable_wait_queue;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * Endpoint request
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun struct lpc32xx_request {
176*4882a593Smuzhiyun 	struct usb_request	req;
177*4882a593Smuzhiyun 	struct list_head	queue;
178*4882a593Smuzhiyun 	struct lpc32xx_usbd_dd_gad *dd_desc_ptr;
179*4882a593Smuzhiyun 	bool			mapped;
180*4882a593Smuzhiyun 	bool			send_zlp;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
to_udc(struct usb_gadget * g)183*4882a593Smuzhiyun static inline struct lpc32xx_udc *to_udc(struct usb_gadget *g)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	return container_of(g, struct lpc32xx_udc, gadget);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define ep_dbg(epp, fmt, arg...) \
189*4882a593Smuzhiyun 	dev_dbg(epp->udc->dev, "%s: " fmt, __func__, ## arg)
190*4882a593Smuzhiyun #define ep_err(epp, fmt, arg...) \
191*4882a593Smuzhiyun 	dev_err(epp->udc->dev, "%s: " fmt, __func__, ## arg)
192*4882a593Smuzhiyun #define ep_info(epp, fmt, arg...) \
193*4882a593Smuzhiyun 	dev_info(epp->udc->dev, "%s: " fmt, __func__, ## arg)
194*4882a593Smuzhiyun #define ep_warn(epp, fmt, arg...) \
195*4882a593Smuzhiyun 	dev_warn(epp->udc->dev, "%s:" fmt, __func__, ## arg)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define UDCA_BUFF_SIZE (128)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /**********************************************************************
200*4882a593Smuzhiyun  * USB device controller register offsets
201*4882a593Smuzhiyun  **********************************************************************/
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define USBD_DEVINTST(x)	((x) + 0x200)
204*4882a593Smuzhiyun #define USBD_DEVINTEN(x)	((x) + 0x204)
205*4882a593Smuzhiyun #define USBD_DEVINTCLR(x)	((x) + 0x208)
206*4882a593Smuzhiyun #define USBD_DEVINTSET(x)	((x) + 0x20C)
207*4882a593Smuzhiyun #define USBD_CMDCODE(x)		((x) + 0x210)
208*4882a593Smuzhiyun #define USBD_CMDDATA(x)		((x) + 0x214)
209*4882a593Smuzhiyun #define USBD_RXDATA(x)		((x) + 0x218)
210*4882a593Smuzhiyun #define USBD_TXDATA(x)		((x) + 0x21C)
211*4882a593Smuzhiyun #define USBD_RXPLEN(x)		((x) + 0x220)
212*4882a593Smuzhiyun #define USBD_TXPLEN(x)		((x) + 0x224)
213*4882a593Smuzhiyun #define USBD_CTRL(x)		((x) + 0x228)
214*4882a593Smuzhiyun #define USBD_DEVINTPRI(x)	((x) + 0x22C)
215*4882a593Smuzhiyun #define USBD_EPINTST(x)		((x) + 0x230)
216*4882a593Smuzhiyun #define USBD_EPINTEN(x)		((x) + 0x234)
217*4882a593Smuzhiyun #define USBD_EPINTCLR(x)	((x) + 0x238)
218*4882a593Smuzhiyun #define USBD_EPINTSET(x)	((x) + 0x23C)
219*4882a593Smuzhiyun #define USBD_EPINTPRI(x)	((x) + 0x240)
220*4882a593Smuzhiyun #define USBD_REEP(x)		((x) + 0x244)
221*4882a593Smuzhiyun #define USBD_EPIND(x)		((x) + 0x248)
222*4882a593Smuzhiyun #define USBD_EPMAXPSIZE(x)	((x) + 0x24C)
223*4882a593Smuzhiyun /* DMA support registers only below */
224*4882a593Smuzhiyun /* Set, clear, or get enabled state of the DMA request status. If
225*4882a593Smuzhiyun  * enabled, an IN or OUT token will start a DMA transfer for the EP */
226*4882a593Smuzhiyun #define USBD_DMARST(x)		((x) + 0x250)
227*4882a593Smuzhiyun #define USBD_DMARCLR(x)		((x) + 0x254)
228*4882a593Smuzhiyun #define USBD_DMARSET(x)		((x) + 0x258)
229*4882a593Smuzhiyun /* DMA UDCA head pointer */
230*4882a593Smuzhiyun #define USBD_UDCAH(x)		((x) + 0x280)
231*4882a593Smuzhiyun /* EP DMA status, enable, and disable. This is used to specifically
232*4882a593Smuzhiyun  * enabled or disable DMA for a specific EP */
233*4882a593Smuzhiyun #define USBD_EPDMAST(x)		((x) + 0x284)
234*4882a593Smuzhiyun #define USBD_EPDMAEN(x)		((x) + 0x288)
235*4882a593Smuzhiyun #define USBD_EPDMADIS(x)	((x) + 0x28C)
236*4882a593Smuzhiyun /* DMA master interrupts enable and pending interrupts */
237*4882a593Smuzhiyun #define USBD_DMAINTST(x)	((x) + 0x290)
238*4882a593Smuzhiyun #define USBD_DMAINTEN(x)	((x) + 0x294)
239*4882a593Smuzhiyun /* DMA end of transfer interrupt enable, disable, status */
240*4882a593Smuzhiyun #define USBD_EOTINTST(x)	((x) + 0x2A0)
241*4882a593Smuzhiyun #define USBD_EOTINTCLR(x)	((x) + 0x2A4)
242*4882a593Smuzhiyun #define USBD_EOTINTSET(x)	((x) + 0x2A8)
243*4882a593Smuzhiyun /* New DD request interrupt enable, disable, status */
244*4882a593Smuzhiyun #define USBD_NDDRTINTST(x)	((x) + 0x2AC)
245*4882a593Smuzhiyun #define USBD_NDDRTINTCLR(x)	((x) + 0x2B0)
246*4882a593Smuzhiyun #define USBD_NDDRTINTSET(x)	((x) + 0x2B4)
247*4882a593Smuzhiyun /* DMA error interrupt enable, disable, status */
248*4882a593Smuzhiyun #define USBD_SYSERRTINTST(x)	((x) + 0x2B8)
249*4882a593Smuzhiyun #define USBD_SYSERRTINTCLR(x)	((x) + 0x2BC)
250*4882a593Smuzhiyun #define USBD_SYSERRTINTSET(x)	((x) + 0x2C0)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /**********************************************************************
253*4882a593Smuzhiyun  * USBD_DEVINTST/USBD_DEVINTEN/USBD_DEVINTCLR/USBD_DEVINTSET/
254*4882a593Smuzhiyun  * USBD_DEVINTPRI register definitions
255*4882a593Smuzhiyun  **********************************************************************/
256*4882a593Smuzhiyun #define USBD_ERR_INT		(1 << 9)
257*4882a593Smuzhiyun #define USBD_EP_RLZED		(1 << 8)
258*4882a593Smuzhiyun #define USBD_TXENDPKT		(1 << 7)
259*4882a593Smuzhiyun #define USBD_RXENDPKT		(1 << 6)
260*4882a593Smuzhiyun #define USBD_CDFULL		(1 << 5)
261*4882a593Smuzhiyun #define USBD_CCEMPTY		(1 << 4)
262*4882a593Smuzhiyun #define USBD_DEV_STAT		(1 << 3)
263*4882a593Smuzhiyun #define USBD_EP_SLOW		(1 << 2)
264*4882a593Smuzhiyun #define USBD_EP_FAST		(1 << 1)
265*4882a593Smuzhiyun #define USBD_FRAME		(1 << 0)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /**********************************************************************
268*4882a593Smuzhiyun  * USBD_EPINTST/USBD_EPINTEN/USBD_EPINTCLR/USBD_EPINTSET/
269*4882a593Smuzhiyun  * USBD_EPINTPRI register definitions
270*4882a593Smuzhiyun  **********************************************************************/
271*4882a593Smuzhiyun /* End point selection macro (RX) */
272*4882a593Smuzhiyun #define USBD_RX_EP_SEL(e)	(1 << ((e) << 1))
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* End point selection macro (TX) */
275*4882a593Smuzhiyun #define USBD_TX_EP_SEL(e)	(1 << (((e) << 1) + 1))
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /**********************************************************************
278*4882a593Smuzhiyun  * USBD_REEP/USBD_DMARST/USBD_DMARCLR/USBD_DMARSET/USBD_EPDMAST/
279*4882a593Smuzhiyun  * USBD_EPDMAEN/USBD_EPDMADIS/
280*4882a593Smuzhiyun  * USBD_NDDRTINTST/USBD_NDDRTINTCLR/USBD_NDDRTINTSET/
281*4882a593Smuzhiyun  * USBD_EOTINTST/USBD_EOTINTCLR/USBD_EOTINTSET/
282*4882a593Smuzhiyun  * USBD_SYSERRTINTST/USBD_SYSERRTINTCLR/USBD_SYSERRTINTSET
283*4882a593Smuzhiyun  * register definitions
284*4882a593Smuzhiyun  **********************************************************************/
285*4882a593Smuzhiyun /* Endpoint selection macro */
286*4882a593Smuzhiyun #define USBD_EP_SEL(e)		(1 << (e))
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /**********************************************************************
289*4882a593Smuzhiyun  * SBD_DMAINTST/USBD_DMAINTEN
290*4882a593Smuzhiyun  **********************************************************************/
291*4882a593Smuzhiyun #define USBD_SYS_ERR_INT	(1 << 2)
292*4882a593Smuzhiyun #define USBD_NEW_DD_INT		(1 << 1)
293*4882a593Smuzhiyun #define USBD_EOT_INT		(1 << 0)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /**********************************************************************
296*4882a593Smuzhiyun  * USBD_RXPLEN register definitions
297*4882a593Smuzhiyun  **********************************************************************/
298*4882a593Smuzhiyun #define USBD_PKT_RDY		(1 << 11)
299*4882a593Smuzhiyun #define USBD_DV			(1 << 10)
300*4882a593Smuzhiyun #define USBD_PK_LEN_MASK	0x3FF
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /**********************************************************************
303*4882a593Smuzhiyun  * USBD_CTRL register definitions
304*4882a593Smuzhiyun  **********************************************************************/
305*4882a593Smuzhiyun #define USBD_LOG_ENDPOINT(e)	((e) << 2)
306*4882a593Smuzhiyun #define USBD_WR_EN		(1 << 1)
307*4882a593Smuzhiyun #define USBD_RD_EN		(1 << 0)
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /**********************************************************************
310*4882a593Smuzhiyun  * USBD_CMDCODE register definitions
311*4882a593Smuzhiyun  **********************************************************************/
312*4882a593Smuzhiyun #define USBD_CMD_CODE(c)	((c) << 16)
313*4882a593Smuzhiyun #define USBD_CMD_PHASE(p)	((p) << 8)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /**********************************************************************
316*4882a593Smuzhiyun  * USBD_DMARST/USBD_DMARCLR/USBD_DMARSET register definitions
317*4882a593Smuzhiyun  **********************************************************************/
318*4882a593Smuzhiyun #define USBD_DMAEP(e)		(1 << (e))
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /* DD (DMA Descriptor) structure, requires word alignment */
321*4882a593Smuzhiyun struct lpc32xx_usbd_dd {
322*4882a593Smuzhiyun 	u32 *dd_next;
323*4882a593Smuzhiyun 	u32 dd_setup;
324*4882a593Smuzhiyun 	u32 dd_buffer_addr;
325*4882a593Smuzhiyun 	u32 dd_status;
326*4882a593Smuzhiyun 	u32 dd_iso_ps_mem_addr;
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* dd_setup bit defines */
330*4882a593Smuzhiyun #define DD_SETUP_ATLE_DMA_MODE	0x01
331*4882a593Smuzhiyun #define DD_SETUP_NEXT_DD_VALID	0x04
332*4882a593Smuzhiyun #define DD_SETUP_ISO_EP		0x10
333*4882a593Smuzhiyun #define DD_SETUP_PACKETLEN(n)	(((n) & 0x7FF) << 5)
334*4882a593Smuzhiyun #define DD_SETUP_DMALENBYTES(n)	(((n) & 0xFFFF) << 16)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /* dd_status bit defines */
337*4882a593Smuzhiyun #define DD_STATUS_DD_RETIRED	0x01
338*4882a593Smuzhiyun #define DD_STATUS_STS_MASK	0x1E
339*4882a593Smuzhiyun #define DD_STATUS_STS_NS	0x00 /* Not serviced */
340*4882a593Smuzhiyun #define DD_STATUS_STS_BS	0x02 /* Being serviced */
341*4882a593Smuzhiyun #define DD_STATUS_STS_NC	0x04 /* Normal completion */
342*4882a593Smuzhiyun #define DD_STATUS_STS_DUR	0x06 /* Data underrun (short packet) */
343*4882a593Smuzhiyun #define DD_STATUS_STS_DOR	0x08 /* Data overrun */
344*4882a593Smuzhiyun #define DD_STATUS_STS_SE	0x12 /* System error */
345*4882a593Smuzhiyun #define DD_STATUS_PKT_VAL	0x20 /* Packet valid */
346*4882a593Smuzhiyun #define DD_STATUS_LSB_EX	0x40 /* LS byte extracted (ATLE) */
347*4882a593Smuzhiyun #define DD_STATUS_MSB_EX	0x80 /* MS byte extracted (ATLE) */
348*4882a593Smuzhiyun #define DD_STATUS_MLEN(n)	(((n) >> 8) & 0x3F)
349*4882a593Smuzhiyun #define DD_STATUS_CURDMACNT(n)	(((n) >> 16) & 0xFFFF)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /*
352*4882a593Smuzhiyun  *
353*4882a593Smuzhiyun  * Protocol engine bits below
354*4882a593Smuzhiyun  *
355*4882a593Smuzhiyun  */
356*4882a593Smuzhiyun /* Device Interrupt Bit Definitions */
357*4882a593Smuzhiyun #define FRAME_INT		0x00000001
358*4882a593Smuzhiyun #define EP_FAST_INT		0x00000002
359*4882a593Smuzhiyun #define EP_SLOW_INT		0x00000004
360*4882a593Smuzhiyun #define DEV_STAT_INT		0x00000008
361*4882a593Smuzhiyun #define CCEMTY_INT		0x00000010
362*4882a593Smuzhiyun #define CDFULL_INT		0x00000020
363*4882a593Smuzhiyun #define RxENDPKT_INT		0x00000040
364*4882a593Smuzhiyun #define TxENDPKT_INT		0x00000080
365*4882a593Smuzhiyun #define EP_RLZED_INT		0x00000100
366*4882a593Smuzhiyun #define ERR_INT			0x00000200
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* Rx & Tx Packet Length Definitions */
369*4882a593Smuzhiyun #define PKT_LNGTH_MASK		0x000003FF
370*4882a593Smuzhiyun #define PKT_DV			0x00000400
371*4882a593Smuzhiyun #define PKT_RDY			0x00000800
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* USB Control Definitions */
374*4882a593Smuzhiyun #define CTRL_RD_EN		0x00000001
375*4882a593Smuzhiyun #define CTRL_WR_EN		0x00000002
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /* Command Codes */
378*4882a593Smuzhiyun #define CMD_SET_ADDR		0x00D00500
379*4882a593Smuzhiyun #define CMD_CFG_DEV		0x00D80500
380*4882a593Smuzhiyun #define CMD_SET_MODE		0x00F30500
381*4882a593Smuzhiyun #define CMD_RD_FRAME		0x00F50500
382*4882a593Smuzhiyun #define DAT_RD_FRAME		0x00F50200
383*4882a593Smuzhiyun #define CMD_RD_TEST		0x00FD0500
384*4882a593Smuzhiyun #define DAT_RD_TEST		0x00FD0200
385*4882a593Smuzhiyun #define CMD_SET_DEV_STAT	0x00FE0500
386*4882a593Smuzhiyun #define CMD_GET_DEV_STAT	0x00FE0500
387*4882a593Smuzhiyun #define DAT_GET_DEV_STAT	0x00FE0200
388*4882a593Smuzhiyun #define CMD_GET_ERR_CODE	0x00FF0500
389*4882a593Smuzhiyun #define DAT_GET_ERR_CODE	0x00FF0200
390*4882a593Smuzhiyun #define CMD_RD_ERR_STAT		0x00FB0500
391*4882a593Smuzhiyun #define DAT_RD_ERR_STAT		0x00FB0200
392*4882a593Smuzhiyun #define DAT_WR_BYTE(x)		(0x00000100 | ((x) << 16))
393*4882a593Smuzhiyun #define CMD_SEL_EP(x)		(0x00000500 | ((x) << 16))
394*4882a593Smuzhiyun #define DAT_SEL_EP(x)		(0x00000200 | ((x) << 16))
395*4882a593Smuzhiyun #define CMD_SEL_EP_CLRI(x)	(0x00400500 | ((x) << 16))
396*4882a593Smuzhiyun #define DAT_SEL_EP_CLRI(x)	(0x00400200 | ((x) << 16))
397*4882a593Smuzhiyun #define CMD_SET_EP_STAT(x)	(0x00400500 | ((x) << 16))
398*4882a593Smuzhiyun #define CMD_CLR_BUF		0x00F20500
399*4882a593Smuzhiyun #define DAT_CLR_BUF		0x00F20200
400*4882a593Smuzhiyun #define CMD_VALID_BUF		0x00FA0500
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* Device Address Register Definitions */
403*4882a593Smuzhiyun #define DEV_ADDR_MASK		0x7F
404*4882a593Smuzhiyun #define DEV_EN			0x80
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* Device Configure Register Definitions */
407*4882a593Smuzhiyun #define CONF_DVICE		0x01
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* Device Mode Register Definitions */
410*4882a593Smuzhiyun #define AP_CLK			0x01
411*4882a593Smuzhiyun #define INAK_CI			0x02
412*4882a593Smuzhiyun #define INAK_CO			0x04
413*4882a593Smuzhiyun #define INAK_II			0x08
414*4882a593Smuzhiyun #define INAK_IO			0x10
415*4882a593Smuzhiyun #define INAK_BI			0x20
416*4882a593Smuzhiyun #define INAK_BO			0x40
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* Device Status Register Definitions */
419*4882a593Smuzhiyun #define DEV_CON			0x01
420*4882a593Smuzhiyun #define DEV_CON_CH		0x02
421*4882a593Smuzhiyun #define DEV_SUS			0x04
422*4882a593Smuzhiyun #define DEV_SUS_CH		0x08
423*4882a593Smuzhiyun #define DEV_RST			0x10
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* Error Code Register Definitions */
426*4882a593Smuzhiyun #define ERR_EC_MASK		0x0F
427*4882a593Smuzhiyun #define ERR_EA			0x10
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /* Error Status Register Definitions */
430*4882a593Smuzhiyun #define ERR_PID			0x01
431*4882a593Smuzhiyun #define ERR_UEPKT		0x02
432*4882a593Smuzhiyun #define ERR_DCRC		0x04
433*4882a593Smuzhiyun #define ERR_TIMOUT		0x08
434*4882a593Smuzhiyun #define ERR_EOP			0x10
435*4882a593Smuzhiyun #define ERR_B_OVRN		0x20
436*4882a593Smuzhiyun #define ERR_BTSTF		0x40
437*4882a593Smuzhiyun #define ERR_TGL			0x80
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /* Endpoint Select Register Definitions */
440*4882a593Smuzhiyun #define EP_SEL_F		0x01
441*4882a593Smuzhiyun #define EP_SEL_ST		0x02
442*4882a593Smuzhiyun #define EP_SEL_STP		0x04
443*4882a593Smuzhiyun #define EP_SEL_PO		0x08
444*4882a593Smuzhiyun #define EP_SEL_EPN		0x10
445*4882a593Smuzhiyun #define EP_SEL_B_1_FULL		0x20
446*4882a593Smuzhiyun #define EP_SEL_B_2_FULL		0x40
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /* Endpoint Status Register Definitions */
449*4882a593Smuzhiyun #define EP_STAT_ST		0x01
450*4882a593Smuzhiyun #define EP_STAT_DA		0x20
451*4882a593Smuzhiyun #define EP_STAT_RF_MO		0x40
452*4882a593Smuzhiyun #define EP_STAT_CND_ST		0x80
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* Clear Buffer Register Definitions */
455*4882a593Smuzhiyun #define CLR_BUF_PO		0x01
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun /* DMA Interrupt Bit Definitions */
458*4882a593Smuzhiyun #define EOT_INT			0x01
459*4882a593Smuzhiyun #define NDD_REQ_INT		0x02
460*4882a593Smuzhiyun #define SYS_ERR_INT		0x04
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define	DRIVER_VERSION	"1.03"
463*4882a593Smuzhiyun static const char driver_name[] = "lpc32xx_udc";
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /*
466*4882a593Smuzhiyun  *
467*4882a593Smuzhiyun  * proc interface support
468*4882a593Smuzhiyun  *
469*4882a593Smuzhiyun  */
470*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_DEBUG_FILES
471*4882a593Smuzhiyun static char *epnames[] = {"INT", "ISO", "BULK", "CTRL"};
472*4882a593Smuzhiyun static const char debug_filename[] = "driver/udc";
473*4882a593Smuzhiyun 
proc_ep_show(struct seq_file * s,struct lpc32xx_ep * ep)474*4882a593Smuzhiyun static void proc_ep_show(struct seq_file *s, struct lpc32xx_ep *ep)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct lpc32xx_request *req;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	seq_printf(s, "\n");
479*4882a593Smuzhiyun 	seq_printf(s, "%12s, maxpacket %4d %3s",
480*4882a593Smuzhiyun 			ep->ep.name, ep->ep.maxpacket,
481*4882a593Smuzhiyun 			ep->is_in ? "in" : "out");
482*4882a593Smuzhiyun 	seq_printf(s, " type %4s", epnames[ep->eptype]);
483*4882a593Smuzhiyun 	seq_printf(s, " ints: %12d", ep->totalints);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (list_empty(&ep->queue))
486*4882a593Smuzhiyun 		seq_printf(s, "\t(queue empty)\n");
487*4882a593Smuzhiyun 	else {
488*4882a593Smuzhiyun 		list_for_each_entry(req, &ep->queue, queue) {
489*4882a593Smuzhiyun 			u32 length = req->req.actual;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 			seq_printf(s, "\treq %p len %d/%d buf %p\n",
492*4882a593Smuzhiyun 				   &req->req, length,
493*4882a593Smuzhiyun 				   req->req.length, req->req.buf);
494*4882a593Smuzhiyun 		}
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
udc_show(struct seq_file * s,void * unused)498*4882a593Smuzhiyun static int udc_show(struct seq_file *s, void *unused)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = s->private;
501*4882a593Smuzhiyun 	struct lpc32xx_ep *ep;
502*4882a593Smuzhiyun 	unsigned long flags;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	seq_printf(s, "%s: version %s\n", driver_name, DRIVER_VERSION);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	seq_printf(s, "vbus %s, pullup %s, %s powered%s, gadget %s\n\n",
509*4882a593Smuzhiyun 		   udc->vbus ? "present" : "off",
510*4882a593Smuzhiyun 		   udc->enabled ? (udc->vbus ? "active" : "enabled") :
511*4882a593Smuzhiyun 		   "disabled",
512*4882a593Smuzhiyun 		   udc->gadget.is_selfpowered ? "self" : "VBUS",
513*4882a593Smuzhiyun 		   udc->suspended ? ", suspended" : "",
514*4882a593Smuzhiyun 		   udc->driver ? udc->driver->driver.name : "(none)");
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (udc->enabled && udc->vbus) {
517*4882a593Smuzhiyun 		proc_ep_show(s, &udc->ep[0]);
518*4882a593Smuzhiyun 		list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list)
519*4882a593Smuzhiyun 			proc_ep_show(s, ep);
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(udc);
528*4882a593Smuzhiyun 
create_debug_file(struct lpc32xx_udc * udc)529*4882a593Smuzhiyun static void create_debug_file(struct lpc32xx_udc *udc)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	udc->pde = debugfs_create_file(debug_filename, 0, NULL, udc, &udc_fops);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
remove_debug_file(struct lpc32xx_udc * udc)534*4882a593Smuzhiyun static void remove_debug_file(struct lpc32xx_udc *udc)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	debugfs_remove(udc->pde);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #else
create_debug_file(struct lpc32xx_udc * udc)540*4882a593Smuzhiyun static inline void create_debug_file(struct lpc32xx_udc *udc) {}
remove_debug_file(struct lpc32xx_udc * udc)541*4882a593Smuzhiyun static inline void remove_debug_file(struct lpc32xx_udc *udc) {}
542*4882a593Smuzhiyun #endif
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun /* Primary initialization sequence for the ISP1301 transceiver */
isp1301_udc_configure(struct lpc32xx_udc * udc)545*4882a593Smuzhiyun static void isp1301_udc_configure(struct lpc32xx_udc *udc)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	u8 value;
548*4882a593Smuzhiyun 	s32 vendor, product;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	vendor = i2c_smbus_read_word_data(udc->isp1301_i2c_client, 0x00);
551*4882a593Smuzhiyun 	product = i2c_smbus_read_word_data(udc->isp1301_i2c_client, 0x02);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (vendor == 0x0483 && product == 0xa0c4)
554*4882a593Smuzhiyun 		udc->atx = STOTG04;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* LPC32XX only supports DAT_SE0 USB mode */
557*4882a593Smuzhiyun 	/* This sequence is important */
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Disable transparent UART mode first */
560*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
561*4882a593Smuzhiyun 		(ISP1301_I2C_MODE_CONTROL_1 | ISP1301_I2C_REG_CLEAR_ADDR),
562*4882a593Smuzhiyun 		MC1_UART_EN);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	/* Set full speed and SE0 mode */
565*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
566*4882a593Smuzhiyun 		(ISP1301_I2C_MODE_CONTROL_1 | ISP1301_I2C_REG_CLEAR_ADDR), ~0);
567*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
568*4882a593Smuzhiyun 		ISP1301_I2C_MODE_CONTROL_1, (MC1_SPEED_REG | MC1_DAT_SE0));
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/*
571*4882a593Smuzhiyun 	 * The PSW_OE enable bit state is reversed in the ISP1301 User's Guide
572*4882a593Smuzhiyun 	 */
573*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
574*4882a593Smuzhiyun 		(ISP1301_I2C_MODE_CONTROL_2 | ISP1301_I2C_REG_CLEAR_ADDR), ~0);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	value = MC2_BI_DI;
577*4882a593Smuzhiyun 	if (udc->atx != STOTG04)
578*4882a593Smuzhiyun 		value |= MC2_SPD_SUSP_CTRL;
579*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
580*4882a593Smuzhiyun 		ISP1301_I2C_MODE_CONTROL_2, value);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Driver VBUS_DRV high or low depending on board setup */
583*4882a593Smuzhiyun 	if (udc->board->vbus_drv_pol != 0)
584*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
585*4882a593Smuzhiyun 			ISP1301_I2C_OTG_CONTROL_1, OTG1_VBUS_DRV);
586*4882a593Smuzhiyun 	else
587*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
588*4882a593Smuzhiyun 			ISP1301_I2C_OTG_CONTROL_1 | ISP1301_I2C_REG_CLEAR_ADDR,
589*4882a593Smuzhiyun 			OTG1_VBUS_DRV);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Bi-directional mode with suspend control
592*4882a593Smuzhiyun 	 * Enable both pulldowns for now - the pullup will be enable when VBUS
593*4882a593Smuzhiyun 	 * is detected */
594*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
595*4882a593Smuzhiyun 		(ISP1301_I2C_OTG_CONTROL_1 | ISP1301_I2C_REG_CLEAR_ADDR), ~0);
596*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
597*4882a593Smuzhiyun 		ISP1301_I2C_OTG_CONTROL_1,
598*4882a593Smuzhiyun 		(0 | OTG1_DM_PULLDOWN | OTG1_DP_PULLDOWN));
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* Discharge VBUS (just in case) */
601*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
602*4882a593Smuzhiyun 		ISP1301_I2C_OTG_CONTROL_1, OTG1_VBUS_DISCHRG);
603*4882a593Smuzhiyun 	msleep(1);
604*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
605*4882a593Smuzhiyun 		(ISP1301_I2C_OTG_CONTROL_1 | ISP1301_I2C_REG_CLEAR_ADDR),
606*4882a593Smuzhiyun 		OTG1_VBUS_DISCHRG);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
609*4882a593Smuzhiyun 		ISP1301_I2C_INTERRUPT_LATCH | ISP1301_I2C_REG_CLEAR_ADDR, ~0);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
612*4882a593Smuzhiyun 		ISP1301_I2C_INTERRUPT_FALLING | ISP1301_I2C_REG_CLEAR_ADDR, ~0);
613*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
614*4882a593Smuzhiyun 		ISP1301_I2C_INTERRUPT_RISING | ISP1301_I2C_REG_CLEAR_ADDR, ~0);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	dev_info(udc->dev, "ISP1301 Vendor ID  : 0x%04x\n", vendor);
617*4882a593Smuzhiyun 	dev_info(udc->dev, "ISP1301 Product ID : 0x%04x\n", product);
618*4882a593Smuzhiyun 	dev_info(udc->dev, "ISP1301 Version ID : 0x%04x\n",
619*4882a593Smuzhiyun 		 i2c_smbus_read_word_data(udc->isp1301_i2c_client, 0x14));
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun /* Enables or disables the USB device pullup via the ISP1301 transceiver */
isp1301_pullup_set(struct lpc32xx_udc * udc)624*4882a593Smuzhiyun static void isp1301_pullup_set(struct lpc32xx_udc *udc)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	if (udc->pullup)
627*4882a593Smuzhiyun 		/* Enable pullup for bus signalling */
628*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
629*4882a593Smuzhiyun 			ISP1301_I2C_OTG_CONTROL_1, OTG1_DP_PULLUP);
630*4882a593Smuzhiyun 	else
631*4882a593Smuzhiyun 		/* Enable pullup for bus signalling */
632*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
633*4882a593Smuzhiyun 			ISP1301_I2C_OTG_CONTROL_1 | ISP1301_I2C_REG_CLEAR_ADDR,
634*4882a593Smuzhiyun 			OTG1_DP_PULLUP);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
pullup_work(struct work_struct * work)637*4882a593Smuzhiyun static void pullup_work(struct work_struct *work)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct lpc32xx_udc *udc =
640*4882a593Smuzhiyun 		container_of(work, struct lpc32xx_udc, pullup_job);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	isp1301_pullup_set(udc);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
isp1301_pullup_enable(struct lpc32xx_udc * udc,int en_pullup,int block)645*4882a593Smuzhiyun static void isp1301_pullup_enable(struct lpc32xx_udc *udc, int en_pullup,
646*4882a593Smuzhiyun 				  int block)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	if (en_pullup == udc->pullup)
649*4882a593Smuzhiyun 		return;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	udc->pullup = en_pullup;
652*4882a593Smuzhiyun 	if (block)
653*4882a593Smuzhiyun 		isp1301_pullup_set(udc);
654*4882a593Smuzhiyun 	else
655*4882a593Smuzhiyun 		/* defer slow i2c pull up setting */
656*4882a593Smuzhiyun 		schedule_work(&udc->pullup_job);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun #ifdef CONFIG_PM
660*4882a593Smuzhiyun /* Powers up or down the ISP1301 transceiver */
isp1301_set_powerstate(struct lpc32xx_udc * udc,int enable)661*4882a593Smuzhiyun static void isp1301_set_powerstate(struct lpc32xx_udc *udc, int enable)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	/* There is no "global power down" register for stotg04 */
664*4882a593Smuzhiyun 	if (udc->atx == STOTG04)
665*4882a593Smuzhiyun 		return;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (enable != 0)
668*4882a593Smuzhiyun 		/* Power up ISP1301 - this ISP1301 will automatically wakeup
669*4882a593Smuzhiyun 		   when VBUS is detected */
670*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
671*4882a593Smuzhiyun 			ISP1301_I2C_MODE_CONTROL_2 | ISP1301_I2C_REG_CLEAR_ADDR,
672*4882a593Smuzhiyun 			MC2_GLOBAL_PWR_DN);
673*4882a593Smuzhiyun 	else
674*4882a593Smuzhiyun 		/* Power down ISP1301 */
675*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
676*4882a593Smuzhiyun 			ISP1301_I2C_MODE_CONTROL_2, MC2_GLOBAL_PWR_DN);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
power_work(struct work_struct * work)679*4882a593Smuzhiyun static void power_work(struct work_struct *work)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct lpc32xx_udc *udc =
682*4882a593Smuzhiyun 		container_of(work, struct lpc32xx_udc, power_job);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	isp1301_set_powerstate(udc, udc->poweron);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun #endif
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun /*
689*4882a593Smuzhiyun  *
690*4882a593Smuzhiyun  * USB protocol engine command/data read/write helper functions
691*4882a593Smuzhiyun  *
692*4882a593Smuzhiyun  */
693*4882a593Smuzhiyun /* Issues a single command to the USB device state machine */
udc_protocol_cmd_w(struct lpc32xx_udc * udc,u32 cmd)694*4882a593Smuzhiyun static void udc_protocol_cmd_w(struct lpc32xx_udc *udc, u32 cmd)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	u32 pass = 0;
697*4882a593Smuzhiyun 	int to;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* EP may lock on CLRI if this read isn't done */
700*4882a593Smuzhiyun 	u32 tmp = readl(USBD_DEVINTST(udc->udp_baseaddr));
701*4882a593Smuzhiyun 	(void) tmp;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	while (pass == 0) {
704*4882a593Smuzhiyun 		writel(USBD_CCEMPTY, USBD_DEVINTCLR(udc->udp_baseaddr));
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		/* Write command code */
707*4882a593Smuzhiyun 		writel(cmd, USBD_CMDCODE(udc->udp_baseaddr));
708*4882a593Smuzhiyun 		to = 10000;
709*4882a593Smuzhiyun 		while (((readl(USBD_DEVINTST(udc->udp_baseaddr)) &
710*4882a593Smuzhiyun 			 USBD_CCEMPTY) == 0) && (to > 0)) {
711*4882a593Smuzhiyun 			to--;
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		if (to > 0)
715*4882a593Smuzhiyun 			pass = 1;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		cpu_relax();
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* Issues 2 commands (or command and data) to the USB device state machine */
udc_protocol_cmd_data_w(struct lpc32xx_udc * udc,u32 cmd,u32 data)722*4882a593Smuzhiyun static inline void udc_protocol_cmd_data_w(struct lpc32xx_udc *udc, u32 cmd,
723*4882a593Smuzhiyun 					   u32 data)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, cmd);
726*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, data);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun /* Issues a single command to the USB device state machine and reads
730*4882a593Smuzhiyun  * response data */
udc_protocol_cmd_r(struct lpc32xx_udc * udc,u32 cmd)731*4882a593Smuzhiyun static u32 udc_protocol_cmd_r(struct lpc32xx_udc *udc, u32 cmd)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	int to = 1000;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* Write a command and read data from the protocol engine */
736*4882a593Smuzhiyun 	writel((USBD_CDFULL | USBD_CCEMPTY),
737*4882a593Smuzhiyun 		     USBD_DEVINTCLR(udc->udp_baseaddr));
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* Write command code */
740*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, cmd);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	while ((!(readl(USBD_DEVINTST(udc->udp_baseaddr)) & USBD_CDFULL))
743*4882a593Smuzhiyun 	       && (to > 0))
744*4882a593Smuzhiyun 		to--;
745*4882a593Smuzhiyun 	if (!to)
746*4882a593Smuzhiyun 		dev_dbg(udc->dev,
747*4882a593Smuzhiyun 			"Protocol engine didn't receive response (CDFULL)\n");
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return readl(USBD_CMDDATA(udc->udp_baseaddr));
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun  *
754*4882a593Smuzhiyun  * USB device interrupt mask support functions
755*4882a593Smuzhiyun  *
756*4882a593Smuzhiyun  */
757*4882a593Smuzhiyun /* Enable one or more USB device interrupts */
uda_enable_devint(struct lpc32xx_udc * udc,u32 devmask)758*4882a593Smuzhiyun static inline void uda_enable_devint(struct lpc32xx_udc *udc, u32 devmask)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	udc->enabled_devints |= devmask;
761*4882a593Smuzhiyun 	writel(udc->enabled_devints, USBD_DEVINTEN(udc->udp_baseaddr));
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun /* Disable one or more USB device interrupts */
uda_disable_devint(struct lpc32xx_udc * udc,u32 mask)765*4882a593Smuzhiyun static inline void uda_disable_devint(struct lpc32xx_udc *udc, u32 mask)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	udc->enabled_devints &= ~mask;
768*4882a593Smuzhiyun 	writel(udc->enabled_devints, USBD_DEVINTEN(udc->udp_baseaddr));
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun /* Clear one or more USB device interrupts */
uda_clear_devint(struct lpc32xx_udc * udc,u32 mask)772*4882a593Smuzhiyun static inline void uda_clear_devint(struct lpc32xx_udc *udc, u32 mask)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	writel(mask, USBD_DEVINTCLR(udc->udp_baseaddr));
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun /*
778*4882a593Smuzhiyun  *
779*4882a593Smuzhiyun  * Endpoint interrupt disable/enable functions
780*4882a593Smuzhiyun  *
781*4882a593Smuzhiyun  */
782*4882a593Smuzhiyun /* Enable one or more USB endpoint interrupts */
uda_enable_hwepint(struct lpc32xx_udc * udc,u32 hwep)783*4882a593Smuzhiyun static void uda_enable_hwepint(struct lpc32xx_udc *udc, u32 hwep)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	udc->enabled_hwepints |= (1 << hwep);
786*4882a593Smuzhiyun 	writel(udc->enabled_hwepints, USBD_EPINTEN(udc->udp_baseaddr));
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun /* Disable one or more USB endpoint interrupts */
uda_disable_hwepint(struct lpc32xx_udc * udc,u32 hwep)790*4882a593Smuzhiyun static void uda_disable_hwepint(struct lpc32xx_udc *udc, u32 hwep)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	udc->enabled_hwepints &= ~(1 << hwep);
793*4882a593Smuzhiyun 	writel(udc->enabled_hwepints, USBD_EPINTEN(udc->udp_baseaddr));
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun /* Clear one or more USB endpoint interrupts */
uda_clear_hwepint(struct lpc32xx_udc * udc,u32 hwep)797*4882a593Smuzhiyun static inline void uda_clear_hwepint(struct lpc32xx_udc *udc, u32 hwep)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	writel((1 << hwep), USBD_EPINTCLR(udc->udp_baseaddr));
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /* Enable DMA for the HW channel */
udc_ep_dma_enable(struct lpc32xx_udc * udc,u32 hwep)803*4882a593Smuzhiyun static inline void udc_ep_dma_enable(struct lpc32xx_udc *udc, u32 hwep)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	writel((1 << hwep), USBD_EPDMAEN(udc->udp_baseaddr));
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun /* Disable DMA for the HW channel */
udc_ep_dma_disable(struct lpc32xx_udc * udc,u32 hwep)809*4882a593Smuzhiyun static inline void udc_ep_dma_disable(struct lpc32xx_udc *udc, u32 hwep)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	writel((1 << hwep), USBD_EPDMADIS(udc->udp_baseaddr));
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun  *
816*4882a593Smuzhiyun  * Endpoint realize/unrealize functions
817*4882a593Smuzhiyun  *
818*4882a593Smuzhiyun  */
819*4882a593Smuzhiyun /* Before an endpoint can be used, it needs to be realized
820*4882a593Smuzhiyun  * in the USB protocol engine - this realizes the endpoint.
821*4882a593Smuzhiyun  * The interrupt (FIFO or DMA) is not enabled with this function */
udc_realize_hwep(struct lpc32xx_udc * udc,u32 hwep,u32 maxpacket)822*4882a593Smuzhiyun static void udc_realize_hwep(struct lpc32xx_udc *udc, u32 hwep,
823*4882a593Smuzhiyun 			     u32 maxpacket)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	int to = 1000;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	writel(USBD_EP_RLZED, USBD_DEVINTCLR(udc->udp_baseaddr));
828*4882a593Smuzhiyun 	writel(hwep, USBD_EPIND(udc->udp_baseaddr));
829*4882a593Smuzhiyun 	udc->realized_eps |= (1 << hwep);
830*4882a593Smuzhiyun 	writel(udc->realized_eps, USBD_REEP(udc->udp_baseaddr));
831*4882a593Smuzhiyun 	writel(maxpacket, USBD_EPMAXPSIZE(udc->udp_baseaddr));
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* Wait until endpoint is realized in hardware */
834*4882a593Smuzhiyun 	while ((!(readl(USBD_DEVINTST(udc->udp_baseaddr)) &
835*4882a593Smuzhiyun 		  USBD_EP_RLZED)) && (to > 0))
836*4882a593Smuzhiyun 		to--;
837*4882a593Smuzhiyun 	if (!to)
838*4882a593Smuzhiyun 		dev_dbg(udc->dev, "EP not correctly realized in hardware\n");
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	writel(USBD_EP_RLZED, USBD_DEVINTCLR(udc->udp_baseaddr));
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun /* Unrealize an EP */
udc_unrealize_hwep(struct lpc32xx_udc * udc,u32 hwep)844*4882a593Smuzhiyun static void udc_unrealize_hwep(struct lpc32xx_udc *udc, u32 hwep)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	udc->realized_eps &= ~(1 << hwep);
847*4882a593Smuzhiyun 	writel(udc->realized_eps, USBD_REEP(udc->udp_baseaddr));
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /*
851*4882a593Smuzhiyun  *
852*4882a593Smuzhiyun  * Endpoint support functions
853*4882a593Smuzhiyun  *
854*4882a593Smuzhiyun  */
855*4882a593Smuzhiyun /* Select and clear endpoint interrupt */
udc_selep_clrint(struct lpc32xx_udc * udc,u32 hwep)856*4882a593Smuzhiyun static u32 udc_selep_clrint(struct lpc32xx_udc *udc, u32 hwep)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, CMD_SEL_EP_CLRI(hwep));
859*4882a593Smuzhiyun 	return udc_protocol_cmd_r(udc, DAT_SEL_EP_CLRI(hwep));
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun /* Disables the endpoint in the USB protocol engine */
udc_disable_hwep(struct lpc32xx_udc * udc,u32 hwep)863*4882a593Smuzhiyun static void udc_disable_hwep(struct lpc32xx_udc *udc, u32 hwep)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_SET_EP_STAT(hwep),
866*4882a593Smuzhiyun 				DAT_WR_BYTE(EP_STAT_DA));
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun /* Stalls the endpoint - endpoint will return STALL */
udc_stall_hwep(struct lpc32xx_udc * udc,u32 hwep)870*4882a593Smuzhiyun static void udc_stall_hwep(struct lpc32xx_udc *udc, u32 hwep)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_SET_EP_STAT(hwep),
873*4882a593Smuzhiyun 				DAT_WR_BYTE(EP_STAT_ST));
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun /* Clear stall or reset endpoint */
udc_clrstall_hwep(struct lpc32xx_udc * udc,u32 hwep)877*4882a593Smuzhiyun static void udc_clrstall_hwep(struct lpc32xx_udc *udc, u32 hwep)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_SET_EP_STAT(hwep),
880*4882a593Smuzhiyun 				DAT_WR_BYTE(0));
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun /* Select an endpoint for endpoint status, clear, validate */
udc_select_hwep(struct lpc32xx_udc * udc,u32 hwep)884*4882a593Smuzhiyun static void udc_select_hwep(struct lpc32xx_udc *udc, u32 hwep)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, CMD_SEL_EP(hwep));
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun /*
890*4882a593Smuzhiyun  *
891*4882a593Smuzhiyun  * Endpoint buffer management functions
892*4882a593Smuzhiyun  *
893*4882a593Smuzhiyun  */
894*4882a593Smuzhiyun /* Clear the current endpoint's buffer */
udc_clr_buffer_hwep(struct lpc32xx_udc * udc,u32 hwep)895*4882a593Smuzhiyun static void udc_clr_buffer_hwep(struct lpc32xx_udc *udc, u32 hwep)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	udc_select_hwep(udc, hwep);
898*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, CMD_CLR_BUF);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun /* Validate the current endpoint's buffer */
udc_val_buffer_hwep(struct lpc32xx_udc * udc,u32 hwep)902*4882a593Smuzhiyun static void udc_val_buffer_hwep(struct lpc32xx_udc *udc, u32 hwep)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	udc_select_hwep(udc, hwep);
905*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, CMD_VALID_BUF);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
udc_clearep_getsts(struct lpc32xx_udc * udc,u32 hwep)908*4882a593Smuzhiyun static inline u32 udc_clearep_getsts(struct lpc32xx_udc *udc, u32 hwep)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	/* Clear EP interrupt */
911*4882a593Smuzhiyun 	uda_clear_hwepint(udc, hwep);
912*4882a593Smuzhiyun 	return udc_selep_clrint(udc, hwep);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun /*
916*4882a593Smuzhiyun  *
917*4882a593Smuzhiyun  * USB EP DMA support
918*4882a593Smuzhiyun  *
919*4882a593Smuzhiyun  */
920*4882a593Smuzhiyun /* Allocate a DMA Descriptor */
udc_dd_alloc(struct lpc32xx_udc * udc)921*4882a593Smuzhiyun static struct lpc32xx_usbd_dd_gad *udc_dd_alloc(struct lpc32xx_udc *udc)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	dma_addr_t			dma;
924*4882a593Smuzhiyun 	struct lpc32xx_usbd_dd_gad	*dd;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	dd = dma_pool_alloc(udc->dd_cache, GFP_ATOMIC | GFP_DMA, &dma);
927*4882a593Smuzhiyun 	if (dd)
928*4882a593Smuzhiyun 		dd->this_dma = dma;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return dd;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun /* Free a DMA Descriptor */
udc_dd_free(struct lpc32xx_udc * udc,struct lpc32xx_usbd_dd_gad * dd)934*4882a593Smuzhiyun static void udc_dd_free(struct lpc32xx_udc *udc, struct lpc32xx_usbd_dd_gad *dd)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	dma_pool_free(udc->dd_cache, dd, dd->this_dma);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun /*
940*4882a593Smuzhiyun  *
941*4882a593Smuzhiyun  * USB setup and shutdown functions
942*4882a593Smuzhiyun  *
943*4882a593Smuzhiyun  */
944*4882a593Smuzhiyun /* Enables or disables most of the USB system clocks when low power mode is
945*4882a593Smuzhiyun  * needed. Clocks are typically started on a connection event, and disabled
946*4882a593Smuzhiyun  * when a cable is disconnected */
udc_clk_set(struct lpc32xx_udc * udc,int enable)947*4882a593Smuzhiyun static void udc_clk_set(struct lpc32xx_udc *udc, int enable)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	if (enable != 0) {
950*4882a593Smuzhiyun 		if (udc->clocked)
951*4882a593Smuzhiyun 			return;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		udc->clocked = 1;
954*4882a593Smuzhiyun 		clk_prepare_enable(udc->usb_slv_clk);
955*4882a593Smuzhiyun 	} else {
956*4882a593Smuzhiyun 		if (!udc->clocked)
957*4882a593Smuzhiyun 			return;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 		udc->clocked = 0;
960*4882a593Smuzhiyun 		clk_disable_unprepare(udc->usb_slv_clk);
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun /* Set/reset USB device address */
udc_set_address(struct lpc32xx_udc * udc,u32 addr)965*4882a593Smuzhiyun static void udc_set_address(struct lpc32xx_udc *udc, u32 addr)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	/* Address will be latched at the end of the status phase, or
968*4882a593Smuzhiyun 	   latched immediately if function is called twice */
969*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_SET_ADDR,
970*4882a593Smuzhiyun 				DAT_WR_BYTE(DEV_EN | addr));
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun /* Setup up a IN request for DMA transfer - this consists of determining the
974*4882a593Smuzhiyun  * list of DMA addresses for the transfer, allocating DMA Descriptors,
975*4882a593Smuzhiyun  * installing the DD into the UDCA, and then enabling the DMA for that EP */
udc_ep_in_req_dma(struct lpc32xx_udc * udc,struct lpc32xx_ep * ep)976*4882a593Smuzhiyun static int udc_ep_in_req_dma(struct lpc32xx_udc *udc, struct lpc32xx_ep *ep)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	struct lpc32xx_request *req;
979*4882a593Smuzhiyun 	u32 hwep = ep->hwep_num;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	ep->req_pending = 1;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/* There will always be a request waiting here */
984*4882a593Smuzhiyun 	req = list_entry(ep->queue.next, struct lpc32xx_request, queue);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	/* Place the DD Descriptor into the UDCA */
987*4882a593Smuzhiyun 	udc->udca_v_base[hwep] = req->dd_desc_ptr->this_dma;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	/* Enable DMA and interrupt for the HW EP */
990*4882a593Smuzhiyun 	udc_ep_dma_enable(udc, hwep);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	/* Clear ZLP if last packet is not of MAXP size */
993*4882a593Smuzhiyun 	if (req->req.length % ep->ep.maxpacket)
994*4882a593Smuzhiyun 		req->send_zlp = 0;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	return 0;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun /* Setup up a OUT request for DMA transfer - this consists of determining the
1000*4882a593Smuzhiyun  * list of DMA addresses for the transfer, allocating DMA Descriptors,
1001*4882a593Smuzhiyun  * installing the DD into the UDCA, and then enabling the DMA for that EP */
udc_ep_out_req_dma(struct lpc32xx_udc * udc,struct lpc32xx_ep * ep)1002*4882a593Smuzhiyun static int udc_ep_out_req_dma(struct lpc32xx_udc *udc, struct lpc32xx_ep *ep)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1005*4882a593Smuzhiyun 	u32 hwep = ep->hwep_num;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	ep->req_pending = 1;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	/* There will always be a request waiting here */
1010*4882a593Smuzhiyun 	req = list_entry(ep->queue.next, struct lpc32xx_request, queue);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	/* Place the DD Descriptor into the UDCA */
1013*4882a593Smuzhiyun 	udc->udca_v_base[hwep] = req->dd_desc_ptr->this_dma;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* Enable DMA and interrupt for the HW EP */
1016*4882a593Smuzhiyun 	udc_ep_dma_enable(udc, hwep);
1017*4882a593Smuzhiyun 	return 0;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
udc_disable(struct lpc32xx_udc * udc)1020*4882a593Smuzhiyun static void udc_disable(struct lpc32xx_udc *udc)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	u32 i;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	/* Disable device */
1025*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_CFG_DEV, DAT_WR_BYTE(0));
1026*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_SET_DEV_STAT, DAT_WR_BYTE(0));
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	/* Disable all device interrupts (including EP0) */
1029*4882a593Smuzhiyun 	uda_disable_devint(udc, 0x3FF);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* Disable and reset all endpoint interrupts */
1032*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
1033*4882a593Smuzhiyun 		uda_disable_hwepint(udc, i);
1034*4882a593Smuzhiyun 		uda_clear_hwepint(udc, i);
1035*4882a593Smuzhiyun 		udc_disable_hwep(udc, i);
1036*4882a593Smuzhiyun 		udc_unrealize_hwep(udc, i);
1037*4882a593Smuzhiyun 		udc->udca_v_base[i] = 0;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 		/* Disable and clear all interrupts and DMA */
1040*4882a593Smuzhiyun 		udc_ep_dma_disable(udc, i);
1041*4882a593Smuzhiyun 		writel((1 << i), USBD_EOTINTCLR(udc->udp_baseaddr));
1042*4882a593Smuzhiyun 		writel((1 << i), USBD_NDDRTINTCLR(udc->udp_baseaddr));
1043*4882a593Smuzhiyun 		writel((1 << i), USBD_SYSERRTINTCLR(udc->udp_baseaddr));
1044*4882a593Smuzhiyun 		writel((1 << i), USBD_DMARCLR(udc->udp_baseaddr));
1045*4882a593Smuzhiyun 	}
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/* Disable DMA interrupts */
1048*4882a593Smuzhiyun 	writel(0, USBD_DMAINTEN(udc->udp_baseaddr));
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	writel(0, USBD_UDCAH(udc->udp_baseaddr));
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
udc_enable(struct lpc32xx_udc * udc)1053*4882a593Smuzhiyun static void udc_enable(struct lpc32xx_udc *udc)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	u32 i;
1056*4882a593Smuzhiyun 	struct lpc32xx_ep *ep = &udc->ep[0];
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	/* Start with known state */
1059*4882a593Smuzhiyun 	udc_disable(udc);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	/* Enable device */
1062*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_SET_DEV_STAT, DAT_WR_BYTE(DEV_CON));
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/* EP interrupts on high priority, FRAME interrupt on low priority */
1065*4882a593Smuzhiyun 	writel(USBD_EP_FAST, USBD_DEVINTPRI(udc->udp_baseaddr));
1066*4882a593Smuzhiyun 	writel(0xFFFF, USBD_EPINTPRI(udc->udp_baseaddr));
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/* Clear any pending device interrupts */
1069*4882a593Smuzhiyun 	writel(0x3FF, USBD_DEVINTCLR(udc->udp_baseaddr));
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	/* Setup UDCA - not yet used (DMA) */
1072*4882a593Smuzhiyun 	writel(udc->udca_p_base, USBD_UDCAH(udc->udp_baseaddr));
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/* Only enable EP0 in and out for now, EP0 only works in FIFO mode */
1075*4882a593Smuzhiyun 	for (i = 0; i <= 1; i++) {
1076*4882a593Smuzhiyun 		udc_realize_hwep(udc, i, ep->ep.maxpacket);
1077*4882a593Smuzhiyun 		uda_enable_hwepint(udc, i);
1078*4882a593Smuzhiyun 		udc_select_hwep(udc, i);
1079*4882a593Smuzhiyun 		udc_clrstall_hwep(udc, i);
1080*4882a593Smuzhiyun 		udc_clr_buffer_hwep(udc, i);
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/* Device interrupt setup */
1084*4882a593Smuzhiyun 	uda_clear_devint(udc, (USBD_ERR_INT | USBD_DEV_STAT | USBD_EP_SLOW |
1085*4882a593Smuzhiyun 			       USBD_EP_FAST));
1086*4882a593Smuzhiyun 	uda_enable_devint(udc, (USBD_ERR_INT | USBD_DEV_STAT | USBD_EP_SLOW |
1087*4882a593Smuzhiyun 				USBD_EP_FAST));
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	/* Set device address to 0 - called twice to force a latch in the USB
1090*4882a593Smuzhiyun 	   engine without the need of a setup packet status closure */
1091*4882a593Smuzhiyun 	udc_set_address(udc, 0);
1092*4882a593Smuzhiyun 	udc_set_address(udc, 0);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	/* Enable master DMA interrupts */
1095*4882a593Smuzhiyun 	writel((USBD_SYS_ERR_INT | USBD_EOT_INT),
1096*4882a593Smuzhiyun 		     USBD_DMAINTEN(udc->udp_baseaddr));
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	udc->dev_status = 0;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun  *
1103*4882a593Smuzhiyun  * USB device board specific events handled via callbacks
1104*4882a593Smuzhiyun  *
1105*4882a593Smuzhiyun  */
1106*4882a593Smuzhiyun /* Connection change event - notify board function of change */
uda_power_event(struct lpc32xx_udc * udc,u32 conn)1107*4882a593Smuzhiyun static void uda_power_event(struct lpc32xx_udc *udc, u32 conn)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	/* Just notify of a connection change event (optional) */
1110*4882a593Smuzhiyun 	if (udc->board->conn_chgb != NULL)
1111*4882a593Smuzhiyun 		udc->board->conn_chgb(conn);
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun /* Suspend/resume event - notify board function of change */
uda_resm_susp_event(struct lpc32xx_udc * udc,u32 conn)1115*4882a593Smuzhiyun static void uda_resm_susp_event(struct lpc32xx_udc *udc, u32 conn)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	/* Just notify of a Suspend/resume change event (optional) */
1118*4882a593Smuzhiyun 	if (udc->board->susp_chgb != NULL)
1119*4882a593Smuzhiyun 		udc->board->susp_chgb(conn);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (conn)
1122*4882a593Smuzhiyun 		udc->suspended = 0;
1123*4882a593Smuzhiyun 	else
1124*4882a593Smuzhiyun 		udc->suspended = 1;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun /* Remote wakeup enable/disable - notify board function of change */
uda_remwkp_cgh(struct lpc32xx_udc * udc)1128*4882a593Smuzhiyun static void uda_remwkp_cgh(struct lpc32xx_udc *udc)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	if (udc->board->rmwk_chgb != NULL)
1131*4882a593Smuzhiyun 		udc->board->rmwk_chgb(udc->dev_status &
1132*4882a593Smuzhiyun 				      (1 << USB_DEVICE_REMOTE_WAKEUP));
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun /* Reads data from FIFO, adjusts for alignment and data size */
udc_pop_fifo(struct lpc32xx_udc * udc,u8 * data,u32 bytes)1136*4882a593Smuzhiyun static void udc_pop_fifo(struct lpc32xx_udc *udc, u8 *data, u32 bytes)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun 	int n, i, bl;
1139*4882a593Smuzhiyun 	u16 *p16;
1140*4882a593Smuzhiyun 	u32 *p32, tmp, cbytes;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/* Use optimal data transfer method based on source address and size */
1143*4882a593Smuzhiyun 	switch (((uintptr_t) data) & 0x3) {
1144*4882a593Smuzhiyun 	case 0: /* 32-bit aligned */
1145*4882a593Smuzhiyun 		p32 = (u32 *) data;
1146*4882a593Smuzhiyun 		cbytes = (bytes & ~0x3);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 		/* Copy 32-bit aligned data first */
1149*4882a593Smuzhiyun 		for (n = 0; n < cbytes; n += 4)
1150*4882a593Smuzhiyun 			*p32++ = readl(USBD_RXDATA(udc->udp_baseaddr));
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 		/* Handle any remaining bytes */
1153*4882a593Smuzhiyun 		bl = bytes - cbytes;
1154*4882a593Smuzhiyun 		if (bl) {
1155*4882a593Smuzhiyun 			tmp = readl(USBD_RXDATA(udc->udp_baseaddr));
1156*4882a593Smuzhiyun 			for (n = 0; n < bl; n++)
1157*4882a593Smuzhiyun 				data[cbytes + n] = ((tmp >> (n * 8)) & 0xFF);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 		}
1160*4882a593Smuzhiyun 		break;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	case 1: /* 8-bit aligned */
1163*4882a593Smuzhiyun 	case 3:
1164*4882a593Smuzhiyun 		/* Each byte has to be handled independently */
1165*4882a593Smuzhiyun 		for (n = 0; n < bytes; n += 4) {
1166*4882a593Smuzhiyun 			tmp = readl(USBD_RXDATA(udc->udp_baseaddr));
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 			bl = bytes - n;
1169*4882a593Smuzhiyun 			if (bl > 4)
1170*4882a593Smuzhiyun 				bl = 4;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 			for (i = 0; i < bl; i++)
1173*4882a593Smuzhiyun 				data[n + i] = (u8) ((tmp >> (i * 8)) & 0xFF);
1174*4882a593Smuzhiyun 		}
1175*4882a593Smuzhiyun 		break;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	case 2: /* 16-bit aligned */
1178*4882a593Smuzhiyun 		p16 = (u16 *) data;
1179*4882a593Smuzhiyun 		cbytes = (bytes & ~0x3);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 		/* Copy 32-bit sized objects first with 16-bit alignment */
1182*4882a593Smuzhiyun 		for (n = 0; n < cbytes; n += 4) {
1183*4882a593Smuzhiyun 			tmp = readl(USBD_RXDATA(udc->udp_baseaddr));
1184*4882a593Smuzhiyun 			*p16++ = (u16)(tmp & 0xFFFF);
1185*4882a593Smuzhiyun 			*p16++ = (u16)((tmp >> 16) & 0xFFFF);
1186*4882a593Smuzhiyun 		}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 		/* Handle any remaining bytes */
1189*4882a593Smuzhiyun 		bl = bytes - cbytes;
1190*4882a593Smuzhiyun 		if (bl) {
1191*4882a593Smuzhiyun 			tmp = readl(USBD_RXDATA(udc->udp_baseaddr));
1192*4882a593Smuzhiyun 			for (n = 0; n < bl; n++)
1193*4882a593Smuzhiyun 				data[cbytes + n] = ((tmp >> (n * 8)) & 0xFF);
1194*4882a593Smuzhiyun 		}
1195*4882a593Smuzhiyun 		break;
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun /* Read data from the FIFO for an endpoint. This function is for endpoints (such
1200*4882a593Smuzhiyun  * as EP0) that don't use DMA. This function should only be called if a packet
1201*4882a593Smuzhiyun  * is known to be ready to read for the endpoint. Note that the endpoint must
1202*4882a593Smuzhiyun  * be selected in the protocol engine prior to this call. */
udc_read_hwep(struct lpc32xx_udc * udc,u32 hwep,u32 * data,u32 bytes)1203*4882a593Smuzhiyun static u32 udc_read_hwep(struct lpc32xx_udc *udc, u32 hwep, u32 *data,
1204*4882a593Smuzhiyun 			 u32 bytes)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	u32 tmpv;
1207*4882a593Smuzhiyun 	int to = 1000;
1208*4882a593Smuzhiyun 	u32 tmp, hwrep = ((hwep & 0x1E) << 1) | CTRL_RD_EN;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	/* Setup read of endpoint */
1211*4882a593Smuzhiyun 	writel(hwrep, USBD_CTRL(udc->udp_baseaddr));
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/* Wait until packet is ready */
1214*4882a593Smuzhiyun 	while ((((tmpv = readl(USBD_RXPLEN(udc->udp_baseaddr))) &
1215*4882a593Smuzhiyun 		 PKT_RDY) == 0)	&& (to > 0))
1216*4882a593Smuzhiyun 		to--;
1217*4882a593Smuzhiyun 	if (!to)
1218*4882a593Smuzhiyun 		dev_dbg(udc->dev, "No packet ready on FIFO EP read\n");
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* Mask out count */
1221*4882a593Smuzhiyun 	tmp = tmpv & PKT_LNGTH_MASK;
1222*4882a593Smuzhiyun 	if (bytes < tmp)
1223*4882a593Smuzhiyun 		tmp = bytes;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if ((tmp > 0) && (data != NULL))
1226*4882a593Smuzhiyun 		udc_pop_fifo(udc, (u8 *) data, tmp);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	writel(((hwep & 0x1E) << 1), USBD_CTRL(udc->udp_baseaddr));
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	/* Clear the buffer */
1231*4882a593Smuzhiyun 	udc_clr_buffer_hwep(udc, hwep);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	return tmp;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun /* Stuffs data into the FIFO, adjusts for alignment and data size */
udc_stuff_fifo(struct lpc32xx_udc * udc,u8 * data,u32 bytes)1237*4882a593Smuzhiyun static void udc_stuff_fifo(struct lpc32xx_udc *udc, u8 *data, u32 bytes)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	int n, i, bl;
1240*4882a593Smuzhiyun 	u16 *p16;
1241*4882a593Smuzhiyun 	u32 *p32, tmp, cbytes;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	/* Use optimal data transfer method based on source address and size */
1244*4882a593Smuzhiyun 	switch (((uintptr_t) data) & 0x3) {
1245*4882a593Smuzhiyun 	case 0: /* 32-bit aligned */
1246*4882a593Smuzhiyun 		p32 = (u32 *) data;
1247*4882a593Smuzhiyun 		cbytes = (bytes & ~0x3);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 		/* Copy 32-bit aligned data first */
1250*4882a593Smuzhiyun 		for (n = 0; n < cbytes; n += 4)
1251*4882a593Smuzhiyun 			writel(*p32++, USBD_TXDATA(udc->udp_baseaddr));
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 		/* Handle any remaining bytes */
1254*4882a593Smuzhiyun 		bl = bytes - cbytes;
1255*4882a593Smuzhiyun 		if (bl) {
1256*4882a593Smuzhiyun 			tmp = 0;
1257*4882a593Smuzhiyun 			for (n = 0; n < bl; n++)
1258*4882a593Smuzhiyun 				tmp |= data[cbytes + n] << (n * 8);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 			writel(tmp, USBD_TXDATA(udc->udp_baseaddr));
1261*4882a593Smuzhiyun 		}
1262*4882a593Smuzhiyun 		break;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	case 1: /* 8-bit aligned */
1265*4882a593Smuzhiyun 	case 3:
1266*4882a593Smuzhiyun 		/* Each byte has to be handled independently */
1267*4882a593Smuzhiyun 		for (n = 0; n < bytes; n += 4) {
1268*4882a593Smuzhiyun 			bl = bytes - n;
1269*4882a593Smuzhiyun 			if (bl > 4)
1270*4882a593Smuzhiyun 				bl = 4;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 			tmp = 0;
1273*4882a593Smuzhiyun 			for (i = 0; i < bl; i++)
1274*4882a593Smuzhiyun 				tmp |= data[n + i] << (i * 8);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 			writel(tmp, USBD_TXDATA(udc->udp_baseaddr));
1277*4882a593Smuzhiyun 		}
1278*4882a593Smuzhiyun 		break;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	case 2: /* 16-bit aligned */
1281*4882a593Smuzhiyun 		p16 = (u16 *) data;
1282*4882a593Smuzhiyun 		cbytes = (bytes & ~0x3);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 		/* Copy 32-bit aligned data first */
1285*4882a593Smuzhiyun 		for (n = 0; n < cbytes; n += 4) {
1286*4882a593Smuzhiyun 			tmp = *p16++ & 0xFFFF;
1287*4882a593Smuzhiyun 			tmp |= (*p16++ & 0xFFFF) << 16;
1288*4882a593Smuzhiyun 			writel(tmp, USBD_TXDATA(udc->udp_baseaddr));
1289*4882a593Smuzhiyun 		}
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 		/* Handle any remaining bytes */
1292*4882a593Smuzhiyun 		bl = bytes - cbytes;
1293*4882a593Smuzhiyun 		if (bl) {
1294*4882a593Smuzhiyun 			tmp = 0;
1295*4882a593Smuzhiyun 			for (n = 0; n < bl; n++)
1296*4882a593Smuzhiyun 				tmp |= data[cbytes + n] << (n * 8);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 			writel(tmp, USBD_TXDATA(udc->udp_baseaddr));
1299*4882a593Smuzhiyun 		}
1300*4882a593Smuzhiyun 		break;
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun /* Write data to the FIFO for an endpoint. This function is for endpoints (such
1305*4882a593Smuzhiyun  * as EP0) that don't use DMA. Note that the endpoint must be selected in the
1306*4882a593Smuzhiyun  * protocol engine prior to this call. */
udc_write_hwep(struct lpc32xx_udc * udc,u32 hwep,u32 * data,u32 bytes)1307*4882a593Smuzhiyun static void udc_write_hwep(struct lpc32xx_udc *udc, u32 hwep, u32 *data,
1308*4882a593Smuzhiyun 			   u32 bytes)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	u32 hwwep = ((hwep & 0x1E) << 1) | CTRL_WR_EN;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if ((bytes > 0) && (data == NULL))
1313*4882a593Smuzhiyun 		return;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	/* Setup write of endpoint */
1316*4882a593Smuzhiyun 	writel(hwwep, USBD_CTRL(udc->udp_baseaddr));
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	writel(bytes, USBD_TXPLEN(udc->udp_baseaddr));
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	/* Need at least 1 byte to trigger TX */
1321*4882a593Smuzhiyun 	if (bytes == 0)
1322*4882a593Smuzhiyun 		writel(0, USBD_TXDATA(udc->udp_baseaddr));
1323*4882a593Smuzhiyun 	else
1324*4882a593Smuzhiyun 		udc_stuff_fifo(udc, (u8 *) data, bytes);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	writel(((hwep & 0x1E) << 1), USBD_CTRL(udc->udp_baseaddr));
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	udc_val_buffer_hwep(udc, hwep);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun /* USB device reset - resets USB to a default state with just EP0
1332*4882a593Smuzhiyun    enabled */
uda_usb_reset(struct lpc32xx_udc * udc)1333*4882a593Smuzhiyun static void uda_usb_reset(struct lpc32xx_udc *udc)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun 	u32 i = 0;
1336*4882a593Smuzhiyun 	/* Re-init device controller and EP0 */
1337*4882a593Smuzhiyun 	udc_enable(udc);
1338*4882a593Smuzhiyun 	udc->gadget.speed = USB_SPEED_FULL;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	for (i = 1; i < NUM_ENDPOINTS; i++) {
1341*4882a593Smuzhiyun 		struct lpc32xx_ep *ep = &udc->ep[i];
1342*4882a593Smuzhiyun 		ep->req_pending = 0;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun /* Send a ZLP on EP0 */
udc_ep0_send_zlp(struct lpc32xx_udc * udc)1347*4882a593Smuzhiyun static void udc_ep0_send_zlp(struct lpc32xx_udc *udc)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	udc_write_hwep(udc, EP_IN, NULL, 0);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun /* Get current frame number */
udc_get_current_frame(struct lpc32xx_udc * udc)1353*4882a593Smuzhiyun static u16 udc_get_current_frame(struct lpc32xx_udc *udc)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 	u16 flo, fhi;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, CMD_RD_FRAME);
1358*4882a593Smuzhiyun 	flo = (u16) udc_protocol_cmd_r(udc, DAT_RD_FRAME);
1359*4882a593Smuzhiyun 	fhi = (u16) udc_protocol_cmd_r(udc, DAT_RD_FRAME);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	return (fhi << 8) | flo;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun /* Set the device as configured - enables all endpoints */
udc_set_device_configured(struct lpc32xx_udc * udc)1365*4882a593Smuzhiyun static inline void udc_set_device_configured(struct lpc32xx_udc *udc)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_CFG_DEV, DAT_WR_BYTE(CONF_DVICE));
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun /* Set the device as unconfigured - disables all endpoints */
udc_set_device_unconfigured(struct lpc32xx_udc * udc)1371*4882a593Smuzhiyun static inline void udc_set_device_unconfigured(struct lpc32xx_udc *udc)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	udc_protocol_cmd_data_w(udc, CMD_CFG_DEV, DAT_WR_BYTE(0));
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun /* reinit == restore initial software state */
udc_reinit(struct lpc32xx_udc * udc)1377*4882a593Smuzhiyun static void udc_reinit(struct lpc32xx_udc *udc)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	u32 i;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	INIT_LIST_HEAD(&udc->gadget.ep_list);
1382*4882a593Smuzhiyun 	INIT_LIST_HEAD(&udc->gadget.ep0->ep_list);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	for (i = 0; i < NUM_ENDPOINTS; i++) {
1385*4882a593Smuzhiyun 		struct lpc32xx_ep *ep = &udc->ep[i];
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 		if (i != 0)
1388*4882a593Smuzhiyun 			list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
1389*4882a593Smuzhiyun 		usb_ep_set_maxpacket_limit(&ep->ep, ep->maxpacket);
1390*4882a593Smuzhiyun 		INIT_LIST_HEAD(&ep->queue);
1391*4882a593Smuzhiyun 		ep->req_pending = 0;
1392*4882a593Smuzhiyun 	}
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	udc->ep0state = WAIT_FOR_SETUP;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun /* Must be called with lock */
done(struct lpc32xx_ep * ep,struct lpc32xx_request * req,int status)1398*4882a593Smuzhiyun static void done(struct lpc32xx_ep *ep, struct lpc32xx_request *req, int status)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = ep->udc;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	list_del_init(&req->queue);
1403*4882a593Smuzhiyun 	if (req->req.status == -EINPROGRESS)
1404*4882a593Smuzhiyun 		req->req.status = status;
1405*4882a593Smuzhiyun 	else
1406*4882a593Smuzhiyun 		status = req->req.status;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	if (ep->lep) {
1409*4882a593Smuzhiyun 		usb_gadget_unmap_request(&udc->gadget, &req->req, ep->is_in);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		/* Free DDs */
1412*4882a593Smuzhiyun 		udc_dd_free(udc, req->dd_desc_ptr);
1413*4882a593Smuzhiyun 	}
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (status && status != -ESHUTDOWN)
1416*4882a593Smuzhiyun 		ep_dbg(ep, "%s done %p, status %d\n", ep->ep.name, req, status);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	ep->req_pending = 0;
1419*4882a593Smuzhiyun 	spin_unlock(&udc->lock);
1420*4882a593Smuzhiyun 	usb_gadget_giveback_request(&ep->ep, &req->req);
1421*4882a593Smuzhiyun 	spin_lock(&udc->lock);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun /* Must be called with lock */
nuke(struct lpc32xx_ep * ep,int status)1425*4882a593Smuzhiyun static void nuke(struct lpc32xx_ep *ep, int status)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	while (!list_empty(&ep->queue)) {
1430*4882a593Smuzhiyun 		req = list_entry(ep->queue.next, struct lpc32xx_request, queue);
1431*4882a593Smuzhiyun 		done(ep, req, status);
1432*4882a593Smuzhiyun 	}
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	if (status == -ESHUTDOWN) {
1435*4882a593Smuzhiyun 		uda_disable_hwepint(ep->udc, ep->hwep_num);
1436*4882a593Smuzhiyun 		udc_disable_hwep(ep->udc, ep->hwep_num);
1437*4882a593Smuzhiyun 	}
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun /* IN endpoint 0 transfer */
udc_ep0_in_req(struct lpc32xx_udc * udc)1441*4882a593Smuzhiyun static int udc_ep0_in_req(struct lpc32xx_udc *udc)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1444*4882a593Smuzhiyun 	struct lpc32xx_ep *ep0 = &udc->ep[0];
1445*4882a593Smuzhiyun 	u32 tsend, ts = 0;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (list_empty(&ep0->queue))
1448*4882a593Smuzhiyun 		/* Nothing to send */
1449*4882a593Smuzhiyun 		return 0;
1450*4882a593Smuzhiyun 	else
1451*4882a593Smuzhiyun 		req = list_entry(ep0->queue.next, struct lpc32xx_request,
1452*4882a593Smuzhiyun 				 queue);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	tsend = ts = req->req.length - req->req.actual;
1455*4882a593Smuzhiyun 	if (ts == 0) {
1456*4882a593Smuzhiyun 		/* Send a ZLP */
1457*4882a593Smuzhiyun 		udc_ep0_send_zlp(udc);
1458*4882a593Smuzhiyun 		done(ep0, req, 0);
1459*4882a593Smuzhiyun 		return 1;
1460*4882a593Smuzhiyun 	} else if (ts > ep0->ep.maxpacket)
1461*4882a593Smuzhiyun 		ts = ep0->ep.maxpacket; /* Just send what we can */
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* Write data to the EP0 FIFO and start transfer */
1464*4882a593Smuzhiyun 	udc_write_hwep(udc, EP_IN, (req->req.buf + req->req.actual), ts);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	/* Increment data pointer */
1467*4882a593Smuzhiyun 	req->req.actual += ts;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	if (tsend >= ep0->ep.maxpacket)
1470*4882a593Smuzhiyun 		return 0; /* Stay in data transfer state */
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* Transfer request is complete */
1473*4882a593Smuzhiyun 	udc->ep0state = WAIT_FOR_SETUP;
1474*4882a593Smuzhiyun 	done(ep0, req, 0);
1475*4882a593Smuzhiyun 	return 1;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun /* OUT endpoint 0 transfer */
udc_ep0_out_req(struct lpc32xx_udc * udc)1479*4882a593Smuzhiyun static int udc_ep0_out_req(struct lpc32xx_udc *udc)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1482*4882a593Smuzhiyun 	struct lpc32xx_ep *ep0 = &udc->ep[0];
1483*4882a593Smuzhiyun 	u32 tr, bufferspace;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	if (list_empty(&ep0->queue))
1486*4882a593Smuzhiyun 		return 0;
1487*4882a593Smuzhiyun 	else
1488*4882a593Smuzhiyun 		req = list_entry(ep0->queue.next, struct lpc32xx_request,
1489*4882a593Smuzhiyun 				 queue);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	if (req) {
1492*4882a593Smuzhiyun 		if (req->req.length == 0) {
1493*4882a593Smuzhiyun 			/* Just dequeue request */
1494*4882a593Smuzhiyun 			done(ep0, req, 0);
1495*4882a593Smuzhiyun 			udc->ep0state = WAIT_FOR_SETUP;
1496*4882a593Smuzhiyun 			return 1;
1497*4882a593Smuzhiyun 		}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		/* Get data from FIFO */
1500*4882a593Smuzhiyun 		bufferspace = req->req.length - req->req.actual;
1501*4882a593Smuzhiyun 		if (bufferspace > ep0->ep.maxpacket)
1502*4882a593Smuzhiyun 			bufferspace = ep0->ep.maxpacket;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 		/* Copy data to buffer */
1505*4882a593Smuzhiyun 		prefetchw(req->req.buf + req->req.actual);
1506*4882a593Smuzhiyun 		tr = udc_read_hwep(udc, EP_OUT, req->req.buf + req->req.actual,
1507*4882a593Smuzhiyun 				   bufferspace);
1508*4882a593Smuzhiyun 		req->req.actual += bufferspace;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 		if (tr < ep0->ep.maxpacket) {
1511*4882a593Smuzhiyun 			/* This is the last packet */
1512*4882a593Smuzhiyun 			done(ep0, req, 0);
1513*4882a593Smuzhiyun 			udc->ep0state = WAIT_FOR_SETUP;
1514*4882a593Smuzhiyun 			return 1;
1515*4882a593Smuzhiyun 		}
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	return 0;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun /* Must be called with lock */
stop_activity(struct lpc32xx_udc * udc)1522*4882a593Smuzhiyun static void stop_activity(struct lpc32xx_udc *udc)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun 	struct usb_gadget_driver *driver = udc->driver;
1525*4882a593Smuzhiyun 	int i;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	if (udc->gadget.speed == USB_SPEED_UNKNOWN)
1528*4882a593Smuzhiyun 		driver = NULL;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	udc->gadget.speed = USB_SPEED_UNKNOWN;
1531*4882a593Smuzhiyun 	udc->suspended = 0;
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	for (i = 0; i < NUM_ENDPOINTS; i++) {
1534*4882a593Smuzhiyun 		struct lpc32xx_ep *ep = &udc->ep[i];
1535*4882a593Smuzhiyun 		nuke(ep, -ESHUTDOWN);
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 	if (driver) {
1538*4882a593Smuzhiyun 		spin_unlock(&udc->lock);
1539*4882a593Smuzhiyun 		driver->disconnect(&udc->gadget);
1540*4882a593Smuzhiyun 		spin_lock(&udc->lock);
1541*4882a593Smuzhiyun 	}
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	isp1301_pullup_enable(udc, 0, 0);
1544*4882a593Smuzhiyun 	udc_disable(udc);
1545*4882a593Smuzhiyun 	udc_reinit(udc);
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun /*
1549*4882a593Smuzhiyun  * Activate or kill host pullup
1550*4882a593Smuzhiyun  * Can be called with or without lock
1551*4882a593Smuzhiyun  */
pullup(struct lpc32xx_udc * udc,int is_on)1552*4882a593Smuzhiyun static void pullup(struct lpc32xx_udc *udc, int is_on)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	if (!udc->clocked)
1555*4882a593Smuzhiyun 		return;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	if (!udc->enabled || !udc->vbus)
1558*4882a593Smuzhiyun 		is_on = 0;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (is_on != udc->pullup)
1561*4882a593Smuzhiyun 		isp1301_pullup_enable(udc, is_on, 0);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun /* Must be called without lock */
lpc32xx_ep_disable(struct usb_ep * _ep)1565*4882a593Smuzhiyun static int lpc32xx_ep_disable(struct usb_ep *_ep)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun 	struct lpc32xx_ep *ep = container_of(_ep, struct lpc32xx_ep, ep);
1568*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = ep->udc;
1569*4882a593Smuzhiyun 	unsigned long	flags;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	if ((ep->hwep_num_base == 0) || (ep->hwep_num == 0))
1572*4882a593Smuzhiyun 		return -EINVAL;
1573*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	nuke(ep, -ESHUTDOWN);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	/* Clear all DMA statuses for this EP */
1578*4882a593Smuzhiyun 	udc_ep_dma_disable(udc, ep->hwep_num);
1579*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_EOTINTCLR(udc->udp_baseaddr));
1580*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_NDDRTINTCLR(udc->udp_baseaddr));
1581*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_SYSERRTINTCLR(udc->udp_baseaddr));
1582*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_DMARCLR(udc->udp_baseaddr));
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	/* Remove the DD pointer in the UDCA */
1585*4882a593Smuzhiyun 	udc->udca_v_base[ep->hwep_num] = 0;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	/* Disable and reset endpoint and interrupt */
1588*4882a593Smuzhiyun 	uda_clear_hwepint(udc, ep->hwep_num);
1589*4882a593Smuzhiyun 	udc_unrealize_hwep(udc, ep->hwep_num);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	ep->hwep_num = 0;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	atomic_dec(&udc->enabled_ep_cnt);
1596*4882a593Smuzhiyun 	wake_up(&udc->ep_disable_wait_queue);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	return 0;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun /* Must be called without lock */
lpc32xx_ep_enable(struct usb_ep * _ep,const struct usb_endpoint_descriptor * desc)1602*4882a593Smuzhiyun static int lpc32xx_ep_enable(struct usb_ep *_ep,
1603*4882a593Smuzhiyun 			     const struct usb_endpoint_descriptor *desc)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun 	struct lpc32xx_ep *ep = container_of(_ep, struct lpc32xx_ep, ep);
1606*4882a593Smuzhiyun 	struct lpc32xx_udc *udc;
1607*4882a593Smuzhiyun 	u16 maxpacket;
1608*4882a593Smuzhiyun 	u32 tmp;
1609*4882a593Smuzhiyun 	unsigned long flags;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	/* Verify EP data */
1612*4882a593Smuzhiyun 	if ((!_ep) || (!ep) || (!desc) ||
1613*4882a593Smuzhiyun 	    (desc->bDescriptorType != USB_DT_ENDPOINT))
1614*4882a593Smuzhiyun 		return -EINVAL;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	udc = ep->udc;
1617*4882a593Smuzhiyun 	maxpacket = usb_endpoint_maxp(desc);
1618*4882a593Smuzhiyun 	if ((maxpacket == 0) || (maxpacket > ep->maxpacket)) {
1619*4882a593Smuzhiyun 		dev_dbg(udc->dev, "bad ep descriptor's packet size\n");
1620*4882a593Smuzhiyun 		return -EINVAL;
1621*4882a593Smuzhiyun 	}
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	/* Don't touch EP0 */
1624*4882a593Smuzhiyun 	if (ep->hwep_num_base == 0) {
1625*4882a593Smuzhiyun 		dev_dbg(udc->dev, "Can't re-enable EP0!!!\n");
1626*4882a593Smuzhiyun 		return -EINVAL;
1627*4882a593Smuzhiyun 	}
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	/* Is driver ready? */
1630*4882a593Smuzhiyun 	if ((!udc->driver) || (udc->gadget.speed == USB_SPEED_UNKNOWN)) {
1631*4882a593Smuzhiyun 		dev_dbg(udc->dev, "bogus device state\n");
1632*4882a593Smuzhiyun 		return -ESHUTDOWN;
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	tmp = desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK;
1636*4882a593Smuzhiyun 	switch (tmp) {
1637*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
1638*4882a593Smuzhiyun 		return -EINVAL;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1641*4882a593Smuzhiyun 		if (maxpacket > ep->maxpacket) {
1642*4882a593Smuzhiyun 			dev_dbg(udc->dev,
1643*4882a593Smuzhiyun 				"Bad INT endpoint maxpacket %d\n", maxpacket);
1644*4882a593Smuzhiyun 			return -EINVAL;
1645*4882a593Smuzhiyun 		}
1646*4882a593Smuzhiyun 		break;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1649*4882a593Smuzhiyun 		switch (maxpacket) {
1650*4882a593Smuzhiyun 		case 8:
1651*4882a593Smuzhiyun 		case 16:
1652*4882a593Smuzhiyun 		case 32:
1653*4882a593Smuzhiyun 		case 64:
1654*4882a593Smuzhiyun 			break;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 		default:
1657*4882a593Smuzhiyun 			dev_dbg(udc->dev,
1658*4882a593Smuzhiyun 				"Bad BULK endpoint maxpacket %d\n", maxpacket);
1659*4882a593Smuzhiyun 			return -EINVAL;
1660*4882a593Smuzhiyun 		}
1661*4882a593Smuzhiyun 		break;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
1664*4882a593Smuzhiyun 		break;
1665*4882a593Smuzhiyun 	}
1666*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	/* Initialize endpoint to match the selected descriptor */
1669*4882a593Smuzhiyun 	ep->is_in = (desc->bEndpointAddress & USB_DIR_IN) != 0;
1670*4882a593Smuzhiyun 	ep->ep.maxpacket = maxpacket;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	/* Map hardware endpoint from base and direction */
1673*4882a593Smuzhiyun 	if (ep->is_in)
1674*4882a593Smuzhiyun 		/* IN endpoints are offset 1 from the OUT endpoint */
1675*4882a593Smuzhiyun 		ep->hwep_num = ep->hwep_num_base + EP_IN;
1676*4882a593Smuzhiyun 	else
1677*4882a593Smuzhiyun 		ep->hwep_num = ep->hwep_num_base;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	ep_dbg(ep, "EP enabled: %s, HW:%d, MP:%d IN:%d\n", ep->ep.name,
1680*4882a593Smuzhiyun 	       ep->hwep_num, maxpacket, (ep->is_in == 1));
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	/* Realize the endpoint, interrupt is enabled later when
1683*4882a593Smuzhiyun 	 * buffers are queued, IN EPs will NAK until buffers are ready */
1684*4882a593Smuzhiyun 	udc_realize_hwep(udc, ep->hwep_num, ep->ep.maxpacket);
1685*4882a593Smuzhiyun 	udc_clr_buffer_hwep(udc, ep->hwep_num);
1686*4882a593Smuzhiyun 	uda_disable_hwepint(udc, ep->hwep_num);
1687*4882a593Smuzhiyun 	udc_clrstall_hwep(udc, ep->hwep_num);
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	/* Clear all DMA statuses for this EP */
1690*4882a593Smuzhiyun 	udc_ep_dma_disable(udc, ep->hwep_num);
1691*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_EOTINTCLR(udc->udp_baseaddr));
1692*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_NDDRTINTCLR(udc->udp_baseaddr));
1693*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_SYSERRTINTCLR(udc->udp_baseaddr));
1694*4882a593Smuzhiyun 	writel(1 << ep->hwep_num, USBD_DMARCLR(udc->udp_baseaddr));
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	atomic_inc(&udc->enabled_ep_cnt);
1699*4882a593Smuzhiyun 	return 0;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun /*
1703*4882a593Smuzhiyun  * Allocate a USB request list
1704*4882a593Smuzhiyun  * Can be called with or without lock
1705*4882a593Smuzhiyun  */
lpc32xx_ep_alloc_request(struct usb_ep * _ep,gfp_t gfp_flags)1706*4882a593Smuzhiyun static struct usb_request *lpc32xx_ep_alloc_request(struct usb_ep *_ep,
1707*4882a593Smuzhiyun 						    gfp_t gfp_flags)
1708*4882a593Smuzhiyun {
1709*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	req = kzalloc(sizeof(struct lpc32xx_request), gfp_flags);
1712*4882a593Smuzhiyun 	if (!req)
1713*4882a593Smuzhiyun 		return NULL;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	INIT_LIST_HEAD(&req->queue);
1716*4882a593Smuzhiyun 	return &req->req;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun /*
1720*4882a593Smuzhiyun  * De-allocate a USB request list
1721*4882a593Smuzhiyun  * Can be called with or without lock
1722*4882a593Smuzhiyun  */
lpc32xx_ep_free_request(struct usb_ep * _ep,struct usb_request * _req)1723*4882a593Smuzhiyun static void lpc32xx_ep_free_request(struct usb_ep *_ep,
1724*4882a593Smuzhiyun 				    struct usb_request *_req)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	req = container_of(_req, struct lpc32xx_request, req);
1729*4882a593Smuzhiyun 	BUG_ON(!list_empty(&req->queue));
1730*4882a593Smuzhiyun 	kfree(req);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun /* Must be called without lock */
lpc32xx_ep_queue(struct usb_ep * _ep,struct usb_request * _req,gfp_t gfp_flags)1734*4882a593Smuzhiyun static int lpc32xx_ep_queue(struct usb_ep *_ep,
1735*4882a593Smuzhiyun 			    struct usb_request *_req, gfp_t gfp_flags)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1738*4882a593Smuzhiyun 	struct lpc32xx_ep *ep;
1739*4882a593Smuzhiyun 	struct lpc32xx_udc *udc;
1740*4882a593Smuzhiyun 	unsigned long flags;
1741*4882a593Smuzhiyun 	int status = 0;
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	req = container_of(_req, struct lpc32xx_request, req);
1744*4882a593Smuzhiyun 	ep = container_of(_ep, struct lpc32xx_ep, ep);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	if (!_ep || !_req || !_req->complete || !_req->buf ||
1747*4882a593Smuzhiyun 	    !list_empty(&req->queue))
1748*4882a593Smuzhiyun 		return -EINVAL;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	udc = ep->udc;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	if (udc->gadget.speed == USB_SPEED_UNKNOWN)
1753*4882a593Smuzhiyun 		return -EPIPE;
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	if (ep->lep) {
1756*4882a593Smuzhiyun 		struct lpc32xx_usbd_dd_gad *dd;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 		status = usb_gadget_map_request(&udc->gadget, _req, ep->is_in);
1759*4882a593Smuzhiyun 		if (status)
1760*4882a593Smuzhiyun 			return status;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 		/* For the request, build a list of DDs */
1763*4882a593Smuzhiyun 		dd = udc_dd_alloc(udc);
1764*4882a593Smuzhiyun 		if (!dd) {
1765*4882a593Smuzhiyun 			/* Error allocating DD */
1766*4882a593Smuzhiyun 			return -ENOMEM;
1767*4882a593Smuzhiyun 		}
1768*4882a593Smuzhiyun 		req->dd_desc_ptr = dd;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 		/* Setup the DMA descriptor */
1771*4882a593Smuzhiyun 		dd->dd_next_phy = dd->dd_next_v = 0;
1772*4882a593Smuzhiyun 		dd->dd_buffer_addr = req->req.dma;
1773*4882a593Smuzhiyun 		dd->dd_status = 0;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 		/* Special handling for ISO EPs */
1776*4882a593Smuzhiyun 		if (ep->eptype == EP_ISO_TYPE) {
1777*4882a593Smuzhiyun 			dd->dd_setup = DD_SETUP_ISO_EP |
1778*4882a593Smuzhiyun 				DD_SETUP_PACKETLEN(0) |
1779*4882a593Smuzhiyun 				DD_SETUP_DMALENBYTES(1);
1780*4882a593Smuzhiyun 			dd->dd_iso_ps_mem_addr = dd->this_dma + 24;
1781*4882a593Smuzhiyun 			if (ep->is_in)
1782*4882a593Smuzhiyun 				dd->iso_status[0] = req->req.length;
1783*4882a593Smuzhiyun 			else
1784*4882a593Smuzhiyun 				dd->iso_status[0] = 0;
1785*4882a593Smuzhiyun 		} else
1786*4882a593Smuzhiyun 			dd->dd_setup = DD_SETUP_PACKETLEN(ep->ep.maxpacket) |
1787*4882a593Smuzhiyun 				DD_SETUP_DMALENBYTES(req->req.length);
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	ep_dbg(ep, "%s queue req %p len %d buf %p (in=%d) z=%d\n", _ep->name,
1791*4882a593Smuzhiyun 	       _req, _req->length, _req->buf, ep->is_in, _req->zero);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	_req->status = -EINPROGRESS;
1796*4882a593Smuzhiyun 	_req->actual = 0;
1797*4882a593Smuzhiyun 	req->send_zlp = _req->zero;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	/* Kickstart empty queues */
1800*4882a593Smuzhiyun 	if (list_empty(&ep->queue)) {
1801*4882a593Smuzhiyun 		list_add_tail(&req->queue, &ep->queue);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 		if (ep->hwep_num_base == 0) {
1804*4882a593Smuzhiyun 			/* Handle expected data direction */
1805*4882a593Smuzhiyun 			if (ep->is_in) {
1806*4882a593Smuzhiyun 				/* IN packet to host */
1807*4882a593Smuzhiyun 				udc->ep0state = DATA_IN;
1808*4882a593Smuzhiyun 				status = udc_ep0_in_req(udc);
1809*4882a593Smuzhiyun 			} else {
1810*4882a593Smuzhiyun 				/* OUT packet from host */
1811*4882a593Smuzhiyun 				udc->ep0state = DATA_OUT;
1812*4882a593Smuzhiyun 				status = udc_ep0_out_req(udc);
1813*4882a593Smuzhiyun 			}
1814*4882a593Smuzhiyun 		} else if (ep->is_in) {
1815*4882a593Smuzhiyun 			/* IN packet to host and kick off transfer */
1816*4882a593Smuzhiyun 			if (!ep->req_pending)
1817*4882a593Smuzhiyun 				udc_ep_in_req_dma(udc, ep);
1818*4882a593Smuzhiyun 		} else
1819*4882a593Smuzhiyun 			/* OUT packet from host and kick off list */
1820*4882a593Smuzhiyun 			if (!ep->req_pending)
1821*4882a593Smuzhiyun 				udc_ep_out_req_dma(udc, ep);
1822*4882a593Smuzhiyun 	} else
1823*4882a593Smuzhiyun 		list_add_tail(&req->queue, &ep->queue);
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	return (status < 0) ? status : 0;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun /* Must be called without lock */
lpc32xx_ep_dequeue(struct usb_ep * _ep,struct usb_request * _req)1831*4882a593Smuzhiyun static int lpc32xx_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun 	struct lpc32xx_ep *ep;
1834*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1835*4882a593Smuzhiyun 	unsigned long flags;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	ep = container_of(_ep, struct lpc32xx_ep, ep);
1838*4882a593Smuzhiyun 	if (!_ep || ep->hwep_num_base == 0)
1839*4882a593Smuzhiyun 		return -EINVAL;
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	spin_lock_irqsave(&ep->udc->lock, flags);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	/* make sure it's actually queued on this endpoint */
1844*4882a593Smuzhiyun 	list_for_each_entry(req, &ep->queue, queue) {
1845*4882a593Smuzhiyun 		if (&req->req == _req)
1846*4882a593Smuzhiyun 			break;
1847*4882a593Smuzhiyun 	}
1848*4882a593Smuzhiyun 	if (&req->req != _req) {
1849*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ep->udc->lock, flags);
1850*4882a593Smuzhiyun 		return -EINVAL;
1851*4882a593Smuzhiyun 	}
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	done(ep, req, -ECONNRESET);
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ep->udc->lock, flags);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	return 0;
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun /* Must be called without lock */
lpc32xx_ep_set_halt(struct usb_ep * _ep,int value)1861*4882a593Smuzhiyun static int lpc32xx_ep_set_halt(struct usb_ep *_ep, int value)
1862*4882a593Smuzhiyun {
1863*4882a593Smuzhiyun 	struct lpc32xx_ep *ep = container_of(_ep, struct lpc32xx_ep, ep);
1864*4882a593Smuzhiyun 	struct lpc32xx_udc *udc;
1865*4882a593Smuzhiyun 	unsigned long flags;
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	if ((!ep) || (ep->hwep_num <= 1))
1868*4882a593Smuzhiyun 		return -EINVAL;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	/* Don't halt an IN EP */
1871*4882a593Smuzhiyun 	if (ep->is_in)
1872*4882a593Smuzhiyun 		return -EAGAIN;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	udc = ep->udc;
1875*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	if (value == 1) {
1878*4882a593Smuzhiyun 		/* stall */
1879*4882a593Smuzhiyun 		udc_protocol_cmd_data_w(udc, CMD_SET_EP_STAT(ep->hwep_num),
1880*4882a593Smuzhiyun 					DAT_WR_BYTE(EP_STAT_ST));
1881*4882a593Smuzhiyun 	} else {
1882*4882a593Smuzhiyun 		/* End stall */
1883*4882a593Smuzhiyun 		ep->wedge = 0;
1884*4882a593Smuzhiyun 		udc_protocol_cmd_data_w(udc, CMD_SET_EP_STAT(ep->hwep_num),
1885*4882a593Smuzhiyun 					DAT_WR_BYTE(0));
1886*4882a593Smuzhiyun 	}
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	return 0;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun /* set the halt feature and ignores clear requests */
lpc32xx_ep_set_wedge(struct usb_ep * _ep)1894*4882a593Smuzhiyun static int lpc32xx_ep_set_wedge(struct usb_ep *_ep)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun 	struct lpc32xx_ep *ep = container_of(_ep, struct lpc32xx_ep, ep);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	if (!_ep || !ep->udc)
1899*4882a593Smuzhiyun 		return -EINVAL;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	ep->wedge = 1;
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	return usb_ep_set_halt(_ep);
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun static const struct usb_ep_ops lpc32xx_ep_ops = {
1907*4882a593Smuzhiyun 	.enable		= lpc32xx_ep_enable,
1908*4882a593Smuzhiyun 	.disable	= lpc32xx_ep_disable,
1909*4882a593Smuzhiyun 	.alloc_request	= lpc32xx_ep_alloc_request,
1910*4882a593Smuzhiyun 	.free_request	= lpc32xx_ep_free_request,
1911*4882a593Smuzhiyun 	.queue		= lpc32xx_ep_queue,
1912*4882a593Smuzhiyun 	.dequeue	= lpc32xx_ep_dequeue,
1913*4882a593Smuzhiyun 	.set_halt	= lpc32xx_ep_set_halt,
1914*4882a593Smuzhiyun 	.set_wedge	= lpc32xx_ep_set_wedge,
1915*4882a593Smuzhiyun };
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun /* Send a ZLP on a non-0 IN EP */
udc_send_in_zlp(struct lpc32xx_udc * udc,struct lpc32xx_ep * ep)1918*4882a593Smuzhiyun static void udc_send_in_zlp(struct lpc32xx_udc *udc, struct lpc32xx_ep *ep)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun 	/* Clear EP status */
1921*4882a593Smuzhiyun 	udc_clearep_getsts(udc, ep->hwep_num);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	/* Send ZLP via FIFO mechanism */
1924*4882a593Smuzhiyun 	udc_write_hwep(udc, ep->hwep_num, NULL, 0);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun /*
1928*4882a593Smuzhiyun  * Handle EP completion for ZLP
1929*4882a593Smuzhiyun  * This function will only be called when a delayed ZLP needs to be sent out
1930*4882a593Smuzhiyun  * after a DMA transfer has filled both buffers.
1931*4882a593Smuzhiyun  */
udc_handle_eps(struct lpc32xx_udc * udc,struct lpc32xx_ep * ep)1932*4882a593Smuzhiyun static void udc_handle_eps(struct lpc32xx_udc *udc, struct lpc32xx_ep *ep)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun 	u32 epstatus;
1935*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	if (ep->hwep_num <= 0)
1938*4882a593Smuzhiyun 		return;
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	uda_clear_hwepint(udc, ep->hwep_num);
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	/* If this interrupt isn't enabled, return now */
1943*4882a593Smuzhiyun 	if (!(udc->enabled_hwepints & (1 << ep->hwep_num)))
1944*4882a593Smuzhiyun 		return;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	/* Get endpoint status */
1947*4882a593Smuzhiyun 	epstatus = udc_clearep_getsts(udc, ep->hwep_num);
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	/*
1950*4882a593Smuzhiyun 	 * This should never happen, but protect against writing to the
1951*4882a593Smuzhiyun 	 * buffer when full.
1952*4882a593Smuzhiyun 	 */
1953*4882a593Smuzhiyun 	if (epstatus & EP_SEL_F)
1954*4882a593Smuzhiyun 		return;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	if (ep->is_in) {
1957*4882a593Smuzhiyun 		udc_send_in_zlp(udc, ep);
1958*4882a593Smuzhiyun 		uda_disable_hwepint(udc, ep->hwep_num);
1959*4882a593Smuzhiyun 	} else
1960*4882a593Smuzhiyun 		return;
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	/* If there isn't a request waiting, something went wrong */
1963*4882a593Smuzhiyun 	req = list_entry(ep->queue.next, struct lpc32xx_request, queue);
1964*4882a593Smuzhiyun 	if (req) {
1965*4882a593Smuzhiyun 		done(ep, req, 0);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 		/* Start another request if ready */
1968*4882a593Smuzhiyun 		if (!list_empty(&ep->queue)) {
1969*4882a593Smuzhiyun 			if (ep->is_in)
1970*4882a593Smuzhiyun 				udc_ep_in_req_dma(udc, ep);
1971*4882a593Smuzhiyun 			else
1972*4882a593Smuzhiyun 				udc_ep_out_req_dma(udc, ep);
1973*4882a593Smuzhiyun 		} else
1974*4882a593Smuzhiyun 			ep->req_pending = 0;
1975*4882a593Smuzhiyun 	}
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun /* DMA end of transfer completion */
udc_handle_dma_ep(struct lpc32xx_udc * udc,struct lpc32xx_ep * ep)1980*4882a593Smuzhiyun static void udc_handle_dma_ep(struct lpc32xx_udc *udc, struct lpc32xx_ep *ep)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun 	u32 status;
1983*4882a593Smuzhiyun 	struct lpc32xx_request *req;
1984*4882a593Smuzhiyun 	struct lpc32xx_usbd_dd_gad *dd;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_DEBUG_FILES
1987*4882a593Smuzhiyun 	ep->totalints++;
1988*4882a593Smuzhiyun #endif
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	req = list_entry(ep->queue.next, struct lpc32xx_request, queue);
1991*4882a593Smuzhiyun 	if (!req) {
1992*4882a593Smuzhiyun 		ep_err(ep, "DMA interrupt on no req!\n");
1993*4882a593Smuzhiyun 		return;
1994*4882a593Smuzhiyun 	}
1995*4882a593Smuzhiyun 	dd = req->dd_desc_ptr;
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	/* DMA descriptor should always be retired for this call */
1998*4882a593Smuzhiyun 	if (!(dd->dd_status & DD_STATUS_DD_RETIRED))
1999*4882a593Smuzhiyun 		ep_warn(ep, "DMA descriptor did not retire\n");
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	/* Disable DMA */
2002*4882a593Smuzhiyun 	udc_ep_dma_disable(udc, ep->hwep_num);
2003*4882a593Smuzhiyun 	writel((1 << ep->hwep_num), USBD_EOTINTCLR(udc->udp_baseaddr));
2004*4882a593Smuzhiyun 	writel((1 << ep->hwep_num), USBD_NDDRTINTCLR(udc->udp_baseaddr));
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	/* System error? */
2007*4882a593Smuzhiyun 	if (readl(USBD_SYSERRTINTST(udc->udp_baseaddr)) &
2008*4882a593Smuzhiyun 	    (1 << ep->hwep_num)) {
2009*4882a593Smuzhiyun 		writel((1 << ep->hwep_num),
2010*4882a593Smuzhiyun 			     USBD_SYSERRTINTCLR(udc->udp_baseaddr));
2011*4882a593Smuzhiyun 		ep_err(ep, "AHB critical error!\n");
2012*4882a593Smuzhiyun 		ep->req_pending = 0;
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 		/* The error could have occurred on a packet of a multipacket
2015*4882a593Smuzhiyun 		 * transfer, so recovering the transfer is not possible. Close
2016*4882a593Smuzhiyun 		 * the request with an error */
2017*4882a593Smuzhiyun 		done(ep, req, -ECONNABORTED);
2018*4882a593Smuzhiyun 		return;
2019*4882a593Smuzhiyun 	}
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	/* Handle the current DD's status */
2022*4882a593Smuzhiyun 	status = dd->dd_status;
2023*4882a593Smuzhiyun 	switch (status & DD_STATUS_STS_MASK) {
2024*4882a593Smuzhiyun 	case DD_STATUS_STS_NS:
2025*4882a593Smuzhiyun 		/* DD not serviced? This shouldn't happen! */
2026*4882a593Smuzhiyun 		ep->req_pending = 0;
2027*4882a593Smuzhiyun 		ep_err(ep, "DMA critical EP error: DD not serviced (0x%x)!\n",
2028*4882a593Smuzhiyun 		       status);
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 		done(ep, req, -ECONNABORTED);
2031*4882a593Smuzhiyun 		return;
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	case DD_STATUS_STS_BS:
2034*4882a593Smuzhiyun 		/* Interrupt only fires on EOT - This shouldn't happen! */
2035*4882a593Smuzhiyun 		ep->req_pending = 0;
2036*4882a593Smuzhiyun 		ep_err(ep, "DMA critical EP error: EOT prior to service completion (0x%x)!\n",
2037*4882a593Smuzhiyun 		       status);
2038*4882a593Smuzhiyun 		done(ep, req, -ECONNABORTED);
2039*4882a593Smuzhiyun 		return;
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	case DD_STATUS_STS_NC:
2042*4882a593Smuzhiyun 	case DD_STATUS_STS_DUR:
2043*4882a593Smuzhiyun 		/* Really just a short packet, not an underrun */
2044*4882a593Smuzhiyun 		/* This is a good status and what we expect */
2045*4882a593Smuzhiyun 		break;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	default:
2048*4882a593Smuzhiyun 		/* Data overrun, system error, or unknown */
2049*4882a593Smuzhiyun 		ep->req_pending = 0;
2050*4882a593Smuzhiyun 		ep_err(ep, "DMA critical EP error: System error (0x%x)!\n",
2051*4882a593Smuzhiyun 		       status);
2052*4882a593Smuzhiyun 		done(ep, req, -ECONNABORTED);
2053*4882a593Smuzhiyun 		return;
2054*4882a593Smuzhiyun 	}
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	/* ISO endpoints are handled differently */
2057*4882a593Smuzhiyun 	if (ep->eptype == EP_ISO_TYPE) {
2058*4882a593Smuzhiyun 		if (ep->is_in)
2059*4882a593Smuzhiyun 			req->req.actual = req->req.length;
2060*4882a593Smuzhiyun 		else
2061*4882a593Smuzhiyun 			req->req.actual = dd->iso_status[0] & 0xFFFF;
2062*4882a593Smuzhiyun 	} else
2063*4882a593Smuzhiyun 		req->req.actual += DD_STATUS_CURDMACNT(status);
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	/* Send a ZLP if necessary. This will be done for non-int
2066*4882a593Smuzhiyun 	 * packets which have a size that is a divisor of MAXP */
2067*4882a593Smuzhiyun 	if (req->send_zlp) {
2068*4882a593Smuzhiyun 		/*
2069*4882a593Smuzhiyun 		 * If at least 1 buffer is available, send the ZLP now.
2070*4882a593Smuzhiyun 		 * Otherwise, the ZLP send needs to be deferred until a
2071*4882a593Smuzhiyun 		 * buffer is available.
2072*4882a593Smuzhiyun 		 */
2073*4882a593Smuzhiyun 		if (udc_clearep_getsts(udc, ep->hwep_num) & EP_SEL_F) {
2074*4882a593Smuzhiyun 			udc_clearep_getsts(udc, ep->hwep_num);
2075*4882a593Smuzhiyun 			uda_enable_hwepint(udc, ep->hwep_num);
2076*4882a593Smuzhiyun 			udc_clearep_getsts(udc, ep->hwep_num);
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 			/* Let the EP interrupt handle the ZLP */
2079*4882a593Smuzhiyun 			return;
2080*4882a593Smuzhiyun 		} else
2081*4882a593Smuzhiyun 			udc_send_in_zlp(udc, ep);
2082*4882a593Smuzhiyun 	}
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	/* Transfer request is complete */
2085*4882a593Smuzhiyun 	done(ep, req, 0);
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	/* Start another request if ready */
2088*4882a593Smuzhiyun 	udc_clearep_getsts(udc, ep->hwep_num);
2089*4882a593Smuzhiyun 	if (!list_empty((&ep->queue))) {
2090*4882a593Smuzhiyun 		if (ep->is_in)
2091*4882a593Smuzhiyun 			udc_ep_in_req_dma(udc, ep);
2092*4882a593Smuzhiyun 		else
2093*4882a593Smuzhiyun 			udc_ep_out_req_dma(udc, ep);
2094*4882a593Smuzhiyun 	} else
2095*4882a593Smuzhiyun 		ep->req_pending = 0;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun /*
2100*4882a593Smuzhiyun  *
2101*4882a593Smuzhiyun  * Endpoint 0 functions
2102*4882a593Smuzhiyun  *
2103*4882a593Smuzhiyun  */
udc_handle_dev(struct lpc32xx_udc * udc)2104*4882a593Smuzhiyun static void udc_handle_dev(struct lpc32xx_udc *udc)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun 	u32 tmp;
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	udc_protocol_cmd_w(udc, CMD_GET_DEV_STAT);
2109*4882a593Smuzhiyun 	tmp = udc_protocol_cmd_r(udc, DAT_GET_DEV_STAT);
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	if (tmp & DEV_RST)
2112*4882a593Smuzhiyun 		uda_usb_reset(udc);
2113*4882a593Smuzhiyun 	else if (tmp & DEV_CON_CH)
2114*4882a593Smuzhiyun 		uda_power_event(udc, (tmp & DEV_CON));
2115*4882a593Smuzhiyun 	else if (tmp & DEV_SUS_CH) {
2116*4882a593Smuzhiyun 		if (tmp & DEV_SUS) {
2117*4882a593Smuzhiyun 			if (udc->vbus == 0)
2118*4882a593Smuzhiyun 				stop_activity(udc);
2119*4882a593Smuzhiyun 			else if ((udc->gadget.speed != USB_SPEED_UNKNOWN) &&
2120*4882a593Smuzhiyun 				 udc->driver) {
2121*4882a593Smuzhiyun 				/* Power down transceiver */
2122*4882a593Smuzhiyun 				udc->poweron = 0;
2123*4882a593Smuzhiyun 				schedule_work(&udc->pullup_job);
2124*4882a593Smuzhiyun 				uda_resm_susp_event(udc, 1);
2125*4882a593Smuzhiyun 			}
2126*4882a593Smuzhiyun 		} else if ((udc->gadget.speed != USB_SPEED_UNKNOWN) &&
2127*4882a593Smuzhiyun 			   udc->driver && udc->vbus) {
2128*4882a593Smuzhiyun 			uda_resm_susp_event(udc, 0);
2129*4882a593Smuzhiyun 			/* Power up transceiver */
2130*4882a593Smuzhiyun 			udc->poweron = 1;
2131*4882a593Smuzhiyun 			schedule_work(&udc->pullup_job);
2132*4882a593Smuzhiyun 		}
2133*4882a593Smuzhiyun 	}
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun 
udc_get_status(struct lpc32xx_udc * udc,u16 reqtype,u16 wIndex)2136*4882a593Smuzhiyun static int udc_get_status(struct lpc32xx_udc *udc, u16 reqtype, u16 wIndex)
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun 	struct lpc32xx_ep *ep;
2139*4882a593Smuzhiyun 	u32 ep0buff = 0, tmp;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	switch (reqtype & USB_RECIP_MASK) {
2142*4882a593Smuzhiyun 	case USB_RECIP_INTERFACE:
2143*4882a593Smuzhiyun 		break; /* Not supported */
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	case USB_RECIP_DEVICE:
2146*4882a593Smuzhiyun 		ep0buff = udc->gadget.is_selfpowered;
2147*4882a593Smuzhiyun 		if (udc->dev_status & (1 << USB_DEVICE_REMOTE_WAKEUP))
2148*4882a593Smuzhiyun 			ep0buff |= (1 << USB_DEVICE_REMOTE_WAKEUP);
2149*4882a593Smuzhiyun 		break;
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	case USB_RECIP_ENDPOINT:
2152*4882a593Smuzhiyun 		tmp = wIndex & USB_ENDPOINT_NUMBER_MASK;
2153*4882a593Smuzhiyun 		ep = &udc->ep[tmp];
2154*4882a593Smuzhiyun 		if ((tmp == 0) || (tmp >= NUM_ENDPOINTS))
2155*4882a593Smuzhiyun 			return -EOPNOTSUPP;
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 		if (wIndex & USB_DIR_IN) {
2158*4882a593Smuzhiyun 			if (!ep->is_in)
2159*4882a593Smuzhiyun 				return -EOPNOTSUPP; /* Something's wrong */
2160*4882a593Smuzhiyun 		} else if (ep->is_in)
2161*4882a593Smuzhiyun 			return -EOPNOTSUPP; /* Not an IN endpoint */
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 		/* Get status of the endpoint */
2164*4882a593Smuzhiyun 		udc_protocol_cmd_w(udc, CMD_SEL_EP(ep->hwep_num));
2165*4882a593Smuzhiyun 		tmp = udc_protocol_cmd_r(udc, DAT_SEL_EP(ep->hwep_num));
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 		if (tmp & EP_SEL_ST)
2168*4882a593Smuzhiyun 			ep0buff = (1 << USB_ENDPOINT_HALT);
2169*4882a593Smuzhiyun 		else
2170*4882a593Smuzhiyun 			ep0buff = 0;
2171*4882a593Smuzhiyun 		break;
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	default:
2174*4882a593Smuzhiyun 		break;
2175*4882a593Smuzhiyun 	}
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	/* Return data */
2178*4882a593Smuzhiyun 	udc_write_hwep(udc, EP_IN, &ep0buff, 2);
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	return 0;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun 
udc_handle_ep0_setup(struct lpc32xx_udc * udc)2183*4882a593Smuzhiyun static void udc_handle_ep0_setup(struct lpc32xx_udc *udc)
2184*4882a593Smuzhiyun {
2185*4882a593Smuzhiyun 	struct lpc32xx_ep *ep, *ep0 = &udc->ep[0];
2186*4882a593Smuzhiyun 	struct usb_ctrlrequest ctrlpkt;
2187*4882a593Smuzhiyun 	int i, bytes;
2188*4882a593Smuzhiyun 	u16 wIndex, wValue, reqtype, req, tmp;
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	/* Nuke previous transfers */
2191*4882a593Smuzhiyun 	nuke(ep0, -EPROTO);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	/* Get setup packet */
2194*4882a593Smuzhiyun 	bytes = udc_read_hwep(udc, EP_OUT, (u32 *) &ctrlpkt, 8);
2195*4882a593Smuzhiyun 	if (bytes != 8) {
2196*4882a593Smuzhiyun 		ep_warn(ep0, "Incorrectly sized setup packet (s/b 8, is %d)!\n",
2197*4882a593Smuzhiyun 			bytes);
2198*4882a593Smuzhiyun 		return;
2199*4882a593Smuzhiyun 	}
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun 	/* Native endianness */
2202*4882a593Smuzhiyun 	wIndex = le16_to_cpu(ctrlpkt.wIndex);
2203*4882a593Smuzhiyun 	wValue = le16_to_cpu(ctrlpkt.wValue);
2204*4882a593Smuzhiyun 	reqtype = le16_to_cpu(ctrlpkt.bRequestType);
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	/* Set direction of EP0 */
2207*4882a593Smuzhiyun 	if (likely(reqtype & USB_DIR_IN))
2208*4882a593Smuzhiyun 		ep0->is_in = 1;
2209*4882a593Smuzhiyun 	else
2210*4882a593Smuzhiyun 		ep0->is_in = 0;
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	/* Handle SETUP packet */
2213*4882a593Smuzhiyun 	req = le16_to_cpu(ctrlpkt.bRequest);
2214*4882a593Smuzhiyun 	switch (req) {
2215*4882a593Smuzhiyun 	case USB_REQ_CLEAR_FEATURE:
2216*4882a593Smuzhiyun 	case USB_REQ_SET_FEATURE:
2217*4882a593Smuzhiyun 		switch (reqtype) {
2218*4882a593Smuzhiyun 		case (USB_TYPE_STANDARD | USB_RECIP_DEVICE):
2219*4882a593Smuzhiyun 			if (wValue != USB_DEVICE_REMOTE_WAKEUP)
2220*4882a593Smuzhiyun 				goto stall; /* Nothing else handled */
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 			/* Tell board about event */
2223*4882a593Smuzhiyun 			if (req == USB_REQ_CLEAR_FEATURE)
2224*4882a593Smuzhiyun 				udc->dev_status &=
2225*4882a593Smuzhiyun 					~(1 << USB_DEVICE_REMOTE_WAKEUP);
2226*4882a593Smuzhiyun 			else
2227*4882a593Smuzhiyun 				udc->dev_status |=
2228*4882a593Smuzhiyun 					(1 << USB_DEVICE_REMOTE_WAKEUP);
2229*4882a593Smuzhiyun 			uda_remwkp_cgh(udc);
2230*4882a593Smuzhiyun 			goto zlp_send;
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 		case (USB_TYPE_STANDARD | USB_RECIP_ENDPOINT):
2233*4882a593Smuzhiyun 			tmp = wIndex & USB_ENDPOINT_NUMBER_MASK;
2234*4882a593Smuzhiyun 			if ((wValue != USB_ENDPOINT_HALT) ||
2235*4882a593Smuzhiyun 			    (tmp >= NUM_ENDPOINTS))
2236*4882a593Smuzhiyun 				break;
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 			/* Find hardware endpoint from logical endpoint */
2239*4882a593Smuzhiyun 			ep = &udc->ep[tmp];
2240*4882a593Smuzhiyun 			tmp = ep->hwep_num;
2241*4882a593Smuzhiyun 			if (tmp == 0)
2242*4882a593Smuzhiyun 				break;
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 			if (req == USB_REQ_SET_FEATURE)
2245*4882a593Smuzhiyun 				udc_stall_hwep(udc, tmp);
2246*4882a593Smuzhiyun 			else if (!ep->wedge)
2247*4882a593Smuzhiyun 				udc_clrstall_hwep(udc, tmp);
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 			goto zlp_send;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 		default:
2252*4882a593Smuzhiyun 			break;
2253*4882a593Smuzhiyun 		}
2254*4882a593Smuzhiyun 		break;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	case USB_REQ_SET_ADDRESS:
2257*4882a593Smuzhiyun 		if (reqtype == (USB_TYPE_STANDARD | USB_RECIP_DEVICE)) {
2258*4882a593Smuzhiyun 			udc_set_address(udc, wValue);
2259*4882a593Smuzhiyun 			goto zlp_send;
2260*4882a593Smuzhiyun 		}
2261*4882a593Smuzhiyun 		break;
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	case USB_REQ_GET_STATUS:
2264*4882a593Smuzhiyun 		udc_get_status(udc, reqtype, wIndex);
2265*4882a593Smuzhiyun 		return;
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun 	default:
2268*4882a593Smuzhiyun 		break; /* Let GadgetFS handle the descriptor instead */
2269*4882a593Smuzhiyun 	}
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	if (likely(udc->driver)) {
2272*4882a593Smuzhiyun 		/* device-2-host (IN) or no data setup command, process
2273*4882a593Smuzhiyun 		 * immediately */
2274*4882a593Smuzhiyun 		spin_unlock(&udc->lock);
2275*4882a593Smuzhiyun 		i = udc->driver->setup(&udc->gadget, &ctrlpkt);
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 		spin_lock(&udc->lock);
2278*4882a593Smuzhiyun 		if (req == USB_REQ_SET_CONFIGURATION) {
2279*4882a593Smuzhiyun 			/* Configuration is set after endpoints are realized */
2280*4882a593Smuzhiyun 			if (wValue) {
2281*4882a593Smuzhiyun 				/* Set configuration */
2282*4882a593Smuzhiyun 				udc_set_device_configured(udc);
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 				udc_protocol_cmd_data_w(udc, CMD_SET_MODE,
2285*4882a593Smuzhiyun 							DAT_WR_BYTE(AP_CLK |
2286*4882a593Smuzhiyun 							INAK_BI | INAK_II));
2287*4882a593Smuzhiyun 			} else {
2288*4882a593Smuzhiyun 				/* Clear configuration */
2289*4882a593Smuzhiyun 				udc_set_device_unconfigured(udc);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 				/* Disable NAK interrupts */
2292*4882a593Smuzhiyun 				udc_protocol_cmd_data_w(udc, CMD_SET_MODE,
2293*4882a593Smuzhiyun 							DAT_WR_BYTE(AP_CLK));
2294*4882a593Smuzhiyun 			}
2295*4882a593Smuzhiyun 		}
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 		if (i < 0) {
2298*4882a593Smuzhiyun 			/* setup processing failed, force stall */
2299*4882a593Smuzhiyun 			dev_dbg(udc->dev,
2300*4882a593Smuzhiyun 				"req %02x.%02x protocol STALL; stat %d\n",
2301*4882a593Smuzhiyun 				reqtype, req, i);
2302*4882a593Smuzhiyun 			udc->ep0state = WAIT_FOR_SETUP;
2303*4882a593Smuzhiyun 			goto stall;
2304*4882a593Smuzhiyun 		}
2305*4882a593Smuzhiyun 	}
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	if (!ep0->is_in)
2308*4882a593Smuzhiyun 		udc_ep0_send_zlp(udc); /* ZLP IN packet on data phase */
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	return;
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun stall:
2313*4882a593Smuzhiyun 	udc_stall_hwep(udc, EP_IN);
2314*4882a593Smuzhiyun 	return;
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun zlp_send:
2317*4882a593Smuzhiyun 	udc_ep0_send_zlp(udc);
2318*4882a593Smuzhiyun 	return;
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun /* IN endpoint 0 transfer */
udc_handle_ep0_in(struct lpc32xx_udc * udc)2322*4882a593Smuzhiyun static void udc_handle_ep0_in(struct lpc32xx_udc *udc)
2323*4882a593Smuzhiyun {
2324*4882a593Smuzhiyun 	struct lpc32xx_ep *ep0 = &udc->ep[0];
2325*4882a593Smuzhiyun 	u32 epstatus;
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	/* Clear EP interrupt */
2328*4882a593Smuzhiyun 	epstatus = udc_clearep_getsts(udc, EP_IN);
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_DEBUG_FILES
2331*4882a593Smuzhiyun 	ep0->totalints++;
2332*4882a593Smuzhiyun #endif
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 	/* Stalled? Clear stall and reset buffers */
2335*4882a593Smuzhiyun 	if (epstatus & EP_SEL_ST) {
2336*4882a593Smuzhiyun 		udc_clrstall_hwep(udc, EP_IN);
2337*4882a593Smuzhiyun 		nuke(ep0, -ECONNABORTED);
2338*4882a593Smuzhiyun 		udc->ep0state = WAIT_FOR_SETUP;
2339*4882a593Smuzhiyun 		return;
2340*4882a593Smuzhiyun 	}
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	/* Is a buffer available? */
2343*4882a593Smuzhiyun 	if (!(epstatus & EP_SEL_F)) {
2344*4882a593Smuzhiyun 		/* Handle based on current state */
2345*4882a593Smuzhiyun 		if (udc->ep0state == DATA_IN)
2346*4882a593Smuzhiyun 			udc_ep0_in_req(udc);
2347*4882a593Smuzhiyun 		else {
2348*4882a593Smuzhiyun 			/* Unknown state for EP0 oe end of DATA IN phase */
2349*4882a593Smuzhiyun 			nuke(ep0, -ECONNABORTED);
2350*4882a593Smuzhiyun 			udc->ep0state = WAIT_FOR_SETUP;
2351*4882a593Smuzhiyun 		}
2352*4882a593Smuzhiyun 	}
2353*4882a593Smuzhiyun }
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun /* OUT endpoint 0 transfer */
udc_handle_ep0_out(struct lpc32xx_udc * udc)2356*4882a593Smuzhiyun static void udc_handle_ep0_out(struct lpc32xx_udc *udc)
2357*4882a593Smuzhiyun {
2358*4882a593Smuzhiyun 	struct lpc32xx_ep *ep0 = &udc->ep[0];
2359*4882a593Smuzhiyun 	u32 epstatus;
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	/* Clear EP interrupt */
2362*4882a593Smuzhiyun 	epstatus = udc_clearep_getsts(udc, EP_OUT);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_DEBUG_FILES
2366*4882a593Smuzhiyun 	ep0->totalints++;
2367*4882a593Smuzhiyun #endif
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	/* Stalled? */
2370*4882a593Smuzhiyun 	if (epstatus & EP_SEL_ST) {
2371*4882a593Smuzhiyun 		udc_clrstall_hwep(udc, EP_OUT);
2372*4882a593Smuzhiyun 		nuke(ep0, -ECONNABORTED);
2373*4882a593Smuzhiyun 		udc->ep0state = WAIT_FOR_SETUP;
2374*4882a593Smuzhiyun 		return;
2375*4882a593Smuzhiyun 	}
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 	/* A NAK may occur if a packet couldn't be received yet */
2378*4882a593Smuzhiyun 	if (epstatus & EP_SEL_EPN)
2379*4882a593Smuzhiyun 		return;
2380*4882a593Smuzhiyun 	/* Setup packet incoming? */
2381*4882a593Smuzhiyun 	if (epstatus & EP_SEL_STP) {
2382*4882a593Smuzhiyun 		nuke(ep0, 0);
2383*4882a593Smuzhiyun 		udc->ep0state = WAIT_FOR_SETUP;
2384*4882a593Smuzhiyun 	}
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	/* Data available? */
2387*4882a593Smuzhiyun 	if (epstatus & EP_SEL_F)
2388*4882a593Smuzhiyun 		/* Handle based on current state */
2389*4882a593Smuzhiyun 		switch (udc->ep0state) {
2390*4882a593Smuzhiyun 		case WAIT_FOR_SETUP:
2391*4882a593Smuzhiyun 			udc_handle_ep0_setup(udc);
2392*4882a593Smuzhiyun 			break;
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun 		case DATA_OUT:
2395*4882a593Smuzhiyun 			udc_ep0_out_req(udc);
2396*4882a593Smuzhiyun 			break;
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 		default:
2399*4882a593Smuzhiyun 			/* Unknown state for EP0 */
2400*4882a593Smuzhiyun 			nuke(ep0, -ECONNABORTED);
2401*4882a593Smuzhiyun 			udc->ep0state = WAIT_FOR_SETUP;
2402*4882a593Smuzhiyun 		}
2403*4882a593Smuzhiyun }
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun /* Must be called without lock */
lpc32xx_get_frame(struct usb_gadget * gadget)2406*4882a593Smuzhiyun static int lpc32xx_get_frame(struct usb_gadget *gadget)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun 	int frame;
2409*4882a593Smuzhiyun 	unsigned long flags;
2410*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = to_udc(gadget);
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 	if (!udc->clocked)
2413*4882a593Smuzhiyun 		return -EINVAL;
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	frame = (int) udc_get_current_frame(udc);
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 	return frame;
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun 
lpc32xx_wakeup(struct usb_gadget * gadget)2424*4882a593Smuzhiyun static int lpc32xx_wakeup(struct usb_gadget *gadget)
2425*4882a593Smuzhiyun {
2426*4882a593Smuzhiyun 	return -ENOTSUPP;
2427*4882a593Smuzhiyun }
2428*4882a593Smuzhiyun 
lpc32xx_set_selfpowered(struct usb_gadget * gadget,int is_on)2429*4882a593Smuzhiyun static int lpc32xx_set_selfpowered(struct usb_gadget *gadget, int is_on)
2430*4882a593Smuzhiyun {
2431*4882a593Smuzhiyun 	gadget->is_selfpowered = (is_on != 0);
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	return 0;
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun /*
2437*4882a593Smuzhiyun  * vbus is here!  turn everything on that's ready
2438*4882a593Smuzhiyun  * Must be called without lock
2439*4882a593Smuzhiyun  */
lpc32xx_vbus_session(struct usb_gadget * gadget,int is_active)2440*4882a593Smuzhiyun static int lpc32xx_vbus_session(struct usb_gadget *gadget, int is_active)
2441*4882a593Smuzhiyun {
2442*4882a593Smuzhiyun 	unsigned long flags;
2443*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = to_udc(gadget);
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun 	spin_lock_irqsave(&udc->lock, flags);
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 	/* Doesn't need lock */
2448*4882a593Smuzhiyun 	if (udc->driver) {
2449*4882a593Smuzhiyun 		udc_clk_set(udc, 1);
2450*4882a593Smuzhiyun 		udc_enable(udc);
2451*4882a593Smuzhiyun 		pullup(udc, is_active);
2452*4882a593Smuzhiyun 	} else {
2453*4882a593Smuzhiyun 		stop_activity(udc);
2454*4882a593Smuzhiyun 		pullup(udc, 0);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 		spin_unlock_irqrestore(&udc->lock, flags);
2457*4882a593Smuzhiyun 		/*
2458*4882a593Smuzhiyun 		 *  Wait for all the endpoints to disable,
2459*4882a593Smuzhiyun 		 *  before disabling clocks. Don't wait if
2460*4882a593Smuzhiyun 		 *  endpoints are not enabled.
2461*4882a593Smuzhiyun 		 */
2462*4882a593Smuzhiyun 		if (atomic_read(&udc->enabled_ep_cnt))
2463*4882a593Smuzhiyun 			wait_event_interruptible(udc->ep_disable_wait_queue,
2464*4882a593Smuzhiyun 				 (atomic_read(&udc->enabled_ep_cnt) == 0));
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 		spin_lock_irqsave(&udc->lock, flags);
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 		udc_clk_set(udc, 0);
2469*4882a593Smuzhiyun 	}
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	spin_unlock_irqrestore(&udc->lock, flags);
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	return 0;
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun /* Can be called with or without lock */
lpc32xx_pullup(struct usb_gadget * gadget,int is_on)2477*4882a593Smuzhiyun static int lpc32xx_pullup(struct usb_gadget *gadget, int is_on)
2478*4882a593Smuzhiyun {
2479*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = to_udc(gadget);
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	/* Doesn't need lock */
2482*4882a593Smuzhiyun 	pullup(udc, is_on);
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	return 0;
2485*4882a593Smuzhiyun }
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun static int lpc32xx_start(struct usb_gadget *, struct usb_gadget_driver *);
2488*4882a593Smuzhiyun static int lpc32xx_stop(struct usb_gadget *);
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun static const struct usb_gadget_ops lpc32xx_udc_ops = {
2491*4882a593Smuzhiyun 	.get_frame		= lpc32xx_get_frame,
2492*4882a593Smuzhiyun 	.wakeup			= lpc32xx_wakeup,
2493*4882a593Smuzhiyun 	.set_selfpowered	= lpc32xx_set_selfpowered,
2494*4882a593Smuzhiyun 	.vbus_session		= lpc32xx_vbus_session,
2495*4882a593Smuzhiyun 	.pullup			= lpc32xx_pullup,
2496*4882a593Smuzhiyun 	.udc_start		= lpc32xx_start,
2497*4882a593Smuzhiyun 	.udc_stop		= lpc32xx_stop,
2498*4882a593Smuzhiyun };
2499*4882a593Smuzhiyun 
nop_release(struct device * dev)2500*4882a593Smuzhiyun static void nop_release(struct device *dev)
2501*4882a593Smuzhiyun {
2502*4882a593Smuzhiyun 	/* nothing to free */
2503*4882a593Smuzhiyun }
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun static const struct lpc32xx_udc controller_template = {
2506*4882a593Smuzhiyun 	.gadget = {
2507*4882a593Smuzhiyun 		.ops	= &lpc32xx_udc_ops,
2508*4882a593Smuzhiyun 		.name	= driver_name,
2509*4882a593Smuzhiyun 		.dev	= {
2510*4882a593Smuzhiyun 			.init_name = "gadget",
2511*4882a593Smuzhiyun 			.release = nop_release,
2512*4882a593Smuzhiyun 		}
2513*4882a593Smuzhiyun 	},
2514*4882a593Smuzhiyun 	.ep[0] = {
2515*4882a593Smuzhiyun 		.ep = {
2516*4882a593Smuzhiyun 			.name	= "ep0",
2517*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2518*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_CONTROL,
2519*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2520*4882a593Smuzhiyun 		},
2521*4882a593Smuzhiyun 		.maxpacket	= 64,
2522*4882a593Smuzhiyun 		.hwep_num_base	= 0,
2523*4882a593Smuzhiyun 		.hwep_num	= 0, /* Can be 0 or 1, has special handling */
2524*4882a593Smuzhiyun 		.lep		= 0,
2525*4882a593Smuzhiyun 		.eptype		= EP_CTL_TYPE,
2526*4882a593Smuzhiyun 	},
2527*4882a593Smuzhiyun 	.ep[1] = {
2528*4882a593Smuzhiyun 		.ep = {
2529*4882a593Smuzhiyun 			.name	= "ep1-int",
2530*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2531*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_INT,
2532*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2533*4882a593Smuzhiyun 		},
2534*4882a593Smuzhiyun 		.maxpacket	= 64,
2535*4882a593Smuzhiyun 		.hwep_num_base	= 2,
2536*4882a593Smuzhiyun 		.hwep_num	= 0, /* 2 or 3, will be set later */
2537*4882a593Smuzhiyun 		.lep		= 1,
2538*4882a593Smuzhiyun 		.eptype		= EP_INT_TYPE,
2539*4882a593Smuzhiyun 	},
2540*4882a593Smuzhiyun 	.ep[2] = {
2541*4882a593Smuzhiyun 		.ep = {
2542*4882a593Smuzhiyun 			.name	= "ep2-bulk",
2543*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2544*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_BULK,
2545*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2546*4882a593Smuzhiyun 		},
2547*4882a593Smuzhiyun 		.maxpacket	= 64,
2548*4882a593Smuzhiyun 		.hwep_num_base	= 4,
2549*4882a593Smuzhiyun 		.hwep_num	= 0, /* 4 or 5, will be set later */
2550*4882a593Smuzhiyun 		.lep		= 2,
2551*4882a593Smuzhiyun 		.eptype		= EP_BLK_TYPE,
2552*4882a593Smuzhiyun 	},
2553*4882a593Smuzhiyun 	.ep[3] = {
2554*4882a593Smuzhiyun 		.ep = {
2555*4882a593Smuzhiyun 			.name	= "ep3-iso",
2556*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2557*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_ISO,
2558*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2559*4882a593Smuzhiyun 		},
2560*4882a593Smuzhiyun 		.maxpacket	= 1023,
2561*4882a593Smuzhiyun 		.hwep_num_base	= 6,
2562*4882a593Smuzhiyun 		.hwep_num	= 0, /* 6 or 7, will be set later */
2563*4882a593Smuzhiyun 		.lep		= 3,
2564*4882a593Smuzhiyun 		.eptype		= EP_ISO_TYPE,
2565*4882a593Smuzhiyun 	},
2566*4882a593Smuzhiyun 	.ep[4] = {
2567*4882a593Smuzhiyun 		.ep = {
2568*4882a593Smuzhiyun 			.name	= "ep4-int",
2569*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2570*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_INT,
2571*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2572*4882a593Smuzhiyun 		},
2573*4882a593Smuzhiyun 		.maxpacket	= 64,
2574*4882a593Smuzhiyun 		.hwep_num_base	= 8,
2575*4882a593Smuzhiyun 		.hwep_num	= 0, /* 8 or 9, will be set later */
2576*4882a593Smuzhiyun 		.lep		= 4,
2577*4882a593Smuzhiyun 		.eptype		= EP_INT_TYPE,
2578*4882a593Smuzhiyun 	},
2579*4882a593Smuzhiyun 	.ep[5] = {
2580*4882a593Smuzhiyun 		.ep = {
2581*4882a593Smuzhiyun 			.name	= "ep5-bulk",
2582*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2583*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_BULK,
2584*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2585*4882a593Smuzhiyun 		},
2586*4882a593Smuzhiyun 		.maxpacket	= 64,
2587*4882a593Smuzhiyun 		.hwep_num_base	= 10,
2588*4882a593Smuzhiyun 		.hwep_num	= 0, /* 10 or 11, will be set later */
2589*4882a593Smuzhiyun 		.lep		= 5,
2590*4882a593Smuzhiyun 		.eptype		= EP_BLK_TYPE,
2591*4882a593Smuzhiyun 	},
2592*4882a593Smuzhiyun 	.ep[6] = {
2593*4882a593Smuzhiyun 		.ep = {
2594*4882a593Smuzhiyun 			.name	= "ep6-iso",
2595*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2596*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_ISO,
2597*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2598*4882a593Smuzhiyun 		},
2599*4882a593Smuzhiyun 		.maxpacket	= 1023,
2600*4882a593Smuzhiyun 		.hwep_num_base	= 12,
2601*4882a593Smuzhiyun 		.hwep_num	= 0, /* 12 or 13, will be set later */
2602*4882a593Smuzhiyun 		.lep		= 6,
2603*4882a593Smuzhiyun 		.eptype		= EP_ISO_TYPE,
2604*4882a593Smuzhiyun 	},
2605*4882a593Smuzhiyun 	.ep[7] = {
2606*4882a593Smuzhiyun 		.ep = {
2607*4882a593Smuzhiyun 			.name	= "ep7-int",
2608*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2609*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_INT,
2610*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2611*4882a593Smuzhiyun 		},
2612*4882a593Smuzhiyun 		.maxpacket	= 64,
2613*4882a593Smuzhiyun 		.hwep_num_base	= 14,
2614*4882a593Smuzhiyun 		.hwep_num	= 0,
2615*4882a593Smuzhiyun 		.lep		= 7,
2616*4882a593Smuzhiyun 		.eptype		= EP_INT_TYPE,
2617*4882a593Smuzhiyun 	},
2618*4882a593Smuzhiyun 	.ep[8] = {
2619*4882a593Smuzhiyun 		.ep = {
2620*4882a593Smuzhiyun 			.name	= "ep8-bulk",
2621*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2622*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_BULK,
2623*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2624*4882a593Smuzhiyun 		},
2625*4882a593Smuzhiyun 		.maxpacket	= 64,
2626*4882a593Smuzhiyun 		.hwep_num_base	= 16,
2627*4882a593Smuzhiyun 		.hwep_num	= 0,
2628*4882a593Smuzhiyun 		.lep		= 8,
2629*4882a593Smuzhiyun 		.eptype		= EP_BLK_TYPE,
2630*4882a593Smuzhiyun 	},
2631*4882a593Smuzhiyun 	.ep[9] = {
2632*4882a593Smuzhiyun 		.ep = {
2633*4882a593Smuzhiyun 			.name	= "ep9-iso",
2634*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2635*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_ISO,
2636*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2637*4882a593Smuzhiyun 		},
2638*4882a593Smuzhiyun 		.maxpacket	= 1023,
2639*4882a593Smuzhiyun 		.hwep_num_base	= 18,
2640*4882a593Smuzhiyun 		.hwep_num	= 0,
2641*4882a593Smuzhiyun 		.lep		= 9,
2642*4882a593Smuzhiyun 		.eptype		= EP_ISO_TYPE,
2643*4882a593Smuzhiyun 	},
2644*4882a593Smuzhiyun 	.ep[10] = {
2645*4882a593Smuzhiyun 		.ep = {
2646*4882a593Smuzhiyun 			.name	= "ep10-int",
2647*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2648*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_INT,
2649*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2650*4882a593Smuzhiyun 		},
2651*4882a593Smuzhiyun 		.maxpacket	= 64,
2652*4882a593Smuzhiyun 		.hwep_num_base	= 20,
2653*4882a593Smuzhiyun 		.hwep_num	= 0,
2654*4882a593Smuzhiyun 		.lep		= 10,
2655*4882a593Smuzhiyun 		.eptype		= EP_INT_TYPE,
2656*4882a593Smuzhiyun 	},
2657*4882a593Smuzhiyun 	.ep[11] = {
2658*4882a593Smuzhiyun 		.ep = {
2659*4882a593Smuzhiyun 			.name	= "ep11-bulk",
2660*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2661*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_BULK,
2662*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2663*4882a593Smuzhiyun 		},
2664*4882a593Smuzhiyun 		.maxpacket	= 64,
2665*4882a593Smuzhiyun 		.hwep_num_base	= 22,
2666*4882a593Smuzhiyun 		.hwep_num	= 0,
2667*4882a593Smuzhiyun 		.lep		= 11,
2668*4882a593Smuzhiyun 		.eptype		= EP_BLK_TYPE,
2669*4882a593Smuzhiyun 	},
2670*4882a593Smuzhiyun 	.ep[12] = {
2671*4882a593Smuzhiyun 		.ep = {
2672*4882a593Smuzhiyun 			.name	= "ep12-iso",
2673*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2674*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_ISO,
2675*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2676*4882a593Smuzhiyun 		},
2677*4882a593Smuzhiyun 		.maxpacket	= 1023,
2678*4882a593Smuzhiyun 		.hwep_num_base	= 24,
2679*4882a593Smuzhiyun 		.hwep_num	= 0,
2680*4882a593Smuzhiyun 		.lep		= 12,
2681*4882a593Smuzhiyun 		.eptype		= EP_ISO_TYPE,
2682*4882a593Smuzhiyun 	},
2683*4882a593Smuzhiyun 	.ep[13] = {
2684*4882a593Smuzhiyun 		.ep = {
2685*4882a593Smuzhiyun 			.name	= "ep13-int",
2686*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2687*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_INT,
2688*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2689*4882a593Smuzhiyun 		},
2690*4882a593Smuzhiyun 		.maxpacket	= 64,
2691*4882a593Smuzhiyun 		.hwep_num_base	= 26,
2692*4882a593Smuzhiyun 		.hwep_num	= 0,
2693*4882a593Smuzhiyun 		.lep		= 13,
2694*4882a593Smuzhiyun 		.eptype		= EP_INT_TYPE,
2695*4882a593Smuzhiyun 	},
2696*4882a593Smuzhiyun 	.ep[14] = {
2697*4882a593Smuzhiyun 		.ep = {
2698*4882a593Smuzhiyun 			.name	= "ep14-bulk",
2699*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2700*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_BULK,
2701*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2702*4882a593Smuzhiyun 		},
2703*4882a593Smuzhiyun 		.maxpacket	= 64,
2704*4882a593Smuzhiyun 		.hwep_num_base	= 28,
2705*4882a593Smuzhiyun 		.hwep_num	= 0,
2706*4882a593Smuzhiyun 		.lep		= 14,
2707*4882a593Smuzhiyun 		.eptype		= EP_BLK_TYPE,
2708*4882a593Smuzhiyun 	},
2709*4882a593Smuzhiyun 	.ep[15] = {
2710*4882a593Smuzhiyun 		.ep = {
2711*4882a593Smuzhiyun 			.name	= "ep15-bulk",
2712*4882a593Smuzhiyun 			.ops	= &lpc32xx_ep_ops,
2713*4882a593Smuzhiyun 			.caps	= USB_EP_CAPS(USB_EP_CAPS_TYPE_BULK,
2714*4882a593Smuzhiyun 					USB_EP_CAPS_DIR_ALL),
2715*4882a593Smuzhiyun 		},
2716*4882a593Smuzhiyun 		.maxpacket	= 1023,
2717*4882a593Smuzhiyun 		.hwep_num_base	= 30,
2718*4882a593Smuzhiyun 		.hwep_num	= 0,
2719*4882a593Smuzhiyun 		.lep		= 15,
2720*4882a593Smuzhiyun 		.eptype		= EP_BLK_TYPE,
2721*4882a593Smuzhiyun 	},
2722*4882a593Smuzhiyun };
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun /* ISO and status interrupts */
lpc32xx_usb_lp_irq(int irq,void * _udc)2725*4882a593Smuzhiyun static irqreturn_t lpc32xx_usb_lp_irq(int irq, void *_udc)
2726*4882a593Smuzhiyun {
2727*4882a593Smuzhiyun 	u32 tmp, devstat;
2728*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = _udc;
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 	spin_lock(&udc->lock);
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun 	/* Read the device status register */
2733*4882a593Smuzhiyun 	devstat = readl(USBD_DEVINTST(udc->udp_baseaddr));
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun 	devstat &= ~USBD_EP_FAST;
2736*4882a593Smuzhiyun 	writel(devstat, USBD_DEVINTCLR(udc->udp_baseaddr));
2737*4882a593Smuzhiyun 	devstat = devstat & udc->enabled_devints;
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun 	/* Device specific handling needed? */
2740*4882a593Smuzhiyun 	if (devstat & USBD_DEV_STAT)
2741*4882a593Smuzhiyun 		udc_handle_dev(udc);
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	/* Start of frame? (devstat & FRAME_INT):
2744*4882a593Smuzhiyun 	 * The frame interrupt isn't really needed for ISO support,
2745*4882a593Smuzhiyun 	 * as the driver will queue the necessary packets */
2746*4882a593Smuzhiyun 
2747*4882a593Smuzhiyun 	/* Error? */
2748*4882a593Smuzhiyun 	if (devstat & ERR_INT) {
2749*4882a593Smuzhiyun 		/* All types of errors, from cable removal during transfer to
2750*4882a593Smuzhiyun 		 * misc protocol and bit errors. These are mostly for just info,
2751*4882a593Smuzhiyun 		 * as the USB hardware will work around these. If these errors
2752*4882a593Smuzhiyun 		 * happen alot, something is wrong. */
2753*4882a593Smuzhiyun 		udc_protocol_cmd_w(udc, CMD_RD_ERR_STAT);
2754*4882a593Smuzhiyun 		tmp = udc_protocol_cmd_r(udc, DAT_RD_ERR_STAT);
2755*4882a593Smuzhiyun 		dev_dbg(udc->dev, "Device error (0x%x)!\n", tmp);
2756*4882a593Smuzhiyun 	}
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	spin_unlock(&udc->lock);
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	return IRQ_HANDLED;
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun /* EP interrupts */
lpc32xx_usb_hp_irq(int irq,void * _udc)2764*4882a593Smuzhiyun static irqreturn_t lpc32xx_usb_hp_irq(int irq, void *_udc)
2765*4882a593Smuzhiyun {
2766*4882a593Smuzhiyun 	u32 tmp;
2767*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = _udc;
2768*4882a593Smuzhiyun 
2769*4882a593Smuzhiyun 	spin_lock(&udc->lock);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	/* Read the device status register */
2772*4882a593Smuzhiyun 	writel(USBD_EP_FAST, USBD_DEVINTCLR(udc->udp_baseaddr));
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	/* Endpoints */
2775*4882a593Smuzhiyun 	tmp = readl(USBD_EPINTST(udc->udp_baseaddr));
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun 	/* Special handling for EP0 */
2778*4882a593Smuzhiyun 	if (tmp & (EP_MASK_SEL(0, EP_OUT) | EP_MASK_SEL(0, EP_IN))) {
2779*4882a593Smuzhiyun 		/* Handle EP0 IN */
2780*4882a593Smuzhiyun 		if (tmp & (EP_MASK_SEL(0, EP_IN)))
2781*4882a593Smuzhiyun 			udc_handle_ep0_in(udc);
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 		/* Handle EP0 OUT */
2784*4882a593Smuzhiyun 		if (tmp & (EP_MASK_SEL(0, EP_OUT)))
2785*4882a593Smuzhiyun 			udc_handle_ep0_out(udc);
2786*4882a593Smuzhiyun 	}
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun 	/* All other EPs */
2789*4882a593Smuzhiyun 	if (tmp & ~(EP_MASK_SEL(0, EP_OUT) | EP_MASK_SEL(0, EP_IN))) {
2790*4882a593Smuzhiyun 		int i;
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun 		/* Handle other EP interrupts */
2793*4882a593Smuzhiyun 		for (i = 1; i < NUM_ENDPOINTS; i++) {
2794*4882a593Smuzhiyun 			if (tmp & (1 << udc->ep[i].hwep_num))
2795*4882a593Smuzhiyun 				udc_handle_eps(udc, &udc->ep[i]);
2796*4882a593Smuzhiyun 		}
2797*4882a593Smuzhiyun 	}
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun 	spin_unlock(&udc->lock);
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	return IRQ_HANDLED;
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun 
lpc32xx_usb_devdma_irq(int irq,void * _udc)2804*4882a593Smuzhiyun static irqreturn_t lpc32xx_usb_devdma_irq(int irq, void *_udc)
2805*4882a593Smuzhiyun {
2806*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = _udc;
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	int i;
2809*4882a593Smuzhiyun 	u32 tmp;
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	spin_lock(&udc->lock);
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	/* Handle EP DMA EOT interrupts */
2814*4882a593Smuzhiyun 	tmp = readl(USBD_EOTINTST(udc->udp_baseaddr)) |
2815*4882a593Smuzhiyun 		(readl(USBD_EPDMAST(udc->udp_baseaddr)) &
2816*4882a593Smuzhiyun 		 readl(USBD_NDDRTINTST(udc->udp_baseaddr))) |
2817*4882a593Smuzhiyun 		readl(USBD_SYSERRTINTST(udc->udp_baseaddr));
2818*4882a593Smuzhiyun 	for (i = 1; i < NUM_ENDPOINTS; i++) {
2819*4882a593Smuzhiyun 		if (tmp & (1 << udc->ep[i].hwep_num))
2820*4882a593Smuzhiyun 			udc_handle_dma_ep(udc, &udc->ep[i]);
2821*4882a593Smuzhiyun 	}
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	spin_unlock(&udc->lock);
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	return IRQ_HANDLED;
2826*4882a593Smuzhiyun }
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun /*
2829*4882a593Smuzhiyun  *
2830*4882a593Smuzhiyun  * VBUS detection, pullup handler, and Gadget cable state notification
2831*4882a593Smuzhiyun  *
2832*4882a593Smuzhiyun  */
vbus_work(struct lpc32xx_udc * udc)2833*4882a593Smuzhiyun static void vbus_work(struct lpc32xx_udc *udc)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun 	u8 value;
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun 	if (udc->enabled != 0) {
2838*4882a593Smuzhiyun 		/* Discharge VBUS real quick */
2839*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
2840*4882a593Smuzhiyun 			ISP1301_I2C_OTG_CONTROL_1, OTG1_VBUS_DISCHRG);
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 		/* Give VBUS some time (100mS) to discharge */
2843*4882a593Smuzhiyun 		msleep(100);
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 		/* Disable VBUS discharge resistor */
2846*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
2847*4882a593Smuzhiyun 			ISP1301_I2C_OTG_CONTROL_1 | ISP1301_I2C_REG_CLEAR_ADDR,
2848*4882a593Smuzhiyun 			OTG1_VBUS_DISCHRG);
2849*4882a593Smuzhiyun 
2850*4882a593Smuzhiyun 		/* Clear interrupt */
2851*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
2852*4882a593Smuzhiyun 			ISP1301_I2C_INTERRUPT_LATCH |
2853*4882a593Smuzhiyun 			ISP1301_I2C_REG_CLEAR_ADDR, ~0);
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun 		/* Get the VBUS status from the transceiver */
2856*4882a593Smuzhiyun 		value = i2c_smbus_read_byte_data(udc->isp1301_i2c_client,
2857*4882a593Smuzhiyun 						 ISP1301_I2C_INTERRUPT_SOURCE);
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 		/* VBUS on or off? */
2860*4882a593Smuzhiyun 		if (value & INT_SESS_VLD)
2861*4882a593Smuzhiyun 			udc->vbus = 1;
2862*4882a593Smuzhiyun 		else
2863*4882a593Smuzhiyun 			udc->vbus = 0;
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 		/* VBUS changed? */
2866*4882a593Smuzhiyun 		if (udc->last_vbus != udc->vbus) {
2867*4882a593Smuzhiyun 			udc->last_vbus = udc->vbus;
2868*4882a593Smuzhiyun 			lpc32xx_vbus_session(&udc->gadget, udc->vbus);
2869*4882a593Smuzhiyun 		}
2870*4882a593Smuzhiyun 	}
2871*4882a593Smuzhiyun }
2872*4882a593Smuzhiyun 
lpc32xx_usb_vbus_irq(int irq,void * _udc)2873*4882a593Smuzhiyun static irqreturn_t lpc32xx_usb_vbus_irq(int irq, void *_udc)
2874*4882a593Smuzhiyun {
2875*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = _udc;
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 	vbus_work(udc);
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 	return IRQ_HANDLED;
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun 
lpc32xx_start(struct usb_gadget * gadget,struct usb_gadget_driver * driver)2882*4882a593Smuzhiyun static int lpc32xx_start(struct usb_gadget *gadget,
2883*4882a593Smuzhiyun 			 struct usb_gadget_driver *driver)
2884*4882a593Smuzhiyun {
2885*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = to_udc(gadget);
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	if (!driver || driver->max_speed < USB_SPEED_FULL || !driver->setup) {
2888*4882a593Smuzhiyun 		dev_err(udc->dev, "bad parameter.\n");
2889*4882a593Smuzhiyun 		return -EINVAL;
2890*4882a593Smuzhiyun 	}
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	if (udc->driver) {
2893*4882a593Smuzhiyun 		dev_err(udc->dev, "UDC already has a gadget driver\n");
2894*4882a593Smuzhiyun 		return -EBUSY;
2895*4882a593Smuzhiyun 	}
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun 	udc->driver = driver;
2898*4882a593Smuzhiyun 	udc->gadget.dev.of_node = udc->dev->of_node;
2899*4882a593Smuzhiyun 	udc->enabled = 1;
2900*4882a593Smuzhiyun 	udc->gadget.is_selfpowered = 1;
2901*4882a593Smuzhiyun 	udc->vbus = 0;
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	/* Force VBUS process once to check for cable insertion */
2904*4882a593Smuzhiyun 	udc->last_vbus = udc->vbus = 0;
2905*4882a593Smuzhiyun 	vbus_work(udc);
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun 	/* enable interrupts */
2908*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
2909*4882a593Smuzhiyun 		ISP1301_I2C_INTERRUPT_FALLING, INT_SESS_VLD | INT_VBUS_VLD);
2910*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
2911*4882a593Smuzhiyun 		ISP1301_I2C_INTERRUPT_RISING, INT_SESS_VLD | INT_VBUS_VLD);
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun 	return 0;
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun 
lpc32xx_stop(struct usb_gadget * gadget)2916*4882a593Smuzhiyun static int lpc32xx_stop(struct usb_gadget *gadget)
2917*4882a593Smuzhiyun {
2918*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = to_udc(gadget);
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
2921*4882a593Smuzhiyun 		ISP1301_I2C_INTERRUPT_FALLING | ISP1301_I2C_REG_CLEAR_ADDR, ~0);
2922*4882a593Smuzhiyun 	i2c_smbus_write_byte_data(udc->isp1301_i2c_client,
2923*4882a593Smuzhiyun 		ISP1301_I2C_INTERRUPT_RISING | ISP1301_I2C_REG_CLEAR_ADDR, ~0);
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	if (udc->clocked) {
2926*4882a593Smuzhiyun 		spin_lock(&udc->lock);
2927*4882a593Smuzhiyun 		stop_activity(udc);
2928*4882a593Smuzhiyun 		spin_unlock(&udc->lock);
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun 		/*
2931*4882a593Smuzhiyun 		 *  Wait for all the endpoints to disable,
2932*4882a593Smuzhiyun 		 *  before disabling clocks. Don't wait if
2933*4882a593Smuzhiyun 		 *  endpoints are not enabled.
2934*4882a593Smuzhiyun 		 */
2935*4882a593Smuzhiyun 		if (atomic_read(&udc->enabled_ep_cnt))
2936*4882a593Smuzhiyun 			wait_event_interruptible(udc->ep_disable_wait_queue,
2937*4882a593Smuzhiyun 				(atomic_read(&udc->enabled_ep_cnt) == 0));
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun 		spin_lock(&udc->lock);
2940*4882a593Smuzhiyun 		udc_clk_set(udc, 0);
2941*4882a593Smuzhiyun 		spin_unlock(&udc->lock);
2942*4882a593Smuzhiyun 	}
2943*4882a593Smuzhiyun 
2944*4882a593Smuzhiyun 	udc->enabled = 0;
2945*4882a593Smuzhiyun 	udc->driver = NULL;
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun 	return 0;
2948*4882a593Smuzhiyun }
2949*4882a593Smuzhiyun 
lpc32xx_udc_shutdown(struct platform_device * dev)2950*4882a593Smuzhiyun static void lpc32xx_udc_shutdown(struct platform_device *dev)
2951*4882a593Smuzhiyun {
2952*4882a593Smuzhiyun 	/* Force disconnect on reboot */
2953*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = platform_get_drvdata(dev);
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 	pullup(udc, 0);
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun /*
2959*4882a593Smuzhiyun  * Callbacks to be overridden by options passed via OF (TODO)
2960*4882a593Smuzhiyun  */
2961*4882a593Smuzhiyun 
lpc32xx_usbd_conn_chg(int conn)2962*4882a593Smuzhiyun static void lpc32xx_usbd_conn_chg(int conn)
2963*4882a593Smuzhiyun {
2964*4882a593Smuzhiyun 	/* Do nothing, it might be nice to enable an LED
2965*4882a593Smuzhiyun 	 * based on conn state being !0 */
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun 
lpc32xx_usbd_susp_chg(int susp)2968*4882a593Smuzhiyun static void lpc32xx_usbd_susp_chg(int susp)
2969*4882a593Smuzhiyun {
2970*4882a593Smuzhiyun 	/* Device suspend if susp != 0 */
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun 
lpc32xx_rmwkup_chg(int remote_wakup_enable)2973*4882a593Smuzhiyun static void lpc32xx_rmwkup_chg(int remote_wakup_enable)
2974*4882a593Smuzhiyun {
2975*4882a593Smuzhiyun 	/* Enable or disable USB remote wakeup */
2976*4882a593Smuzhiyun }
2977*4882a593Smuzhiyun 
2978*4882a593Smuzhiyun static struct lpc32xx_usbd_cfg lpc32xx_usbddata = {
2979*4882a593Smuzhiyun 	.vbus_drv_pol = 0,
2980*4882a593Smuzhiyun 	.conn_chgb = &lpc32xx_usbd_conn_chg,
2981*4882a593Smuzhiyun 	.susp_chgb = &lpc32xx_usbd_susp_chg,
2982*4882a593Smuzhiyun 	.rmwk_chgb = &lpc32xx_rmwkup_chg,
2983*4882a593Smuzhiyun };
2984*4882a593Smuzhiyun 
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun static u64 lpc32xx_usbd_dmamask = ~(u32) 0x7F;
2987*4882a593Smuzhiyun 
lpc32xx_udc_probe(struct platform_device * pdev)2988*4882a593Smuzhiyun static int lpc32xx_udc_probe(struct platform_device *pdev)
2989*4882a593Smuzhiyun {
2990*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
2991*4882a593Smuzhiyun 	struct lpc32xx_udc *udc;
2992*4882a593Smuzhiyun 	int retval, i;
2993*4882a593Smuzhiyun 	dma_addr_t dma_handle;
2994*4882a593Smuzhiyun 	struct device_node *isp1301_node;
2995*4882a593Smuzhiyun 
2996*4882a593Smuzhiyun 	udc = devm_kmemdup(dev, &controller_template, sizeof(*udc), GFP_KERNEL);
2997*4882a593Smuzhiyun 	if (!udc)
2998*4882a593Smuzhiyun 		return -ENOMEM;
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	for (i = 0; i <= 15; i++)
3001*4882a593Smuzhiyun 		udc->ep[i].udc = udc;
3002*4882a593Smuzhiyun 	udc->gadget.ep0 = &udc->ep[0].ep;
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 	/* init software state */
3005*4882a593Smuzhiyun 	udc->gadget.dev.parent = dev;
3006*4882a593Smuzhiyun 	udc->pdev = pdev;
3007*4882a593Smuzhiyun 	udc->dev = &pdev->dev;
3008*4882a593Smuzhiyun 	udc->enabled = 0;
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun 	if (pdev->dev.of_node) {
3011*4882a593Smuzhiyun 		isp1301_node = of_parse_phandle(pdev->dev.of_node,
3012*4882a593Smuzhiyun 						"transceiver", 0);
3013*4882a593Smuzhiyun 	} else {
3014*4882a593Smuzhiyun 		isp1301_node = NULL;
3015*4882a593Smuzhiyun 	}
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 	udc->isp1301_i2c_client = isp1301_get_client(isp1301_node);
3018*4882a593Smuzhiyun 	of_node_put(isp1301_node);
3019*4882a593Smuzhiyun 	if (!udc->isp1301_i2c_client) {
3020*4882a593Smuzhiyun 		return -EPROBE_DEFER;
3021*4882a593Smuzhiyun 	}
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun 	dev_info(udc->dev, "ISP1301 I2C device at address 0x%x\n",
3024*4882a593Smuzhiyun 		 udc->isp1301_i2c_client->addr);
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun 	pdev->dev.dma_mask = &lpc32xx_usbd_dmamask;
3027*4882a593Smuzhiyun 	retval = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
3028*4882a593Smuzhiyun 	if (retval)
3029*4882a593Smuzhiyun 		return retval;
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	udc->board = &lpc32xx_usbddata;
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 	/*
3034*4882a593Smuzhiyun 	 * Resources are mapped as follows:
3035*4882a593Smuzhiyun 	 *  IORESOURCE_MEM, base address and size of USB space
3036*4882a593Smuzhiyun 	 *  IORESOURCE_IRQ, USB device low priority interrupt number
3037*4882a593Smuzhiyun 	 *  IORESOURCE_IRQ, USB device high priority interrupt number
3038*4882a593Smuzhiyun 	 *  IORESOURCE_IRQ, USB device interrupt number
3039*4882a593Smuzhiyun 	 *  IORESOURCE_IRQ, USB transceiver interrupt number
3040*4882a593Smuzhiyun 	 */
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 	spin_lock_init(&udc->lock);
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun 	/* Get IRQs */
3045*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
3046*4882a593Smuzhiyun 		udc->udp_irq[i] = platform_get_irq(pdev, i);
3047*4882a593Smuzhiyun 		if (udc->udp_irq[i] < 0)
3048*4882a593Smuzhiyun 			return udc->udp_irq[i];
3049*4882a593Smuzhiyun 	}
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	udc->udp_baseaddr = devm_platform_ioremap_resource(pdev, 0);
3052*4882a593Smuzhiyun 	if (IS_ERR(udc->udp_baseaddr)) {
3053*4882a593Smuzhiyun 		dev_err(udc->dev, "IO map failure\n");
3054*4882a593Smuzhiyun 		return PTR_ERR(udc->udp_baseaddr);
3055*4882a593Smuzhiyun 	}
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun 	/* Get USB device clock */
3058*4882a593Smuzhiyun 	udc->usb_slv_clk = devm_clk_get(&pdev->dev, NULL);
3059*4882a593Smuzhiyun 	if (IS_ERR(udc->usb_slv_clk)) {
3060*4882a593Smuzhiyun 		dev_err(udc->dev, "failed to acquire USB device clock\n");
3061*4882a593Smuzhiyun 		return PTR_ERR(udc->usb_slv_clk);
3062*4882a593Smuzhiyun 	}
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	/* Enable USB device clock */
3065*4882a593Smuzhiyun 	retval = clk_prepare_enable(udc->usb_slv_clk);
3066*4882a593Smuzhiyun 	if (retval < 0) {
3067*4882a593Smuzhiyun 		dev_err(udc->dev, "failed to start USB device clock\n");
3068*4882a593Smuzhiyun 		return retval;
3069*4882a593Smuzhiyun 	}
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	/* Setup deferred workqueue data */
3072*4882a593Smuzhiyun 	udc->poweron = udc->pullup = 0;
3073*4882a593Smuzhiyun 	INIT_WORK(&udc->pullup_job, pullup_work);
3074*4882a593Smuzhiyun #ifdef CONFIG_PM
3075*4882a593Smuzhiyun 	INIT_WORK(&udc->power_job, power_work);
3076*4882a593Smuzhiyun #endif
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	/* All clocks are now on */
3079*4882a593Smuzhiyun 	udc->clocked = 1;
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun 	isp1301_udc_configure(udc);
3082*4882a593Smuzhiyun 	/* Allocate memory for the UDCA */
3083*4882a593Smuzhiyun 	udc->udca_v_base = dma_alloc_coherent(&pdev->dev, UDCA_BUFF_SIZE,
3084*4882a593Smuzhiyun 					      &dma_handle,
3085*4882a593Smuzhiyun 					      (GFP_KERNEL | GFP_DMA));
3086*4882a593Smuzhiyun 	if (!udc->udca_v_base) {
3087*4882a593Smuzhiyun 		dev_err(udc->dev, "error getting UDCA region\n");
3088*4882a593Smuzhiyun 		retval = -ENOMEM;
3089*4882a593Smuzhiyun 		goto i2c_fail;
3090*4882a593Smuzhiyun 	}
3091*4882a593Smuzhiyun 	udc->udca_p_base = dma_handle;
3092*4882a593Smuzhiyun 	dev_dbg(udc->dev, "DMA buffer(0x%x bytes), P:0x%08x, V:0x%p\n",
3093*4882a593Smuzhiyun 		UDCA_BUFF_SIZE, udc->udca_p_base, udc->udca_v_base);
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	/* Setup the DD DMA memory pool */
3096*4882a593Smuzhiyun 	udc->dd_cache = dma_pool_create("udc_dd", udc->dev,
3097*4882a593Smuzhiyun 					sizeof(struct lpc32xx_usbd_dd_gad),
3098*4882a593Smuzhiyun 					sizeof(u32), 0);
3099*4882a593Smuzhiyun 	if (!udc->dd_cache) {
3100*4882a593Smuzhiyun 		dev_err(udc->dev, "error getting DD DMA region\n");
3101*4882a593Smuzhiyun 		retval = -ENOMEM;
3102*4882a593Smuzhiyun 		goto dma_alloc_fail;
3103*4882a593Smuzhiyun 	}
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	/* Clear USB peripheral and initialize gadget endpoints */
3106*4882a593Smuzhiyun 	udc_disable(udc);
3107*4882a593Smuzhiyun 	udc_reinit(udc);
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	/* Request IRQs - low and high priority USB device IRQs are routed to
3110*4882a593Smuzhiyun 	 * the same handler, while the DMA interrupt is routed elsewhere */
3111*4882a593Smuzhiyun 	retval = devm_request_irq(dev, udc->udp_irq[IRQ_USB_LP],
3112*4882a593Smuzhiyun 				  lpc32xx_usb_lp_irq, 0, "udc_lp", udc);
3113*4882a593Smuzhiyun 	if (retval < 0) {
3114*4882a593Smuzhiyun 		dev_err(udc->dev, "LP request irq %d failed\n",
3115*4882a593Smuzhiyun 			udc->udp_irq[IRQ_USB_LP]);
3116*4882a593Smuzhiyun 		goto irq_req_fail;
3117*4882a593Smuzhiyun 	}
3118*4882a593Smuzhiyun 	retval = devm_request_irq(dev, udc->udp_irq[IRQ_USB_HP],
3119*4882a593Smuzhiyun 				  lpc32xx_usb_hp_irq, 0, "udc_hp", udc);
3120*4882a593Smuzhiyun 	if (retval < 0) {
3121*4882a593Smuzhiyun 		dev_err(udc->dev, "HP request irq %d failed\n",
3122*4882a593Smuzhiyun 			udc->udp_irq[IRQ_USB_HP]);
3123*4882a593Smuzhiyun 		goto irq_req_fail;
3124*4882a593Smuzhiyun 	}
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun 	retval = devm_request_irq(dev, udc->udp_irq[IRQ_USB_DEVDMA],
3127*4882a593Smuzhiyun 				  lpc32xx_usb_devdma_irq, 0, "udc_dma", udc);
3128*4882a593Smuzhiyun 	if (retval < 0) {
3129*4882a593Smuzhiyun 		dev_err(udc->dev, "DEV request irq %d failed\n",
3130*4882a593Smuzhiyun 			udc->udp_irq[IRQ_USB_DEVDMA]);
3131*4882a593Smuzhiyun 		goto irq_req_fail;
3132*4882a593Smuzhiyun 	}
3133*4882a593Smuzhiyun 
3134*4882a593Smuzhiyun 	/* The transceiver interrupt is used for VBUS detection and will
3135*4882a593Smuzhiyun 	   kick off the VBUS handler function */
3136*4882a593Smuzhiyun 	retval = devm_request_threaded_irq(dev, udc->udp_irq[IRQ_USB_ATX], NULL,
3137*4882a593Smuzhiyun 					   lpc32xx_usb_vbus_irq, IRQF_ONESHOT,
3138*4882a593Smuzhiyun 					   "udc_otg", udc);
3139*4882a593Smuzhiyun 	if (retval < 0) {
3140*4882a593Smuzhiyun 		dev_err(udc->dev, "VBUS request irq %d failed\n",
3141*4882a593Smuzhiyun 			udc->udp_irq[IRQ_USB_ATX]);
3142*4882a593Smuzhiyun 		goto irq_req_fail;
3143*4882a593Smuzhiyun 	}
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun 	/* Initialize wait queue */
3146*4882a593Smuzhiyun 	init_waitqueue_head(&udc->ep_disable_wait_queue);
3147*4882a593Smuzhiyun 	atomic_set(&udc->enabled_ep_cnt, 0);
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun 	retval = usb_add_gadget_udc(dev, &udc->gadget);
3150*4882a593Smuzhiyun 	if (retval < 0)
3151*4882a593Smuzhiyun 		goto add_gadget_fail;
3152*4882a593Smuzhiyun 
3153*4882a593Smuzhiyun 	dev_set_drvdata(dev, udc);
3154*4882a593Smuzhiyun 	device_init_wakeup(dev, 1);
3155*4882a593Smuzhiyun 	create_debug_file(udc);
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 	/* Disable clocks for now */
3158*4882a593Smuzhiyun 	udc_clk_set(udc, 0);
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 	dev_info(udc->dev, "%s version %s\n", driver_name, DRIVER_VERSION);
3161*4882a593Smuzhiyun 	return 0;
3162*4882a593Smuzhiyun 
3163*4882a593Smuzhiyun add_gadget_fail:
3164*4882a593Smuzhiyun irq_req_fail:
3165*4882a593Smuzhiyun 	dma_pool_destroy(udc->dd_cache);
3166*4882a593Smuzhiyun dma_alloc_fail:
3167*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, UDCA_BUFF_SIZE,
3168*4882a593Smuzhiyun 			  udc->udca_v_base, udc->udca_p_base);
3169*4882a593Smuzhiyun i2c_fail:
3170*4882a593Smuzhiyun 	clk_disable_unprepare(udc->usb_slv_clk);
3171*4882a593Smuzhiyun 	dev_err(udc->dev, "%s probe failed, %d\n", driver_name, retval);
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun 	return retval;
3174*4882a593Smuzhiyun }
3175*4882a593Smuzhiyun 
lpc32xx_udc_remove(struct platform_device * pdev)3176*4882a593Smuzhiyun static int lpc32xx_udc_remove(struct platform_device *pdev)
3177*4882a593Smuzhiyun {
3178*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = platform_get_drvdata(pdev);
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun 	usb_del_gadget_udc(&udc->gadget);
3181*4882a593Smuzhiyun 	if (udc->driver)
3182*4882a593Smuzhiyun 		return -EBUSY;
3183*4882a593Smuzhiyun 
3184*4882a593Smuzhiyun 	udc_clk_set(udc, 1);
3185*4882a593Smuzhiyun 	udc_disable(udc);
3186*4882a593Smuzhiyun 	pullup(udc, 0);
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, 0);
3189*4882a593Smuzhiyun 	remove_debug_file(udc);
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun 	dma_pool_destroy(udc->dd_cache);
3192*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, UDCA_BUFF_SIZE,
3193*4882a593Smuzhiyun 			  udc->udca_v_base, udc->udca_p_base);
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 	clk_disable_unprepare(udc->usb_slv_clk);
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	return 0;
3198*4882a593Smuzhiyun }
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun #ifdef CONFIG_PM
lpc32xx_udc_suspend(struct platform_device * pdev,pm_message_t mesg)3201*4882a593Smuzhiyun static int lpc32xx_udc_suspend(struct platform_device *pdev, pm_message_t mesg)
3202*4882a593Smuzhiyun {
3203*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = platform_get_drvdata(pdev);
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	if (udc->clocked) {
3206*4882a593Smuzhiyun 		/* Power down ISP */
3207*4882a593Smuzhiyun 		udc->poweron = 0;
3208*4882a593Smuzhiyun 		isp1301_set_powerstate(udc, 0);
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 		/* Disable clocking */
3211*4882a593Smuzhiyun 		udc_clk_set(udc, 0);
3212*4882a593Smuzhiyun 
3213*4882a593Smuzhiyun 		/* Keep clock flag on, so we know to re-enable clocks
3214*4882a593Smuzhiyun 		   on resume */
3215*4882a593Smuzhiyun 		udc->clocked = 1;
3216*4882a593Smuzhiyun 
3217*4882a593Smuzhiyun 		/* Kill global USB clock */
3218*4882a593Smuzhiyun 		clk_disable_unprepare(udc->usb_slv_clk);
3219*4882a593Smuzhiyun 	}
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	return 0;
3222*4882a593Smuzhiyun }
3223*4882a593Smuzhiyun 
lpc32xx_udc_resume(struct platform_device * pdev)3224*4882a593Smuzhiyun static int lpc32xx_udc_resume(struct platform_device *pdev)
3225*4882a593Smuzhiyun {
3226*4882a593Smuzhiyun 	struct lpc32xx_udc *udc = platform_get_drvdata(pdev);
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 	if (udc->clocked) {
3229*4882a593Smuzhiyun 		/* Enable global USB clock */
3230*4882a593Smuzhiyun 		clk_prepare_enable(udc->usb_slv_clk);
3231*4882a593Smuzhiyun 
3232*4882a593Smuzhiyun 		/* Enable clocking */
3233*4882a593Smuzhiyun 		udc_clk_set(udc, 1);
3234*4882a593Smuzhiyun 
3235*4882a593Smuzhiyun 		/* ISP back to normal power mode */
3236*4882a593Smuzhiyun 		udc->poweron = 1;
3237*4882a593Smuzhiyun 		isp1301_set_powerstate(udc, 1);
3238*4882a593Smuzhiyun 	}
3239*4882a593Smuzhiyun 
3240*4882a593Smuzhiyun 	return 0;
3241*4882a593Smuzhiyun }
3242*4882a593Smuzhiyun #else
3243*4882a593Smuzhiyun #define	lpc32xx_udc_suspend	NULL
3244*4882a593Smuzhiyun #define	lpc32xx_udc_resume	NULL
3245*4882a593Smuzhiyun #endif
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun #ifdef CONFIG_OF
3248*4882a593Smuzhiyun static const struct of_device_id lpc32xx_udc_of_match[] = {
3249*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc3220-udc", },
3250*4882a593Smuzhiyun 	{ },
3251*4882a593Smuzhiyun };
3252*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc32xx_udc_of_match);
3253*4882a593Smuzhiyun #endif
3254*4882a593Smuzhiyun 
3255*4882a593Smuzhiyun static struct platform_driver lpc32xx_udc_driver = {
3256*4882a593Smuzhiyun 	.remove		= lpc32xx_udc_remove,
3257*4882a593Smuzhiyun 	.shutdown	= lpc32xx_udc_shutdown,
3258*4882a593Smuzhiyun 	.suspend	= lpc32xx_udc_suspend,
3259*4882a593Smuzhiyun 	.resume		= lpc32xx_udc_resume,
3260*4882a593Smuzhiyun 	.driver		= {
3261*4882a593Smuzhiyun 		.name	= driver_name,
3262*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(lpc32xx_udc_of_match),
3263*4882a593Smuzhiyun 	},
3264*4882a593Smuzhiyun };
3265*4882a593Smuzhiyun 
3266*4882a593Smuzhiyun module_platform_driver_probe(lpc32xx_udc_driver, lpc32xx_udc_probe);
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun MODULE_DESCRIPTION("LPC32XX udc driver");
3269*4882a593Smuzhiyun MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
3270*4882a593Smuzhiyun MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
3271*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3272*4882a593Smuzhiyun MODULE_ALIAS("platform:lpc32xx_udc");
3273