1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * USB Peripheral Controller driver for Aeroflex Gaisler GRUSBDC. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * 2013 (c) Aeroflex Gaisler AB 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This driver supports GRUSBDC USB Device Controller cores available in the 8*4882a593Smuzhiyun * GRLIB VHDL IP core library. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Full documentation of the GRUSBDC core can be found here: 11*4882a593Smuzhiyun * https://www.gaisler.com/products/grlib/grip.pdf 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * Contributors: 14*4882a593Smuzhiyun * - Andreas Larsson <andreas@gaisler.com> 15*4882a593Smuzhiyun * - Marko Isomaki 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* Control registers on the AMBA bus */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define GR_MAXEP 16 /* Max # endpoints for *each* direction */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun struct gr_epregs { 23*4882a593Smuzhiyun u32 epctrl; 24*4882a593Smuzhiyun union { 25*4882a593Smuzhiyun struct { /* Slave mode*/ 26*4882a593Smuzhiyun u32 slvctrl; 27*4882a593Smuzhiyun u32 slvdata; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun struct { /* DMA mode*/ 30*4882a593Smuzhiyun u32 dmactrl; 31*4882a593Smuzhiyun u32 dmaaddr; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun u32 epstat; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun struct gr_regs { 38*4882a593Smuzhiyun struct gr_epregs epo[GR_MAXEP]; /* 0x000 - 0x0fc */ 39*4882a593Smuzhiyun struct gr_epregs epi[GR_MAXEP]; /* 0x100 - 0x1fc */ 40*4882a593Smuzhiyun u32 control; /* 0x200 */ 41*4882a593Smuzhiyun u32 status; /* 0x204 */ 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define GR_EPCTRL_BUFSZ_SCALER 8 45*4882a593Smuzhiyun #define GR_EPCTRL_BUFSZ_MASK 0xffe00000 46*4882a593Smuzhiyun #define GR_EPCTRL_BUFSZ_POS 21 47*4882a593Smuzhiyun #define GR_EPCTRL_PI BIT(20) 48*4882a593Smuzhiyun #define GR_EPCTRL_CB BIT(19) 49*4882a593Smuzhiyun #define GR_EPCTRL_CS BIT(18) 50*4882a593Smuzhiyun #define GR_EPCTRL_MAXPL_MASK 0x0003ff80 51*4882a593Smuzhiyun #define GR_EPCTRL_MAXPL_POS 7 52*4882a593Smuzhiyun #define GR_EPCTRL_NT_MASK 0x00000060 53*4882a593Smuzhiyun #define GR_EPCTRL_NT_POS 5 54*4882a593Smuzhiyun #define GR_EPCTRL_TT_MASK 0x00000018 55*4882a593Smuzhiyun #define GR_EPCTRL_TT_POS 3 56*4882a593Smuzhiyun #define GR_EPCTRL_EH BIT(2) 57*4882a593Smuzhiyun #define GR_EPCTRL_ED BIT(1) 58*4882a593Smuzhiyun #define GR_EPCTRL_EV BIT(0) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define GR_DMACTRL_AE BIT(10) 61*4882a593Smuzhiyun #define GR_DMACTRL_AD BIT(3) 62*4882a593Smuzhiyun #define GR_DMACTRL_AI BIT(2) 63*4882a593Smuzhiyun #define GR_DMACTRL_IE BIT(1) 64*4882a593Smuzhiyun #define GR_DMACTRL_DA BIT(0) 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define GR_EPSTAT_PT BIT(29) 67*4882a593Smuzhiyun #define GR_EPSTAT_PR BIT(29) 68*4882a593Smuzhiyun #define GR_EPSTAT_B1CNT_MASK 0x1fff0000 69*4882a593Smuzhiyun #define GR_EPSTAT_B1CNT_POS 16 70*4882a593Smuzhiyun #define GR_EPSTAT_B0CNT_MASK 0x0000fff8 71*4882a593Smuzhiyun #define GR_EPSTAT_B0CNT_POS 3 72*4882a593Smuzhiyun #define GR_EPSTAT_B1 BIT(2) 73*4882a593Smuzhiyun #define GR_EPSTAT_B0 BIT(1) 74*4882a593Smuzhiyun #define GR_EPSTAT_BS BIT(0) 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define GR_CONTROL_SI BIT(31) 77*4882a593Smuzhiyun #define GR_CONTROL_UI BIT(30) 78*4882a593Smuzhiyun #define GR_CONTROL_VI BIT(29) 79*4882a593Smuzhiyun #define GR_CONTROL_SP BIT(28) 80*4882a593Smuzhiyun #define GR_CONTROL_FI BIT(27) 81*4882a593Smuzhiyun #define GR_CONTROL_EP BIT(14) 82*4882a593Smuzhiyun #define GR_CONTROL_DH BIT(13) 83*4882a593Smuzhiyun #define GR_CONTROL_RW BIT(12) 84*4882a593Smuzhiyun #define GR_CONTROL_TS_MASK 0x00000e00 85*4882a593Smuzhiyun #define GR_CONTROL_TS_POS 9 86*4882a593Smuzhiyun #define GR_CONTROL_TM BIT(8) 87*4882a593Smuzhiyun #define GR_CONTROL_UA_MASK 0x000000fe 88*4882a593Smuzhiyun #define GR_CONTROL_UA_POS 1 89*4882a593Smuzhiyun #define GR_CONTROL_SU BIT(0) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define GR_STATUS_NEPI_MASK 0xf0000000 92*4882a593Smuzhiyun #define GR_STATUS_NEPI_POS 28 93*4882a593Smuzhiyun #define GR_STATUS_NEPO_MASK 0x0f000000 94*4882a593Smuzhiyun #define GR_STATUS_NEPO_POS 24 95*4882a593Smuzhiyun #define GR_STATUS_DM BIT(23) 96*4882a593Smuzhiyun #define GR_STATUS_SU BIT(17) 97*4882a593Smuzhiyun #define GR_STATUS_UR BIT(16) 98*4882a593Smuzhiyun #define GR_STATUS_VB BIT(15) 99*4882a593Smuzhiyun #define GR_STATUS_SP BIT(14) 100*4882a593Smuzhiyun #define GR_STATUS_AF_MASK 0x00003800 101*4882a593Smuzhiyun #define GR_STATUS_AF_POS 11 102*4882a593Smuzhiyun #define GR_STATUS_FN_MASK 0x000007ff 103*4882a593Smuzhiyun #define GR_STATUS_FN_POS 0 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define MAX_CTRL_PL_SIZE 64 /* As per USB standard for full and high speed */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/ 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* Driver data structures and utilities */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun struct gr_dma_desc { 113*4882a593Smuzhiyun u32 ctrl; 114*4882a593Smuzhiyun u32 data; 115*4882a593Smuzhiyun u32 next; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* These must be last because hw uses the previous three */ 118*4882a593Smuzhiyun u32 paddr; 119*4882a593Smuzhiyun struct gr_dma_desc *next_desc; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define GR_DESC_OUT_CTRL_SE BIT(17) 123*4882a593Smuzhiyun #define GR_DESC_OUT_CTRL_IE BIT(15) 124*4882a593Smuzhiyun #define GR_DESC_OUT_CTRL_NX BIT(14) 125*4882a593Smuzhiyun #define GR_DESC_OUT_CTRL_EN BIT(13) 126*4882a593Smuzhiyun #define GR_DESC_OUT_CTRL_LEN_MASK 0x00001fff 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define GR_DESC_IN_CTRL_MO BIT(18) 129*4882a593Smuzhiyun #define GR_DESC_IN_CTRL_PI BIT(17) 130*4882a593Smuzhiyun #define GR_DESC_IN_CTRL_ML BIT(16) 131*4882a593Smuzhiyun #define GR_DESC_IN_CTRL_IE BIT(15) 132*4882a593Smuzhiyun #define GR_DESC_IN_CTRL_NX BIT(14) 133*4882a593Smuzhiyun #define GR_DESC_IN_CTRL_EN BIT(13) 134*4882a593Smuzhiyun #define GR_DESC_IN_CTRL_LEN_MASK 0x00001fff 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define GR_DESC_DMAADDR_MASK 0xfffffffc 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun struct gr_ep { 139*4882a593Smuzhiyun struct usb_ep ep; 140*4882a593Smuzhiyun struct gr_udc *dev; 141*4882a593Smuzhiyun u16 bytes_per_buffer; 142*4882a593Smuzhiyun unsigned int dma_start; 143*4882a593Smuzhiyun struct gr_epregs __iomem *regs; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun unsigned num:8; 146*4882a593Smuzhiyun unsigned is_in:1; 147*4882a593Smuzhiyun unsigned stopped:1; 148*4882a593Smuzhiyun unsigned wedged:1; 149*4882a593Smuzhiyun unsigned callback:1; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* analogous to a host-side qh */ 152*4882a593Smuzhiyun struct list_head queue; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun struct list_head ep_list; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* Bounce buffer for end of "odd" sized OUT requests */ 157*4882a593Smuzhiyun void *tailbuf; 158*4882a593Smuzhiyun dma_addr_t tailbuf_paddr; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun struct gr_request { 162*4882a593Smuzhiyun struct usb_request req; 163*4882a593Smuzhiyun struct list_head queue; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* Chain of dma descriptors */ 166*4882a593Smuzhiyun struct gr_dma_desc *first_desc; /* First in the chain */ 167*4882a593Smuzhiyun struct gr_dma_desc *curr_desc; /* Current descriptor */ 168*4882a593Smuzhiyun struct gr_dma_desc *last_desc; /* Last in the chain */ 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun u16 evenlen; /* Size of even length head (if oddlen != 0) */ 171*4882a593Smuzhiyun u16 oddlen; /* Size of odd length tail if buffer length is "odd" */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun u8 setup; /* Setup packet */ 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun enum gr_ep0state { 177*4882a593Smuzhiyun GR_EP0_DISCONNECT = 0, /* No host */ 178*4882a593Smuzhiyun GR_EP0_SETUP, /* Between STATUS ack and SETUP report */ 179*4882a593Smuzhiyun GR_EP0_IDATA, /* IN data stage */ 180*4882a593Smuzhiyun GR_EP0_ODATA, /* OUT data stage */ 181*4882a593Smuzhiyun GR_EP0_ISTATUS, /* Status stage after IN data stage */ 182*4882a593Smuzhiyun GR_EP0_OSTATUS, /* Status stage after OUT data stage */ 183*4882a593Smuzhiyun GR_EP0_STALL, /* Data or status stages */ 184*4882a593Smuzhiyun GR_EP0_SUSPEND, /* USB suspend */ 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun struct gr_udc { 188*4882a593Smuzhiyun struct usb_gadget gadget; 189*4882a593Smuzhiyun struct gr_ep epi[GR_MAXEP]; 190*4882a593Smuzhiyun struct gr_ep epo[GR_MAXEP]; 191*4882a593Smuzhiyun struct usb_gadget_driver *driver; 192*4882a593Smuzhiyun struct dma_pool *desc_pool; 193*4882a593Smuzhiyun struct device *dev; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun enum gr_ep0state ep0state; 196*4882a593Smuzhiyun struct gr_request *ep0reqo; 197*4882a593Smuzhiyun struct gr_request *ep0reqi; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun struct gr_regs __iomem *regs; 200*4882a593Smuzhiyun int irq; 201*4882a593Smuzhiyun int irqi; 202*4882a593Smuzhiyun int irqo; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun unsigned added:1; 205*4882a593Smuzhiyun unsigned irq_enabled:1; 206*4882a593Smuzhiyun unsigned remote_wakeup:1; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun u8 test_mode; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun enum usb_device_state suspended_from; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun unsigned int nepi; 213*4882a593Smuzhiyun unsigned int nepo; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun struct list_head ep_list; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun spinlock_t lock; /* General lock, a.k.a. "dev->lock" in comments */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun struct dentry *dfs_root; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define to_gr_udc(gadget) (container_of((gadget), struct gr_udc, gadget)) 223