xref: /OK3568_Linux_fs/kernel/drivers/usb/gadget/udc/fsl_usb2_udc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2004,2012 Freescale Semiconductor, Inc
4*4882a593Smuzhiyun  * All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Freescale USB device/endpoint management registers
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #ifndef __FSL_USB2_UDC_H
9*4882a593Smuzhiyun #define __FSL_USB2_UDC_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/usb/ch9.h>
12*4882a593Smuzhiyun #include <linux/usb/gadget.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* ### define USB registers here
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #define USB_MAX_CTRL_PAYLOAD		64
17*4882a593Smuzhiyun #define USB_DR_SYS_OFFSET		0x400
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun  /* USB DR device mode registers (Little Endian) */
20*4882a593Smuzhiyun struct usb_dr_device {
21*4882a593Smuzhiyun 	/* Capability register */
22*4882a593Smuzhiyun 	u8 res1[256];
23*4882a593Smuzhiyun 	u16 caplength;		/* Capability Register Length */
24*4882a593Smuzhiyun 	u16 hciversion;		/* Host Controller Interface Version */
25*4882a593Smuzhiyun 	u32 hcsparams;		/* Host Controller Structural Parameters */
26*4882a593Smuzhiyun 	u32 hccparams;		/* Host Controller Capability Parameters */
27*4882a593Smuzhiyun 	u8 res2[20];
28*4882a593Smuzhiyun 	u32 dciversion;		/* Device Controller Interface Version */
29*4882a593Smuzhiyun 	u32 dccparams;		/* Device Controller Capability Parameters */
30*4882a593Smuzhiyun 	u8 res3[24];
31*4882a593Smuzhiyun 	/* Operation register */
32*4882a593Smuzhiyun 	u32 usbcmd;		/* USB Command Register */
33*4882a593Smuzhiyun 	u32 usbsts;		/* USB Status Register */
34*4882a593Smuzhiyun 	u32 usbintr;		/* USB Interrupt Enable Register */
35*4882a593Smuzhiyun 	u32 frindex;		/* Frame Index Register */
36*4882a593Smuzhiyun 	u8 res4[4];
37*4882a593Smuzhiyun 	u32 deviceaddr;		/* Device Address */
38*4882a593Smuzhiyun 	u32 endpointlistaddr;	/* Endpoint List Address Register */
39*4882a593Smuzhiyun 	u8 res5[4];
40*4882a593Smuzhiyun 	u32 burstsize;		/* Master Interface Data Burst Size Register */
41*4882a593Smuzhiyun 	u32 txttfilltuning;	/* Transmit FIFO Tuning Controls Register */
42*4882a593Smuzhiyun 	u8 res6[24];
43*4882a593Smuzhiyun 	u32 configflag;		/* Configure Flag Register */
44*4882a593Smuzhiyun 	u32 portsc1;		/* Port 1 Status and Control Register */
45*4882a593Smuzhiyun 	u8 res7[28];
46*4882a593Smuzhiyun 	u32 otgsc;		/* On-The-Go Status and Control */
47*4882a593Smuzhiyun 	u32 usbmode;		/* USB Mode Register */
48*4882a593Smuzhiyun 	u32 endptsetupstat;	/* Endpoint Setup Status Register */
49*4882a593Smuzhiyun 	u32 endpointprime;	/* Endpoint Initialization Register */
50*4882a593Smuzhiyun 	u32 endptflush;		/* Endpoint Flush Register */
51*4882a593Smuzhiyun 	u32 endptstatus;	/* Endpoint Status Register */
52*4882a593Smuzhiyun 	u32 endptcomplete;	/* Endpoint Complete Register */
53*4882a593Smuzhiyun 	u32 endptctrl[6];	/* Endpoint Control Registers */
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun  /* USB DR host mode registers (Little Endian) */
57*4882a593Smuzhiyun struct usb_dr_host {
58*4882a593Smuzhiyun 	/* Capability register */
59*4882a593Smuzhiyun 	u8 res1[256];
60*4882a593Smuzhiyun 	u16 caplength;		/* Capability Register Length */
61*4882a593Smuzhiyun 	u16 hciversion;		/* Host Controller Interface Version */
62*4882a593Smuzhiyun 	u32 hcsparams;		/* Host Controller Structural Parameters */
63*4882a593Smuzhiyun 	u32 hccparams;		/* Host Controller Capability Parameters */
64*4882a593Smuzhiyun 	u8 res2[20];
65*4882a593Smuzhiyun 	u32 dciversion;		/* Device Controller Interface Version */
66*4882a593Smuzhiyun 	u32 dccparams;		/* Device Controller Capability Parameters */
67*4882a593Smuzhiyun 	u8 res3[24];
68*4882a593Smuzhiyun 	/* Operation register */
69*4882a593Smuzhiyun 	u32 usbcmd;		/* USB Command Register */
70*4882a593Smuzhiyun 	u32 usbsts;		/* USB Status Register */
71*4882a593Smuzhiyun 	u32 usbintr;		/* USB Interrupt Enable Register */
72*4882a593Smuzhiyun 	u32 frindex;		/* Frame Index Register */
73*4882a593Smuzhiyun 	u8 res4[4];
74*4882a593Smuzhiyun 	u32 periodiclistbase;	/* Periodic Frame List Base Address Register */
75*4882a593Smuzhiyun 	u32 asynclistaddr;	/* Current Asynchronous List Address Register */
76*4882a593Smuzhiyun 	u8 res5[4];
77*4882a593Smuzhiyun 	u32 burstsize;		/* Master Interface Data Burst Size Register */
78*4882a593Smuzhiyun 	u32 txttfilltuning;	/* Transmit FIFO Tuning Controls Register */
79*4882a593Smuzhiyun 	u8 res6[24];
80*4882a593Smuzhiyun 	u32 configflag;		/* Configure Flag Register */
81*4882a593Smuzhiyun 	u32 portsc1;		/* Port 1 Status and Control Register */
82*4882a593Smuzhiyun 	u8 res7[28];
83*4882a593Smuzhiyun 	u32 otgsc;		/* On-The-Go Status and Control */
84*4882a593Smuzhiyun 	u32 usbmode;		/* USB Mode Register */
85*4882a593Smuzhiyun 	u32 endptsetupstat;	/* Endpoint Setup Status Register */
86*4882a593Smuzhiyun 	u32 endpointprime;	/* Endpoint Initialization Register */
87*4882a593Smuzhiyun 	u32 endptflush;		/* Endpoint Flush Register */
88*4882a593Smuzhiyun 	u32 endptstatus;	/* Endpoint Status Register */
89*4882a593Smuzhiyun 	u32 endptcomplete;	/* Endpoint Complete Register */
90*4882a593Smuzhiyun 	u32 endptctrl[6];	/* Endpoint Control Registers */
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun  /* non-EHCI USB system interface registers (Big Endian) */
94*4882a593Smuzhiyun struct usb_sys_interface {
95*4882a593Smuzhiyun 	u32 snoop1;
96*4882a593Smuzhiyun 	u32 snoop2;
97*4882a593Smuzhiyun 	u32 age_cnt_thresh;	/* Age Count Threshold Register */
98*4882a593Smuzhiyun 	u32 pri_ctrl;		/* Priority Control Register */
99*4882a593Smuzhiyun 	u32 si_ctrl;		/* System Interface Control Register */
100*4882a593Smuzhiyun 	u8 res[236];
101*4882a593Smuzhiyun 	u32 control;		/* General Purpose Control Register */
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* ep0 transfer state */
105*4882a593Smuzhiyun #define WAIT_FOR_SETUP          0
106*4882a593Smuzhiyun #define DATA_STATE_XMIT         1
107*4882a593Smuzhiyun #define DATA_STATE_NEED_ZLP     2
108*4882a593Smuzhiyun #define WAIT_FOR_OUT_STATUS     3
109*4882a593Smuzhiyun #define DATA_STATE_RECV         4
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Device Controller Capability Parameter register */
112*4882a593Smuzhiyun #define DCCPARAMS_DC				0x00000080
113*4882a593Smuzhiyun #define DCCPARAMS_DEN_MASK			0x0000001f
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Frame Index Register Bit Masks */
116*4882a593Smuzhiyun #define	USB_FRINDEX_MASKS			0x3fff
117*4882a593Smuzhiyun /* USB CMD  Register Bit Masks */
118*4882a593Smuzhiyun #define  USB_CMD_RUN_STOP                     0x00000001
119*4882a593Smuzhiyun #define  USB_CMD_CTRL_RESET                   0x00000002
120*4882a593Smuzhiyun #define  USB_CMD_PERIODIC_SCHEDULE_EN         0x00000010
121*4882a593Smuzhiyun #define  USB_CMD_ASYNC_SCHEDULE_EN            0x00000020
122*4882a593Smuzhiyun #define  USB_CMD_INT_AA_DOORBELL              0x00000040
123*4882a593Smuzhiyun #define  USB_CMD_ASP                          0x00000300
124*4882a593Smuzhiyun #define  USB_CMD_ASYNC_SCH_PARK_EN            0x00000800
125*4882a593Smuzhiyun #define  USB_CMD_SUTW                         0x00002000
126*4882a593Smuzhiyun #define  USB_CMD_ATDTW                        0x00004000
127*4882a593Smuzhiyun #define  USB_CMD_ITC                          0x00FF0000
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* bit 15,3,2 are frame list size */
130*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_1024              0x00000000
131*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_512               0x00000004
132*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_256               0x00000008
133*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_128               0x0000000C
134*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_64                0x00008000
135*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_32                0x00008004
136*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_16                0x00008008
137*4882a593Smuzhiyun #define  USB_CMD_FRAME_SIZE_8                 0x0000800C
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* bit 9-8 are async schedule park mode count */
140*4882a593Smuzhiyun #define  USB_CMD_ASP_00                       0x00000000
141*4882a593Smuzhiyun #define  USB_CMD_ASP_01                       0x00000100
142*4882a593Smuzhiyun #define  USB_CMD_ASP_10                       0x00000200
143*4882a593Smuzhiyun #define  USB_CMD_ASP_11                       0x00000300
144*4882a593Smuzhiyun #define  USB_CMD_ASP_BIT_POS                  8
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* bit 23-16 are interrupt threshold control */
147*4882a593Smuzhiyun #define  USB_CMD_ITC_NO_THRESHOLD             0x00000000
148*4882a593Smuzhiyun #define  USB_CMD_ITC_1_MICRO_FRM              0x00010000
149*4882a593Smuzhiyun #define  USB_CMD_ITC_2_MICRO_FRM              0x00020000
150*4882a593Smuzhiyun #define  USB_CMD_ITC_4_MICRO_FRM              0x00040000
151*4882a593Smuzhiyun #define  USB_CMD_ITC_8_MICRO_FRM              0x00080000
152*4882a593Smuzhiyun #define  USB_CMD_ITC_16_MICRO_FRM             0x00100000
153*4882a593Smuzhiyun #define  USB_CMD_ITC_32_MICRO_FRM             0x00200000
154*4882a593Smuzhiyun #define  USB_CMD_ITC_64_MICRO_FRM             0x00400000
155*4882a593Smuzhiyun #define  USB_CMD_ITC_BIT_POS                  16
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* USB STS Register Bit Masks */
158*4882a593Smuzhiyun #define  USB_STS_INT                          0x00000001
159*4882a593Smuzhiyun #define  USB_STS_ERR                          0x00000002
160*4882a593Smuzhiyun #define  USB_STS_PORT_CHANGE                  0x00000004
161*4882a593Smuzhiyun #define  USB_STS_FRM_LST_ROLL                 0x00000008
162*4882a593Smuzhiyun #define  USB_STS_SYS_ERR                      0x00000010
163*4882a593Smuzhiyun #define  USB_STS_IAA                          0x00000020
164*4882a593Smuzhiyun #define  USB_STS_RESET                        0x00000040
165*4882a593Smuzhiyun #define  USB_STS_SOF                          0x00000080
166*4882a593Smuzhiyun #define  USB_STS_SUSPEND                      0x00000100
167*4882a593Smuzhiyun #define  USB_STS_HC_HALTED                    0x00001000
168*4882a593Smuzhiyun #define  USB_STS_RCL                          0x00002000
169*4882a593Smuzhiyun #define  USB_STS_PERIODIC_SCHEDULE            0x00004000
170*4882a593Smuzhiyun #define  USB_STS_ASYNC_SCHEDULE               0x00008000
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* USB INTR Register Bit Masks */
173*4882a593Smuzhiyun #define  USB_INTR_INT_EN                      0x00000001
174*4882a593Smuzhiyun #define  USB_INTR_ERR_INT_EN                  0x00000002
175*4882a593Smuzhiyun #define  USB_INTR_PTC_DETECT_EN               0x00000004
176*4882a593Smuzhiyun #define  USB_INTR_FRM_LST_ROLL_EN             0x00000008
177*4882a593Smuzhiyun #define  USB_INTR_SYS_ERR_EN                  0x00000010
178*4882a593Smuzhiyun #define  USB_INTR_ASYN_ADV_EN                 0x00000020
179*4882a593Smuzhiyun #define  USB_INTR_RESET_EN                    0x00000040
180*4882a593Smuzhiyun #define  USB_INTR_SOF_EN                      0x00000080
181*4882a593Smuzhiyun #define  USB_INTR_DEVICE_SUSPEND              0x00000100
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Device Address bit masks */
184*4882a593Smuzhiyun #define  USB_DEVICE_ADDRESS_MASK              0xFE000000
185*4882a593Smuzhiyun #define  USB_DEVICE_ADDRESS_BIT_POS           25
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* endpoint list address bit masks */
188*4882a593Smuzhiyun #define USB_EP_LIST_ADDRESS_MASK              0xfffff800
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* PORTSCX  Register Bit Masks */
191*4882a593Smuzhiyun #define  PORTSCX_CURRENT_CONNECT_STATUS       0x00000001
192*4882a593Smuzhiyun #define  PORTSCX_CONNECT_STATUS_CHANGE        0x00000002
193*4882a593Smuzhiyun #define  PORTSCX_PORT_ENABLE                  0x00000004
194*4882a593Smuzhiyun #define  PORTSCX_PORT_EN_DIS_CHANGE           0x00000008
195*4882a593Smuzhiyun #define  PORTSCX_OVER_CURRENT_ACT             0x00000010
196*4882a593Smuzhiyun #define  PORTSCX_OVER_CURRENT_CHG             0x00000020
197*4882a593Smuzhiyun #define  PORTSCX_PORT_FORCE_RESUME            0x00000040
198*4882a593Smuzhiyun #define  PORTSCX_PORT_SUSPEND                 0x00000080
199*4882a593Smuzhiyun #define  PORTSCX_PORT_RESET                   0x00000100
200*4882a593Smuzhiyun #define  PORTSCX_LINE_STATUS_BITS             0x00000C00
201*4882a593Smuzhiyun #define  PORTSCX_PORT_POWER                   0x00001000
202*4882a593Smuzhiyun #define  PORTSCX_PORT_INDICTOR_CTRL           0x0000C000
203*4882a593Smuzhiyun #define  PORTSCX_PORT_TEST_CTRL               0x000F0000
204*4882a593Smuzhiyun #define  PORTSCX_WAKE_ON_CONNECT_EN           0x00100000
205*4882a593Smuzhiyun #define  PORTSCX_WAKE_ON_CONNECT_DIS          0x00200000
206*4882a593Smuzhiyun #define  PORTSCX_WAKE_ON_OVER_CURRENT         0x00400000
207*4882a593Smuzhiyun #define  PORTSCX_PHY_LOW_POWER_SPD            0x00800000
208*4882a593Smuzhiyun #define  PORTSCX_PORT_FORCE_FULL_SPEED        0x01000000
209*4882a593Smuzhiyun #define  PORTSCX_PORT_SPEED_MASK              0x0C000000
210*4882a593Smuzhiyun #define  PORTSCX_PORT_WIDTH                   0x10000000
211*4882a593Smuzhiyun #define  PORTSCX_PHY_TYPE_SEL                 0xC0000000
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* bit 11-10 are line status */
214*4882a593Smuzhiyun #define  PORTSCX_LINE_STATUS_SE0              0x00000000
215*4882a593Smuzhiyun #define  PORTSCX_LINE_STATUS_JSTATE           0x00000400
216*4882a593Smuzhiyun #define  PORTSCX_LINE_STATUS_KSTATE           0x00000800
217*4882a593Smuzhiyun #define  PORTSCX_LINE_STATUS_UNDEF            0x00000C00
218*4882a593Smuzhiyun #define  PORTSCX_LINE_STATUS_BIT_POS          10
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* bit 15-14 are port indicator control */
221*4882a593Smuzhiyun #define  PORTSCX_PIC_OFF                      0x00000000
222*4882a593Smuzhiyun #define  PORTSCX_PIC_AMBER                    0x00004000
223*4882a593Smuzhiyun #define  PORTSCX_PIC_GREEN                    0x00008000
224*4882a593Smuzhiyun #define  PORTSCX_PIC_UNDEF                    0x0000C000
225*4882a593Smuzhiyun #define  PORTSCX_PIC_BIT_POS                  14
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* bit 19-16 are port test control */
228*4882a593Smuzhiyun #define  PORTSCX_PTC_DISABLE                  0x00000000
229*4882a593Smuzhiyun #define  PORTSCX_PTC_JSTATE                   0x00010000
230*4882a593Smuzhiyun #define  PORTSCX_PTC_KSTATE                   0x00020000
231*4882a593Smuzhiyun #define  PORTSCX_PTC_SEQNAK                   0x00030000
232*4882a593Smuzhiyun #define  PORTSCX_PTC_PACKET                   0x00040000
233*4882a593Smuzhiyun #define  PORTSCX_PTC_FORCE_EN                 0x00050000
234*4882a593Smuzhiyun #define  PORTSCX_PTC_BIT_POS                  16
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* bit 27-26 are port speed */
237*4882a593Smuzhiyun #define  PORTSCX_PORT_SPEED_FULL              0x00000000
238*4882a593Smuzhiyun #define  PORTSCX_PORT_SPEED_LOW               0x04000000
239*4882a593Smuzhiyun #define  PORTSCX_PORT_SPEED_HIGH              0x08000000
240*4882a593Smuzhiyun #define  PORTSCX_PORT_SPEED_UNDEF             0x0C000000
241*4882a593Smuzhiyun #define  PORTSCX_SPEED_BIT_POS                26
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* bit 28 is parallel transceiver width for UTMI interface */
244*4882a593Smuzhiyun #define  PORTSCX_PTW                          0x10000000
245*4882a593Smuzhiyun #define  PORTSCX_PTW_8BIT                     0x00000000
246*4882a593Smuzhiyun #define  PORTSCX_PTW_16BIT                    0x10000000
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* bit 31-30 are port transceiver select */
249*4882a593Smuzhiyun #define  PORTSCX_PTS_UTMI                     0x00000000
250*4882a593Smuzhiyun #define  PORTSCX_PTS_ULPI                     0x80000000
251*4882a593Smuzhiyun #define  PORTSCX_PTS_FSLS                     0xC0000000
252*4882a593Smuzhiyun #define  PORTSCX_PTS_BIT_POS                  30
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* otgsc Register Bit Masks */
255*4882a593Smuzhiyun #define  OTGSC_CTRL_VUSB_DISCHARGE            0x00000001
256*4882a593Smuzhiyun #define  OTGSC_CTRL_VUSB_CHARGE               0x00000002
257*4882a593Smuzhiyun #define  OTGSC_CTRL_OTG_TERM                  0x00000008
258*4882a593Smuzhiyun #define  OTGSC_CTRL_DATA_PULSING              0x00000010
259*4882a593Smuzhiyun #define  OTGSC_STS_USB_ID                     0x00000100
260*4882a593Smuzhiyun #define  OTGSC_STS_A_VBUS_VALID               0x00000200
261*4882a593Smuzhiyun #define  OTGSC_STS_A_SESSION_VALID            0x00000400
262*4882a593Smuzhiyun #define  OTGSC_STS_B_SESSION_VALID            0x00000800
263*4882a593Smuzhiyun #define  OTGSC_STS_B_SESSION_END              0x00001000
264*4882a593Smuzhiyun #define  OTGSC_STS_1MS_TOGGLE                 0x00002000
265*4882a593Smuzhiyun #define  OTGSC_STS_DATA_PULSING               0x00004000
266*4882a593Smuzhiyun #define  OTGSC_INTSTS_USB_ID                  0x00010000
267*4882a593Smuzhiyun #define  OTGSC_INTSTS_A_VBUS_VALID            0x00020000
268*4882a593Smuzhiyun #define  OTGSC_INTSTS_A_SESSION_VALID         0x00040000
269*4882a593Smuzhiyun #define  OTGSC_INTSTS_B_SESSION_VALID         0x00080000
270*4882a593Smuzhiyun #define  OTGSC_INTSTS_B_SESSION_END           0x00100000
271*4882a593Smuzhiyun #define  OTGSC_INTSTS_1MS                     0x00200000
272*4882a593Smuzhiyun #define  OTGSC_INTSTS_DATA_PULSING            0x00400000
273*4882a593Smuzhiyun #define  OTGSC_INTR_USB_ID                    0x01000000
274*4882a593Smuzhiyun #define  OTGSC_INTR_A_VBUS_VALID              0x02000000
275*4882a593Smuzhiyun #define  OTGSC_INTR_A_SESSION_VALID           0x04000000
276*4882a593Smuzhiyun #define  OTGSC_INTR_B_SESSION_VALID           0x08000000
277*4882a593Smuzhiyun #define  OTGSC_INTR_B_SESSION_END             0x10000000
278*4882a593Smuzhiyun #define  OTGSC_INTR_1MS_TIMER                 0x20000000
279*4882a593Smuzhiyun #define  OTGSC_INTR_DATA_PULSING              0x40000000
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* USB MODE Register Bit Masks */
282*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_IDLE              0x00000000
283*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_DEVICE            0x00000002
284*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_HOST              0x00000003
285*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_MASK              0x00000003
286*4882a593Smuzhiyun #define  USB_MODE_CTRL_MODE_RSV               0x00000001
287*4882a593Smuzhiyun #define  USB_MODE_ES                          0x00000004 /* Endian Select */
288*4882a593Smuzhiyun #define  USB_MODE_SETUP_LOCK_OFF              0x00000008
289*4882a593Smuzhiyun #define  USB_MODE_STREAM_DISABLE              0x00000010
290*4882a593Smuzhiyun /* Endpoint Flush Register */
291*4882a593Smuzhiyun #define EPFLUSH_TX_OFFSET		      0x00010000
292*4882a593Smuzhiyun #define EPFLUSH_RX_OFFSET		      0x00000000
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /* Endpoint Setup Status bit masks */
295*4882a593Smuzhiyun #define  EP_SETUP_STATUS_MASK                 0x0000003F
296*4882a593Smuzhiyun #define  EP_SETUP_STATUS_EP0		      0x00000001
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* ENDPOINTCTRLx  Register Bit Masks */
299*4882a593Smuzhiyun #define  EPCTRL_TX_ENABLE                     0x00800000
300*4882a593Smuzhiyun #define  EPCTRL_TX_DATA_TOGGLE_RST            0x00400000	/* Not EP0 */
301*4882a593Smuzhiyun #define  EPCTRL_TX_DATA_TOGGLE_INH            0x00200000	/* Not EP0 */
302*4882a593Smuzhiyun #define  EPCTRL_TX_TYPE                       0x000C0000
303*4882a593Smuzhiyun #define  EPCTRL_TX_DATA_SOURCE                0x00020000	/* Not EP0 */
304*4882a593Smuzhiyun #define  EPCTRL_TX_EP_STALL                   0x00010000
305*4882a593Smuzhiyun #define  EPCTRL_RX_ENABLE                     0x00000080
306*4882a593Smuzhiyun #define  EPCTRL_RX_DATA_TOGGLE_RST            0x00000040	/* Not EP0 */
307*4882a593Smuzhiyun #define  EPCTRL_RX_DATA_TOGGLE_INH            0x00000020	/* Not EP0 */
308*4882a593Smuzhiyun #define  EPCTRL_RX_TYPE                       0x0000000C
309*4882a593Smuzhiyun #define  EPCTRL_RX_DATA_SINK                  0x00000002	/* Not EP0 */
310*4882a593Smuzhiyun #define  EPCTRL_RX_EP_STALL                   0x00000001
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* bit 19-18 and 3-2 are endpoint type */
313*4882a593Smuzhiyun #define  EPCTRL_EP_TYPE_CONTROL               0
314*4882a593Smuzhiyun #define  EPCTRL_EP_TYPE_ISO                   1
315*4882a593Smuzhiyun #define  EPCTRL_EP_TYPE_BULK                  2
316*4882a593Smuzhiyun #define  EPCTRL_EP_TYPE_INTERRUPT             3
317*4882a593Smuzhiyun #define  EPCTRL_TX_EP_TYPE_SHIFT              18
318*4882a593Smuzhiyun #define  EPCTRL_RX_EP_TYPE_SHIFT              2
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /* SNOOPn Register Bit Masks */
321*4882a593Smuzhiyun #define  SNOOP_ADDRESS_MASK                   0xFFFFF000
322*4882a593Smuzhiyun #define  SNOOP_SIZE_ZERO                      0x00	/* snooping disable */
323*4882a593Smuzhiyun #define  SNOOP_SIZE_4KB                       0x0B	/* 4KB snoop size */
324*4882a593Smuzhiyun #define  SNOOP_SIZE_8KB                       0x0C
325*4882a593Smuzhiyun #define  SNOOP_SIZE_16KB                      0x0D
326*4882a593Smuzhiyun #define  SNOOP_SIZE_32KB                      0x0E
327*4882a593Smuzhiyun #define  SNOOP_SIZE_64KB                      0x0F
328*4882a593Smuzhiyun #define  SNOOP_SIZE_128KB                     0x10
329*4882a593Smuzhiyun #define  SNOOP_SIZE_256KB                     0x11
330*4882a593Smuzhiyun #define  SNOOP_SIZE_512KB                     0x12
331*4882a593Smuzhiyun #define  SNOOP_SIZE_1MB                       0x13
332*4882a593Smuzhiyun #define  SNOOP_SIZE_2MB                       0x14
333*4882a593Smuzhiyun #define  SNOOP_SIZE_4MB                       0x15
334*4882a593Smuzhiyun #define  SNOOP_SIZE_8MB                       0x16
335*4882a593Smuzhiyun #define  SNOOP_SIZE_16MB                      0x17
336*4882a593Smuzhiyun #define  SNOOP_SIZE_32MB                      0x18
337*4882a593Smuzhiyun #define  SNOOP_SIZE_64MB                      0x19
338*4882a593Smuzhiyun #define  SNOOP_SIZE_128MB                     0x1A
339*4882a593Smuzhiyun #define  SNOOP_SIZE_256MB                     0x1B
340*4882a593Smuzhiyun #define  SNOOP_SIZE_512MB                     0x1C
341*4882a593Smuzhiyun #define  SNOOP_SIZE_1GB                       0x1D
342*4882a593Smuzhiyun #define  SNOOP_SIZE_2GB                       0x1E	/* 2GB snoop size */
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* pri_ctrl Register Bit Masks */
345*4882a593Smuzhiyun #define  PRI_CTRL_PRI_LVL1                    0x0000000C
346*4882a593Smuzhiyun #define  PRI_CTRL_PRI_LVL0                    0x00000003
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* si_ctrl Register Bit Masks */
349*4882a593Smuzhiyun #define  SI_CTRL_ERR_DISABLE                  0x00000010
350*4882a593Smuzhiyun #define  SI_CTRL_IDRC_DISABLE                 0x00000008
351*4882a593Smuzhiyun #define  SI_CTRL_RD_SAFE_EN                   0x00000004
352*4882a593Smuzhiyun #define  SI_CTRL_RD_PREFETCH_DISABLE          0x00000002
353*4882a593Smuzhiyun #define  SI_CTRL_RD_PREFEFETCH_VAL            0x00000001
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /* control Register Bit Masks */
356*4882a593Smuzhiyun #define  USB_CTRL_IOENB                       0x00000004
357*4882a593Smuzhiyun #define  USB_CTRL_ULPI_INT0EN                 0x00000001
358*4882a593Smuzhiyun #define USB_CTRL_UTMI_PHY_EN		      0x00000200
359*4882a593Smuzhiyun #define USB_CTRL_USB_EN			      0x00000004
360*4882a593Smuzhiyun #define USB_CTRL_ULPI_PHY_CLK_SEL	      0x00000400
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* Endpoint Queue Head data struct
363*4882a593Smuzhiyun  * Rem: all the variables of qh are LittleEndian Mode
364*4882a593Smuzhiyun  * and NEXT_POINTER_MASK should operate on a LittleEndian, Phy Addr
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun struct ep_queue_head {
367*4882a593Smuzhiyun 	u32 max_pkt_length;	/* Mult(31-30) , Zlt(29) , Max Pkt len
368*4882a593Smuzhiyun 				   and IOS(15) */
369*4882a593Smuzhiyun 	u32 curr_dtd_ptr;	/* Current dTD Pointer(31-5) */
370*4882a593Smuzhiyun 	u32 next_dtd_ptr;	/* Next dTD Pointer(31-5), T(0) */
371*4882a593Smuzhiyun 	u32 size_ioc_int_sts;	/* Total bytes (30-16), IOC (15),
372*4882a593Smuzhiyun 				   MultO(11-10), STS (7-0)  */
373*4882a593Smuzhiyun 	u32 buff_ptr0;		/* Buffer pointer Page 0 (31-12) */
374*4882a593Smuzhiyun 	u32 buff_ptr1;		/* Buffer pointer Page 1 (31-12) */
375*4882a593Smuzhiyun 	u32 buff_ptr2;		/* Buffer pointer Page 2 (31-12) */
376*4882a593Smuzhiyun 	u32 buff_ptr3;		/* Buffer pointer Page 3 (31-12) */
377*4882a593Smuzhiyun 	u32 buff_ptr4;		/* Buffer pointer Page 4 (31-12) */
378*4882a593Smuzhiyun 	u32 res1;
379*4882a593Smuzhiyun 	u8 setup_buffer[8];	/* Setup data 8 bytes */
380*4882a593Smuzhiyun 	u32 res2[4];
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /* Endpoint Queue Head Bit Masks */
384*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_MULT_POS               30
385*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_ZLT_SEL                0x20000000
386*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_MAX_PKT_LEN_POS        16
387*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_MAX_PKT_LEN(ep_info)   (((ep_info)>>16)&0x07ff)
388*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_IOS                    0x00008000
389*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_NEXT_TERMINATE         0x00000001
390*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_IOC                    0x00008000
391*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_MULTO                  0x00000C00
392*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_STATUS_HALT	      0x00000040
393*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_STATUS_ACTIVE          0x00000080
394*4882a593Smuzhiyun #define  EP_QUEUE_CURRENT_OFFSET_MASK         0x00000FFF
395*4882a593Smuzhiyun #define  EP_QUEUE_HEAD_NEXT_POINTER_MASK      0xFFFFFFE0
396*4882a593Smuzhiyun #define  EP_QUEUE_FRINDEX_MASK                0x000007FF
397*4882a593Smuzhiyun #define  EP_MAX_LENGTH_TRANSFER               0x4000
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /* Endpoint Transfer Descriptor data struct */
400*4882a593Smuzhiyun /* Rem: all the variables of td are LittleEndian Mode */
401*4882a593Smuzhiyun struct ep_td_struct {
402*4882a593Smuzhiyun 	u32 next_td_ptr;	/* Next TD pointer(31-5), T(0) set
403*4882a593Smuzhiyun 				   indicate invalid */
404*4882a593Smuzhiyun 	u32 size_ioc_sts;	/* Total bytes (30-16), IOC (15),
405*4882a593Smuzhiyun 				   MultO(11-10), STS (7-0)  */
406*4882a593Smuzhiyun 	u32 buff_ptr0;		/* Buffer pointer Page 0 */
407*4882a593Smuzhiyun 	u32 buff_ptr1;		/* Buffer pointer Page 1 */
408*4882a593Smuzhiyun 	u32 buff_ptr2;		/* Buffer pointer Page 2 */
409*4882a593Smuzhiyun 	u32 buff_ptr3;		/* Buffer pointer Page 3 */
410*4882a593Smuzhiyun 	u32 buff_ptr4;		/* Buffer pointer Page 4 */
411*4882a593Smuzhiyun 	u32 res;
412*4882a593Smuzhiyun 	/* 32 bytes */
413*4882a593Smuzhiyun 	dma_addr_t td_dma;	/* dma address for this td */
414*4882a593Smuzhiyun 	/* virtual address of next td specified in next_td_ptr */
415*4882a593Smuzhiyun 	struct ep_td_struct *next_td_virt;
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* Endpoint Transfer Descriptor bit Masks */
419*4882a593Smuzhiyun #define  DTD_NEXT_TERMINATE                   0x00000001
420*4882a593Smuzhiyun #define  DTD_IOC                              0x00008000
421*4882a593Smuzhiyun #define  DTD_STATUS_ACTIVE                    0x00000080
422*4882a593Smuzhiyun #define  DTD_STATUS_HALTED                    0x00000040
423*4882a593Smuzhiyun #define  DTD_STATUS_DATA_BUFF_ERR             0x00000020
424*4882a593Smuzhiyun #define  DTD_STATUS_TRANSACTION_ERR           0x00000008
425*4882a593Smuzhiyun #define  DTD_RESERVED_FIELDS                  0x80007300
426*4882a593Smuzhiyun #define  DTD_ADDR_MASK                        0xFFFFFFE0
427*4882a593Smuzhiyun #define  DTD_PACKET_SIZE                      0x7FFF0000
428*4882a593Smuzhiyun #define  DTD_LENGTH_BIT_POS                   16
429*4882a593Smuzhiyun #define  DTD_ERROR_MASK                       (DTD_STATUS_HALTED | \
430*4882a593Smuzhiyun                                                DTD_STATUS_DATA_BUFF_ERR | \
431*4882a593Smuzhiyun                                                DTD_STATUS_TRANSACTION_ERR)
432*4882a593Smuzhiyun /* Alignment requirements; must be a power of two */
433*4882a593Smuzhiyun #define DTD_ALIGNMENT				0x20
434*4882a593Smuzhiyun #define QH_ALIGNMENT				2048
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* Controller dma boundary */
437*4882a593Smuzhiyun #define UDC_DMA_BOUNDARY			0x1000
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* ### driver private data
442*4882a593Smuzhiyun  */
443*4882a593Smuzhiyun struct fsl_req {
444*4882a593Smuzhiyun 	struct usb_request req;
445*4882a593Smuzhiyun 	struct list_head queue;
446*4882a593Smuzhiyun 	/* ep_queue() func will add
447*4882a593Smuzhiyun 	   a request->queue into a udc_ep->queue 'd tail */
448*4882a593Smuzhiyun 	struct fsl_ep *ep;
449*4882a593Smuzhiyun 	unsigned mapped:1;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	struct ep_td_struct *head, *tail;	/* For dTD List
452*4882a593Smuzhiyun 						   cpu endian Virtual addr */
453*4882a593Smuzhiyun 	unsigned int dtd_count;
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun #define REQ_UNCOMPLETE			1
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun struct fsl_ep {
459*4882a593Smuzhiyun 	struct usb_ep ep;
460*4882a593Smuzhiyun 	struct list_head queue;
461*4882a593Smuzhiyun 	struct fsl_udc *udc;
462*4882a593Smuzhiyun 	struct ep_queue_head *qh;
463*4882a593Smuzhiyun 	struct usb_gadget *gadget;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	char name[14];
466*4882a593Smuzhiyun 	unsigned stopped:1;
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define EP_DIR_IN	1
470*4882a593Smuzhiyun #define EP_DIR_OUT	0
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun struct fsl_udc {
473*4882a593Smuzhiyun 	struct usb_gadget gadget;
474*4882a593Smuzhiyun 	struct usb_gadget_driver *driver;
475*4882a593Smuzhiyun 	struct fsl_usb2_platform_data *pdata;
476*4882a593Smuzhiyun 	struct completion *done;	/* to make sure release() is done */
477*4882a593Smuzhiyun 	struct fsl_ep *eps;
478*4882a593Smuzhiyun 	unsigned int max_ep;
479*4882a593Smuzhiyun 	unsigned int irq;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	struct usb_ctrlrequest local_setup_buff;
482*4882a593Smuzhiyun 	spinlock_t lock;
483*4882a593Smuzhiyun 	struct usb_phy *transceiver;
484*4882a593Smuzhiyun 	unsigned softconnect:1;
485*4882a593Smuzhiyun 	unsigned vbus_active:1;
486*4882a593Smuzhiyun 	unsigned stopped:1;
487*4882a593Smuzhiyun 	unsigned remote_wakeup:1;
488*4882a593Smuzhiyun 	unsigned already_stopped:1;
489*4882a593Smuzhiyun 	unsigned big_endian_desc:1;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	struct ep_queue_head *ep_qh;	/* Endpoints Queue-Head */
492*4882a593Smuzhiyun 	struct fsl_req *status_req;	/* ep0 status request */
493*4882a593Smuzhiyun 	struct dma_pool *td_pool;	/* dma pool for DTD */
494*4882a593Smuzhiyun 	enum fsl_usb2_phy_modes phy_mode;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	size_t ep_qh_size;		/* size after alignment adjustment*/
497*4882a593Smuzhiyun 	dma_addr_t ep_qh_dma;		/* dma address of QH */
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	u32 max_pipes;          /* Device max pipes */
500*4882a593Smuzhiyun 	u32 bus_reset;		/* Device is bus resetting */
501*4882a593Smuzhiyun 	u32 resume_state;	/* USB state to resume */
502*4882a593Smuzhiyun 	u32 usb_state;		/* USB current state */
503*4882a593Smuzhiyun 	u32 ep0_state;		/* Endpoint zero state */
504*4882a593Smuzhiyun 	u32 ep0_dir;		/* Endpoint zero direction: can be
505*4882a593Smuzhiyun 				   USB_DIR_IN or USB_DIR_OUT */
506*4882a593Smuzhiyun 	u8 device_address;	/* Device USB address */
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #ifdef DEBUG
512*4882a593Smuzhiyun #define DBG(fmt, args...) 	printk(KERN_DEBUG "[%s]  " fmt "\n", \
513*4882a593Smuzhiyun 				__func__, ## args)
514*4882a593Smuzhiyun #else
515*4882a593Smuzhiyun #define DBG(fmt, args...)	do{}while(0)
516*4882a593Smuzhiyun #endif
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #if 0
519*4882a593Smuzhiyun static void dump_msg(const char *label, const u8 * buf, unsigned int length)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	unsigned int start, num, i;
522*4882a593Smuzhiyun 	char line[52], *p;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (length >= 512)
525*4882a593Smuzhiyun 		return;
526*4882a593Smuzhiyun 	DBG("%s, length %u:\n", label, length);
527*4882a593Smuzhiyun 	start = 0;
528*4882a593Smuzhiyun 	while (length > 0) {
529*4882a593Smuzhiyun 		num = min(length, 16u);
530*4882a593Smuzhiyun 		p = line;
531*4882a593Smuzhiyun 		for (i = 0; i < num; ++i) {
532*4882a593Smuzhiyun 			if (i == 8)
533*4882a593Smuzhiyun 				*p++ = ' ';
534*4882a593Smuzhiyun 			sprintf(p, " %02x", buf[i]);
535*4882a593Smuzhiyun 			p += 3;
536*4882a593Smuzhiyun 		}
537*4882a593Smuzhiyun 		*p = 0;
538*4882a593Smuzhiyun 		printk(KERN_DEBUG "%6x: %s\n", start, line);
539*4882a593Smuzhiyun 		buf += num;
540*4882a593Smuzhiyun 		start += num;
541*4882a593Smuzhiyun 		length -= num;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun #endif
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #ifdef VERBOSE
547*4882a593Smuzhiyun #define VDBG		DBG
548*4882a593Smuzhiyun #else
549*4882a593Smuzhiyun #define VDBG(stuff...)	do{}while(0)
550*4882a593Smuzhiyun #endif
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #define ERR(stuff...)		pr_err("udc: " stuff)
553*4882a593Smuzhiyun #define WARNING(stuff...)	pr_warn("udc: " stuff)
554*4882a593Smuzhiyun #define INFO(stuff...)		pr_info("udc: " stuff)
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /* ### Add board specific defines here
559*4882a593Smuzhiyun  */
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun  * ### pipe direction macro from device view
563*4882a593Smuzhiyun  */
564*4882a593Smuzhiyun #define USB_RECV	0	/* OUT EP */
565*4882a593Smuzhiyun #define USB_SEND	1	/* IN EP */
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun /*
568*4882a593Smuzhiyun  * ### internal used help routines.
569*4882a593Smuzhiyun  */
570*4882a593Smuzhiyun #define ep_index(EP)		((EP)->ep.desc->bEndpointAddress&0xF)
571*4882a593Smuzhiyun #define ep_maxpacket(EP)	((EP)->ep.maxpacket)
572*4882a593Smuzhiyun #define ep_is_in(EP)	( (ep_index(EP) == 0) ? (EP->udc->ep0_dir == \
573*4882a593Smuzhiyun 			USB_DIR_IN) : ((EP)->ep.desc->bEndpointAddress \
574*4882a593Smuzhiyun 			& USB_DIR_IN)==USB_DIR_IN)
575*4882a593Smuzhiyun #define get_ep_by_pipe(udc, pipe)	((pipe == 1)? &udc->eps[0]: \
576*4882a593Smuzhiyun 					&udc->eps[pipe])
577*4882a593Smuzhiyun #define get_pipe_by_windex(windex)	((windex & USB_ENDPOINT_NUMBER_MASK) \
578*4882a593Smuzhiyun 					* 2 + ((windex & USB_DIR_IN) ? 1 : 0))
579*4882a593Smuzhiyun #define get_pipe_by_ep(EP)	(ep_index(EP) * 2 + ep_is_in(EP))
580*4882a593Smuzhiyun 
get_qh_by_ep(struct fsl_ep * ep)581*4882a593Smuzhiyun static inline struct ep_queue_head *get_qh_by_ep(struct fsl_ep *ep)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	/* we only have one ep0 structure but two queue heads */
584*4882a593Smuzhiyun 	if (ep_index(ep) != 0)
585*4882a593Smuzhiyun 		return ep->qh;
586*4882a593Smuzhiyun 	else
587*4882a593Smuzhiyun 		return &ep->udc->ep_qh[(ep->udc->ep0_dir ==
588*4882a593Smuzhiyun 				USB_DIR_IN) ? 1 : 0];
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun struct platform_device;
592*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MXC
593*4882a593Smuzhiyun int fsl_udc_clk_init(struct platform_device *pdev);
594*4882a593Smuzhiyun int fsl_udc_clk_finalize(struct platform_device *pdev);
595*4882a593Smuzhiyun void fsl_udc_clk_release(void);
596*4882a593Smuzhiyun #else
fsl_udc_clk_init(struct platform_device * pdev)597*4882a593Smuzhiyun static inline int fsl_udc_clk_init(struct platform_device *pdev)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	return 0;
600*4882a593Smuzhiyun }
fsl_udc_clk_finalize(struct platform_device * pdev)601*4882a593Smuzhiyun static inline int fsl_udc_clk_finalize(struct platform_device *pdev)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	return 0;
604*4882a593Smuzhiyun }
fsl_udc_clk_release(void)605*4882a593Smuzhiyun static inline void fsl_udc_clk_release(void)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun #endif
611