xref: /OK3568_Linux_fs/kernel/drivers/usb/gadget/udc/fsl_qe_udc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/usb/gadget/qe_udc.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2006-2008 Freescale Semiconductor, Inc. All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * 	Xiaobo Xie <X.Xie@freescale.com>
8*4882a593Smuzhiyun  * 	Li Yang <leoli@freescale.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Description:
11*4882a593Smuzhiyun  * Freescale USB device/endpoint management registers
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef __FSL_QE_UDC_H
15*4882a593Smuzhiyun #define __FSL_QE_UDC_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* SoC type */
18*4882a593Smuzhiyun #define PORT_CPM	0
19*4882a593Smuzhiyun #define PORT_QE		1
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define USB_MAX_ENDPOINTS               4
22*4882a593Smuzhiyun #define USB_MAX_PIPES                   USB_MAX_ENDPOINTS
23*4882a593Smuzhiyun #define USB_EP0_MAX_SIZE		64
24*4882a593Smuzhiyun #define USB_MAX_CTRL_PAYLOAD            0x4000
25*4882a593Smuzhiyun #define USB_BDRING_LEN			16
26*4882a593Smuzhiyun #define USB_BDRING_LEN_RX		256
27*4882a593Smuzhiyun #define USB_BDRING_LEN_TX		16
28*4882a593Smuzhiyun #define MIN_EMPTY_BDS			128
29*4882a593Smuzhiyun #define MAX_DATA_BDS			8
30*4882a593Smuzhiyun #define USB_CRC_SIZE			2
31*4882a593Smuzhiyun #define USB_DIR_BOTH			0x88
32*4882a593Smuzhiyun #define R_BUF_MAXSIZE			0x800
33*4882a593Smuzhiyun #define USB_EP_PARA_ALIGNMENT		32
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* USB Mode Register bit define */
36*4882a593Smuzhiyun #define USB_MODE_EN		0x01
37*4882a593Smuzhiyun #define USB_MODE_HOST		0x02
38*4882a593Smuzhiyun #define USB_MODE_TEST		0x04
39*4882a593Smuzhiyun #define USB_MODE_SFTE		0x08
40*4882a593Smuzhiyun #define USB_MODE_RESUME		0x40
41*4882a593Smuzhiyun #define USB_MODE_LSS		0x80
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* USB Slave Address Register Mask */
44*4882a593Smuzhiyun #define USB_SLVADDR_MASK	0x7F
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* USB Endpoint register define */
47*4882a593Smuzhiyun #define USB_EPNUM_MASK		0xF000
48*4882a593Smuzhiyun #define USB_EPNUM_SHIFT		12
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define USB_TRANS_MODE_SHIFT	8
51*4882a593Smuzhiyun #define USB_TRANS_CTR		0x0000
52*4882a593Smuzhiyun #define USB_TRANS_INT		0x0100
53*4882a593Smuzhiyun #define USB_TRANS_BULK		0x0200
54*4882a593Smuzhiyun #define USB_TRANS_ISO		0x0300
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define USB_EP_MF		0x0020
57*4882a593Smuzhiyun #define USB_EP_RTE		0x0010
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define USB_THS_SHIFT		2
60*4882a593Smuzhiyun #define USB_THS_MASK		0x000c
61*4882a593Smuzhiyun #define USB_THS_NORMAL		0x0
62*4882a593Smuzhiyun #define USB_THS_IGNORE_IN	0x0004
63*4882a593Smuzhiyun #define USB_THS_NACK		0x0008
64*4882a593Smuzhiyun #define USB_THS_STALL		0x000c
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define USB_RHS_SHIFT   	0
67*4882a593Smuzhiyun #define USB_RHS_MASK		0x0003
68*4882a593Smuzhiyun #define USB_RHS_NORMAL  	0x0
69*4882a593Smuzhiyun #define USB_RHS_IGNORE_OUT	0x0001
70*4882a593Smuzhiyun #define USB_RHS_NACK		0x0002
71*4882a593Smuzhiyun #define USB_RHS_STALL		0x0003
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define USB_RTHS_MASK		0x000f
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* USB Command Register define */
76*4882a593Smuzhiyun #define USB_CMD_STR_FIFO	0x80
77*4882a593Smuzhiyun #define USB_CMD_FLUSH_FIFO	0x40
78*4882a593Smuzhiyun #define USB_CMD_ISFT		0x20
79*4882a593Smuzhiyun #define USB_CMD_DSFT		0x10
80*4882a593Smuzhiyun #define USB_CMD_EP_MASK		0x03
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* USB Event and Mask Register define */
83*4882a593Smuzhiyun #define USB_E_MSF_MASK		0x0800
84*4882a593Smuzhiyun #define USB_E_SFT_MASK		0x0400
85*4882a593Smuzhiyun #define USB_E_RESET_MASK	0x0200
86*4882a593Smuzhiyun #define USB_E_IDLE_MASK		0x0100
87*4882a593Smuzhiyun #define USB_E_TXE4_MASK		0x0080
88*4882a593Smuzhiyun #define USB_E_TXE3_MASK		0x0040
89*4882a593Smuzhiyun #define USB_E_TXE2_MASK		0x0020
90*4882a593Smuzhiyun #define USB_E_TXE1_MASK		0x0010
91*4882a593Smuzhiyun #define USB_E_SOF_MASK		0x0008
92*4882a593Smuzhiyun #define USB_E_BSY_MASK		0x0004
93*4882a593Smuzhiyun #define USB_E_TXB_MASK		0x0002
94*4882a593Smuzhiyun #define USB_E_RXB_MASK		0x0001
95*4882a593Smuzhiyun #define USBER_ALL_CLEAR 	0x0fff
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define USB_E_DEFAULT_DEVICE   (USB_E_RESET_MASK | USB_E_TXE4_MASK | \
98*4882a593Smuzhiyun 				USB_E_TXE3_MASK | USB_E_TXE2_MASK | \
99*4882a593Smuzhiyun 				USB_E_TXE1_MASK | USB_E_BSY_MASK | \
100*4882a593Smuzhiyun 				USB_E_TXB_MASK | USB_E_RXB_MASK)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define USB_E_TXE_MASK         (USB_E_TXE4_MASK | USB_E_TXE3_MASK|\
103*4882a593Smuzhiyun 				 USB_E_TXE2_MASK | USB_E_TXE1_MASK)
104*4882a593Smuzhiyun /* USB Status Register define */
105*4882a593Smuzhiyun #define USB_IDLE_STATUS_MASK	0x01
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* USB Start of Frame Timer */
108*4882a593Smuzhiyun #define USB_USSFT_MASK		0x3FFF
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* USB Frame Number Register */
111*4882a593Smuzhiyun #define USB_USFRN_MASK		0xFFFF
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct usb_device_para{
114*4882a593Smuzhiyun 	u16	epptr[4];
115*4882a593Smuzhiyun 	u32	rstate;
116*4882a593Smuzhiyun 	u32	rptr;
117*4882a593Smuzhiyun 	u16	frame_n;
118*4882a593Smuzhiyun 	u16	rbcnt;
119*4882a593Smuzhiyun 	u32	rtemp;
120*4882a593Smuzhiyun 	u32	rxusb_data;
121*4882a593Smuzhiyun 	u16	rxuptr;
122*4882a593Smuzhiyun 	u8	reso[2];
123*4882a593Smuzhiyun 	u32	softbl;
124*4882a593Smuzhiyun 	u8	sofucrctemp;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun struct usb_ep_para{
128*4882a593Smuzhiyun 	u16	rbase;
129*4882a593Smuzhiyun 	u16	tbase;
130*4882a593Smuzhiyun 	u8	rbmr;
131*4882a593Smuzhiyun 	u8	tbmr;
132*4882a593Smuzhiyun 	u16	mrblr;
133*4882a593Smuzhiyun 	u16	rbptr;
134*4882a593Smuzhiyun 	u16	tbptr;
135*4882a593Smuzhiyun 	u32	tstate;
136*4882a593Smuzhiyun 	u32	tptr;
137*4882a593Smuzhiyun 	u16	tcrc;
138*4882a593Smuzhiyun 	u16	tbcnt;
139*4882a593Smuzhiyun 	u32	ttemp;
140*4882a593Smuzhiyun 	u16	txusbu_ptr;
141*4882a593Smuzhiyun 	u8	reserve[2];
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define USB_BUSMODE_GBL		0x20
145*4882a593Smuzhiyun #define USB_BUSMODE_BO_MASK	0x18
146*4882a593Smuzhiyun #define USB_BUSMODE_BO_SHIFT	0x3
147*4882a593Smuzhiyun #define USB_BUSMODE_BE		0x2
148*4882a593Smuzhiyun #define USB_BUSMODE_CETM	0x04
149*4882a593Smuzhiyun #define USB_BUSMODE_DTB		0x02
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* Endpoint basic handle */
152*4882a593Smuzhiyun #define ep_index(EP)		((EP)->ep.desc->bEndpointAddress & 0xF)
153*4882a593Smuzhiyun #define ep_maxpacket(EP)	((EP)->ep.maxpacket)
154*4882a593Smuzhiyun #define ep_is_in(EP)	((ep_index(EP) == 0) ? (EP->udc->ep0_dir == \
155*4882a593Smuzhiyun 			USB_DIR_IN) : ((EP)->ep.desc->bEndpointAddress \
156*4882a593Smuzhiyun 			& USB_DIR_IN) == USB_DIR_IN)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* ep0 transfer state */
159*4882a593Smuzhiyun #define WAIT_FOR_SETUP          0
160*4882a593Smuzhiyun #define DATA_STATE_XMIT         1
161*4882a593Smuzhiyun #define DATA_STATE_NEED_ZLP     2
162*4882a593Smuzhiyun #define WAIT_FOR_OUT_STATUS     3
163*4882a593Smuzhiyun #define DATA_STATE_RECV         4
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* ep tramsfer mode */
166*4882a593Smuzhiyun #define USBP_TM_CTL	0
167*4882a593Smuzhiyun #define USBP_TM_ISO	1
168*4882a593Smuzhiyun #define USBP_TM_BULK	2
169*4882a593Smuzhiyun #define USBP_TM_INT	3
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /*-----------------------------------------------------------------------------
172*4882a593Smuzhiyun 	USB RX And TX DATA Frame
173*4882a593Smuzhiyun  -----------------------------------------------------------------------------*/
174*4882a593Smuzhiyun struct qe_frame{
175*4882a593Smuzhiyun 	u8 *data;
176*4882a593Smuzhiyun 	u32 len;
177*4882a593Smuzhiyun 	u32 status;
178*4882a593Smuzhiyun 	u32 info;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	void *privdata;
181*4882a593Smuzhiyun 	struct list_head node;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* Frame structure, info field. */
185*4882a593Smuzhiyun #define PID_DATA0              0x80000000 /* Data toggle zero */
186*4882a593Smuzhiyun #define PID_DATA1              0x40000000 /* Data toggle one  */
187*4882a593Smuzhiyun #define PID_SETUP              0x20000000 /* setup bit */
188*4882a593Smuzhiyun #define SETUP_STATUS           0x10000000 /* setup status bit */
189*4882a593Smuzhiyun #define SETADDR_STATUS         0x08000000 /* setupup address status bit */
190*4882a593Smuzhiyun #define NO_REQ                 0x04000000 /* Frame without request */
191*4882a593Smuzhiyun #define HOST_DATA              0x02000000 /* Host data frame */
192*4882a593Smuzhiyun #define FIRST_PACKET_IN_FRAME  0x01000000 /* first packet in the frame */
193*4882a593Smuzhiyun #define TOKEN_FRAME            0x00800000 /* Host token frame */
194*4882a593Smuzhiyun #define ZLP                    0x00400000 /* Zero length packet */
195*4882a593Smuzhiyun #define IN_TOKEN_FRAME         0x00200000 /* In token package */
196*4882a593Smuzhiyun #define OUT_TOKEN_FRAME        0x00100000 /* Out token package */
197*4882a593Smuzhiyun #define SETUP_TOKEN_FRAME      0x00080000 /* Setup token package */
198*4882a593Smuzhiyun #define STALL_FRAME            0x00040000 /* Stall handshake */
199*4882a593Smuzhiyun #define NACK_FRAME             0x00020000 /* Nack handshake */
200*4882a593Smuzhiyun #define NO_PID                 0x00010000 /* No send PID */
201*4882a593Smuzhiyun #define NO_CRC                 0x00008000 /* No send CRC */
202*4882a593Smuzhiyun #define HOST_COMMAND           0x00004000 /* Host command frame   */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* Frame status field */
205*4882a593Smuzhiyun /* Receive side */
206*4882a593Smuzhiyun #define FRAME_OK               0x00000000 /* Frame transmitted or received OK */
207*4882a593Smuzhiyun #define FRAME_ERROR            0x80000000 /* Error occurred on frame */
208*4882a593Smuzhiyun #define START_FRAME_LOST       0x40000000 /* START_FRAME_LOST */
209*4882a593Smuzhiyun #define END_FRAME_LOST         0x20000000 /* END_FRAME_LOST */
210*4882a593Smuzhiyun #define RX_ER_NONOCT           0x10000000 /* Rx Non Octet Aligned Packet */
211*4882a593Smuzhiyun #define RX_ER_BITSTUFF         0x08000000 /* Frame Aborted --Received packet
212*4882a593Smuzhiyun 					     with bit stuff error */
213*4882a593Smuzhiyun #define RX_ER_CRC              0x04000000 /* Received packet with CRC error */
214*4882a593Smuzhiyun #define RX_ER_OVERUN           0x02000000 /* Over-run occurred on reception */
215*4882a593Smuzhiyun #define RX_ER_PID              0x01000000 /* Wrong PID received */
216*4882a593Smuzhiyun /* Tranmit side */
217*4882a593Smuzhiyun #define TX_ER_NAK              0x00800000 /* Received NAK handshake */
218*4882a593Smuzhiyun #define TX_ER_STALL            0x00400000 /* Received STALL handshake */
219*4882a593Smuzhiyun #define TX_ER_TIMEOUT          0x00200000 /* Transmit time out */
220*4882a593Smuzhiyun #define TX_ER_UNDERUN          0x00100000 /* Transmit underrun */
221*4882a593Smuzhiyun #define FRAME_INPROGRESS       0x00080000 /* Frame is being transmitted */
222*4882a593Smuzhiyun #define ER_DATA_UNDERUN        0x00040000 /* Frame is shorter then expected */
223*4882a593Smuzhiyun #define ER_DATA_OVERUN         0x00020000 /* Frame is longer then expected */
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* QE USB frame operation functions */
226*4882a593Smuzhiyun #define frame_get_length(frm) (frm->len)
227*4882a593Smuzhiyun #define frame_set_length(frm, leng) (frm->len = leng)
228*4882a593Smuzhiyun #define frame_get_data(frm) (frm->data)
229*4882a593Smuzhiyun #define frame_set_data(frm, dat) (frm->data = dat)
230*4882a593Smuzhiyun #define frame_get_info(frm) (frm->info)
231*4882a593Smuzhiyun #define frame_set_info(frm, inf) (frm->info = inf)
232*4882a593Smuzhiyun #define frame_get_status(frm) (frm->status)
233*4882a593Smuzhiyun #define frame_set_status(frm, stat) (frm->status = stat)
234*4882a593Smuzhiyun #define frame_get_privdata(frm) (frm->privdata)
235*4882a593Smuzhiyun #define frame_set_privdata(frm, dat) (frm->privdata = dat)
236*4882a593Smuzhiyun 
qe_frame_clean(struct qe_frame * frm)237*4882a593Smuzhiyun static inline void qe_frame_clean(struct qe_frame *frm)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	frame_set_data(frm, NULL);
240*4882a593Smuzhiyun 	frame_set_length(frm, 0);
241*4882a593Smuzhiyun 	frame_set_status(frm, FRAME_OK);
242*4882a593Smuzhiyun 	frame_set_info(frm, 0);
243*4882a593Smuzhiyun 	frame_set_privdata(frm, NULL);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
qe_frame_init(struct qe_frame * frm)246*4882a593Smuzhiyun static inline void qe_frame_init(struct qe_frame *frm)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	qe_frame_clean(frm);
249*4882a593Smuzhiyun 	INIT_LIST_HEAD(&(frm->node));
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun struct qe_req {
253*4882a593Smuzhiyun 	struct usb_request req;
254*4882a593Smuzhiyun 	struct list_head queue;
255*4882a593Smuzhiyun 	/* ep_queue() func will add
256*4882a593Smuzhiyun 	 a request->queue into a udc_ep->queue 'd tail */
257*4882a593Smuzhiyun 	struct qe_ep *ep;
258*4882a593Smuzhiyun 	unsigned mapped:1;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun struct qe_ep {
262*4882a593Smuzhiyun 	struct usb_ep ep;
263*4882a593Smuzhiyun 	struct list_head queue;
264*4882a593Smuzhiyun 	struct qe_udc *udc;
265*4882a593Smuzhiyun 	struct usb_gadget *gadget;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	u8 state;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	struct qe_bd __iomem *rxbase;
270*4882a593Smuzhiyun 	struct qe_bd __iomem *n_rxbd;
271*4882a593Smuzhiyun 	struct qe_bd __iomem *e_rxbd;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	struct qe_bd __iomem *txbase;
274*4882a593Smuzhiyun 	struct qe_bd __iomem *n_txbd;
275*4882a593Smuzhiyun 	struct qe_bd __iomem *c_txbd;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	struct qe_frame *rxframe;
278*4882a593Smuzhiyun 	u8 *rxbuffer;
279*4882a593Smuzhiyun 	dma_addr_t rxbuf_d;
280*4882a593Smuzhiyun 	u8 rxbufmap;
281*4882a593Smuzhiyun 	unsigned char localnack;
282*4882a593Smuzhiyun 	int has_data;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	struct qe_frame *txframe;
285*4882a593Smuzhiyun 	struct qe_req *tx_req;
286*4882a593Smuzhiyun 	int sent;  /*data already sent */
287*4882a593Smuzhiyun 	int last;  /*data sent in the last time*/
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	u8 dir;
290*4882a593Smuzhiyun 	u8 epnum;
291*4882a593Smuzhiyun 	u8 tm; /* transfer mode */
292*4882a593Smuzhiyun 	u8 data01;
293*4882a593Smuzhiyun 	u8 init;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	u8 already_seen;
296*4882a593Smuzhiyun 	u8 enable_tasklet;
297*4882a593Smuzhiyun 	u8 setup_stage;
298*4882a593Smuzhiyun 	u32 last_io;            /* timestamp */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	char name[14];
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	unsigned double_buf:1;
303*4882a593Smuzhiyun 	unsigned stopped:1;
304*4882a593Smuzhiyun 	unsigned fnf:1;
305*4882a593Smuzhiyun 	unsigned has_dma:1;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	u8 ackwait;
308*4882a593Smuzhiyun 	u8 dma_channel;
309*4882a593Smuzhiyun 	u16 dma_counter;
310*4882a593Smuzhiyun 	int lch;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	struct timer_list timer;
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun struct qe_udc {
316*4882a593Smuzhiyun 	struct usb_gadget gadget;
317*4882a593Smuzhiyun 	struct usb_gadget_driver *driver;
318*4882a593Smuzhiyun 	struct device *dev;
319*4882a593Smuzhiyun 	struct qe_ep eps[USB_MAX_ENDPOINTS];
320*4882a593Smuzhiyun 	struct usb_ctrlrequest local_setup_buff;
321*4882a593Smuzhiyun 	spinlock_t lock;	/* lock for set/config qe_udc */
322*4882a593Smuzhiyun 	unsigned long soc_type;		/* QE or CPM soc */
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	struct qe_req *status_req;	/* ep0 status request */
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* USB and EP Parameter Block pointer */
327*4882a593Smuzhiyun 	struct usb_device_para __iomem *usb_param;
328*4882a593Smuzhiyun 	struct usb_ep_para __iomem *ep_param[4];
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	u32 max_pipes;          /* Device max pipes */
331*4882a593Smuzhiyun 	u32 max_use_endpts;     /* Max endpointes to be used */
332*4882a593Smuzhiyun 	u32 bus_reset;          /* Device is bus reseting */
333*4882a593Smuzhiyun 	u32 resume_state;       /* USB state to resume*/
334*4882a593Smuzhiyun 	u32 usb_state;          /* USB current state */
335*4882a593Smuzhiyun 	u32 usb_next_state;     /* USB next state */
336*4882a593Smuzhiyun 	u32 ep0_state;          /* Endpoint zero state */
337*4882a593Smuzhiyun 	u32 ep0_dir;            /* Endpoint zero direction: can be
338*4882a593Smuzhiyun 				USB_DIR_IN or USB_DIR_OUT*/
339*4882a593Smuzhiyun 	u32 usb_sof_count;      /* SOF count */
340*4882a593Smuzhiyun 	u32 errors;             /* USB ERRORs count */
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	u8 *tmpbuf;
343*4882a593Smuzhiyun 	u32 c_start;
344*4882a593Smuzhiyun 	u32 c_end;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	u8 *nullbuf;
347*4882a593Smuzhiyun 	u8 *statusbuf;
348*4882a593Smuzhiyun 	dma_addr_t nullp;
349*4882a593Smuzhiyun 	u8 nullmap;
350*4882a593Smuzhiyun 	u8 device_address;	/* Device USB address */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	unsigned int usb_clock;
353*4882a593Smuzhiyun 	unsigned int usb_irq;
354*4882a593Smuzhiyun 	struct usb_ctlr __iomem *usb_regs;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	struct tasklet_struct rx_tasklet;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	struct completion *done;	/* to make sure release() is done */
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define EP_STATE_IDLE	0
362*4882a593Smuzhiyun #define EP_STATE_NACK	1
363*4882a593Smuzhiyun #define EP_STATE_STALL	2
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun  * transmit BD's status
367*4882a593Smuzhiyun  */
368*4882a593Smuzhiyun #define T_R           0x80000000         /* ready bit */
369*4882a593Smuzhiyun #define T_W           0x20000000         /* wrap bit */
370*4882a593Smuzhiyun #define T_I           0x10000000         /* interrupt on completion */
371*4882a593Smuzhiyun #define T_L           0x08000000         /* last */
372*4882a593Smuzhiyun #define T_TC          0x04000000         /* transmit CRC */
373*4882a593Smuzhiyun #define T_CNF         0x02000000         /* wait for  transmit confirm */
374*4882a593Smuzhiyun #define T_LSP         0x01000000         /* Low-speed transaction */
375*4882a593Smuzhiyun #define T_PID         0x00c00000         /* packet id */
376*4882a593Smuzhiyun #define T_NAK         0x00100000         /* No ack. */
377*4882a593Smuzhiyun #define T_STAL        0x00080000         /* Stall received */
378*4882a593Smuzhiyun #define T_TO          0x00040000         /* time out */
379*4882a593Smuzhiyun #define T_UN          0x00020000         /* underrun */
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #define DEVICE_T_ERROR    (T_UN | T_TO)
382*4882a593Smuzhiyun #define HOST_T_ERROR      (T_UN | T_TO | T_NAK | T_STAL)
383*4882a593Smuzhiyun #define DEVICE_T_BD_MASK  DEVICE_T_ERROR
384*4882a593Smuzhiyun #define HOST_T_BD_MASK    HOST_T_ERROR
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define T_PID_SHIFT   6
387*4882a593Smuzhiyun #define T_PID_DATA0   0x00800000         /* Data 0 toggle */
388*4882a593Smuzhiyun #define T_PID_DATA1   0x00c00000         /* Data 1 toggle */
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun  * receive BD's status
392*4882a593Smuzhiyun  */
393*4882a593Smuzhiyun #define R_E           0x80000000         /* buffer empty */
394*4882a593Smuzhiyun #define R_W           0x20000000         /* wrap bit */
395*4882a593Smuzhiyun #define R_I           0x10000000         /* interrupt on reception */
396*4882a593Smuzhiyun #define R_L           0x08000000         /* last */
397*4882a593Smuzhiyun #define R_F           0x04000000         /* first */
398*4882a593Smuzhiyun #define R_PID         0x00c00000         /* packet id */
399*4882a593Smuzhiyun #define R_NO          0x00100000         /* Rx Non Octet Aligned Packet */
400*4882a593Smuzhiyun #define R_AB          0x00080000         /* Frame Aborted */
401*4882a593Smuzhiyun #define R_CR          0x00040000         /* CRC Error */
402*4882a593Smuzhiyun #define R_OV          0x00020000         /* Overrun */
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define R_ERROR       (R_NO | R_AB | R_CR | R_OV)
405*4882a593Smuzhiyun #define R_BD_MASK     R_ERROR
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define R_PID_DATA0   0x00000000
408*4882a593Smuzhiyun #define R_PID_DATA1   0x00400000
409*4882a593Smuzhiyun #define R_PID_SETUP   0x00800000
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #define CPM_USB_STOP_TX 0x2e600000
412*4882a593Smuzhiyun #define CPM_USB_RESTART_TX 0x2e600000
413*4882a593Smuzhiyun #define CPM_USB_STOP_TX_OPCODE 0x0a
414*4882a593Smuzhiyun #define CPM_USB_RESTART_TX_OPCODE 0x0b
415*4882a593Smuzhiyun #define CPM_USB_EP_SHIFT 5
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun #endif  /* __FSL_QE_UDC_H */
418