1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * xhci-dbc.c - xHCI debug capability early driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Intel Corporation
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Lu Baolu <baolu.lu@linux.intel.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ":%s: " fmt, __func__
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/console.h>
13*4882a593Smuzhiyun #include <linux/pci_regs.h>
14*4882a593Smuzhiyun #include <linux/pci_ids.h>
15*4882a593Smuzhiyun #include <linux/memblock.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <asm/pci-direct.h>
18*4882a593Smuzhiyun #include <asm/fixmap.h>
19*4882a593Smuzhiyun #include <linux/bcd.h>
20*4882a593Smuzhiyun #include <linux/export.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/kthread.h>
24*4882a593Smuzhiyun #include <linux/usb/xhci-dbgp.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "../host/xhci.h"
27*4882a593Smuzhiyun #include "xhci-dbc.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static struct xdbc_state xdbc;
30*4882a593Smuzhiyun static bool early_console_keep;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #ifdef XDBC_TRACE
33*4882a593Smuzhiyun #define xdbc_trace trace_printk
34*4882a593Smuzhiyun #else
xdbc_trace(const char * fmt,...)35*4882a593Smuzhiyun static inline void xdbc_trace(const char *fmt, ...) { }
36*4882a593Smuzhiyun #endif /* XDBC_TRACE */
37*4882a593Smuzhiyun
xdbc_map_pci_mmio(u32 bus,u32 dev,u32 func)38*4882a593Smuzhiyun static void __iomem * __init xdbc_map_pci_mmio(u32 bus, u32 dev, u32 func)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun u64 val64, sz64, mask64;
41*4882a593Smuzhiyun void __iomem *base;
42*4882a593Smuzhiyun u32 val, sz;
43*4882a593Smuzhiyun u8 byte;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun val = read_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0);
46*4882a593Smuzhiyun write_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0, ~0);
47*4882a593Smuzhiyun sz = read_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0);
48*4882a593Smuzhiyun write_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0, val);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (val == 0xffffffff || sz == 0xffffffff) {
51*4882a593Smuzhiyun pr_notice("invalid mmio bar\n");
52*4882a593Smuzhiyun return NULL;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun val64 = val & PCI_BASE_ADDRESS_MEM_MASK;
56*4882a593Smuzhiyun sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
57*4882a593Smuzhiyun mask64 = PCI_BASE_ADDRESS_MEM_MASK;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if ((val & PCI_BASE_ADDRESS_MEM_TYPE_MASK) == PCI_BASE_ADDRESS_MEM_TYPE_64) {
60*4882a593Smuzhiyun val = read_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0 + 4);
61*4882a593Smuzhiyun write_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0 + 4, ~0);
62*4882a593Smuzhiyun sz = read_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0 + 4);
63*4882a593Smuzhiyun write_pci_config(bus, dev, func, PCI_BASE_ADDRESS_0 + 4, val);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun val64 |= (u64)val << 32;
66*4882a593Smuzhiyun sz64 |= (u64)sz << 32;
67*4882a593Smuzhiyun mask64 |= ~0ULL << 32;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun sz64 &= mask64;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (!sz64) {
73*4882a593Smuzhiyun pr_notice("invalid mmio address\n");
74*4882a593Smuzhiyun return NULL;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun sz64 = 1ULL << __ffs64(sz64);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Check if the mem space is enabled: */
80*4882a593Smuzhiyun byte = read_pci_config_byte(bus, dev, func, PCI_COMMAND);
81*4882a593Smuzhiyun if (!(byte & PCI_COMMAND_MEMORY)) {
82*4882a593Smuzhiyun byte |= PCI_COMMAND_MEMORY;
83*4882a593Smuzhiyun write_pci_config_byte(bus, dev, func, PCI_COMMAND, byte);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun xdbc.xhci_start = val64;
87*4882a593Smuzhiyun xdbc.xhci_length = sz64;
88*4882a593Smuzhiyun base = early_ioremap(val64, sz64);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return base;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
xdbc_get_page(dma_addr_t * dma_addr)93*4882a593Smuzhiyun static void * __init xdbc_get_page(dma_addr_t *dma_addr)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun void *virt;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun virt = memblock_alloc(PAGE_SIZE, PAGE_SIZE);
98*4882a593Smuzhiyun if (!virt)
99*4882a593Smuzhiyun return NULL;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (dma_addr)
102*4882a593Smuzhiyun *dma_addr = (dma_addr_t)__pa(virt);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return virt;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
xdbc_find_dbgp(int xdbc_num,u32 * b,u32 * d,u32 * f)107*4882a593Smuzhiyun static u32 __init xdbc_find_dbgp(int xdbc_num, u32 *b, u32 *d, u32 *f)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun u32 bus, dev, func, class;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun for (bus = 0; bus < XDBC_PCI_MAX_BUSES; bus++) {
112*4882a593Smuzhiyun for (dev = 0; dev < XDBC_PCI_MAX_DEVICES; dev++) {
113*4882a593Smuzhiyun for (func = 0; func < XDBC_PCI_MAX_FUNCTION; func++) {
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun class = read_pci_config(bus, dev, func, PCI_CLASS_REVISION);
116*4882a593Smuzhiyun if ((class >> 8) != PCI_CLASS_SERIAL_USB_XHCI)
117*4882a593Smuzhiyun continue;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (xdbc_num-- != 0)
120*4882a593Smuzhiyun continue;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun *b = bus;
123*4882a593Smuzhiyun *d = dev;
124*4882a593Smuzhiyun *f = func;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return -1;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
handshake(void __iomem * ptr,u32 mask,u32 done,int wait,int delay)134*4882a593Smuzhiyun static int handshake(void __iomem *ptr, u32 mask, u32 done, int wait, int delay)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun u32 result;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Can not use readl_poll_timeout_atomic() for early boot things */
139*4882a593Smuzhiyun do {
140*4882a593Smuzhiyun result = readl(ptr);
141*4882a593Smuzhiyun result &= mask;
142*4882a593Smuzhiyun if (result == done)
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun udelay(delay);
145*4882a593Smuzhiyun wait -= delay;
146*4882a593Smuzhiyun } while (wait > 0);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return -ETIMEDOUT;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
xdbc_bios_handoff(void)151*4882a593Smuzhiyun static void __init xdbc_bios_handoff(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun int offset, timeout;
154*4882a593Smuzhiyun u32 val;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun offset = xhci_find_next_ext_cap(xdbc.xhci_base, 0, XHCI_EXT_CAPS_LEGACY);
157*4882a593Smuzhiyun val = readl(xdbc.xhci_base + offset);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (val & XHCI_HC_BIOS_OWNED) {
160*4882a593Smuzhiyun writel(val | XHCI_HC_OS_OWNED, xdbc.xhci_base + offset);
161*4882a593Smuzhiyun timeout = handshake(xdbc.xhci_base + offset, XHCI_HC_BIOS_OWNED, 0, 5000, 10);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (timeout) {
164*4882a593Smuzhiyun pr_notice("failed to hand over xHCI control from BIOS\n");
165*4882a593Smuzhiyun writel(val & ~XHCI_HC_BIOS_OWNED, xdbc.xhci_base + offset);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Disable BIOS SMIs and clear all SMI events: */
170*4882a593Smuzhiyun val = readl(xdbc.xhci_base + offset + XHCI_LEGACY_CONTROL_OFFSET);
171*4882a593Smuzhiyun val &= XHCI_LEGACY_DISABLE_SMI;
172*4882a593Smuzhiyun val |= XHCI_LEGACY_SMI_EVENTS;
173*4882a593Smuzhiyun writel(val, xdbc.xhci_base + offset + XHCI_LEGACY_CONTROL_OFFSET);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static int __init
xdbc_alloc_ring(struct xdbc_segment * seg,struct xdbc_ring * ring)177*4882a593Smuzhiyun xdbc_alloc_ring(struct xdbc_segment *seg, struct xdbc_ring *ring)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun seg->trbs = xdbc_get_page(&seg->dma);
180*4882a593Smuzhiyun if (!seg->trbs)
181*4882a593Smuzhiyun return -ENOMEM;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ring->segment = seg;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
xdbc_free_ring(struct xdbc_ring * ring)188*4882a593Smuzhiyun static void __init xdbc_free_ring(struct xdbc_ring *ring)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct xdbc_segment *seg = ring->segment;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (!seg)
193*4882a593Smuzhiyun return;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun memblock_free(seg->dma, PAGE_SIZE);
196*4882a593Smuzhiyun ring->segment = NULL;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
xdbc_reset_ring(struct xdbc_ring * ring)199*4882a593Smuzhiyun static void xdbc_reset_ring(struct xdbc_ring *ring)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct xdbc_segment *seg = ring->segment;
202*4882a593Smuzhiyun struct xdbc_trb *link_trb;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun memset(seg->trbs, 0, PAGE_SIZE);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ring->enqueue = seg->trbs;
207*4882a593Smuzhiyun ring->dequeue = seg->trbs;
208*4882a593Smuzhiyun ring->cycle_state = 1;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (ring != &xdbc.evt_ring) {
211*4882a593Smuzhiyun link_trb = &seg->trbs[XDBC_TRBS_PER_SEGMENT - 1];
212*4882a593Smuzhiyun link_trb->field[0] = cpu_to_le32(lower_32_bits(seg->dma));
213*4882a593Smuzhiyun link_trb->field[1] = cpu_to_le32(upper_32_bits(seg->dma));
214*4882a593Smuzhiyun link_trb->field[3] = cpu_to_le32(TRB_TYPE(TRB_LINK)) | cpu_to_le32(LINK_TOGGLE);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
xdbc_put_utf16(u16 * s,const char * c,size_t size)218*4882a593Smuzhiyun static inline void xdbc_put_utf16(u16 *s, const char *c, size_t size)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun int i;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (i = 0; i < size; i++)
223*4882a593Smuzhiyun s[i] = cpu_to_le16(c[i]);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
xdbc_mem_init(void)226*4882a593Smuzhiyun static void xdbc_mem_init(void)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct xdbc_ep_context *ep_in, *ep_out;
229*4882a593Smuzhiyun struct usb_string_descriptor *s_desc;
230*4882a593Smuzhiyun struct xdbc_erst_entry *entry;
231*4882a593Smuzhiyun struct xdbc_strings *strings;
232*4882a593Smuzhiyun struct xdbc_context *ctx;
233*4882a593Smuzhiyun unsigned int max_burst;
234*4882a593Smuzhiyun u32 string_length;
235*4882a593Smuzhiyun int index = 0;
236*4882a593Smuzhiyun u32 dev_info;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun xdbc_reset_ring(&xdbc.evt_ring);
239*4882a593Smuzhiyun xdbc_reset_ring(&xdbc.in_ring);
240*4882a593Smuzhiyun xdbc_reset_ring(&xdbc.out_ring);
241*4882a593Smuzhiyun memset(xdbc.table_base, 0, PAGE_SIZE);
242*4882a593Smuzhiyun memset(xdbc.out_buf, 0, PAGE_SIZE);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Initialize event ring segment table: */
245*4882a593Smuzhiyun xdbc.erst_size = 16;
246*4882a593Smuzhiyun xdbc.erst_base = xdbc.table_base + index * XDBC_TABLE_ENTRY_SIZE;
247*4882a593Smuzhiyun xdbc.erst_dma = xdbc.table_dma + index * XDBC_TABLE_ENTRY_SIZE;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun index += XDBC_ERST_ENTRY_NUM;
250*4882a593Smuzhiyun entry = (struct xdbc_erst_entry *)xdbc.erst_base;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun entry->seg_addr = cpu_to_le64(xdbc.evt_seg.dma);
253*4882a593Smuzhiyun entry->seg_size = cpu_to_le32(XDBC_TRBS_PER_SEGMENT);
254*4882a593Smuzhiyun entry->__reserved_0 = 0;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Initialize ERST registers: */
257*4882a593Smuzhiyun writel(1, &xdbc.xdbc_reg->ersts);
258*4882a593Smuzhiyun xdbc_write64(xdbc.erst_dma, &xdbc.xdbc_reg->erstba);
259*4882a593Smuzhiyun xdbc_write64(xdbc.evt_seg.dma, &xdbc.xdbc_reg->erdp);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Debug capability contexts: */
262*4882a593Smuzhiyun xdbc.dbcc_size = 64 * 3;
263*4882a593Smuzhiyun xdbc.dbcc_base = xdbc.table_base + index * XDBC_TABLE_ENTRY_SIZE;
264*4882a593Smuzhiyun xdbc.dbcc_dma = xdbc.table_dma + index * XDBC_TABLE_ENTRY_SIZE;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun index += XDBC_DBCC_ENTRY_NUM;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* Popluate the strings: */
269*4882a593Smuzhiyun xdbc.string_size = sizeof(struct xdbc_strings);
270*4882a593Smuzhiyun xdbc.string_base = xdbc.table_base + index * XDBC_TABLE_ENTRY_SIZE;
271*4882a593Smuzhiyun xdbc.string_dma = xdbc.table_dma + index * XDBC_TABLE_ENTRY_SIZE;
272*4882a593Smuzhiyun strings = (struct xdbc_strings *)xdbc.string_base;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun index += XDBC_STRING_ENTRY_NUM;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Serial string: */
277*4882a593Smuzhiyun s_desc = (struct usb_string_descriptor *)strings->serial;
278*4882a593Smuzhiyun s_desc->bLength = (strlen(XDBC_STRING_SERIAL) + 1) * 2;
279*4882a593Smuzhiyun s_desc->bDescriptorType = USB_DT_STRING;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun xdbc_put_utf16(s_desc->wData, XDBC_STRING_SERIAL, strlen(XDBC_STRING_SERIAL));
282*4882a593Smuzhiyun string_length = s_desc->bLength;
283*4882a593Smuzhiyun string_length <<= 8;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Product string: */
286*4882a593Smuzhiyun s_desc = (struct usb_string_descriptor *)strings->product;
287*4882a593Smuzhiyun s_desc->bLength = (strlen(XDBC_STRING_PRODUCT) + 1) * 2;
288*4882a593Smuzhiyun s_desc->bDescriptorType = USB_DT_STRING;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun xdbc_put_utf16(s_desc->wData, XDBC_STRING_PRODUCT, strlen(XDBC_STRING_PRODUCT));
291*4882a593Smuzhiyun string_length += s_desc->bLength;
292*4882a593Smuzhiyun string_length <<= 8;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Manufacture string: */
295*4882a593Smuzhiyun s_desc = (struct usb_string_descriptor *)strings->manufacturer;
296*4882a593Smuzhiyun s_desc->bLength = (strlen(XDBC_STRING_MANUFACTURER) + 1) * 2;
297*4882a593Smuzhiyun s_desc->bDescriptorType = USB_DT_STRING;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun xdbc_put_utf16(s_desc->wData, XDBC_STRING_MANUFACTURER, strlen(XDBC_STRING_MANUFACTURER));
300*4882a593Smuzhiyun string_length += s_desc->bLength;
301*4882a593Smuzhiyun string_length <<= 8;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* String0: */
304*4882a593Smuzhiyun strings->string0[0] = 4;
305*4882a593Smuzhiyun strings->string0[1] = USB_DT_STRING;
306*4882a593Smuzhiyun strings->string0[2] = 0x09;
307*4882a593Smuzhiyun strings->string0[3] = 0x04;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun string_length += 4;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Populate info Context: */
312*4882a593Smuzhiyun ctx = (struct xdbc_context *)xdbc.dbcc_base;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ctx->info.string0 = cpu_to_le64(xdbc.string_dma);
315*4882a593Smuzhiyun ctx->info.manufacturer = cpu_to_le64(xdbc.string_dma + XDBC_MAX_STRING_LENGTH);
316*4882a593Smuzhiyun ctx->info.product = cpu_to_le64(xdbc.string_dma + XDBC_MAX_STRING_LENGTH * 2);
317*4882a593Smuzhiyun ctx->info.serial = cpu_to_le64(xdbc.string_dma + XDBC_MAX_STRING_LENGTH * 3);
318*4882a593Smuzhiyun ctx->info.length = cpu_to_le32(string_length);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Populate bulk out endpoint context: */
321*4882a593Smuzhiyun max_burst = DEBUG_MAX_BURST(readl(&xdbc.xdbc_reg->control));
322*4882a593Smuzhiyun ep_out = (struct xdbc_ep_context *)&ctx->out;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ep_out->ep_info1 = 0;
325*4882a593Smuzhiyun ep_out->ep_info2 = cpu_to_le32(EP_TYPE(BULK_OUT_EP) | MAX_PACKET(1024) | MAX_BURST(max_burst));
326*4882a593Smuzhiyun ep_out->deq = cpu_to_le64(xdbc.out_seg.dma | xdbc.out_ring.cycle_state);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Populate bulk in endpoint context: */
329*4882a593Smuzhiyun ep_in = (struct xdbc_ep_context *)&ctx->in;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun ep_in->ep_info1 = 0;
332*4882a593Smuzhiyun ep_in->ep_info2 = cpu_to_le32(EP_TYPE(BULK_IN_EP) | MAX_PACKET(1024) | MAX_BURST(max_burst));
333*4882a593Smuzhiyun ep_in->deq = cpu_to_le64(xdbc.in_seg.dma | xdbc.in_ring.cycle_state);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Set DbC context and info registers: */
336*4882a593Smuzhiyun xdbc_write64(xdbc.dbcc_dma, &xdbc.xdbc_reg->dccp);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun dev_info = cpu_to_le32((XDBC_VENDOR_ID << 16) | XDBC_PROTOCOL);
339*4882a593Smuzhiyun writel(dev_info, &xdbc.xdbc_reg->devinfo1);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun dev_info = cpu_to_le32((XDBC_DEVICE_REV << 16) | XDBC_PRODUCT_ID);
342*4882a593Smuzhiyun writel(dev_info, &xdbc.xdbc_reg->devinfo2);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun xdbc.in_buf = xdbc.out_buf + XDBC_MAX_PACKET;
345*4882a593Smuzhiyun xdbc.in_dma = xdbc.out_dma + XDBC_MAX_PACKET;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
xdbc_do_reset_debug_port(u32 id,u32 count)348*4882a593Smuzhiyun static void xdbc_do_reset_debug_port(u32 id, u32 count)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun void __iomem *ops_reg;
351*4882a593Smuzhiyun void __iomem *portsc;
352*4882a593Smuzhiyun u32 val, cap_length;
353*4882a593Smuzhiyun int i;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun cap_length = readl(xdbc.xhci_base) & 0xff;
356*4882a593Smuzhiyun ops_reg = xdbc.xhci_base + cap_length;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun id--;
359*4882a593Smuzhiyun for (i = id; i < (id + count); i++) {
360*4882a593Smuzhiyun portsc = ops_reg + 0x400 + i * 0x10;
361*4882a593Smuzhiyun val = readl(portsc);
362*4882a593Smuzhiyun if (!(val & PORT_CONNECT))
363*4882a593Smuzhiyun writel(val | PORT_RESET, portsc);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
xdbc_reset_debug_port(void)367*4882a593Smuzhiyun static void xdbc_reset_debug_port(void)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun u32 val, port_offset, port_count;
370*4882a593Smuzhiyun int offset = 0;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun do {
373*4882a593Smuzhiyun offset = xhci_find_next_ext_cap(xdbc.xhci_base, offset, XHCI_EXT_CAPS_PROTOCOL);
374*4882a593Smuzhiyun if (!offset)
375*4882a593Smuzhiyun break;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun val = readl(xdbc.xhci_base + offset);
378*4882a593Smuzhiyun if (XHCI_EXT_PORT_MAJOR(val) != 0x3)
379*4882a593Smuzhiyun continue;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun val = readl(xdbc.xhci_base + offset + 8);
382*4882a593Smuzhiyun port_offset = XHCI_EXT_PORT_OFF(val);
383*4882a593Smuzhiyun port_count = XHCI_EXT_PORT_COUNT(val);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun xdbc_do_reset_debug_port(port_offset, port_count);
386*4882a593Smuzhiyun } while (1);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static void
xdbc_queue_trb(struct xdbc_ring * ring,u32 field1,u32 field2,u32 field3,u32 field4)390*4882a593Smuzhiyun xdbc_queue_trb(struct xdbc_ring *ring, u32 field1, u32 field2, u32 field3, u32 field4)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct xdbc_trb *trb, *link_trb;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun trb = ring->enqueue;
395*4882a593Smuzhiyun trb->field[0] = cpu_to_le32(field1);
396*4882a593Smuzhiyun trb->field[1] = cpu_to_le32(field2);
397*4882a593Smuzhiyun trb->field[2] = cpu_to_le32(field3);
398*4882a593Smuzhiyun trb->field[3] = cpu_to_le32(field4);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ++(ring->enqueue);
401*4882a593Smuzhiyun if (ring->enqueue >= &ring->segment->trbs[TRBS_PER_SEGMENT - 1]) {
402*4882a593Smuzhiyun link_trb = ring->enqueue;
403*4882a593Smuzhiyun if (ring->cycle_state)
404*4882a593Smuzhiyun link_trb->field[3] |= cpu_to_le32(TRB_CYCLE);
405*4882a593Smuzhiyun else
406*4882a593Smuzhiyun link_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ring->enqueue = ring->segment->trbs;
409*4882a593Smuzhiyun ring->cycle_state ^= 1;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
xdbc_ring_doorbell(int target)413*4882a593Smuzhiyun static void xdbc_ring_doorbell(int target)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun writel(DOOR_BELL_TARGET(target), &xdbc.xdbc_reg->doorbell);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
xdbc_start(void)418*4882a593Smuzhiyun static int xdbc_start(void)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun u32 ctrl, status;
421*4882a593Smuzhiyun int ret;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun ctrl = readl(&xdbc.xdbc_reg->control);
424*4882a593Smuzhiyun writel(ctrl | CTRL_DBC_ENABLE | CTRL_PORT_ENABLE, &xdbc.xdbc_reg->control);
425*4882a593Smuzhiyun ret = handshake(&xdbc.xdbc_reg->control, CTRL_DBC_ENABLE, CTRL_DBC_ENABLE, 100000, 100);
426*4882a593Smuzhiyun if (ret) {
427*4882a593Smuzhiyun xdbc_trace("failed to initialize hardware\n");
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* Reset port to avoid bus hang: */
432*4882a593Smuzhiyun if (xdbc.vendor == PCI_VENDOR_ID_INTEL)
433*4882a593Smuzhiyun xdbc_reset_debug_port();
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Wait for port connection: */
436*4882a593Smuzhiyun ret = handshake(&xdbc.xdbc_reg->portsc, PORTSC_CONN_STATUS, PORTSC_CONN_STATUS, 5000000, 100);
437*4882a593Smuzhiyun if (ret) {
438*4882a593Smuzhiyun xdbc_trace("waiting for connection timed out\n");
439*4882a593Smuzhiyun return ret;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Wait for debug device to be configured: */
443*4882a593Smuzhiyun ret = handshake(&xdbc.xdbc_reg->control, CTRL_DBC_RUN, CTRL_DBC_RUN, 5000000, 100);
444*4882a593Smuzhiyun if (ret) {
445*4882a593Smuzhiyun xdbc_trace("waiting for device configuration timed out\n");
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* Check port number: */
450*4882a593Smuzhiyun status = readl(&xdbc.xdbc_reg->status);
451*4882a593Smuzhiyun if (!DCST_DEBUG_PORT(status)) {
452*4882a593Smuzhiyun xdbc_trace("invalid root hub port number\n");
453*4882a593Smuzhiyun return -ENODEV;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun xdbc.port_number = DCST_DEBUG_PORT(status);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun xdbc_trace("DbC is running now, control 0x%08x port ID %d\n",
459*4882a593Smuzhiyun readl(&xdbc.xdbc_reg->control), xdbc.port_number);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
xdbc_bulk_transfer(void * data,int size,bool read)464*4882a593Smuzhiyun static int xdbc_bulk_transfer(void *data, int size, bool read)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct xdbc_ring *ring;
467*4882a593Smuzhiyun struct xdbc_trb *trb;
468*4882a593Smuzhiyun u32 length, control;
469*4882a593Smuzhiyun u32 cycle;
470*4882a593Smuzhiyun u64 addr;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (size > XDBC_MAX_PACKET) {
473*4882a593Smuzhiyun xdbc_trace("bad parameter, size %d\n", size);
474*4882a593Smuzhiyun return -EINVAL;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (!(xdbc.flags & XDBC_FLAGS_INITIALIZED) ||
478*4882a593Smuzhiyun !(xdbc.flags & XDBC_FLAGS_CONFIGURED) ||
479*4882a593Smuzhiyun (!read && (xdbc.flags & XDBC_FLAGS_OUT_STALL)) ||
480*4882a593Smuzhiyun (read && (xdbc.flags & XDBC_FLAGS_IN_STALL))) {
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun xdbc_trace("connection not ready, flags %08x\n", xdbc.flags);
483*4882a593Smuzhiyun return -EIO;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun ring = (read ? &xdbc.in_ring : &xdbc.out_ring);
487*4882a593Smuzhiyun trb = ring->enqueue;
488*4882a593Smuzhiyun cycle = ring->cycle_state;
489*4882a593Smuzhiyun length = TRB_LEN(size);
490*4882a593Smuzhiyun control = TRB_TYPE(TRB_NORMAL) | TRB_IOC;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (cycle)
493*4882a593Smuzhiyun control &= cpu_to_le32(~TRB_CYCLE);
494*4882a593Smuzhiyun else
495*4882a593Smuzhiyun control |= cpu_to_le32(TRB_CYCLE);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (read) {
498*4882a593Smuzhiyun memset(xdbc.in_buf, 0, XDBC_MAX_PACKET);
499*4882a593Smuzhiyun addr = xdbc.in_dma;
500*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_IN_PROCESS;
501*4882a593Smuzhiyun } else {
502*4882a593Smuzhiyun memset(xdbc.out_buf, 0, XDBC_MAX_PACKET);
503*4882a593Smuzhiyun memcpy(xdbc.out_buf, data, size);
504*4882a593Smuzhiyun addr = xdbc.out_dma;
505*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_OUT_PROCESS;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun xdbc_queue_trb(ring, lower_32_bits(addr), upper_32_bits(addr), length, control);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * Add a barrier between writes of trb fields and flipping
512*4882a593Smuzhiyun * the cycle bit:
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun wmb();
515*4882a593Smuzhiyun if (cycle)
516*4882a593Smuzhiyun trb->field[3] |= cpu_to_le32(cycle);
517*4882a593Smuzhiyun else
518*4882a593Smuzhiyun trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun xdbc_ring_doorbell(read ? IN_EP_DOORBELL : OUT_EP_DOORBELL);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return size;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
xdbc_handle_external_reset(void)525*4882a593Smuzhiyun static int xdbc_handle_external_reset(void)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun int ret = 0;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun xdbc.flags = 0;
530*4882a593Smuzhiyun writel(0, &xdbc.xdbc_reg->control);
531*4882a593Smuzhiyun ret = handshake(&xdbc.xdbc_reg->control, CTRL_DBC_ENABLE, 0, 100000, 10);
532*4882a593Smuzhiyun if (ret)
533*4882a593Smuzhiyun goto reset_out;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun xdbc_mem_init();
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun ret = xdbc_start();
538*4882a593Smuzhiyun if (ret < 0)
539*4882a593Smuzhiyun goto reset_out;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun xdbc_trace("dbc recovered\n");
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_INITIALIZED | XDBC_FLAGS_CONFIGURED;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun xdbc_bulk_transfer(NULL, XDBC_MAX_PACKET, true);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun reset_out:
550*4882a593Smuzhiyun xdbc_trace("failed to recover from external reset\n");
551*4882a593Smuzhiyun return ret;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
xdbc_early_setup(void)554*4882a593Smuzhiyun static int __init xdbc_early_setup(void)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun int ret;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun writel(0, &xdbc.xdbc_reg->control);
559*4882a593Smuzhiyun ret = handshake(&xdbc.xdbc_reg->control, CTRL_DBC_ENABLE, 0, 100000, 100);
560*4882a593Smuzhiyun if (ret)
561*4882a593Smuzhiyun return ret;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* Allocate the table page: */
564*4882a593Smuzhiyun xdbc.table_base = xdbc_get_page(&xdbc.table_dma);
565*4882a593Smuzhiyun if (!xdbc.table_base)
566*4882a593Smuzhiyun return -ENOMEM;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Get and store the transfer buffer: */
569*4882a593Smuzhiyun xdbc.out_buf = xdbc_get_page(&xdbc.out_dma);
570*4882a593Smuzhiyun if (!xdbc.out_buf)
571*4882a593Smuzhiyun return -ENOMEM;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Allocate the event ring: */
574*4882a593Smuzhiyun ret = xdbc_alloc_ring(&xdbc.evt_seg, &xdbc.evt_ring);
575*4882a593Smuzhiyun if (ret < 0)
576*4882a593Smuzhiyun return ret;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* Allocate IN/OUT endpoint transfer rings: */
579*4882a593Smuzhiyun ret = xdbc_alloc_ring(&xdbc.in_seg, &xdbc.in_ring);
580*4882a593Smuzhiyun if (ret < 0)
581*4882a593Smuzhiyun return ret;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun ret = xdbc_alloc_ring(&xdbc.out_seg, &xdbc.out_ring);
584*4882a593Smuzhiyun if (ret < 0)
585*4882a593Smuzhiyun return ret;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun xdbc_mem_init();
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun ret = xdbc_start();
590*4882a593Smuzhiyun if (ret < 0) {
591*4882a593Smuzhiyun writel(0, &xdbc.xdbc_reg->control);
592*4882a593Smuzhiyun return ret;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_INITIALIZED | XDBC_FLAGS_CONFIGURED;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun xdbc_bulk_transfer(NULL, XDBC_MAX_PACKET, true);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
early_xdbc_parse_parameter(char * s)602*4882a593Smuzhiyun int __init early_xdbc_parse_parameter(char *s)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun unsigned long dbgp_num = 0;
605*4882a593Smuzhiyun u32 bus, dev, func, offset;
606*4882a593Smuzhiyun int ret;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (!early_pci_allowed())
609*4882a593Smuzhiyun return -EPERM;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (strstr(s, "keep"))
612*4882a593Smuzhiyun early_console_keep = true;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (xdbc.xdbc_reg)
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (*s && kstrtoul(s, 0, &dbgp_num))
618*4882a593Smuzhiyun dbgp_num = 0;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun pr_notice("dbgp_num: %lu\n", dbgp_num);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* Locate the host controller: */
623*4882a593Smuzhiyun ret = xdbc_find_dbgp(dbgp_num, &bus, &dev, &func);
624*4882a593Smuzhiyun if (ret) {
625*4882a593Smuzhiyun pr_notice("failed to locate xhci host\n");
626*4882a593Smuzhiyun return -ENODEV;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun xdbc.vendor = read_pci_config_16(bus, dev, func, PCI_VENDOR_ID);
630*4882a593Smuzhiyun xdbc.device = read_pci_config_16(bus, dev, func, PCI_DEVICE_ID);
631*4882a593Smuzhiyun xdbc.bus = bus;
632*4882a593Smuzhiyun xdbc.dev = dev;
633*4882a593Smuzhiyun xdbc.func = func;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* Map the IO memory: */
636*4882a593Smuzhiyun xdbc.xhci_base = xdbc_map_pci_mmio(bus, dev, func);
637*4882a593Smuzhiyun if (!xdbc.xhci_base)
638*4882a593Smuzhiyun return -EINVAL;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Locate DbC registers: */
641*4882a593Smuzhiyun offset = xhci_find_next_ext_cap(xdbc.xhci_base, 0, XHCI_EXT_CAPS_DEBUG);
642*4882a593Smuzhiyun if (!offset) {
643*4882a593Smuzhiyun pr_notice("xhci host doesn't support debug capability\n");
644*4882a593Smuzhiyun early_iounmap(xdbc.xhci_base, xdbc.xhci_length);
645*4882a593Smuzhiyun xdbc.xhci_base = NULL;
646*4882a593Smuzhiyun xdbc.xhci_length = 0;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return -ENODEV;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun xdbc.xdbc_reg = (struct xdbc_regs __iomem *)(xdbc.xhci_base + offset);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return 0;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
early_xdbc_setup_hardware(void)655*4882a593Smuzhiyun int __init early_xdbc_setup_hardware(void)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun int ret;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (!xdbc.xdbc_reg)
660*4882a593Smuzhiyun return -ENODEV;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun xdbc_bios_handoff();
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun raw_spin_lock_init(&xdbc.lock);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun ret = xdbc_early_setup();
667*4882a593Smuzhiyun if (ret) {
668*4882a593Smuzhiyun pr_notice("failed to setup the connection to host\n");
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun xdbc_free_ring(&xdbc.evt_ring);
671*4882a593Smuzhiyun xdbc_free_ring(&xdbc.out_ring);
672*4882a593Smuzhiyun xdbc_free_ring(&xdbc.in_ring);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (xdbc.table_dma)
675*4882a593Smuzhiyun memblock_free(xdbc.table_dma, PAGE_SIZE);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (xdbc.out_dma)
678*4882a593Smuzhiyun memblock_free(xdbc.out_dma, PAGE_SIZE);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun xdbc.table_base = NULL;
681*4882a593Smuzhiyun xdbc.out_buf = NULL;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return ret;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
xdbc_handle_port_status(struct xdbc_trb * evt_trb)687*4882a593Smuzhiyun static void xdbc_handle_port_status(struct xdbc_trb *evt_trb)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun u32 port_reg;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun port_reg = readl(&xdbc.xdbc_reg->portsc);
692*4882a593Smuzhiyun if (port_reg & PORTSC_CONN_CHANGE) {
693*4882a593Smuzhiyun xdbc_trace("connect status change event\n");
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* Check whether cable unplugged: */
696*4882a593Smuzhiyun if (!(port_reg & PORTSC_CONN_STATUS)) {
697*4882a593Smuzhiyun xdbc.flags = 0;
698*4882a593Smuzhiyun xdbc_trace("cable unplugged\n");
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (port_reg & PORTSC_RESET_CHANGE)
703*4882a593Smuzhiyun xdbc_trace("port reset change event\n");
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (port_reg & PORTSC_LINK_CHANGE)
706*4882a593Smuzhiyun xdbc_trace("port link status change event\n");
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (port_reg & PORTSC_CONFIG_CHANGE)
709*4882a593Smuzhiyun xdbc_trace("config error change\n");
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Write back the value to clear RW1C bits: */
712*4882a593Smuzhiyun writel(port_reg, &xdbc.xdbc_reg->portsc);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
xdbc_handle_tx_event(struct xdbc_trb * evt_trb)715*4882a593Smuzhiyun static void xdbc_handle_tx_event(struct xdbc_trb *evt_trb)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun u32 comp_code;
718*4882a593Smuzhiyun int ep_id;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun comp_code = GET_COMP_CODE(le32_to_cpu(evt_trb->field[2]));
721*4882a593Smuzhiyun ep_id = TRB_TO_EP_ID(le32_to_cpu(evt_trb->field[3]));
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun switch (comp_code) {
724*4882a593Smuzhiyun case COMP_SUCCESS:
725*4882a593Smuzhiyun case COMP_SHORT_PACKET:
726*4882a593Smuzhiyun break;
727*4882a593Smuzhiyun case COMP_TRB_ERROR:
728*4882a593Smuzhiyun case COMP_BABBLE_DETECTED_ERROR:
729*4882a593Smuzhiyun case COMP_USB_TRANSACTION_ERROR:
730*4882a593Smuzhiyun case COMP_STALL_ERROR:
731*4882a593Smuzhiyun default:
732*4882a593Smuzhiyun if (ep_id == XDBC_EPID_OUT || ep_id == XDBC_EPID_OUT_INTEL)
733*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_OUT_STALL;
734*4882a593Smuzhiyun if (ep_id == XDBC_EPID_IN || ep_id == XDBC_EPID_IN_INTEL)
735*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_IN_STALL;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun xdbc_trace("endpoint %d stalled\n", ep_id);
738*4882a593Smuzhiyun break;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (ep_id == XDBC_EPID_IN || ep_id == XDBC_EPID_IN_INTEL) {
742*4882a593Smuzhiyun xdbc.flags &= ~XDBC_FLAGS_IN_PROCESS;
743*4882a593Smuzhiyun xdbc_bulk_transfer(NULL, XDBC_MAX_PACKET, true);
744*4882a593Smuzhiyun } else if (ep_id == XDBC_EPID_OUT || ep_id == XDBC_EPID_OUT_INTEL) {
745*4882a593Smuzhiyun xdbc.flags &= ~XDBC_FLAGS_OUT_PROCESS;
746*4882a593Smuzhiyun } else {
747*4882a593Smuzhiyun xdbc_trace("invalid endpoint id %d\n", ep_id);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
xdbc_handle_events(void)751*4882a593Smuzhiyun static void xdbc_handle_events(void)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct xdbc_trb *evt_trb;
754*4882a593Smuzhiyun bool update_erdp = false;
755*4882a593Smuzhiyun u32 reg;
756*4882a593Smuzhiyun u8 cmd;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun cmd = read_pci_config_byte(xdbc.bus, xdbc.dev, xdbc.func, PCI_COMMAND);
759*4882a593Smuzhiyun if (!(cmd & PCI_COMMAND_MASTER)) {
760*4882a593Smuzhiyun cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
761*4882a593Smuzhiyun write_pci_config_byte(xdbc.bus, xdbc.dev, xdbc.func, PCI_COMMAND, cmd);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (!(xdbc.flags & XDBC_FLAGS_INITIALIZED))
765*4882a593Smuzhiyun return;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* Handle external reset events: */
768*4882a593Smuzhiyun reg = readl(&xdbc.xdbc_reg->control);
769*4882a593Smuzhiyun if (!(reg & CTRL_DBC_ENABLE)) {
770*4882a593Smuzhiyun if (xdbc_handle_external_reset()) {
771*4882a593Smuzhiyun xdbc_trace("failed to recover connection\n");
772*4882a593Smuzhiyun return;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* Handle configure-exit event: */
777*4882a593Smuzhiyun reg = readl(&xdbc.xdbc_reg->control);
778*4882a593Smuzhiyun if (reg & CTRL_DBC_RUN_CHANGE) {
779*4882a593Smuzhiyun writel(reg, &xdbc.xdbc_reg->control);
780*4882a593Smuzhiyun if (reg & CTRL_DBC_RUN)
781*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_CONFIGURED;
782*4882a593Smuzhiyun else
783*4882a593Smuzhiyun xdbc.flags &= ~XDBC_FLAGS_CONFIGURED;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* Handle endpoint stall event: */
787*4882a593Smuzhiyun reg = readl(&xdbc.xdbc_reg->control);
788*4882a593Smuzhiyun if (reg & CTRL_HALT_IN_TR) {
789*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_IN_STALL;
790*4882a593Smuzhiyun } else {
791*4882a593Smuzhiyun xdbc.flags &= ~XDBC_FLAGS_IN_STALL;
792*4882a593Smuzhiyun if (!(xdbc.flags & XDBC_FLAGS_IN_PROCESS))
793*4882a593Smuzhiyun xdbc_bulk_transfer(NULL, XDBC_MAX_PACKET, true);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (reg & CTRL_HALT_OUT_TR)
797*4882a593Smuzhiyun xdbc.flags |= XDBC_FLAGS_OUT_STALL;
798*4882a593Smuzhiyun else
799*4882a593Smuzhiyun xdbc.flags &= ~XDBC_FLAGS_OUT_STALL;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Handle the events in the event ring: */
802*4882a593Smuzhiyun evt_trb = xdbc.evt_ring.dequeue;
803*4882a593Smuzhiyun while ((le32_to_cpu(evt_trb->field[3]) & TRB_CYCLE) == xdbc.evt_ring.cycle_state) {
804*4882a593Smuzhiyun /*
805*4882a593Smuzhiyun * Add a barrier between reading the cycle flag and any
806*4882a593Smuzhiyun * reads of the event's flags/data below:
807*4882a593Smuzhiyun */
808*4882a593Smuzhiyun rmb();
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun switch ((le32_to_cpu(evt_trb->field[3]) & TRB_TYPE_BITMASK)) {
811*4882a593Smuzhiyun case TRB_TYPE(TRB_PORT_STATUS):
812*4882a593Smuzhiyun xdbc_handle_port_status(evt_trb);
813*4882a593Smuzhiyun break;
814*4882a593Smuzhiyun case TRB_TYPE(TRB_TRANSFER):
815*4882a593Smuzhiyun xdbc_handle_tx_event(evt_trb);
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun default:
818*4882a593Smuzhiyun break;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ++(xdbc.evt_ring.dequeue);
822*4882a593Smuzhiyun if (xdbc.evt_ring.dequeue == &xdbc.evt_seg.trbs[TRBS_PER_SEGMENT]) {
823*4882a593Smuzhiyun xdbc.evt_ring.dequeue = xdbc.evt_seg.trbs;
824*4882a593Smuzhiyun xdbc.evt_ring.cycle_state ^= 1;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun evt_trb = xdbc.evt_ring.dequeue;
828*4882a593Smuzhiyun update_erdp = true;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* Update event ring dequeue pointer: */
832*4882a593Smuzhiyun if (update_erdp)
833*4882a593Smuzhiyun xdbc_write64(__pa(xdbc.evt_ring.dequeue), &xdbc.xdbc_reg->erdp);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
xdbc_bulk_write(const char * bytes,int size)836*4882a593Smuzhiyun static int xdbc_bulk_write(const char *bytes, int size)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun int ret, timeout = 0;
839*4882a593Smuzhiyun unsigned long flags;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun retry:
842*4882a593Smuzhiyun if (in_nmi()) {
843*4882a593Smuzhiyun if (!raw_spin_trylock_irqsave(&xdbc.lock, flags))
844*4882a593Smuzhiyun return -EAGAIN;
845*4882a593Smuzhiyun } else {
846*4882a593Smuzhiyun raw_spin_lock_irqsave(&xdbc.lock, flags);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun xdbc_handle_events();
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Check completion of the previous request: */
852*4882a593Smuzhiyun if ((xdbc.flags & XDBC_FLAGS_OUT_PROCESS) && (timeout < 2000000)) {
853*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&xdbc.lock, flags);
854*4882a593Smuzhiyun udelay(100);
855*4882a593Smuzhiyun timeout += 100;
856*4882a593Smuzhiyun goto retry;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (xdbc.flags & XDBC_FLAGS_OUT_PROCESS) {
860*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&xdbc.lock, flags);
861*4882a593Smuzhiyun xdbc_trace("previous transfer not completed yet\n");
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun return -ETIMEDOUT;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun ret = xdbc_bulk_transfer((void *)bytes, size, false);
867*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&xdbc.lock, flags);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return ret;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
early_xdbc_write(struct console * con,const char * str,u32 n)872*4882a593Smuzhiyun static void early_xdbc_write(struct console *con, const char *str, u32 n)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun static char buf[XDBC_MAX_PACKET];
875*4882a593Smuzhiyun int chunk, ret;
876*4882a593Smuzhiyun int use_cr = 0;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if (!xdbc.xdbc_reg)
879*4882a593Smuzhiyun return;
880*4882a593Smuzhiyun memset(buf, 0, XDBC_MAX_PACKET);
881*4882a593Smuzhiyun while (n > 0) {
882*4882a593Smuzhiyun for (chunk = 0; chunk < XDBC_MAX_PACKET && n > 0; str++, chunk++, n--) {
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (!use_cr && *str == '\n') {
885*4882a593Smuzhiyun use_cr = 1;
886*4882a593Smuzhiyun buf[chunk] = '\r';
887*4882a593Smuzhiyun str--;
888*4882a593Smuzhiyun n++;
889*4882a593Smuzhiyun continue;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if (use_cr)
893*4882a593Smuzhiyun use_cr = 0;
894*4882a593Smuzhiyun buf[chunk] = *str;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun if (chunk > 0) {
898*4882a593Smuzhiyun ret = xdbc_bulk_write(buf, chunk);
899*4882a593Smuzhiyun if (ret < 0)
900*4882a593Smuzhiyun xdbc_trace("missed message {%s}\n", buf);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun static struct console early_xdbc_console = {
906*4882a593Smuzhiyun .name = "earlyxdbc",
907*4882a593Smuzhiyun .write = early_xdbc_write,
908*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
909*4882a593Smuzhiyun .index = -1,
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun
early_xdbc_register_console(void)912*4882a593Smuzhiyun void __init early_xdbc_register_console(void)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun if (early_console)
915*4882a593Smuzhiyun return;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun early_console = &early_xdbc_console;
918*4882a593Smuzhiyun if (early_console_keep)
919*4882a593Smuzhiyun early_console->flags &= ~CON_BOOT;
920*4882a593Smuzhiyun else
921*4882a593Smuzhiyun early_console->flags |= CON_BOOT;
922*4882a593Smuzhiyun register_console(early_console);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
xdbc_unregister_console(void)925*4882a593Smuzhiyun static void xdbc_unregister_console(void)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun if (early_xdbc_console.flags & CON_ENABLED)
928*4882a593Smuzhiyun unregister_console(&early_xdbc_console);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
xdbc_scrub_function(void * ptr)931*4882a593Smuzhiyun static int xdbc_scrub_function(void *ptr)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun unsigned long flags;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun while (true) {
936*4882a593Smuzhiyun raw_spin_lock_irqsave(&xdbc.lock, flags);
937*4882a593Smuzhiyun xdbc_handle_events();
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (!(xdbc.flags & XDBC_FLAGS_INITIALIZED)) {
940*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&xdbc.lock, flags);
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&xdbc.lock, flags);
945*4882a593Smuzhiyun schedule_timeout_interruptible(1);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun xdbc_unregister_console();
949*4882a593Smuzhiyun writel(0, &xdbc.xdbc_reg->control);
950*4882a593Smuzhiyun xdbc_trace("dbc scrub function exits\n");
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
xdbc_init(void)955*4882a593Smuzhiyun static int __init xdbc_init(void)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun unsigned long flags;
958*4882a593Smuzhiyun void __iomem *base;
959*4882a593Smuzhiyun int ret = 0;
960*4882a593Smuzhiyun u32 offset;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun if (!(xdbc.flags & XDBC_FLAGS_INITIALIZED))
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /*
966*4882a593Smuzhiyun * It's time to shut down the DbC, so that the debug
967*4882a593Smuzhiyun * port can be reused by the host controller:
968*4882a593Smuzhiyun */
969*4882a593Smuzhiyun if (early_xdbc_console.index == -1 ||
970*4882a593Smuzhiyun (early_xdbc_console.flags & CON_BOOT)) {
971*4882a593Smuzhiyun xdbc_trace("hardware not used anymore\n");
972*4882a593Smuzhiyun goto free_and_quit;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun base = ioremap(xdbc.xhci_start, xdbc.xhci_length);
976*4882a593Smuzhiyun if (!base) {
977*4882a593Smuzhiyun xdbc_trace("failed to remap the io address\n");
978*4882a593Smuzhiyun ret = -ENOMEM;
979*4882a593Smuzhiyun goto free_and_quit;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun raw_spin_lock_irqsave(&xdbc.lock, flags);
983*4882a593Smuzhiyun early_iounmap(xdbc.xhci_base, xdbc.xhci_length);
984*4882a593Smuzhiyun xdbc.xhci_base = base;
985*4882a593Smuzhiyun offset = xhci_find_next_ext_cap(xdbc.xhci_base, 0, XHCI_EXT_CAPS_DEBUG);
986*4882a593Smuzhiyun xdbc.xdbc_reg = (struct xdbc_regs __iomem *)(xdbc.xhci_base + offset);
987*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&xdbc.lock, flags);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun kthread_run(xdbc_scrub_function, NULL, "%s", "xdbc");
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun return 0;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun free_and_quit:
994*4882a593Smuzhiyun xdbc_free_ring(&xdbc.evt_ring);
995*4882a593Smuzhiyun xdbc_free_ring(&xdbc.out_ring);
996*4882a593Smuzhiyun xdbc_free_ring(&xdbc.in_ring);
997*4882a593Smuzhiyun memblock_free(xdbc.table_dma, PAGE_SIZE);
998*4882a593Smuzhiyun memblock_free(xdbc.out_dma, PAGE_SIZE);
999*4882a593Smuzhiyun writel(0, &xdbc.xdbc_reg->control);
1000*4882a593Smuzhiyun early_iounmap(xdbc.xhci_base, xdbc.xhci_length);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun return ret;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun subsys_initcall(xdbc_init);
1005