xref: /OK3568_Linux_fs/kernel/drivers/usb/dwc3/dwc3-st.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun  * dwc3-st.c Support for dwc3 platform devices on ST Microelectronics platforms
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This is a small driver for the dwc3 to provide the glue logic
6*4882a593Smuzhiyun  * to configure the controller. Tested on STi platforms.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2014 Stmicroelectronics
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
11*4882a593Smuzhiyun  * Contributors: Aymen Bouattay <aymen.bouattay@st.com>
12*4882a593Smuzhiyun  *               Peter Griffin <peter.griffin@linaro.org>
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Inspired by dwc3-omap.c and dwc3-exynos.c.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/ioport.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/of_platform.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/regmap.h>
29*4882a593Smuzhiyun #include <linux/reset.h>
30*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
31*4882a593Smuzhiyun #include <linux/usb/of.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "core.h"
34*4882a593Smuzhiyun #include "io.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* glue registers */
37*4882a593Smuzhiyun #define CLKRST_CTRL		0x00
38*4882a593Smuzhiyun #define AUX_CLK_EN		BIT(0)
39*4882a593Smuzhiyun #define SW_PIPEW_RESET_N	BIT(4)
40*4882a593Smuzhiyun #define EXT_CFG_RESET_N		BIT(8)
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * 1'b0 : The host controller complies with the xHCI revision 0.96
43*4882a593Smuzhiyun  * 1'b1 : The host controller complies with the xHCI revision 1.0
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun #define XHCI_REVISION		BIT(12)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define USB2_VBUS_MNGMNT_SEL1	0x2C
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * For all fields in USB2_VBUS_MNGMNT_SEL1
50*4882a593Smuzhiyun  * 2’b00 : Override value from Reg 0x30 is selected
51*4882a593Smuzhiyun  * 2’b01 : utmiotg_<signal_name> from usb3_top is selected
52*4882a593Smuzhiyun  * 2’b10 : pipew_<signal_name> from PIPEW instance is selected
53*4882a593Smuzhiyun  * 2’b11 : value is 1'b0
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun #define USB2_VBUS_REG30		0x0
56*4882a593Smuzhiyun #define USB2_VBUS_UTMIOTG	0x1
57*4882a593Smuzhiyun #define USB2_VBUS_PIPEW		0x2
58*4882a593Smuzhiyun #define USB2_VBUS_ZERO		0x3
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define SEL_OVERRIDE_VBUSVALID(n)	(n << 0)
61*4882a593Smuzhiyun #define SEL_OVERRIDE_POWERPRESENT(n)	(n << 4)
62*4882a593Smuzhiyun #define SEL_OVERRIDE_BVALID(n)		(n << 8)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Static DRD configuration */
65*4882a593Smuzhiyun #define USB3_CONTROL_MASK		0xf77
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define USB3_DEVICE_NOT_HOST		BIT(0)
68*4882a593Smuzhiyun #define USB3_FORCE_VBUSVALID		BIT(1)
69*4882a593Smuzhiyun #define USB3_DELAY_VBUSVALID		BIT(2)
70*4882a593Smuzhiyun #define USB3_SEL_FORCE_OPMODE		BIT(4)
71*4882a593Smuzhiyun #define USB3_FORCE_OPMODE(n)		(n << 5)
72*4882a593Smuzhiyun #define USB3_SEL_FORCE_DPPULLDOWN2	BIT(8)
73*4882a593Smuzhiyun #define USB3_FORCE_DPPULLDOWN2		BIT(9)
74*4882a593Smuzhiyun #define USB3_SEL_FORCE_DMPULLDOWN2	BIT(10)
75*4882a593Smuzhiyun #define USB3_FORCE_DMPULLDOWN2		BIT(11)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /**
78*4882a593Smuzhiyun  * struct st_dwc3 - dwc3-st driver private structure
79*4882a593Smuzhiyun  * @dev:		device pointer
80*4882a593Smuzhiyun  * @glue_base:		ioaddr for the glue registers
81*4882a593Smuzhiyun  * @regmap:		regmap pointer for getting syscfg
82*4882a593Smuzhiyun  * @syscfg_reg_off:	usb syscfg control offset
83*4882a593Smuzhiyun  * @dr_mode:		drd static host/device config
84*4882a593Smuzhiyun  * @rstc_pwrdn:		rest controller for powerdown signal
85*4882a593Smuzhiyun  * @rstc_rst:		reset controller for softreset signal
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct st_dwc3 {
89*4882a593Smuzhiyun 	struct device *dev;
90*4882a593Smuzhiyun 	void __iomem *glue_base;
91*4882a593Smuzhiyun 	struct regmap *regmap;
92*4882a593Smuzhiyun 	int syscfg_reg_off;
93*4882a593Smuzhiyun 	enum usb_dr_mode dr_mode;
94*4882a593Smuzhiyun 	struct reset_control *rstc_pwrdn;
95*4882a593Smuzhiyun 	struct reset_control *rstc_rst;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
st_dwc3_readl(void __iomem * base,u32 offset)98*4882a593Smuzhiyun static inline u32 st_dwc3_readl(void __iomem *base, u32 offset)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	return readl_relaxed(base + offset);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
st_dwc3_writel(void __iomem * base,u32 offset,u32 value)103*4882a593Smuzhiyun static inline void st_dwc3_writel(void __iomem *base, u32 offset, u32 value)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	writel_relaxed(value, base + offset);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /**
109*4882a593Smuzhiyun  * st_dwc3_drd_init: program the port
110*4882a593Smuzhiyun  * @dwc3_data: driver private structure
111*4882a593Smuzhiyun  * Description: this function is to program the port as either host or device
112*4882a593Smuzhiyun  * according to the static configuration passed from devicetree.
113*4882a593Smuzhiyun  * OTG and dual role are not yet supported!
114*4882a593Smuzhiyun  */
st_dwc3_drd_init(struct st_dwc3 * dwc3_data)115*4882a593Smuzhiyun static int st_dwc3_drd_init(struct st_dwc3 *dwc3_data)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	u32 val;
118*4882a593Smuzhiyun 	int err;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	err = regmap_read(dwc3_data->regmap, dwc3_data->syscfg_reg_off, &val);
121*4882a593Smuzhiyun 	if (err)
122*4882a593Smuzhiyun 		return err;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	val &= USB3_CONTROL_MASK;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	switch (dwc3_data->dr_mode) {
127*4882a593Smuzhiyun 	case USB_DR_MODE_PERIPHERAL:
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		val &= ~(USB3_DELAY_VBUSVALID
130*4882a593Smuzhiyun 			| USB3_SEL_FORCE_OPMODE | USB3_FORCE_OPMODE(0x3)
131*4882a593Smuzhiyun 			| USB3_SEL_FORCE_DPPULLDOWN2 | USB3_FORCE_DPPULLDOWN2
132*4882a593Smuzhiyun 			| USB3_SEL_FORCE_DMPULLDOWN2 | USB3_FORCE_DMPULLDOWN2);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		/*
135*4882a593Smuzhiyun 		 * USB3_PORT2_FORCE_VBUSVALID When '1' and when
136*4882a593Smuzhiyun 		 * USB3_PORT2_DEVICE_NOT_HOST = 1, forces VBUSVLDEXT2 input
137*4882a593Smuzhiyun 		 * of the pico PHY to 1.
138*4882a593Smuzhiyun 		 */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		val |= USB3_DEVICE_NOT_HOST | USB3_FORCE_VBUSVALID;
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	case USB_DR_MODE_HOST:
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		val &= ~(USB3_DEVICE_NOT_HOST | USB3_FORCE_VBUSVALID
146*4882a593Smuzhiyun 			| USB3_SEL_FORCE_OPMODE	| USB3_FORCE_OPMODE(0x3)
147*4882a593Smuzhiyun 			| USB3_SEL_FORCE_DPPULLDOWN2 | USB3_FORCE_DPPULLDOWN2
148*4882a593Smuzhiyun 			| USB3_SEL_FORCE_DMPULLDOWN2 | USB3_FORCE_DMPULLDOWN2);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		/*
151*4882a593Smuzhiyun 		 * USB3_DELAY_VBUSVALID is ANDed with USB_C_VBUSVALID. Thus,
152*4882a593Smuzhiyun 		 * when set to ‘0‘, it can delay the arrival of VBUSVALID
153*4882a593Smuzhiyun 		 * information to VBUSVLDEXT2 input of the pico PHY.
154*4882a593Smuzhiyun 		 * We don't want to do that so we set the bit to '1'.
155*4882a593Smuzhiyun 		 */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		val |= USB3_DELAY_VBUSVALID;
158*4882a593Smuzhiyun 		break;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	default:
161*4882a593Smuzhiyun 		dev_err(dwc3_data->dev, "Unsupported mode of operation %d\n",
162*4882a593Smuzhiyun 			dwc3_data->dr_mode);
163*4882a593Smuzhiyun 		return -EINVAL;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return regmap_write(dwc3_data->regmap, dwc3_data->syscfg_reg_off, val);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /**
170*4882a593Smuzhiyun  * st_dwc3_init: init the controller via glue logic
171*4882a593Smuzhiyun  * @dwc3_data: driver private structure
172*4882a593Smuzhiyun  */
st_dwc3_init(struct st_dwc3 * dwc3_data)173*4882a593Smuzhiyun static void st_dwc3_init(struct st_dwc3 *dwc3_data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	u32 reg = st_dwc3_readl(dwc3_data->glue_base, CLKRST_CTRL);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	reg |= AUX_CLK_EN | EXT_CFG_RESET_N | XHCI_REVISION;
178*4882a593Smuzhiyun 	reg &= ~SW_PIPEW_RESET_N;
179*4882a593Smuzhiyun 	st_dwc3_writel(dwc3_data->glue_base, CLKRST_CTRL, reg);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* configure mux for vbus, powerpresent and bvalid signals */
182*4882a593Smuzhiyun 	reg = st_dwc3_readl(dwc3_data->glue_base, USB2_VBUS_MNGMNT_SEL1);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	reg |= SEL_OVERRIDE_VBUSVALID(USB2_VBUS_UTMIOTG) |
185*4882a593Smuzhiyun 		SEL_OVERRIDE_POWERPRESENT(USB2_VBUS_UTMIOTG) |
186*4882a593Smuzhiyun 		SEL_OVERRIDE_BVALID(USB2_VBUS_UTMIOTG);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	st_dwc3_writel(dwc3_data->glue_base, USB2_VBUS_MNGMNT_SEL1, reg);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	reg = st_dwc3_readl(dwc3_data->glue_base, CLKRST_CTRL);
191*4882a593Smuzhiyun 	reg |= SW_PIPEW_RESET_N;
192*4882a593Smuzhiyun 	st_dwc3_writel(dwc3_data->glue_base, CLKRST_CTRL, reg);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
st_dwc3_probe(struct platform_device * pdev)195*4882a593Smuzhiyun static int st_dwc3_probe(struct platform_device *pdev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct st_dwc3 *dwc3_data;
198*4882a593Smuzhiyun 	struct resource *res;
199*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
200*4882a593Smuzhiyun 	struct device_node *node = dev->of_node, *child;
201*4882a593Smuzhiyun 	struct platform_device *child_pdev;
202*4882a593Smuzhiyun 	struct regmap *regmap;
203*4882a593Smuzhiyun 	int ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	dwc3_data = devm_kzalloc(dev, sizeof(*dwc3_data), GFP_KERNEL);
206*4882a593Smuzhiyun 	if (!dwc3_data)
207*4882a593Smuzhiyun 		return -ENOMEM;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	dwc3_data->glue_base =
210*4882a593Smuzhiyun 		devm_platform_ioremap_resource_byname(pdev, "reg-glue");
211*4882a593Smuzhiyun 	if (IS_ERR(dwc3_data->glue_base))
212*4882a593Smuzhiyun 		return PTR_ERR(dwc3_data->glue_base);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	regmap = syscon_regmap_lookup_by_phandle(node, "st,syscfg");
215*4882a593Smuzhiyun 	if (IS_ERR(regmap))
216*4882a593Smuzhiyun 		return PTR_ERR(regmap);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	dwc3_data->dev = dev;
219*4882a593Smuzhiyun 	dwc3_data->regmap = regmap;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "syscfg-reg");
222*4882a593Smuzhiyun 	if (!res) {
223*4882a593Smuzhiyun 		ret = -ENXIO;
224*4882a593Smuzhiyun 		goto undo_platform_dev_alloc;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	dwc3_data->syscfg_reg_off = res->start;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	dev_vdbg(&pdev->dev, "glue-logic addr 0x%pK, syscfg-reg offset 0x%x\n",
230*4882a593Smuzhiyun 		 dwc3_data->glue_base, dwc3_data->syscfg_reg_off);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	dwc3_data->rstc_pwrdn =
233*4882a593Smuzhiyun 		devm_reset_control_get_exclusive(dev, "powerdown");
234*4882a593Smuzhiyun 	if (IS_ERR(dwc3_data->rstc_pwrdn)) {
235*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not get power controller\n");
236*4882a593Smuzhiyun 		ret = PTR_ERR(dwc3_data->rstc_pwrdn);
237*4882a593Smuzhiyun 		goto undo_platform_dev_alloc;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Manage PowerDown */
241*4882a593Smuzhiyun 	reset_control_deassert(dwc3_data->rstc_pwrdn);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	dwc3_data->rstc_rst =
244*4882a593Smuzhiyun 		devm_reset_control_get_shared(dev, "softreset");
245*4882a593Smuzhiyun 	if (IS_ERR(dwc3_data->rstc_rst)) {
246*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not get reset controller\n");
247*4882a593Smuzhiyun 		ret = PTR_ERR(dwc3_data->rstc_rst);
248*4882a593Smuzhiyun 		goto undo_powerdown;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Manage SoftReset */
252*4882a593Smuzhiyun 	reset_control_deassert(dwc3_data->rstc_rst);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	child = of_get_child_by_name(node, "dwc3");
255*4882a593Smuzhiyun 	if (!child) {
256*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to find dwc3 core node\n");
257*4882a593Smuzhiyun 		ret = -ENODEV;
258*4882a593Smuzhiyun 		goto err_node_put;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* Allocate and initialize the core */
262*4882a593Smuzhiyun 	ret = of_platform_populate(node, NULL, NULL, dev);
263*4882a593Smuzhiyun 	if (ret) {
264*4882a593Smuzhiyun 		dev_err(dev, "failed to add dwc3 core\n");
265*4882a593Smuzhiyun 		goto err_node_put;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	child_pdev = of_find_device_by_node(child);
269*4882a593Smuzhiyun 	if (!child_pdev) {
270*4882a593Smuzhiyun 		dev_err(dev, "failed to find dwc3 core device\n");
271*4882a593Smuzhiyun 		ret = -ENODEV;
272*4882a593Smuzhiyun 		goto err_node_put;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	dwc3_data->dr_mode = usb_get_dr_mode(&child_pdev->dev);
276*4882a593Smuzhiyun 	of_node_put(child);
277*4882a593Smuzhiyun 	of_dev_put(child_pdev);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/*
280*4882a593Smuzhiyun 	 * Configure the USB port as device or host according to the static
281*4882a593Smuzhiyun 	 * configuration passed from DT.
282*4882a593Smuzhiyun 	 * DRD is the only mode currently supported so this will be enhanced
283*4882a593Smuzhiyun 	 * as soon as OTG is available.
284*4882a593Smuzhiyun 	 */
285*4882a593Smuzhiyun 	ret = st_dwc3_drd_init(dwc3_data);
286*4882a593Smuzhiyun 	if (ret) {
287*4882a593Smuzhiyun 		dev_err(dev, "drd initialisation failed\n");
288*4882a593Smuzhiyun 		goto undo_softreset;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* ST glue logic init */
292*4882a593Smuzhiyun 	st_dwc3_init(dwc3_data);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dwc3_data);
295*4882a593Smuzhiyun 	return 0;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun err_node_put:
298*4882a593Smuzhiyun 	of_node_put(child);
299*4882a593Smuzhiyun undo_softreset:
300*4882a593Smuzhiyun 	reset_control_assert(dwc3_data->rstc_rst);
301*4882a593Smuzhiyun undo_powerdown:
302*4882a593Smuzhiyun 	reset_control_assert(dwc3_data->rstc_pwrdn);
303*4882a593Smuzhiyun undo_platform_dev_alloc:
304*4882a593Smuzhiyun 	platform_device_put(pdev);
305*4882a593Smuzhiyun 	return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
st_dwc3_remove(struct platform_device * pdev)308*4882a593Smuzhiyun static int st_dwc3_remove(struct platform_device *pdev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct st_dwc3 *dwc3_data = platform_get_drvdata(pdev);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	of_platform_depopulate(&pdev->dev);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	reset_control_assert(dwc3_data->rstc_pwrdn);
315*4882a593Smuzhiyun 	reset_control_assert(dwc3_data->rstc_rst);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
st_dwc3_suspend(struct device * dev)321*4882a593Smuzhiyun static int st_dwc3_suspend(struct device *dev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct st_dwc3 *dwc3_data = dev_get_drvdata(dev);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	reset_control_assert(dwc3_data->rstc_pwrdn);
326*4882a593Smuzhiyun 	reset_control_assert(dwc3_data->rstc_rst);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(dev);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
st_dwc3_resume(struct device * dev)333*4882a593Smuzhiyun static int st_dwc3_resume(struct device *dev)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct st_dwc3 *dwc3_data = dev_get_drvdata(dev);
336*4882a593Smuzhiyun 	int ret;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	reset_control_deassert(dwc3_data->rstc_pwrdn);
341*4882a593Smuzhiyun 	reset_control_deassert(dwc3_data->rstc_rst);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	ret = st_dwc3_drd_init(dwc3_data);
344*4882a593Smuzhiyun 	if (ret) {
345*4882a593Smuzhiyun 		dev_err(dev, "drd initialisation failed\n");
346*4882a593Smuzhiyun 		return ret;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* ST glue logic init */
350*4882a593Smuzhiyun 	st_dwc3_init(dwc3_data);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(st_dwc3_dev_pm_ops, st_dwc3_suspend, st_dwc3_resume);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static const struct of_device_id st_dwc3_match[] = {
359*4882a593Smuzhiyun 	{ .compatible = "st,stih407-dwc3" },
360*4882a593Smuzhiyun 	{ /* sentinel */ },
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, st_dwc3_match);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct platform_driver st_dwc3_driver = {
366*4882a593Smuzhiyun 	.probe = st_dwc3_probe,
367*4882a593Smuzhiyun 	.remove = st_dwc3_remove,
368*4882a593Smuzhiyun 	.driver = {
369*4882a593Smuzhiyun 		.name = "usb-st-dwc3",
370*4882a593Smuzhiyun 		.of_match_table = st_dwc3_match,
371*4882a593Smuzhiyun 		.pm = &st_dwc3_dev_pm_ops,
372*4882a593Smuzhiyun 	},
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun module_platform_driver(st_dwc3_driver);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
378*4882a593Smuzhiyun MODULE_DESCRIPTION("DesignWare USB3 STi Glue Layer");
379*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
380