1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Inspired by dwc3-of-simple.c
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/acpi.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/of_clk.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/extcon.h>
16*4882a593Smuzhiyun #include <linux/interconnect.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/phy/phy.h>
20*4882a593Smuzhiyun #include <linux/usb/of.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun #include <linux/iopoll.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "core.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* USB QSCRATCH Hardware registers */
27*4882a593Smuzhiyun #define QSCRATCH_HS_PHY_CTRL 0x10
28*4882a593Smuzhiyun #define UTMI_OTG_VBUS_VALID BIT(20)
29*4882a593Smuzhiyun #define SW_SESSVLD_SEL BIT(28)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define QSCRATCH_SS_PHY_CTRL 0x30
32*4882a593Smuzhiyun #define LANE0_PWR_PRESENT BIT(24)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define QSCRATCH_GENERAL_CFG 0x08
35*4882a593Smuzhiyun #define PIPE_UTMI_CLK_SEL BIT(0)
36*4882a593Smuzhiyun #define PIPE3_PHYSTATUS_SW BIT(3)
37*4882a593Smuzhiyun #define PIPE_UTMI_CLK_DIS BIT(8)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define PWR_EVNT_IRQ_STAT_REG 0x58
40*4882a593Smuzhiyun #define PWR_EVNT_LPM_IN_L2_MASK BIT(4)
41*4882a593Smuzhiyun #define PWR_EVNT_LPM_OUT_L2_MASK BIT(5)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SDM845_QSCRATCH_BASE_OFFSET 0xf8800
44*4882a593Smuzhiyun #define SDM845_QSCRATCH_SIZE 0x400
45*4882a593Smuzhiyun #define SDM845_DWC3_CORE_SIZE 0xcd00
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Interconnect path bandwidths in MBps */
48*4882a593Smuzhiyun #define USB_MEMORY_AVG_HS_BW MBps_to_icc(240)
49*4882a593Smuzhiyun #define USB_MEMORY_PEAK_HS_BW MBps_to_icc(700)
50*4882a593Smuzhiyun #define USB_MEMORY_AVG_SS_BW MBps_to_icc(1000)
51*4882a593Smuzhiyun #define USB_MEMORY_PEAK_SS_BW MBps_to_icc(2500)
52*4882a593Smuzhiyun #define APPS_USB_AVG_BW 0
53*4882a593Smuzhiyun #define APPS_USB_PEAK_BW MBps_to_icc(40)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct dwc3_acpi_pdata {
56*4882a593Smuzhiyun u32 qscratch_base_offset;
57*4882a593Smuzhiyun u32 qscratch_base_size;
58*4882a593Smuzhiyun u32 dwc3_core_base_size;
59*4882a593Smuzhiyun int hs_phy_irq_index;
60*4882a593Smuzhiyun int dp_hs_phy_irq_index;
61*4882a593Smuzhiyun int dm_hs_phy_irq_index;
62*4882a593Smuzhiyun int ss_phy_irq_index;
63*4882a593Smuzhiyun bool is_urs;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct dwc3_qcom {
67*4882a593Smuzhiyun struct device *dev;
68*4882a593Smuzhiyun void __iomem *qscratch_base;
69*4882a593Smuzhiyun struct platform_device *dwc3;
70*4882a593Smuzhiyun struct platform_device *urs_usb;
71*4882a593Smuzhiyun struct clk **clks;
72*4882a593Smuzhiyun int num_clocks;
73*4882a593Smuzhiyun struct reset_control *resets;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun int hs_phy_irq;
76*4882a593Smuzhiyun int dp_hs_phy_irq;
77*4882a593Smuzhiyun int dm_hs_phy_irq;
78*4882a593Smuzhiyun int ss_phy_irq;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct extcon_dev *edev;
81*4882a593Smuzhiyun struct extcon_dev *host_edev;
82*4882a593Smuzhiyun struct notifier_block vbus_nb;
83*4882a593Smuzhiyun struct notifier_block host_nb;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun const struct dwc3_acpi_pdata *acpi_pdata;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun enum usb_dr_mode mode;
88*4882a593Smuzhiyun bool is_suspended;
89*4882a593Smuzhiyun bool pm_suspended;
90*4882a593Smuzhiyun struct icc_path *icc_path_ddr;
91*4882a593Smuzhiyun struct icc_path *icc_path_apps;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
dwc3_qcom_setbits(void __iomem * base,u32 offset,u32 val)94*4882a593Smuzhiyun static inline void dwc3_qcom_setbits(void __iomem *base, u32 offset, u32 val)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u32 reg;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun reg = readl(base + offset);
99*4882a593Smuzhiyun reg |= val;
100*4882a593Smuzhiyun writel(reg, base + offset);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* ensure that above write is through */
103*4882a593Smuzhiyun readl(base + offset);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
dwc3_qcom_clrbits(void __iomem * base,u32 offset,u32 val)106*4882a593Smuzhiyun static inline void dwc3_qcom_clrbits(void __iomem *base, u32 offset, u32 val)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun u32 reg;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun reg = readl(base + offset);
111*4882a593Smuzhiyun reg &= ~val;
112*4882a593Smuzhiyun writel(reg, base + offset);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* ensure that above write is through */
115*4882a593Smuzhiyun readl(base + offset);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
dwc3_qcom_vbus_overrride_enable(struct dwc3_qcom * qcom,bool enable)118*4882a593Smuzhiyun static void dwc3_qcom_vbus_overrride_enable(struct dwc3_qcom *qcom, bool enable)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun if (enable) {
121*4882a593Smuzhiyun dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_SS_PHY_CTRL,
122*4882a593Smuzhiyun LANE0_PWR_PRESENT);
123*4882a593Smuzhiyun dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_HS_PHY_CTRL,
124*4882a593Smuzhiyun UTMI_OTG_VBUS_VALID | SW_SESSVLD_SEL);
125*4882a593Smuzhiyun } else {
126*4882a593Smuzhiyun dwc3_qcom_clrbits(qcom->qscratch_base, QSCRATCH_SS_PHY_CTRL,
127*4882a593Smuzhiyun LANE0_PWR_PRESENT);
128*4882a593Smuzhiyun dwc3_qcom_clrbits(qcom->qscratch_base, QSCRATCH_HS_PHY_CTRL,
129*4882a593Smuzhiyun UTMI_OTG_VBUS_VALID | SW_SESSVLD_SEL);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
dwc3_qcom_vbus_notifier(struct notifier_block * nb,unsigned long event,void * ptr)133*4882a593Smuzhiyun static int dwc3_qcom_vbus_notifier(struct notifier_block *nb,
134*4882a593Smuzhiyun unsigned long event, void *ptr)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct dwc3_qcom *qcom = container_of(nb, struct dwc3_qcom, vbus_nb);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* enable vbus override for device mode */
139*4882a593Smuzhiyun dwc3_qcom_vbus_overrride_enable(qcom, event);
140*4882a593Smuzhiyun qcom->mode = event ? USB_DR_MODE_PERIPHERAL : USB_DR_MODE_HOST;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return NOTIFY_DONE;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
dwc3_qcom_host_notifier(struct notifier_block * nb,unsigned long event,void * ptr)145*4882a593Smuzhiyun static int dwc3_qcom_host_notifier(struct notifier_block *nb,
146*4882a593Smuzhiyun unsigned long event, void *ptr)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct dwc3_qcom *qcom = container_of(nb, struct dwc3_qcom, host_nb);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* disable vbus override in host mode */
151*4882a593Smuzhiyun dwc3_qcom_vbus_overrride_enable(qcom, !event);
152*4882a593Smuzhiyun qcom->mode = event ? USB_DR_MODE_HOST : USB_DR_MODE_PERIPHERAL;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return NOTIFY_DONE;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
dwc3_qcom_register_extcon(struct dwc3_qcom * qcom)157*4882a593Smuzhiyun static int dwc3_qcom_register_extcon(struct dwc3_qcom *qcom)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct device *dev = qcom->dev;
160*4882a593Smuzhiyun struct extcon_dev *host_edev;
161*4882a593Smuzhiyun int ret;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (!of_property_read_bool(dev->of_node, "extcon"))
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun qcom->edev = extcon_get_edev_by_phandle(dev, 0);
167*4882a593Smuzhiyun if (IS_ERR(qcom->edev))
168*4882a593Smuzhiyun return PTR_ERR(qcom->edev);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun qcom->vbus_nb.notifier_call = dwc3_qcom_vbus_notifier;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun qcom->host_edev = extcon_get_edev_by_phandle(dev, 1);
173*4882a593Smuzhiyun if (IS_ERR(qcom->host_edev))
174*4882a593Smuzhiyun qcom->host_edev = NULL;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ret = devm_extcon_register_notifier(dev, qcom->edev, EXTCON_USB,
177*4882a593Smuzhiyun &qcom->vbus_nb);
178*4882a593Smuzhiyun if (ret < 0) {
179*4882a593Smuzhiyun dev_err(dev, "VBUS notifier register failed\n");
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (qcom->host_edev)
184*4882a593Smuzhiyun host_edev = qcom->host_edev;
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun host_edev = qcom->edev;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun qcom->host_nb.notifier_call = dwc3_qcom_host_notifier;
189*4882a593Smuzhiyun ret = devm_extcon_register_notifier(dev, host_edev, EXTCON_USB_HOST,
190*4882a593Smuzhiyun &qcom->host_nb);
191*4882a593Smuzhiyun if (ret < 0) {
192*4882a593Smuzhiyun dev_err(dev, "Host notifier register failed\n");
193*4882a593Smuzhiyun return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Update initial VBUS override based on extcon state */
197*4882a593Smuzhiyun if (extcon_get_state(qcom->edev, EXTCON_USB) ||
198*4882a593Smuzhiyun !extcon_get_state(host_edev, EXTCON_USB_HOST))
199*4882a593Smuzhiyun dwc3_qcom_vbus_notifier(&qcom->vbus_nb, true, qcom->edev);
200*4882a593Smuzhiyun else
201*4882a593Smuzhiyun dwc3_qcom_vbus_notifier(&qcom->vbus_nb, false, qcom->edev);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
dwc3_qcom_interconnect_enable(struct dwc3_qcom * qcom)206*4882a593Smuzhiyun static int dwc3_qcom_interconnect_enable(struct dwc3_qcom *qcom)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun int ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ret = icc_enable(qcom->icc_path_ddr);
211*4882a593Smuzhiyun if (ret)
212*4882a593Smuzhiyun return ret;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun ret = icc_enable(qcom->icc_path_apps);
215*4882a593Smuzhiyun if (ret)
216*4882a593Smuzhiyun icc_disable(qcom->icc_path_ddr);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
dwc3_qcom_interconnect_disable(struct dwc3_qcom * qcom)221*4882a593Smuzhiyun static int dwc3_qcom_interconnect_disable(struct dwc3_qcom *qcom)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun int ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = icc_disable(qcom->icc_path_ddr);
226*4882a593Smuzhiyun if (ret)
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ret = icc_disable(qcom->icc_path_apps);
230*4882a593Smuzhiyun if (ret)
231*4882a593Smuzhiyun icc_enable(qcom->icc_path_ddr);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /**
237*4882a593Smuzhiyun * dwc3_qcom_interconnect_init() - Get interconnect path handles
238*4882a593Smuzhiyun * and set bandwidhth.
239*4882a593Smuzhiyun * @qcom: Pointer to the concerned usb core.
240*4882a593Smuzhiyun *
241*4882a593Smuzhiyun */
dwc3_qcom_interconnect_init(struct dwc3_qcom * qcom)242*4882a593Smuzhiyun static int dwc3_qcom_interconnect_init(struct dwc3_qcom *qcom)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct device *dev = qcom->dev;
245*4882a593Smuzhiyun int ret;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (has_acpi_companion(dev))
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun qcom->icc_path_ddr = of_icc_get(dev, "usb-ddr");
251*4882a593Smuzhiyun if (IS_ERR(qcom->icc_path_ddr)) {
252*4882a593Smuzhiyun dev_err(dev, "failed to get usb-ddr path: %ld\n",
253*4882a593Smuzhiyun PTR_ERR(qcom->icc_path_ddr));
254*4882a593Smuzhiyun return PTR_ERR(qcom->icc_path_ddr);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun qcom->icc_path_apps = of_icc_get(dev, "apps-usb");
258*4882a593Smuzhiyun if (IS_ERR(qcom->icc_path_apps)) {
259*4882a593Smuzhiyun dev_err(dev, "failed to get apps-usb path: %ld\n",
260*4882a593Smuzhiyun PTR_ERR(qcom->icc_path_apps));
261*4882a593Smuzhiyun return PTR_ERR(qcom->icc_path_apps);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (usb_get_maximum_speed(&qcom->dwc3->dev) >= USB_SPEED_SUPER ||
265*4882a593Smuzhiyun usb_get_maximum_speed(&qcom->dwc3->dev) == USB_SPEED_UNKNOWN)
266*4882a593Smuzhiyun ret = icc_set_bw(qcom->icc_path_ddr,
267*4882a593Smuzhiyun USB_MEMORY_AVG_SS_BW, USB_MEMORY_PEAK_SS_BW);
268*4882a593Smuzhiyun else
269*4882a593Smuzhiyun ret = icc_set_bw(qcom->icc_path_ddr,
270*4882a593Smuzhiyun USB_MEMORY_AVG_HS_BW, USB_MEMORY_PEAK_HS_BW);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (ret) {
273*4882a593Smuzhiyun dev_err(dev, "failed to set bandwidth for usb-ddr path: %d\n", ret);
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ret = icc_set_bw(qcom->icc_path_apps,
278*4882a593Smuzhiyun APPS_USB_AVG_BW, APPS_USB_PEAK_BW);
279*4882a593Smuzhiyun if (ret) {
280*4882a593Smuzhiyun dev_err(dev, "failed to set bandwidth for apps-usb path: %d\n", ret);
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /**
288*4882a593Smuzhiyun * dwc3_qcom_interconnect_exit() - Release interconnect path handles
289*4882a593Smuzhiyun * @qcom: Pointer to the concerned usb core.
290*4882a593Smuzhiyun *
291*4882a593Smuzhiyun * This function is used to release interconnect path handle.
292*4882a593Smuzhiyun */
dwc3_qcom_interconnect_exit(struct dwc3_qcom * qcom)293*4882a593Smuzhiyun static void dwc3_qcom_interconnect_exit(struct dwc3_qcom *qcom)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun icc_put(qcom->icc_path_ddr);
296*4882a593Smuzhiyun icc_put(qcom->icc_path_apps);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Only usable in contexts where the role can not change. */
dwc3_qcom_is_host(struct dwc3_qcom * qcom)300*4882a593Smuzhiyun static bool dwc3_qcom_is_host(struct dwc3_qcom *qcom)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct dwc3 *dwc = platform_get_drvdata(qcom->dwc3);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return dwc->xhci;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
dwc3_qcom_disable_interrupts(struct dwc3_qcom * qcom)307*4882a593Smuzhiyun static void dwc3_qcom_disable_interrupts(struct dwc3_qcom *qcom)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun if (qcom->hs_phy_irq) {
310*4882a593Smuzhiyun disable_irq_wake(qcom->hs_phy_irq);
311*4882a593Smuzhiyun disable_irq_nosync(qcom->hs_phy_irq);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (qcom->dp_hs_phy_irq) {
315*4882a593Smuzhiyun disable_irq_wake(qcom->dp_hs_phy_irq);
316*4882a593Smuzhiyun disable_irq_nosync(qcom->dp_hs_phy_irq);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (qcom->dm_hs_phy_irq) {
320*4882a593Smuzhiyun disable_irq_wake(qcom->dm_hs_phy_irq);
321*4882a593Smuzhiyun disable_irq_nosync(qcom->dm_hs_phy_irq);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (qcom->ss_phy_irq) {
325*4882a593Smuzhiyun disable_irq_wake(qcom->ss_phy_irq);
326*4882a593Smuzhiyun disable_irq_nosync(qcom->ss_phy_irq);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
dwc3_qcom_enable_interrupts(struct dwc3_qcom * qcom)330*4882a593Smuzhiyun static void dwc3_qcom_enable_interrupts(struct dwc3_qcom *qcom)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun if (qcom->hs_phy_irq) {
333*4882a593Smuzhiyun enable_irq(qcom->hs_phy_irq);
334*4882a593Smuzhiyun enable_irq_wake(qcom->hs_phy_irq);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (qcom->dp_hs_phy_irq) {
338*4882a593Smuzhiyun enable_irq(qcom->dp_hs_phy_irq);
339*4882a593Smuzhiyun enable_irq_wake(qcom->dp_hs_phy_irq);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (qcom->dm_hs_phy_irq) {
343*4882a593Smuzhiyun enable_irq(qcom->dm_hs_phy_irq);
344*4882a593Smuzhiyun enable_irq_wake(qcom->dm_hs_phy_irq);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (qcom->ss_phy_irq) {
348*4882a593Smuzhiyun enable_irq(qcom->ss_phy_irq);
349*4882a593Smuzhiyun enable_irq_wake(qcom->ss_phy_irq);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
dwc3_qcom_suspend(struct dwc3_qcom * qcom,bool wakeup)353*4882a593Smuzhiyun static int dwc3_qcom_suspend(struct dwc3_qcom *qcom, bool wakeup)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun u32 val;
356*4882a593Smuzhiyun int i, ret;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (qcom->is_suspended)
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun val = readl(qcom->qscratch_base + PWR_EVNT_IRQ_STAT_REG);
362*4882a593Smuzhiyun if (!(val & PWR_EVNT_LPM_IN_L2_MASK))
363*4882a593Smuzhiyun dev_err(qcom->dev, "HS-PHY not in L2\n");
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun for (i = qcom->num_clocks - 1; i >= 0; i--)
366*4882a593Smuzhiyun clk_disable_unprepare(qcom->clks[i]);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ret = dwc3_qcom_interconnect_disable(qcom);
369*4882a593Smuzhiyun if (ret)
370*4882a593Smuzhiyun dev_warn(qcom->dev, "failed to disable interconnect: %d\n", ret);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (wakeup)
373*4882a593Smuzhiyun dwc3_qcom_enable_interrupts(qcom);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun qcom->is_suspended = true;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
dwc3_qcom_resume(struct dwc3_qcom * qcom,bool wakeup)380*4882a593Smuzhiyun static int dwc3_qcom_resume(struct dwc3_qcom *qcom, bool wakeup)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun int ret;
383*4882a593Smuzhiyun int i;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (!qcom->is_suspended)
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (wakeup)
389*4882a593Smuzhiyun dwc3_qcom_disable_interrupts(qcom);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun for (i = 0; i < qcom->num_clocks; i++) {
392*4882a593Smuzhiyun ret = clk_prepare_enable(qcom->clks[i]);
393*4882a593Smuzhiyun if (ret < 0) {
394*4882a593Smuzhiyun while (--i >= 0)
395*4882a593Smuzhiyun clk_disable_unprepare(qcom->clks[i]);
396*4882a593Smuzhiyun return ret;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = dwc3_qcom_interconnect_enable(qcom);
401*4882a593Smuzhiyun if (ret)
402*4882a593Smuzhiyun dev_warn(qcom->dev, "failed to enable interconnect: %d\n", ret);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* Clear existing events from PHY related to L2 in/out */
405*4882a593Smuzhiyun dwc3_qcom_setbits(qcom->qscratch_base, PWR_EVNT_IRQ_STAT_REG,
406*4882a593Smuzhiyun PWR_EVNT_LPM_IN_L2_MASK | PWR_EVNT_LPM_OUT_L2_MASK);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun qcom->is_suspended = false;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
qcom_dwc3_resume_irq(int irq,void * data)413*4882a593Smuzhiyun static irqreturn_t qcom_dwc3_resume_irq(int irq, void *data)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct dwc3_qcom *qcom = data;
416*4882a593Smuzhiyun struct dwc3 *dwc = platform_get_drvdata(qcom->dwc3);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* If pm_suspended then let pm_resume take care of resuming h/w */
419*4882a593Smuzhiyun if (qcom->pm_suspended)
420*4882a593Smuzhiyun return IRQ_HANDLED;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /*
423*4882a593Smuzhiyun * This is safe as role switching is done from a freezable workqueue
424*4882a593Smuzhiyun * and the wakeup interrupts are disabled as part of resume.
425*4882a593Smuzhiyun */
426*4882a593Smuzhiyun if (dwc3_qcom_is_host(qcom))
427*4882a593Smuzhiyun pm_runtime_resume(&dwc->xhci->dev);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return IRQ_HANDLED;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
dwc3_qcom_select_utmi_clk(struct dwc3_qcom * qcom)432*4882a593Smuzhiyun static void dwc3_qcom_select_utmi_clk(struct dwc3_qcom *qcom)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun /* Configure dwc3 to use UTMI clock as PIPE clock not present */
435*4882a593Smuzhiyun dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_GENERAL_CFG,
436*4882a593Smuzhiyun PIPE_UTMI_CLK_DIS);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun usleep_range(100, 1000);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_GENERAL_CFG,
441*4882a593Smuzhiyun PIPE_UTMI_CLK_SEL | PIPE3_PHYSTATUS_SW);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun usleep_range(100, 1000);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun dwc3_qcom_clrbits(qcom->qscratch_base, QSCRATCH_GENERAL_CFG,
446*4882a593Smuzhiyun PIPE_UTMI_CLK_DIS);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
dwc3_qcom_get_irq(struct platform_device * pdev,const char * name,int num)449*4882a593Smuzhiyun static int dwc3_qcom_get_irq(struct platform_device *pdev,
450*4882a593Smuzhiyun const char *name, int num)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
453*4882a593Smuzhiyun struct platform_device *pdev_irq = qcom->urs_usb ? qcom->urs_usb : pdev;
454*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
455*4882a593Smuzhiyun int ret;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (np)
458*4882a593Smuzhiyun ret = platform_get_irq_byname_optional(pdev_irq, name);
459*4882a593Smuzhiyun else
460*4882a593Smuzhiyun ret = platform_get_irq_optional(pdev_irq, num);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return ret;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
dwc3_qcom_setup_irq(struct platform_device * pdev)465*4882a593Smuzhiyun static int dwc3_qcom_setup_irq(struct platform_device *pdev)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
468*4882a593Smuzhiyun const struct dwc3_acpi_pdata *pdata = qcom->acpi_pdata;
469*4882a593Smuzhiyun int irq;
470*4882a593Smuzhiyun int ret;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun irq = dwc3_qcom_get_irq(pdev, "hs_phy_irq",
473*4882a593Smuzhiyun pdata ? pdata->hs_phy_irq_index : -1);
474*4882a593Smuzhiyun if (irq > 0) {
475*4882a593Smuzhiyun /* Keep wakeup interrupts disabled until suspend */
476*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_NOAUTOEN);
477*4882a593Smuzhiyun ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
478*4882a593Smuzhiyun qcom_dwc3_resume_irq,
479*4882a593Smuzhiyun IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
480*4882a593Smuzhiyun "qcom_dwc3 HS", qcom);
481*4882a593Smuzhiyun if (ret) {
482*4882a593Smuzhiyun dev_err(qcom->dev, "hs_phy_irq failed: %d\n", ret);
483*4882a593Smuzhiyun return ret;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun qcom->hs_phy_irq = irq;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun irq = dwc3_qcom_get_irq(pdev, "dp_hs_phy_irq",
489*4882a593Smuzhiyun pdata ? pdata->dp_hs_phy_irq_index : -1);
490*4882a593Smuzhiyun if (irq > 0) {
491*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_NOAUTOEN);
492*4882a593Smuzhiyun ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
493*4882a593Smuzhiyun qcom_dwc3_resume_irq,
494*4882a593Smuzhiyun IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
495*4882a593Smuzhiyun "qcom_dwc3 DP_HS", qcom);
496*4882a593Smuzhiyun if (ret) {
497*4882a593Smuzhiyun dev_err(qcom->dev, "dp_hs_phy_irq failed: %d\n", ret);
498*4882a593Smuzhiyun return ret;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun qcom->dp_hs_phy_irq = irq;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun irq = dwc3_qcom_get_irq(pdev, "dm_hs_phy_irq",
504*4882a593Smuzhiyun pdata ? pdata->dm_hs_phy_irq_index : -1);
505*4882a593Smuzhiyun if (irq > 0) {
506*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_NOAUTOEN);
507*4882a593Smuzhiyun ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
508*4882a593Smuzhiyun qcom_dwc3_resume_irq,
509*4882a593Smuzhiyun IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
510*4882a593Smuzhiyun "qcom_dwc3 DM_HS", qcom);
511*4882a593Smuzhiyun if (ret) {
512*4882a593Smuzhiyun dev_err(qcom->dev, "dm_hs_phy_irq failed: %d\n", ret);
513*4882a593Smuzhiyun return ret;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun qcom->dm_hs_phy_irq = irq;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun irq = dwc3_qcom_get_irq(pdev, "ss_phy_irq",
519*4882a593Smuzhiyun pdata ? pdata->ss_phy_irq_index : -1);
520*4882a593Smuzhiyun if (irq > 0) {
521*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_NOAUTOEN);
522*4882a593Smuzhiyun ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
523*4882a593Smuzhiyun qcom_dwc3_resume_irq,
524*4882a593Smuzhiyun IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
525*4882a593Smuzhiyun "qcom_dwc3 SS", qcom);
526*4882a593Smuzhiyun if (ret) {
527*4882a593Smuzhiyun dev_err(qcom->dev, "ss_phy_irq failed: %d\n", ret);
528*4882a593Smuzhiyun return ret;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun qcom->ss_phy_irq = irq;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
dwc3_qcom_clk_init(struct dwc3_qcom * qcom,int count)536*4882a593Smuzhiyun static int dwc3_qcom_clk_init(struct dwc3_qcom *qcom, int count)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct device *dev = qcom->dev;
539*4882a593Smuzhiyun struct device_node *np = dev->of_node;
540*4882a593Smuzhiyun int i;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (!np || !count)
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (count < 0)
546*4882a593Smuzhiyun return count;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun qcom->num_clocks = count;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun qcom->clks = devm_kcalloc(dev, qcom->num_clocks,
551*4882a593Smuzhiyun sizeof(struct clk *), GFP_KERNEL);
552*4882a593Smuzhiyun if (!qcom->clks)
553*4882a593Smuzhiyun return -ENOMEM;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun for (i = 0; i < qcom->num_clocks; i++) {
556*4882a593Smuzhiyun struct clk *clk;
557*4882a593Smuzhiyun int ret;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun clk = of_clk_get(np, i);
560*4882a593Smuzhiyun if (IS_ERR(clk)) {
561*4882a593Smuzhiyun while (--i >= 0)
562*4882a593Smuzhiyun clk_put(qcom->clks[i]);
563*4882a593Smuzhiyun return PTR_ERR(clk);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
567*4882a593Smuzhiyun if (ret < 0) {
568*4882a593Smuzhiyun while (--i >= 0) {
569*4882a593Smuzhiyun clk_disable_unprepare(qcom->clks[i]);
570*4882a593Smuzhiyun clk_put(qcom->clks[i]);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun clk_put(clk);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun return ret;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun qcom->clks[i] = clk;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static const struct property_entry dwc3_qcom_acpi_properties[] = {
584*4882a593Smuzhiyun PROPERTY_ENTRY_STRING("dr_mode", "host"),
585*4882a593Smuzhiyun {}
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
dwc3_qcom_acpi_register_core(struct platform_device * pdev)588*4882a593Smuzhiyun static int dwc3_qcom_acpi_register_core(struct platform_device *pdev)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
591*4882a593Smuzhiyun struct device *dev = &pdev->dev;
592*4882a593Smuzhiyun struct resource *res, *child_res = NULL;
593*4882a593Smuzhiyun struct platform_device *pdev_irq = qcom->urs_usb ? qcom->urs_usb :
594*4882a593Smuzhiyun pdev;
595*4882a593Smuzhiyun int irq;
596*4882a593Smuzhiyun int ret;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun qcom->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
599*4882a593Smuzhiyun if (!qcom->dwc3)
600*4882a593Smuzhiyun return -ENOMEM;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun qcom->dwc3->dev.parent = dev;
603*4882a593Smuzhiyun qcom->dwc3->dev.type = dev->type;
604*4882a593Smuzhiyun qcom->dwc3->dev.dma_mask = dev->dma_mask;
605*4882a593Smuzhiyun qcom->dwc3->dev.dma_parms = dev->dma_parms;
606*4882a593Smuzhiyun qcom->dwc3->dev.coherent_dma_mask = dev->coherent_dma_mask;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun child_res = kcalloc(2, sizeof(*child_res), GFP_KERNEL);
609*4882a593Smuzhiyun if (!child_res)
610*4882a593Smuzhiyun return -ENOMEM;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
613*4882a593Smuzhiyun if (!res) {
614*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get memory resource\n");
615*4882a593Smuzhiyun ret = -ENODEV;
616*4882a593Smuzhiyun goto out;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun child_res[0].flags = res->flags;
620*4882a593Smuzhiyun child_res[0].start = res->start;
621*4882a593Smuzhiyun child_res[0].end = child_res[0].start +
622*4882a593Smuzhiyun qcom->acpi_pdata->dwc3_core_base_size;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun irq = platform_get_irq(pdev_irq, 0);
625*4882a593Smuzhiyun if (irq < 0) {
626*4882a593Smuzhiyun ret = irq;
627*4882a593Smuzhiyun goto out;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun child_res[1].flags = IORESOURCE_IRQ;
630*4882a593Smuzhiyun child_res[1].start = child_res[1].end = irq;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun ret = platform_device_add_resources(qcom->dwc3, child_res, 2);
633*4882a593Smuzhiyun if (ret) {
634*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add resources\n");
635*4882a593Smuzhiyun goto out;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ret = platform_device_add_properties(qcom->dwc3,
639*4882a593Smuzhiyun dwc3_qcom_acpi_properties);
640*4882a593Smuzhiyun if (ret < 0) {
641*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add properties\n");
642*4882a593Smuzhiyun goto out;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun ret = platform_device_add(qcom->dwc3);
646*4882a593Smuzhiyun if (ret)
647*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add device\n");
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun out:
650*4882a593Smuzhiyun kfree(child_res);
651*4882a593Smuzhiyun return ret;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
dwc3_qcom_of_register_core(struct platform_device * pdev)654*4882a593Smuzhiyun static int dwc3_qcom_of_register_core(struct platform_device *pdev)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
657*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node, *dwc3_np;
658*4882a593Smuzhiyun struct device *dev = &pdev->dev;
659*4882a593Smuzhiyun int ret;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun dwc3_np = of_get_child_by_name(np, "dwc3");
662*4882a593Smuzhiyun if (!dwc3_np) {
663*4882a593Smuzhiyun dev_err(dev, "failed to find dwc3 core child\n");
664*4882a593Smuzhiyun return -ENODEV;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun ret = of_platform_populate(np, NULL, NULL, dev);
668*4882a593Smuzhiyun if (ret) {
669*4882a593Smuzhiyun dev_err(dev, "failed to register dwc3 core - %d\n", ret);
670*4882a593Smuzhiyun goto node_put;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun qcom->dwc3 = of_find_device_by_node(dwc3_np);
674*4882a593Smuzhiyun if (!qcom->dwc3) {
675*4882a593Smuzhiyun ret = -ENODEV;
676*4882a593Smuzhiyun dev_err(dev, "failed to get dwc3 platform device\n");
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun node_put:
680*4882a593Smuzhiyun of_node_put(dwc3_np);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static struct platform_device *
dwc3_qcom_create_urs_usb_platdev(struct device * dev)686*4882a593Smuzhiyun dwc3_qcom_create_urs_usb_platdev(struct device *dev)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct fwnode_handle *fwh;
689*4882a593Smuzhiyun struct acpi_device *adev;
690*4882a593Smuzhiyun char name[8];
691*4882a593Smuzhiyun int ret;
692*4882a593Smuzhiyun int id;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* Figure out device id */
695*4882a593Smuzhiyun ret = sscanf(fwnode_get_name(dev->fwnode), "URS%d", &id);
696*4882a593Smuzhiyun if (!ret)
697*4882a593Smuzhiyun return NULL;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* Find the child using name */
700*4882a593Smuzhiyun snprintf(name, sizeof(name), "USB%d", id);
701*4882a593Smuzhiyun fwh = fwnode_get_named_child_node(dev->fwnode, name);
702*4882a593Smuzhiyun if (!fwh)
703*4882a593Smuzhiyun return NULL;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun adev = to_acpi_device_node(fwh);
706*4882a593Smuzhiyun if (!adev)
707*4882a593Smuzhiyun return NULL;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return acpi_create_platform_device(adev, NULL);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
dwc3_qcom_probe(struct platform_device * pdev)712*4882a593Smuzhiyun static int dwc3_qcom_probe(struct platform_device *pdev)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
715*4882a593Smuzhiyun struct device *dev = &pdev->dev;
716*4882a593Smuzhiyun struct dwc3_qcom *qcom;
717*4882a593Smuzhiyun struct resource *res, *parent_res = NULL;
718*4882a593Smuzhiyun int ret, i;
719*4882a593Smuzhiyun bool ignore_pipe_clk;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun qcom = devm_kzalloc(&pdev->dev, sizeof(*qcom), GFP_KERNEL);
722*4882a593Smuzhiyun if (!qcom)
723*4882a593Smuzhiyun return -ENOMEM;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun platform_set_drvdata(pdev, qcom);
726*4882a593Smuzhiyun qcom->dev = &pdev->dev;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if (has_acpi_companion(dev)) {
729*4882a593Smuzhiyun qcom->acpi_pdata = acpi_device_get_match_data(dev);
730*4882a593Smuzhiyun if (!qcom->acpi_pdata) {
731*4882a593Smuzhiyun dev_err(&pdev->dev, "no supporting ACPI device data\n");
732*4882a593Smuzhiyun return -EINVAL;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun qcom->resets = devm_reset_control_array_get_optional_exclusive(dev);
737*4882a593Smuzhiyun if (IS_ERR(qcom->resets)) {
738*4882a593Smuzhiyun ret = PTR_ERR(qcom->resets);
739*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get resets, err=%d\n", ret);
740*4882a593Smuzhiyun return ret;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun ret = reset_control_assert(qcom->resets);
744*4882a593Smuzhiyun if (ret) {
745*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to assert resets, err=%d\n", ret);
746*4882a593Smuzhiyun return ret;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun usleep_range(10, 1000);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun ret = reset_control_deassert(qcom->resets);
752*4882a593Smuzhiyun if (ret) {
753*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to deassert resets, err=%d\n", ret);
754*4882a593Smuzhiyun goto reset_assert;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun ret = dwc3_qcom_clk_init(qcom, of_clk_get_parent_count(np));
758*4882a593Smuzhiyun if (ret) {
759*4882a593Smuzhiyun dev_err(dev, "failed to get clocks\n");
760*4882a593Smuzhiyun goto reset_assert;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (np) {
766*4882a593Smuzhiyun parent_res = res;
767*4882a593Smuzhiyun } else {
768*4882a593Smuzhiyun parent_res = kmemdup(res, sizeof(struct resource), GFP_KERNEL);
769*4882a593Smuzhiyun if (!parent_res)
770*4882a593Smuzhiyun return -ENOMEM;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun parent_res->start = res->start +
773*4882a593Smuzhiyun qcom->acpi_pdata->qscratch_base_offset;
774*4882a593Smuzhiyun parent_res->end = parent_res->start +
775*4882a593Smuzhiyun qcom->acpi_pdata->qscratch_base_size;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (qcom->acpi_pdata->is_urs) {
778*4882a593Smuzhiyun qcom->urs_usb = dwc3_qcom_create_urs_usb_platdev(dev);
779*4882a593Smuzhiyun if (IS_ERR_OR_NULL(qcom->urs_usb)) {
780*4882a593Smuzhiyun dev_err(dev, "failed to create URS USB platdev\n");
781*4882a593Smuzhiyun if (!qcom->urs_usb)
782*4882a593Smuzhiyun return -ENODEV;
783*4882a593Smuzhiyun else
784*4882a593Smuzhiyun return PTR_ERR(qcom->urs_usb);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun qcom->qscratch_base = devm_ioremap_resource(dev, parent_res);
790*4882a593Smuzhiyun if (IS_ERR(qcom->qscratch_base)) {
791*4882a593Smuzhiyun dev_err(dev, "failed to map qscratch, err=%d\n", ret);
792*4882a593Smuzhiyun ret = PTR_ERR(qcom->qscratch_base);
793*4882a593Smuzhiyun goto clk_disable;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun ret = dwc3_qcom_setup_irq(pdev);
797*4882a593Smuzhiyun if (ret) {
798*4882a593Smuzhiyun dev_err(dev, "failed to setup IRQs, err=%d\n", ret);
799*4882a593Smuzhiyun goto clk_disable;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun * Disable pipe_clk requirement if specified. Used when dwc3
804*4882a593Smuzhiyun * operates without SSPHY and only HS/FS/LS modes are supported.
805*4882a593Smuzhiyun */
806*4882a593Smuzhiyun ignore_pipe_clk = device_property_read_bool(dev,
807*4882a593Smuzhiyun "qcom,select-utmi-as-pipe-clk");
808*4882a593Smuzhiyun if (ignore_pipe_clk)
809*4882a593Smuzhiyun dwc3_qcom_select_utmi_clk(qcom);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (np)
812*4882a593Smuzhiyun ret = dwc3_qcom_of_register_core(pdev);
813*4882a593Smuzhiyun else
814*4882a593Smuzhiyun ret = dwc3_qcom_acpi_register_core(pdev);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (ret) {
817*4882a593Smuzhiyun dev_err(dev, "failed to register DWC3 Core, err=%d\n", ret);
818*4882a593Smuzhiyun goto depopulate;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ret = dwc3_qcom_interconnect_init(qcom);
822*4882a593Smuzhiyun if (ret)
823*4882a593Smuzhiyun goto depopulate;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun qcom->mode = usb_get_dr_mode(&qcom->dwc3->dev);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* enable vbus override for device mode */
828*4882a593Smuzhiyun if (qcom->mode == USB_DR_MODE_PERIPHERAL)
829*4882a593Smuzhiyun dwc3_qcom_vbus_overrride_enable(qcom, true);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* register extcon to override sw_vbus on Vbus change later */
832*4882a593Smuzhiyun ret = dwc3_qcom_register_extcon(qcom);
833*4882a593Smuzhiyun if (ret)
834*4882a593Smuzhiyun goto interconnect_exit;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, 1);
837*4882a593Smuzhiyun qcom->is_suspended = false;
838*4882a593Smuzhiyun pm_runtime_set_active(dev);
839*4882a593Smuzhiyun pm_runtime_enable(dev);
840*4882a593Smuzhiyun pm_runtime_forbid(dev);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun interconnect_exit:
845*4882a593Smuzhiyun dwc3_qcom_interconnect_exit(qcom);
846*4882a593Smuzhiyun depopulate:
847*4882a593Smuzhiyun if (np)
848*4882a593Smuzhiyun of_platform_depopulate(&pdev->dev);
849*4882a593Smuzhiyun else
850*4882a593Smuzhiyun platform_device_put(pdev);
851*4882a593Smuzhiyun clk_disable:
852*4882a593Smuzhiyun for (i = qcom->num_clocks - 1; i >= 0; i--) {
853*4882a593Smuzhiyun clk_disable_unprepare(qcom->clks[i]);
854*4882a593Smuzhiyun clk_put(qcom->clks[i]);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun reset_assert:
857*4882a593Smuzhiyun reset_control_assert(qcom->resets);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return ret;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
dwc3_qcom_remove(struct platform_device * pdev)862*4882a593Smuzhiyun static int dwc3_qcom_remove(struct platform_device *pdev)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
865*4882a593Smuzhiyun struct device *dev = &pdev->dev;
866*4882a593Smuzhiyun int i;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun of_platform_depopulate(dev);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun for (i = qcom->num_clocks - 1; i >= 0; i--) {
871*4882a593Smuzhiyun clk_disable_unprepare(qcom->clks[i]);
872*4882a593Smuzhiyun clk_put(qcom->clks[i]);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun qcom->num_clocks = 0;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun dwc3_qcom_interconnect_exit(qcom);
877*4882a593Smuzhiyun reset_control_assert(qcom->resets);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun pm_runtime_allow(dev);
880*4882a593Smuzhiyun pm_runtime_disable(dev);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun return 0;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
dwc3_qcom_pm_suspend(struct device * dev)885*4882a593Smuzhiyun static int __maybe_unused dwc3_qcom_pm_suspend(struct device *dev)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun struct dwc3_qcom *qcom = dev_get_drvdata(dev);
888*4882a593Smuzhiyun bool wakeup = device_may_wakeup(dev);
889*4882a593Smuzhiyun int ret = 0;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun ret = dwc3_qcom_suspend(qcom, wakeup);
893*4882a593Smuzhiyun if (!ret)
894*4882a593Smuzhiyun qcom->pm_suspended = true;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
dwc3_qcom_pm_resume(struct device * dev)899*4882a593Smuzhiyun static int __maybe_unused dwc3_qcom_pm_resume(struct device *dev)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct dwc3_qcom *qcom = dev_get_drvdata(dev);
902*4882a593Smuzhiyun bool wakeup = device_may_wakeup(dev);
903*4882a593Smuzhiyun int ret;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun ret = dwc3_qcom_resume(qcom, wakeup);
906*4882a593Smuzhiyun if (!ret)
907*4882a593Smuzhiyun qcom->pm_suspended = false;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return ret;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
dwc3_qcom_runtime_suspend(struct device * dev)912*4882a593Smuzhiyun static int __maybe_unused dwc3_qcom_runtime_suspend(struct device *dev)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct dwc3_qcom *qcom = dev_get_drvdata(dev);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun return dwc3_qcom_suspend(qcom, true);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
dwc3_qcom_runtime_resume(struct device * dev)919*4882a593Smuzhiyun static int __maybe_unused dwc3_qcom_runtime_resume(struct device *dev)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct dwc3_qcom *qcom = dev_get_drvdata(dev);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun return dwc3_qcom_resume(qcom, true);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun static const struct dev_pm_ops dwc3_qcom_dev_pm_ops = {
927*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(dwc3_qcom_pm_suspend, dwc3_qcom_pm_resume)
928*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dwc3_qcom_runtime_suspend, dwc3_qcom_runtime_resume,
929*4882a593Smuzhiyun NULL)
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun static const struct of_device_id dwc3_qcom_of_match[] = {
933*4882a593Smuzhiyun { .compatible = "qcom,dwc3" },
934*4882a593Smuzhiyun { .compatible = "qcom,msm8996-dwc3" },
935*4882a593Smuzhiyun { .compatible = "qcom,msm8998-dwc3" },
936*4882a593Smuzhiyun { .compatible = "qcom,sdm845-dwc3" },
937*4882a593Smuzhiyun { }
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dwc3_qcom_of_match);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun #ifdef CONFIG_ACPI
942*4882a593Smuzhiyun static const struct dwc3_acpi_pdata sdm845_acpi_pdata = {
943*4882a593Smuzhiyun .qscratch_base_offset = SDM845_QSCRATCH_BASE_OFFSET,
944*4882a593Smuzhiyun .qscratch_base_size = SDM845_QSCRATCH_SIZE,
945*4882a593Smuzhiyun .dwc3_core_base_size = SDM845_DWC3_CORE_SIZE,
946*4882a593Smuzhiyun .hs_phy_irq_index = 1,
947*4882a593Smuzhiyun .dp_hs_phy_irq_index = 4,
948*4882a593Smuzhiyun .dm_hs_phy_irq_index = 3,
949*4882a593Smuzhiyun .ss_phy_irq_index = 2
950*4882a593Smuzhiyun };
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun static const struct dwc3_acpi_pdata sdm845_acpi_urs_pdata = {
953*4882a593Smuzhiyun .qscratch_base_offset = SDM845_QSCRATCH_BASE_OFFSET,
954*4882a593Smuzhiyun .qscratch_base_size = SDM845_QSCRATCH_SIZE,
955*4882a593Smuzhiyun .dwc3_core_base_size = SDM845_DWC3_CORE_SIZE,
956*4882a593Smuzhiyun .hs_phy_irq_index = 1,
957*4882a593Smuzhiyun .dp_hs_phy_irq_index = 4,
958*4882a593Smuzhiyun .dm_hs_phy_irq_index = 3,
959*4882a593Smuzhiyun .ss_phy_irq_index = 2,
960*4882a593Smuzhiyun .is_urs = true,
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun static const struct acpi_device_id dwc3_qcom_acpi_match[] = {
964*4882a593Smuzhiyun { "QCOM2430", (unsigned long)&sdm845_acpi_pdata },
965*4882a593Smuzhiyun { "QCOM0304", (unsigned long)&sdm845_acpi_urs_pdata },
966*4882a593Smuzhiyun { "QCOM0497", (unsigned long)&sdm845_acpi_urs_pdata },
967*4882a593Smuzhiyun { "QCOM04A6", (unsigned long)&sdm845_acpi_pdata },
968*4882a593Smuzhiyun { },
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, dwc3_qcom_acpi_match);
971*4882a593Smuzhiyun #endif
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun static struct platform_driver dwc3_qcom_driver = {
974*4882a593Smuzhiyun .probe = dwc3_qcom_probe,
975*4882a593Smuzhiyun .remove = dwc3_qcom_remove,
976*4882a593Smuzhiyun .driver = {
977*4882a593Smuzhiyun .name = "dwc3-qcom",
978*4882a593Smuzhiyun .pm = &dwc3_qcom_dev_pm_ops,
979*4882a593Smuzhiyun .of_match_table = dwc3_qcom_of_match,
980*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(dwc3_qcom_acpi_match),
981*4882a593Smuzhiyun },
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun module_platform_driver(dwc3_qcom_driver);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
987*4882a593Smuzhiyun MODULE_DESCRIPTION("DesignWare DWC3 QCOM Glue Driver");
988