xref: /OK3568_Linux_fs/kernel/drivers/usb/dwc3/core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * core.c - DesignWare USB3 DRD Controller Core file
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors: Felipe Balbi <balbi@ti.com>,
8*4882a593Smuzhiyun  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/version.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/ioport.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/list.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/dma-mapping.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/acpi.h>
27*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
28*4882a593Smuzhiyun #include <linux/reset.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/usb/ch9.h>
31*4882a593Smuzhiyun #include <linux/usb/gadget.h>
32*4882a593Smuzhiyun #include <linux/usb/of.h>
33*4882a593Smuzhiyun #include <linux/usb/otg.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "core.h"
36*4882a593Smuzhiyun #include "gadget.h"
37*4882a593Smuzhiyun #include "io.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include "debug.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define DWC3_DEFAULT_AUTOSUSPEND_DELAY	5000 /* ms */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun  * dwc3_get_dr_mode - Validates and sets dr_mode
45*4882a593Smuzhiyun  * @dwc: pointer to our context structure
46*4882a593Smuzhiyun  */
dwc3_get_dr_mode(struct dwc3 * dwc)47*4882a593Smuzhiyun static int dwc3_get_dr_mode(struct dwc3 *dwc)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	enum usb_dr_mode mode;
50*4882a593Smuzhiyun 	struct device *dev = dwc->dev;
51*4882a593Smuzhiyun 	unsigned int hw_mode;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
54*4882a593Smuzhiyun 		dwc->dr_mode = USB_DR_MODE_OTG;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	mode = dwc->dr_mode;
57*4882a593Smuzhiyun 	hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	switch (hw_mode) {
60*4882a593Smuzhiyun 	case DWC3_GHWPARAMS0_MODE_GADGET:
61*4882a593Smuzhiyun 		if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
62*4882a593Smuzhiyun 			dev_err(dev,
63*4882a593Smuzhiyun 				"Controller does not support host mode.\n");
64*4882a593Smuzhiyun 			return -EINVAL;
65*4882a593Smuzhiyun 		}
66*4882a593Smuzhiyun 		mode = USB_DR_MODE_PERIPHERAL;
67*4882a593Smuzhiyun 		break;
68*4882a593Smuzhiyun 	case DWC3_GHWPARAMS0_MODE_HOST:
69*4882a593Smuzhiyun 		if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
70*4882a593Smuzhiyun 			dev_err(dev,
71*4882a593Smuzhiyun 				"Controller does not support device mode.\n");
72*4882a593Smuzhiyun 			return -EINVAL;
73*4882a593Smuzhiyun 		}
74*4882a593Smuzhiyun 		mode = USB_DR_MODE_HOST;
75*4882a593Smuzhiyun 		break;
76*4882a593Smuzhiyun 	default:
77*4882a593Smuzhiyun 		if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
78*4882a593Smuzhiyun 			mode = USB_DR_MODE_HOST;
79*4882a593Smuzhiyun 		else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
80*4882a593Smuzhiyun 			mode = USB_DR_MODE_PERIPHERAL;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 		/*
83*4882a593Smuzhiyun 		 * DWC_usb31 and DWC_usb3 v3.30a and higher do not support OTG
84*4882a593Smuzhiyun 		 * mode. If the controller supports DRD but the dr_mode is not
85*4882a593Smuzhiyun 		 * specified or set to OTG, then set the mode to peripheral.
86*4882a593Smuzhiyun 		 */
87*4882a593Smuzhiyun 		if (mode == USB_DR_MODE_OTG &&
88*4882a593Smuzhiyun 		    (!IS_ENABLED(CONFIG_USB_ROLE_SWITCH) ||
89*4882a593Smuzhiyun 		     !device_property_read_bool(dwc->dev, "usb-role-switch")) &&
90*4882a593Smuzhiyun 		    !DWC3_VER_IS_PRIOR(DWC3, 330A))
91*4882a593Smuzhiyun 			mode = USB_DR_MODE_PERIPHERAL;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (mode != dwc->dr_mode) {
95*4882a593Smuzhiyun 		dev_warn(dev,
96*4882a593Smuzhiyun 			 "Configuration mismatch. dr_mode forced to %s\n",
97*4882a593Smuzhiyun 			 mode == USB_DR_MODE_HOST ? "host" : "gadget");
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 		dwc->dr_mode = mode;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
dwc3_set_prtcap(struct dwc3 * dwc,u32 mode)105*4882a593Smuzhiyun void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	u32 reg;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
110*4882a593Smuzhiyun 	reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
111*4882a593Smuzhiyun 	reg |= DWC3_GCTL_PRTCAPDIR(mode);
112*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	dwc->current_dr_role = mode;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
__dwc3_set_mode(struct work_struct * work)117*4882a593Smuzhiyun static void __dwc3_set_mode(struct work_struct *work)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct dwc3 *dwc = work_to_dwc(work);
120*4882a593Smuzhiyun 	unsigned long flags;
121*4882a593Smuzhiyun 	int ret;
122*4882a593Smuzhiyun 	int retries = 1000;
123*4882a593Smuzhiyun 	u32 reg;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	mutex_lock(&dwc->mutex);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	pm_runtime_get_sync(dwc->dev);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #if defined(CONFIG_ARCH_ROCKCHIP) && defined(CONFIG_NO_GKI)
130*4882a593Smuzhiyun 	if (dwc->desired_role_sw_mode == USB_DR_MODE_PERIPHERAL &&
131*4882a593Smuzhiyun 	    dwc->desired_role_sw_mode != dwc->current_role_sw_mode)
132*4882a593Smuzhiyun 		pm_runtime_get(dwc->dev);
133*4882a593Smuzhiyun 	else if ((dwc->desired_role_sw_mode == USB_DR_MODE_UNKNOWN ||
134*4882a593Smuzhiyun 		  dwc->desired_role_sw_mode == USB_DR_MODE_HOST) &&
135*4882a593Smuzhiyun 		  dwc->current_role_sw_mode == USB_DR_MODE_PERIPHERAL)
136*4882a593Smuzhiyun 		pm_runtime_put(dwc->dev);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	dwc->current_role_sw_mode = dwc->desired_role_sw_mode;
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_OTG)
142*4882a593Smuzhiyun 		dwc3_otg_update(dwc, 0);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (!dwc->desired_dr_role)
145*4882a593Smuzhiyun 		goto out;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (dwc->desired_dr_role == dwc->current_dr_role)
148*4882a593Smuzhiyun 		goto out;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if (dwc->desired_dr_role == DWC3_GCTL_PRTCAP_OTG && dwc->edev)
151*4882a593Smuzhiyun 		goto out;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	switch (dwc->current_dr_role) {
154*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_HOST:
155*4882a593Smuzhiyun 		dwc3_host_exit(dwc);
156*4882a593Smuzhiyun 		break;
157*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_DEVICE:
158*4882a593Smuzhiyun 		dwc3_gadget_exit(dwc);
159*4882a593Smuzhiyun 		dwc3_event_buffers_cleanup(dwc);
160*4882a593Smuzhiyun 		break;
161*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_OTG:
162*4882a593Smuzhiyun 		dwc3_otg_exit(dwc);
163*4882a593Smuzhiyun 		spin_lock_irqsave(&dwc->lock, flags);
164*4882a593Smuzhiyun 		dwc->desired_otg_role = DWC3_OTG_ROLE_IDLE;
165*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dwc->lock, flags);
166*4882a593Smuzhiyun 		dwc3_otg_update(dwc, 1);
167*4882a593Smuzhiyun 		break;
168*4882a593Smuzhiyun 	default:
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/*
173*4882a593Smuzhiyun 	 * When current_dr_role is not set, there's no role switching.
174*4882a593Smuzhiyun 	 * Only perform GCTL.CoreSoftReset when there's DRD role switching.
175*4882a593Smuzhiyun 	 */
176*4882a593Smuzhiyun 	if (dwc->current_dr_role && ((DWC3_IP_IS(DWC3) ||
177*4882a593Smuzhiyun 			DWC3_VER_IS_PRIOR(DWC31, 190A)) &&
178*4882a593Smuzhiyun 			dwc->desired_dr_role != DWC3_GCTL_PRTCAP_OTG)) {
179*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_GCTL);
180*4882a593Smuzhiyun 		reg |= DWC3_GCTL_CORESOFTRESET;
181*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GCTL, reg);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 		/*
184*4882a593Smuzhiyun 		 * Wait for internal clocks to synchronized. DWC_usb31 and
185*4882a593Smuzhiyun 		 * DWC_usb32 may need at least 50ms (less for DWC_usb3). To
186*4882a593Smuzhiyun 		 * keep it consistent across different IPs, let's wait up to
187*4882a593Smuzhiyun 		 * 100ms before clearing GCTL.CORESOFTRESET.
188*4882a593Smuzhiyun 		 */
189*4882a593Smuzhiyun 		msleep(100);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_GCTL);
192*4882a593Smuzhiyun 		reg &= ~DWC3_GCTL_CORESOFTRESET;
193*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GCTL, reg);
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	spin_lock_irqsave(&dwc->lock, flags);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	dwc3_set_prtcap(dwc, dwc->desired_dr_role);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dwc->lock, flags);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	switch (dwc->desired_dr_role) {
203*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_HOST:
204*4882a593Smuzhiyun 		ret = dwc3_host_init(dwc);
205*4882a593Smuzhiyun 		if (ret) {
206*4882a593Smuzhiyun 			dev_err(dwc->dev, "failed to initialize host\n");
207*4882a593Smuzhiyun 		} else {
208*4882a593Smuzhiyun 			if (dwc->usb2_phy)
209*4882a593Smuzhiyun 				otg_set_vbus(dwc->usb2_phy->otg, true);
210*4882a593Smuzhiyun 			phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
211*4882a593Smuzhiyun 			phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
212*4882a593Smuzhiyun 			if (dwc->dis_split_quirk) {
213*4882a593Smuzhiyun 				reg = dwc3_readl(dwc->regs, DWC3_GUCTL3);
214*4882a593Smuzhiyun 				reg |= DWC3_GUCTL3_SPLITDISABLE;
215*4882a593Smuzhiyun 				dwc3_writel(dwc->regs, DWC3_GUCTL3, reg);
216*4882a593Smuzhiyun 			}
217*4882a593Smuzhiyun 		}
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_DEVICE:
220*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
221*4882a593Smuzhiyun 		reg |= DWC3_DCTL_CSFTRST;
222*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		if (DWC3_VER_IS_WITHIN(DWC31, 190A, ANY) || DWC3_IP_IS(DWC32))
225*4882a593Smuzhiyun 			retries = 10;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		do {
228*4882a593Smuzhiyun 			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
229*4882a593Smuzhiyun 			if (!(reg & DWC3_DCTL_CSFTRST))
230*4882a593Smuzhiyun 				goto done;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 			if (DWC3_VER_IS_WITHIN(DWC31, 190A, ANY) || DWC3_IP_IS(DWC32))
233*4882a593Smuzhiyun 				msleep(20);
234*4882a593Smuzhiyun 			else
235*4882a593Smuzhiyun 				udelay(1);
236*4882a593Smuzhiyun 		} while (--retries);
237*4882a593Smuzhiyun done:
238*4882a593Smuzhiyun 		if (DWC3_VER_IS_WITHIN(DWC31, ANY, 180A))
239*4882a593Smuzhiyun 			msleep(50);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		dwc3_event_buffers_setup(dwc);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		if (dwc->usb2_phy)
244*4882a593Smuzhiyun 			otg_set_vbus(dwc->usb2_phy->otg, false);
245*4882a593Smuzhiyun 		phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
246*4882a593Smuzhiyun 		phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		ret = dwc3_gadget_init(dwc);
249*4882a593Smuzhiyun 		if (ret)
250*4882a593Smuzhiyun 			dev_err(dwc->dev, "failed to initialize peripheral\n");
251*4882a593Smuzhiyun 		break;
252*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_OTG:
253*4882a593Smuzhiyun 		dwc3_otg_init(dwc);
254*4882a593Smuzhiyun 		dwc3_otg_update(dwc, 0);
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 	default:
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun out:
261*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dwc->dev);
262*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dwc->dev);
263*4882a593Smuzhiyun 	mutex_unlock(&dwc->mutex);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
dwc3_set_mode(struct dwc3 * dwc,u32 mode)266*4882a593Smuzhiyun void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	unsigned long flags;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (dwc->dr_mode != USB_DR_MODE_OTG)
271*4882a593Smuzhiyun 		return;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	spin_lock_irqsave(&dwc->lock, flags);
274*4882a593Smuzhiyun 	dwc->desired_dr_role = mode;
275*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dwc->lock, flags);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	queue_work(system_freezable_wq, &dwc->drd_work);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
dwc3_core_fifo_space(struct dwc3_ep * dep,u8 type)280*4882a593Smuzhiyun u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct dwc3		*dwc = dep->dwc;
283*4882a593Smuzhiyun 	u32			reg;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
286*4882a593Smuzhiyun 			DWC3_GDBGFIFOSPACE_NUM(dep->number) |
287*4882a593Smuzhiyun 			DWC3_GDBGFIFOSPACE_TYPE(type));
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /**
295*4882a593Smuzhiyun  * dwc3_core_soft_reset - Issues core soft reset and PHY reset
296*4882a593Smuzhiyun  * @dwc: pointer to our context structure
297*4882a593Smuzhiyun  */
dwc3_core_soft_reset(struct dwc3 * dwc)298*4882a593Smuzhiyun int dwc3_core_soft_reset(struct dwc3 *dwc)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	u32		reg;
301*4882a593Smuzhiyun 	int		retries = 1000;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/*
304*4882a593Smuzhiyun 	 * We're resetting only the device side because, if we're in host mode,
305*4882a593Smuzhiyun 	 * XHCI driver will reset the host block. If dwc3 was configured for
306*4882a593Smuzhiyun 	 * host-only mode, then we can return early.
307*4882a593Smuzhiyun 	 */
308*4882a593Smuzhiyun 	if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_HOST)
309*4882a593Smuzhiyun 		return 0;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
312*4882a593Smuzhiyun 	reg |= DWC3_DCTL_CSFTRST;
313*4882a593Smuzhiyun 	reg &= ~DWC3_DCTL_RUN_STOP;
314*4882a593Smuzhiyun 	dwc3_gadget_dctl_write_safe(dwc, reg);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/*
317*4882a593Smuzhiyun 	 * For DWC_usb31 controller 1.90a and later, the DCTL.CSFRST bit
318*4882a593Smuzhiyun 	 * is cleared only after all the clocks are synchronized. This can
319*4882a593Smuzhiyun 	 * take a little more than 50ms. Set the polling rate at 20ms
320*4882a593Smuzhiyun 	 * for 10 times instead.
321*4882a593Smuzhiyun 	 */
322*4882a593Smuzhiyun 	if (DWC3_VER_IS_WITHIN(DWC31, 190A, ANY) || DWC3_IP_IS(DWC32))
323*4882a593Smuzhiyun 		retries = 10;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	do {
326*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
327*4882a593Smuzhiyun 		if (!(reg & DWC3_DCTL_CSFTRST))
328*4882a593Smuzhiyun 			goto done;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		if (DWC3_VER_IS_WITHIN(DWC31, 190A, ANY) || DWC3_IP_IS(DWC32))
331*4882a593Smuzhiyun 			msleep(20);
332*4882a593Smuzhiyun 		else
333*4882a593Smuzhiyun 			udelay(1);
334*4882a593Smuzhiyun 	} while (--retries);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	dev_warn(dwc->dev, "DWC3 controller soft reset failed.\n");
337*4882a593Smuzhiyun 	return -ETIMEDOUT;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun done:
340*4882a593Smuzhiyun 	/*
341*4882a593Smuzhiyun 	 * For DWC_usb31 controller 1.80a and prior, once DCTL.CSFRST bit
342*4882a593Smuzhiyun 	 * is cleared, we must wait at least 50ms before accessing the PHY
343*4882a593Smuzhiyun 	 * domain (synchronization delay).
344*4882a593Smuzhiyun 	 */
345*4882a593Smuzhiyun 	if (DWC3_VER_IS_WITHIN(DWC31, ANY, 180A))
346*4882a593Smuzhiyun 		msleep(50);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /*
352*4882a593Smuzhiyun  * dwc3_frame_length_adjustment - Adjusts frame length if required
353*4882a593Smuzhiyun  * @dwc3: Pointer to our controller context structure
354*4882a593Smuzhiyun  */
dwc3_frame_length_adjustment(struct dwc3 * dwc)355*4882a593Smuzhiyun static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	u32 reg;
358*4882a593Smuzhiyun 	u32 dft;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (DWC3_VER_IS_PRIOR(DWC3, 250A))
361*4882a593Smuzhiyun 		return;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (dwc->fladj == 0)
364*4882a593Smuzhiyun 		return;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
367*4882a593Smuzhiyun 	dft = reg & DWC3_GFLADJ_30MHZ_MASK;
368*4882a593Smuzhiyun 	if (dft != dwc->fladj) {
369*4882a593Smuzhiyun 		reg &= ~DWC3_GFLADJ_30MHZ_MASK;
370*4882a593Smuzhiyun 		reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
371*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun  * dwc3_free_one_event_buffer - Frees one event buffer
377*4882a593Smuzhiyun  * @dwc: Pointer to our controller context structure
378*4882a593Smuzhiyun  * @evt: Pointer to event buffer to be freed
379*4882a593Smuzhiyun  */
dwc3_free_one_event_buffer(struct dwc3 * dwc,struct dwc3_event_buffer * evt)380*4882a593Smuzhiyun static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
381*4882a593Smuzhiyun 		struct dwc3_event_buffer *evt)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /**
387*4882a593Smuzhiyun  * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
388*4882a593Smuzhiyun  * @dwc: Pointer to our controller context structure
389*4882a593Smuzhiyun  * @length: size of the event buffer
390*4882a593Smuzhiyun  *
391*4882a593Smuzhiyun  * Returns a pointer to the allocated event buffer structure on success
392*4882a593Smuzhiyun  * otherwise ERR_PTR(errno).
393*4882a593Smuzhiyun  */
dwc3_alloc_one_event_buffer(struct dwc3 * dwc,unsigned int length)394*4882a593Smuzhiyun static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
395*4882a593Smuzhiyun 		unsigned int length)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	struct dwc3_event_buffer	*evt;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
400*4882a593Smuzhiyun 	if (!evt)
401*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	evt->dwc	= dwc;
404*4882a593Smuzhiyun 	evt->length	= length;
405*4882a593Smuzhiyun 	evt->cache	= devm_kzalloc(dwc->dev, length, GFP_KERNEL);
406*4882a593Smuzhiyun 	if (!evt->cache)
407*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	evt->buf	= dma_alloc_coherent(dwc->sysdev, length,
410*4882a593Smuzhiyun 			&evt->dma, GFP_KERNEL);
411*4882a593Smuzhiyun 	if (!evt->buf)
412*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return evt;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /**
418*4882a593Smuzhiyun  * dwc3_free_event_buffers - frees all allocated event buffers
419*4882a593Smuzhiyun  * @dwc: Pointer to our controller context structure
420*4882a593Smuzhiyun  */
dwc3_free_event_buffers(struct dwc3 * dwc)421*4882a593Smuzhiyun static void dwc3_free_event_buffers(struct dwc3 *dwc)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct dwc3_event_buffer	*evt;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	evt = dwc->ev_buf;
426*4882a593Smuzhiyun 	if (evt)
427*4882a593Smuzhiyun 		dwc3_free_one_event_buffer(dwc, evt);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /**
431*4882a593Smuzhiyun  * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
432*4882a593Smuzhiyun  * @dwc: pointer to our controller context structure
433*4882a593Smuzhiyun  * @length: size of event buffer
434*4882a593Smuzhiyun  *
435*4882a593Smuzhiyun  * Returns 0 on success otherwise negative errno. In the error case, dwc
436*4882a593Smuzhiyun  * may contain some buffers allocated but not all which were requested.
437*4882a593Smuzhiyun  */
dwc3_alloc_event_buffers(struct dwc3 * dwc,unsigned int length)438*4882a593Smuzhiyun static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned int length)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct dwc3_event_buffer *evt;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	evt = dwc3_alloc_one_event_buffer(dwc, length);
443*4882a593Smuzhiyun 	if (IS_ERR(evt)) {
444*4882a593Smuzhiyun 		dev_err(dwc->dev, "can't allocate event buffer\n");
445*4882a593Smuzhiyun 		return PTR_ERR(evt);
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 	dwc->ev_buf = evt;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /**
453*4882a593Smuzhiyun  * dwc3_event_buffers_setup - setup our allocated event buffers
454*4882a593Smuzhiyun  * @dwc: pointer to our controller context structure
455*4882a593Smuzhiyun  *
456*4882a593Smuzhiyun  * Returns 0 on success otherwise negative errno.
457*4882a593Smuzhiyun  */
dwc3_event_buffers_setup(struct dwc3 * dwc)458*4882a593Smuzhiyun int dwc3_event_buffers_setup(struct dwc3 *dwc)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct dwc3_event_buffer	*evt;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	evt = dwc->ev_buf;
463*4882a593Smuzhiyun 	evt->lpos = 0;
464*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
465*4882a593Smuzhiyun 			lower_32_bits(evt->dma));
466*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
467*4882a593Smuzhiyun 			upper_32_bits(evt->dma));
468*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
469*4882a593Smuzhiyun 			DWC3_GEVNTSIZ_SIZE(evt->length));
470*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
dwc3_event_buffers_cleanup(struct dwc3 * dwc)475*4882a593Smuzhiyun void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	struct dwc3_event_buffer	*evt;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	evt = dwc->ev_buf;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	evt->lpos = 0;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
484*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
485*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
486*4882a593Smuzhiyun 			| DWC3_GEVNTSIZ_SIZE(0));
487*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
dwc3_alloc_scratch_buffers(struct dwc3 * dwc)490*4882a593Smuzhiyun static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	if (!dwc->has_hibernation)
493*4882a593Smuzhiyun 		return 0;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	if (!dwc->nr_scratch)
496*4882a593Smuzhiyun 		return 0;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
499*4882a593Smuzhiyun 			DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
500*4882a593Smuzhiyun 	if (!dwc->scratchbuf)
501*4882a593Smuzhiyun 		return -ENOMEM;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
dwc3_setup_scratch_buffers(struct dwc3 * dwc)506*4882a593Smuzhiyun static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	dma_addr_t scratch_addr;
509*4882a593Smuzhiyun 	u32 param;
510*4882a593Smuzhiyun 	int ret;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (!dwc->has_hibernation)
513*4882a593Smuzhiyun 		return 0;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (!dwc->nr_scratch)
516*4882a593Smuzhiyun 		return 0;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	 /* should never fall here */
519*4882a593Smuzhiyun 	if (!WARN_ON(dwc->scratchbuf))
520*4882a593Smuzhiyun 		return 0;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
523*4882a593Smuzhiyun 			dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
524*4882a593Smuzhiyun 			DMA_BIDIRECTIONAL);
525*4882a593Smuzhiyun 	if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
526*4882a593Smuzhiyun 		dev_err(dwc->sysdev, "failed to map scratch buffer\n");
527*4882a593Smuzhiyun 		ret = -EFAULT;
528*4882a593Smuzhiyun 		goto err0;
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	dwc->scratch_addr = scratch_addr;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	param = lower_32_bits(scratch_addr);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	ret = dwc3_send_gadget_generic_command(dwc,
536*4882a593Smuzhiyun 			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
537*4882a593Smuzhiyun 	if (ret < 0)
538*4882a593Smuzhiyun 		goto err1;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	param = upper_32_bits(scratch_addr);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	ret = dwc3_send_gadget_generic_command(dwc,
543*4882a593Smuzhiyun 			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
544*4882a593Smuzhiyun 	if (ret < 0)
545*4882a593Smuzhiyun 		goto err1;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun err1:
550*4882a593Smuzhiyun 	dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
551*4882a593Smuzhiyun 			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun err0:
554*4882a593Smuzhiyun 	return ret;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
dwc3_free_scratch_buffers(struct dwc3 * dwc)557*4882a593Smuzhiyun static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	if (!dwc->has_hibernation)
560*4882a593Smuzhiyun 		return;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	if (!dwc->nr_scratch)
563*4882a593Smuzhiyun 		return;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	 /* should never fall here */
566*4882a593Smuzhiyun 	if (!WARN_ON(dwc->scratchbuf))
567*4882a593Smuzhiyun 		return;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
570*4882a593Smuzhiyun 			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
571*4882a593Smuzhiyun 	kfree(dwc->scratchbuf);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
dwc3_core_num_eps(struct dwc3 * dwc)574*4882a593Smuzhiyun static void dwc3_core_num_eps(struct dwc3 *dwc)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct dwc3_hwparams	*parms = &dwc->hwparams;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	dwc->num_eps = DWC3_NUM_EPS(parms);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
dwc3_cache_hwparams(struct dwc3 * dwc)581*4882a593Smuzhiyun static void dwc3_cache_hwparams(struct dwc3 *dwc)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct dwc3_hwparams	*parms = &dwc->hwparams;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
586*4882a593Smuzhiyun 	parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
587*4882a593Smuzhiyun 	parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
588*4882a593Smuzhiyun 	parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
589*4882a593Smuzhiyun 	parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
590*4882a593Smuzhiyun 	parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
591*4882a593Smuzhiyun 	parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
592*4882a593Smuzhiyun 	parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
593*4882a593Smuzhiyun 	parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if (DWC3_IP_IS(DWC32))
596*4882a593Smuzhiyun 		parms->hwparams9 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS9);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
dwc3_core_ulpi_init(struct dwc3 * dwc)599*4882a593Smuzhiyun static int dwc3_core_ulpi_init(struct dwc3 *dwc)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	int intf;
602*4882a593Smuzhiyun 	int ret = 0;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	intf = DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if (intf == DWC3_GHWPARAMS3_HSPHY_IFC_ULPI ||
607*4882a593Smuzhiyun 	    (intf == DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI &&
608*4882a593Smuzhiyun 	     dwc->hsphy_interface &&
609*4882a593Smuzhiyun 	     !strncmp(dwc->hsphy_interface, "ulpi", 4)))
610*4882a593Smuzhiyun 		ret = dwc3_ulpi_init(dwc);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	return ret;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /**
616*4882a593Smuzhiyun  * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
617*4882a593Smuzhiyun  * @dwc: Pointer to our controller context structure
618*4882a593Smuzhiyun  *
619*4882a593Smuzhiyun  * Returns 0 on success. The USB PHY interfaces are configured but not
620*4882a593Smuzhiyun  * initialized. The PHY interfaces and the PHYs get initialized together with
621*4882a593Smuzhiyun  * the core in dwc3_core_init.
622*4882a593Smuzhiyun  */
dwc3_phy_setup(struct dwc3 * dwc)623*4882a593Smuzhiyun static int dwc3_phy_setup(struct dwc3 *dwc)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	unsigned int hw_mode;
626*4882a593Smuzhiyun 	u32 reg;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/*
633*4882a593Smuzhiyun 	 * Make sure UX_EXIT_PX is cleared as that causes issues with some
634*4882a593Smuzhiyun 	 * PHYs. Also, this bit is not supposed to be used in normal operation.
635*4882a593Smuzhiyun 	 */
636*4882a593Smuzhiyun 	reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/*
639*4882a593Smuzhiyun 	 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
640*4882a593Smuzhiyun 	 * to '0' during coreConsultant configuration. So default value
641*4882a593Smuzhiyun 	 * will be '0' when the core is reset. Application needs to set it
642*4882a593Smuzhiyun 	 * to '1' after the core initialization is completed.
643*4882a593Smuzhiyun 	 */
644*4882a593Smuzhiyun 	if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A))
645*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_SUSPHY;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	/*
648*4882a593Smuzhiyun 	 * For DRD controllers, GUSB3PIPECTL.SUSPENDENABLE must be cleared after
649*4882a593Smuzhiyun 	 * power-on reset, and it can be set after core initialization, which is
650*4882a593Smuzhiyun 	 * after device soft-reset during initialization.
651*4882a593Smuzhiyun 	 */
652*4882a593Smuzhiyun 	if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
653*4882a593Smuzhiyun 		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (dwc->u2ss_inp3_quirk)
656*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (dwc->dis_rxdet_inp3_quirk)
659*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (dwc->req_p1p2p3_quirk)
662*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	if (dwc->del_p1p2p3_quirk)
665*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (dwc->del_phy_power_chg_quirk)
668*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (dwc->lfps_filter_quirk)
671*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (dwc->rx_detect_poll_quirk)
674*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	if (dwc->tx_de_emphasis_quirk)
677*4882a593Smuzhiyun 		reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (dwc->dis_u3_susphy_quirk)
680*4882a593Smuzhiyun 		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (dwc->dis_del_phy_power_chg_quirk)
683*4882a593Smuzhiyun 		reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* Select the HS PHY interface */
690*4882a593Smuzhiyun 	switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
691*4882a593Smuzhiyun 	case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
692*4882a593Smuzhiyun 		if (dwc->hsphy_interface &&
693*4882a593Smuzhiyun 				!strncmp(dwc->hsphy_interface, "utmi", 4)) {
694*4882a593Smuzhiyun 			reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
695*4882a593Smuzhiyun 			break;
696*4882a593Smuzhiyun 		} else if (dwc->hsphy_interface &&
697*4882a593Smuzhiyun 				!strncmp(dwc->hsphy_interface, "ulpi", 4)) {
698*4882a593Smuzhiyun 			reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
699*4882a593Smuzhiyun 			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
700*4882a593Smuzhiyun 		} else {
701*4882a593Smuzhiyun 			/* Relying on default value. */
702*4882a593Smuzhiyun 			if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
703*4882a593Smuzhiyun 				break;
704*4882a593Smuzhiyun 		}
705*4882a593Smuzhiyun 		fallthrough;
706*4882a593Smuzhiyun 	case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
707*4882a593Smuzhiyun 	default:
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	switch (dwc->hsphy_mode) {
712*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_UTMI:
713*4882a593Smuzhiyun 		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
714*4882a593Smuzhiyun 		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
715*4882a593Smuzhiyun 		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
716*4882a593Smuzhiyun 		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
717*4882a593Smuzhiyun 		break;
718*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_UTMIW:
719*4882a593Smuzhiyun 		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
720*4882a593Smuzhiyun 		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
721*4882a593Smuzhiyun 		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
722*4882a593Smuzhiyun 		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
723*4882a593Smuzhiyun 		break;
724*4882a593Smuzhiyun 	default:
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/*
729*4882a593Smuzhiyun 	 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
730*4882a593Smuzhiyun 	 * '0' during coreConsultant configuration. So default value will
731*4882a593Smuzhiyun 	 * be '0' when the core is reset. Application needs to set it to
732*4882a593Smuzhiyun 	 * '1' after the core initialization is completed.
733*4882a593Smuzhiyun 	 */
734*4882a593Smuzhiyun 	if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A))
735*4882a593Smuzhiyun 		reg |= DWC3_GUSB2PHYCFG_SUSPHY;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	/*
738*4882a593Smuzhiyun 	 * For DRD controllers, GUSB2PHYCFG.SUSPHY must be cleared after
739*4882a593Smuzhiyun 	 * power-on reset, and it can be set after core initialization, which is
740*4882a593Smuzhiyun 	 * after device soft-reset during initialization.
741*4882a593Smuzhiyun 	 */
742*4882a593Smuzhiyun 	if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
743*4882a593Smuzhiyun 		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (dwc->dis_u2_susphy_quirk)
746*4882a593Smuzhiyun 		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	if (dwc->dis_enblslpm_quirk)
749*4882a593Smuzhiyun 		reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
750*4882a593Smuzhiyun 	else
751*4882a593Smuzhiyun 		reg |= DWC3_GUSB2PHYCFG_ENBLSLPM;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	if (dwc->dis_u2_freeclk_exists_quirk)
754*4882a593Smuzhiyun 		reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return 0;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
dwc3_core_exit(struct dwc3 * dwc)761*4882a593Smuzhiyun static void dwc3_core_exit(struct dwc3 *dwc)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	dwc3_event_buffers_cleanup(dwc);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb2_phy, 1);
766*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb3_phy, 1);
767*4882a593Smuzhiyun 	phy_power_off(dwc->usb2_generic_phy);
768*4882a593Smuzhiyun 	phy_power_off(dwc->usb3_generic_phy);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	usb_phy_shutdown(dwc->usb2_phy);
771*4882a593Smuzhiyun 	usb_phy_shutdown(dwc->usb3_phy);
772*4882a593Smuzhiyun 	phy_exit(dwc->usb2_generic_phy);
773*4882a593Smuzhiyun 	phy_exit(dwc->usb3_generic_phy);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
776*4882a593Smuzhiyun 	reset_control_assert(dwc->reset);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
dwc3_core_is_valid(struct dwc3 * dwc)779*4882a593Smuzhiyun static bool dwc3_core_is_valid(struct dwc3 *dwc)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	u32 reg;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
784*4882a593Smuzhiyun 	dwc->ip = DWC3_GSNPS_ID(reg);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/* This should read as U3 followed by revision number */
787*4882a593Smuzhiyun 	if (DWC3_IP_IS(DWC3)) {
788*4882a593Smuzhiyun 		dwc->revision = reg;
789*4882a593Smuzhiyun 	} else if (DWC3_IP_IS(DWC31) || DWC3_IP_IS(DWC32)) {
790*4882a593Smuzhiyun 		dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
791*4882a593Smuzhiyun 		dwc->version_type = dwc3_readl(dwc->regs, DWC3_VER_TYPE);
792*4882a593Smuzhiyun 	} else {
793*4882a593Smuzhiyun 		return false;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return true;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
dwc3_core_setup_global_control(struct dwc3 * dwc)799*4882a593Smuzhiyun static void dwc3_core_setup_global_control(struct dwc3 *dwc)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	u32 hwparams4 = dwc->hwparams.hwparams4;
802*4882a593Smuzhiyun 	u32 reg;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
805*4882a593Smuzhiyun 	reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
808*4882a593Smuzhiyun 	case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
809*4882a593Smuzhiyun 		/**
810*4882a593Smuzhiyun 		 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
811*4882a593Smuzhiyun 		 * issue which would cause xHCI compliance tests to fail.
812*4882a593Smuzhiyun 		 *
813*4882a593Smuzhiyun 		 * Because of that we cannot enable clock gating on such
814*4882a593Smuzhiyun 		 * configurations.
815*4882a593Smuzhiyun 		 *
816*4882a593Smuzhiyun 		 * Refers to:
817*4882a593Smuzhiyun 		 *
818*4882a593Smuzhiyun 		 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
819*4882a593Smuzhiyun 		 * SOF/ITP Mode Used
820*4882a593Smuzhiyun 		 */
821*4882a593Smuzhiyun 		if ((dwc->dr_mode == USB_DR_MODE_HOST ||
822*4882a593Smuzhiyun 				dwc->dr_mode == USB_DR_MODE_OTG) &&
823*4882a593Smuzhiyun 				DWC3_VER_IS_WITHIN(DWC3, 210A, 250A))
824*4882a593Smuzhiyun 			reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
825*4882a593Smuzhiyun 		else
826*4882a593Smuzhiyun 			reg &= ~DWC3_GCTL_DSBLCLKGTNG;
827*4882a593Smuzhiyun 		break;
828*4882a593Smuzhiyun 	case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
829*4882a593Smuzhiyun 		/* enable hibernation here */
830*4882a593Smuzhiyun 		dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 		/*
833*4882a593Smuzhiyun 		 * REVISIT Enabling this bit so that host-mode hibernation
834*4882a593Smuzhiyun 		 * will work. Device-mode hibernation is not yet implemented.
835*4882a593Smuzhiyun 		 */
836*4882a593Smuzhiyun 		reg |= DWC3_GCTL_GBLHIBERNATIONEN;
837*4882a593Smuzhiyun 		break;
838*4882a593Smuzhiyun 	default:
839*4882a593Smuzhiyun 		/* nothing */
840*4882a593Smuzhiyun 		break;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	/* check if current dwc3 is on simulation board */
844*4882a593Smuzhiyun 	if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
845*4882a593Smuzhiyun 		dev_info(dwc->dev, "Running with FPGA optimizations\n");
846*4882a593Smuzhiyun 		dwc->is_fpga = true;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
850*4882a593Smuzhiyun 			"disable_scramble cannot be used on non-FPGA builds\n");
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (dwc->disable_scramble_quirk && dwc->is_fpga)
853*4882a593Smuzhiyun 		reg |= DWC3_GCTL_DISSCRAMBLE;
854*4882a593Smuzhiyun 	else
855*4882a593Smuzhiyun 		reg &= ~DWC3_GCTL_DISSCRAMBLE;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (dwc->u2exit_lfps_quirk)
858*4882a593Smuzhiyun 		reg |= DWC3_GCTL_U2EXIT_LFPS;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/*
861*4882a593Smuzhiyun 	 * WORKAROUND: DWC3 revisions <1.90a have a bug
862*4882a593Smuzhiyun 	 * where the device can fail to connect at SuperSpeed
863*4882a593Smuzhiyun 	 * and falls back to high-speed mode which causes
864*4882a593Smuzhiyun 	 * the device to enter a Connect/Disconnect loop
865*4882a593Smuzhiyun 	 */
866*4882a593Smuzhiyun 	if (DWC3_VER_IS_PRIOR(DWC3, 190A))
867*4882a593Smuzhiyun 		reg |= DWC3_GCTL_U2RSTECN;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun static int dwc3_core_get_phy(struct dwc3 *dwc);
873*4882a593Smuzhiyun static int dwc3_core_ulpi_init(struct dwc3 *dwc);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun /* set global incr burst type configuration registers */
dwc3_set_incr_burst_type(struct dwc3 * dwc)876*4882a593Smuzhiyun static void dwc3_set_incr_burst_type(struct dwc3 *dwc)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	struct device *dev = dwc->dev;
879*4882a593Smuzhiyun 	/* incrx_mode : for INCR burst type. */
880*4882a593Smuzhiyun 	bool incrx_mode;
881*4882a593Smuzhiyun 	/* incrx_size : for size of INCRX burst. */
882*4882a593Smuzhiyun 	u32 incrx_size;
883*4882a593Smuzhiyun 	u32 *vals;
884*4882a593Smuzhiyun 	u32 cfg;
885*4882a593Smuzhiyun 	int ntype;
886*4882a593Smuzhiyun 	int ret;
887*4882a593Smuzhiyun 	int i;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	cfg = dwc3_readl(dwc->regs, DWC3_GSBUSCFG0);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/*
892*4882a593Smuzhiyun 	 * Handle property "snps,incr-burst-type-adjustment".
893*4882a593Smuzhiyun 	 * Get the number of value from this property:
894*4882a593Smuzhiyun 	 * result <= 0, means this property is not supported.
895*4882a593Smuzhiyun 	 * result = 1, means INCRx burst mode supported.
896*4882a593Smuzhiyun 	 * result > 1, means undefined length burst mode supported.
897*4882a593Smuzhiyun 	 */
898*4882a593Smuzhiyun 	ntype = device_property_count_u32(dev, "snps,incr-burst-type-adjustment");
899*4882a593Smuzhiyun 	if (ntype <= 0)
900*4882a593Smuzhiyun 		return;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	vals = kcalloc(ntype, sizeof(u32), GFP_KERNEL);
903*4882a593Smuzhiyun 	if (!vals) {
904*4882a593Smuzhiyun 		dev_err(dev, "Error to get memory\n");
905*4882a593Smuzhiyun 		return;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* Get INCR burst type, and parse it */
909*4882a593Smuzhiyun 	ret = device_property_read_u32_array(dev,
910*4882a593Smuzhiyun 			"snps,incr-burst-type-adjustment", vals, ntype);
911*4882a593Smuzhiyun 	if (ret) {
912*4882a593Smuzhiyun 		kfree(vals);
913*4882a593Smuzhiyun 		dev_err(dev, "Error to get property\n");
914*4882a593Smuzhiyun 		return;
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	incrx_size = *vals;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	if (ntype > 1) {
920*4882a593Smuzhiyun 		/* INCRX (undefined length) burst mode */
921*4882a593Smuzhiyun 		incrx_mode = INCRX_UNDEF_LENGTH_BURST_MODE;
922*4882a593Smuzhiyun 		for (i = 1; i < ntype; i++) {
923*4882a593Smuzhiyun 			if (vals[i] > incrx_size)
924*4882a593Smuzhiyun 				incrx_size = vals[i];
925*4882a593Smuzhiyun 		}
926*4882a593Smuzhiyun 	} else {
927*4882a593Smuzhiyun 		/* INCRX burst mode */
928*4882a593Smuzhiyun 		incrx_mode = INCRX_BURST_MODE;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	kfree(vals);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/* Enable Undefined Length INCR Burst and Enable INCRx Burst */
934*4882a593Smuzhiyun 	cfg &= ~DWC3_GSBUSCFG0_INCRBRST_MASK;
935*4882a593Smuzhiyun 	if (incrx_mode)
936*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCRBRSTENA;
937*4882a593Smuzhiyun 	switch (incrx_size) {
938*4882a593Smuzhiyun 	case 256:
939*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCR256BRSTENA;
940*4882a593Smuzhiyun 		break;
941*4882a593Smuzhiyun 	case 128:
942*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCR128BRSTENA;
943*4882a593Smuzhiyun 		break;
944*4882a593Smuzhiyun 	case 64:
945*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCR64BRSTENA;
946*4882a593Smuzhiyun 		break;
947*4882a593Smuzhiyun 	case 32:
948*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCR32BRSTENA;
949*4882a593Smuzhiyun 		break;
950*4882a593Smuzhiyun 	case 16:
951*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCR16BRSTENA;
952*4882a593Smuzhiyun 		break;
953*4882a593Smuzhiyun 	case 8:
954*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCR8BRSTENA;
955*4882a593Smuzhiyun 		break;
956*4882a593Smuzhiyun 	case 4:
957*4882a593Smuzhiyun 		cfg |= DWC3_GSBUSCFG0_INCR4BRSTENA;
958*4882a593Smuzhiyun 		break;
959*4882a593Smuzhiyun 	case 1:
960*4882a593Smuzhiyun 		break;
961*4882a593Smuzhiyun 	default:
962*4882a593Smuzhiyun 		dev_err(dev, "Invalid property\n");
963*4882a593Smuzhiyun 		break;
964*4882a593Smuzhiyun 	}
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GSBUSCFG0, cfg);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun /**
970*4882a593Smuzhiyun  * dwc3_core_init - Low-level initialization of DWC3 Core
971*4882a593Smuzhiyun  * @dwc: Pointer to our controller context structure
972*4882a593Smuzhiyun  *
973*4882a593Smuzhiyun  * Returns 0 on success otherwise negative errno.
974*4882a593Smuzhiyun  */
dwc3_core_init(struct dwc3 * dwc)975*4882a593Smuzhiyun static int dwc3_core_init(struct dwc3 *dwc)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	unsigned int		hw_mode;
978*4882a593Smuzhiyun 	u32			reg;
979*4882a593Smuzhiyun 	int			ret;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/*
984*4882a593Smuzhiyun 	 * Write Linux Version Code to our GUID register so it's easy to figure
985*4882a593Smuzhiyun 	 * out which kernel version a bug was found.
986*4882a593Smuzhiyun 	 */
987*4882a593Smuzhiyun 	dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	ret = dwc3_phy_setup(dwc);
990*4882a593Smuzhiyun 	if (ret)
991*4882a593Smuzhiyun 		goto err0;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	if (!dwc->ulpi_ready) {
994*4882a593Smuzhiyun 		ret = dwc3_core_ulpi_init(dwc);
995*4882a593Smuzhiyun 		if (ret)
996*4882a593Smuzhiyun 			goto err0;
997*4882a593Smuzhiyun 		dwc->ulpi_ready = true;
998*4882a593Smuzhiyun 	}
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (!dwc->phys_ready) {
1001*4882a593Smuzhiyun 		ret = dwc3_core_get_phy(dwc);
1002*4882a593Smuzhiyun 		if (ret)
1003*4882a593Smuzhiyun 			goto err0a;
1004*4882a593Smuzhiyun 		dwc->phys_ready = true;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	usb_phy_init(dwc->usb2_phy);
1008*4882a593Smuzhiyun 	usb_phy_init(dwc->usb3_phy);
1009*4882a593Smuzhiyun 	ret = phy_init(dwc->usb2_generic_phy);
1010*4882a593Smuzhiyun 	if (ret < 0)
1011*4882a593Smuzhiyun 		goto err0a;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	ret = phy_init(dwc->usb3_generic_phy);
1014*4882a593Smuzhiyun 	if (ret < 0) {
1015*4882a593Smuzhiyun 		phy_exit(dwc->usb2_generic_phy);
1016*4882a593Smuzhiyun 		goto err0a;
1017*4882a593Smuzhiyun 	}
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	ret = dwc3_core_soft_reset(dwc);
1020*4882a593Smuzhiyun 	if (ret)
1021*4882a593Smuzhiyun 		goto err1;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD &&
1024*4882a593Smuzhiyun 	    !DWC3_VER_IS_WITHIN(DWC3, ANY, 194A)) {
1025*4882a593Smuzhiyun 		if (!dwc->dis_u3_susphy_quirk) {
1026*4882a593Smuzhiyun 			reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
1027*4882a593Smuzhiyun 			reg |= DWC3_GUSB3PIPECTL_SUSPHY;
1028*4882a593Smuzhiyun 			dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
1029*4882a593Smuzhiyun 		}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 		if (!dwc->dis_u2_susphy_quirk) {
1032*4882a593Smuzhiyun 			reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1033*4882a593Smuzhiyun 			reg |= DWC3_GUSB2PHYCFG_SUSPHY;
1034*4882a593Smuzhiyun 			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1035*4882a593Smuzhiyun 		}
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	dwc3_core_setup_global_control(dwc);
1039*4882a593Smuzhiyun 	dwc3_core_num_eps(dwc);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	ret = dwc3_setup_scratch_buffers(dwc);
1042*4882a593Smuzhiyun 	if (ret)
1043*4882a593Smuzhiyun 		goto err1;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	/* Adjust Frame Length */
1046*4882a593Smuzhiyun 	dwc3_frame_length_adjustment(dwc);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	dwc3_set_incr_burst_type(dwc);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb2_phy, 0);
1051*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb3_phy, 0);
1052*4882a593Smuzhiyun 	ret = phy_power_on(dwc->usb2_generic_phy);
1053*4882a593Smuzhiyun 	if (ret < 0)
1054*4882a593Smuzhiyun 		goto err2;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	ret = phy_power_on(dwc->usb3_generic_phy);
1057*4882a593Smuzhiyun 	if (ret < 0)
1058*4882a593Smuzhiyun 		goto err3;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	ret = dwc3_event_buffers_setup(dwc);
1061*4882a593Smuzhiyun 	if (ret) {
1062*4882a593Smuzhiyun 		dev_err(dwc->dev, "failed to setup event buffers\n");
1063*4882a593Smuzhiyun 		goto err4;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/*
1067*4882a593Smuzhiyun 	 * ENDXFER polling is available on version 3.10a and later of
1068*4882a593Smuzhiyun 	 * the DWC_usb3 controller. It is NOT available in the
1069*4882a593Smuzhiyun 	 * DWC_usb31 controller.
1070*4882a593Smuzhiyun 	 */
1071*4882a593Smuzhiyun 	if (DWC3_VER_IS_WITHIN(DWC3, 310A, ANY)) {
1072*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
1073*4882a593Smuzhiyun 		reg |= DWC3_GUCTL2_RST_ACTBITLATER;
1074*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
1075*4882a593Smuzhiyun 	}
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	if (!DWC3_VER_IS_PRIOR(DWC3, 250A)) {
1078*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 		/*
1081*4882a593Smuzhiyun 		 * Enable hardware control of sending remote wakeup
1082*4882a593Smuzhiyun 		 * in HS when the device is in the L1 state.
1083*4882a593Smuzhiyun 		 */
1084*4882a593Smuzhiyun 		if (!DWC3_VER_IS_PRIOR(DWC3, 290A))
1085*4882a593Smuzhiyun 			reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 		/*
1088*4882a593Smuzhiyun 		 * Decouple USB 2.0 L1 & L2 events which will allow for
1089*4882a593Smuzhiyun 		 * gadget driver to only receive U3/L2 suspend & wakeup
1090*4882a593Smuzhiyun 		 * events and prevent the more frequent L1 LPM transitions
1091*4882a593Smuzhiyun 		 * from interrupting the driver.
1092*4882a593Smuzhiyun 		 */
1093*4882a593Smuzhiyun 		if (!DWC3_VER_IS_PRIOR(DWC3, 300A))
1094*4882a593Smuzhiyun 			reg |= DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 		if (dwc->dis_tx_ipgap_linecheck_quirk)
1097*4882a593Smuzhiyun 			reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 		if (dwc->parkmode_disable_ss_quirk)
1100*4882a593Smuzhiyun 			reg |= DWC3_GUCTL1_PARKMODE_DISABLE_SS;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 		if (dwc->maximum_speed == USB_SPEED_HIGH ||
1103*4882a593Smuzhiyun 		    dwc->maximum_speed == USB_SPEED_FULL)
1104*4882a593Smuzhiyun 			reg |= DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (dwc->dr_mode == USB_DR_MODE_HOST ||
1110*4882a593Smuzhiyun 	    dwc->dr_mode == USB_DR_MODE_OTG) {
1111*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_GUCTL);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 		/*
1114*4882a593Smuzhiyun 		 * Enable Auto retry Feature to make the controller operating in
1115*4882a593Smuzhiyun 		 * Host mode on seeing transaction errors(CRC errors or internal
1116*4882a593Smuzhiyun 		 * overrun scenerios) on IN transfers to reply to the device
1117*4882a593Smuzhiyun 		 * with a non-terminating retry ACK (i.e, an ACK transcation
1118*4882a593Smuzhiyun 		 * packet with Retry=1 & Nump != 0)
1119*4882a593Smuzhiyun 		 */
1120*4882a593Smuzhiyun 		reg |= DWC3_GUCTL_HSTINAUTORETRY;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GUCTL, reg);
1123*4882a593Smuzhiyun 	}
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	/*
1126*4882a593Smuzhiyun 	 * Must config both number of packets and max burst settings to enable
1127*4882a593Smuzhiyun 	 * RX and/or TX threshold.
1128*4882a593Smuzhiyun 	 */
1129*4882a593Smuzhiyun 	if (!DWC3_IP_IS(DWC3) && dwc->dr_mode == USB_DR_MODE_HOST) {
1130*4882a593Smuzhiyun 		u8 rx_thr_num = dwc->rx_thr_num_pkt_prd;
1131*4882a593Smuzhiyun 		u8 rx_maxburst = dwc->rx_max_burst_prd;
1132*4882a593Smuzhiyun 		u8 tx_thr_num = dwc->tx_thr_num_pkt_prd;
1133*4882a593Smuzhiyun 		u8 tx_maxburst = dwc->tx_max_burst_prd;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 		if (rx_thr_num && rx_maxburst) {
1136*4882a593Smuzhiyun 			reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1137*4882a593Smuzhiyun 			reg |= DWC31_RXTHRNUMPKTSEL_PRD;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 			reg &= ~DWC31_RXTHRNUMPKT_PRD(~0);
1140*4882a593Smuzhiyun 			reg |= DWC31_RXTHRNUMPKT_PRD(rx_thr_num);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 			reg &= ~DWC31_MAXRXBURSTSIZE_PRD(~0);
1143*4882a593Smuzhiyun 			reg |= DWC31_MAXRXBURSTSIZE_PRD(rx_maxburst);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 			dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1146*4882a593Smuzhiyun 		}
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 		if (tx_thr_num && tx_maxburst) {
1149*4882a593Smuzhiyun 			reg = dwc3_readl(dwc->regs, DWC3_GTXTHRCFG);
1150*4882a593Smuzhiyun 			reg |= DWC31_TXTHRNUMPKTSEL_PRD;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 			reg &= ~DWC31_TXTHRNUMPKT_PRD(~0);
1153*4882a593Smuzhiyun 			reg |= DWC31_TXTHRNUMPKT_PRD(tx_thr_num);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 			reg &= ~DWC31_MAXTXBURSTSIZE_PRD(~0);
1156*4882a593Smuzhiyun 			reg |= DWC31_MAXTXBURSTSIZE_PRD(tx_maxburst);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 			dwc3_writel(dwc->regs, DWC3_GTXTHRCFG, reg);
1159*4882a593Smuzhiyun 		}
1160*4882a593Smuzhiyun 	}
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	return 0;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun err4:
1165*4882a593Smuzhiyun 	phy_power_off(dwc->usb3_generic_phy);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun err3:
1168*4882a593Smuzhiyun 	phy_power_off(dwc->usb2_generic_phy);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun err2:
1171*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb2_phy, 1);
1172*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb3_phy, 1);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun err1:
1175*4882a593Smuzhiyun 	usb_phy_shutdown(dwc->usb2_phy);
1176*4882a593Smuzhiyun 	usb_phy_shutdown(dwc->usb3_phy);
1177*4882a593Smuzhiyun 	phy_exit(dwc->usb2_generic_phy);
1178*4882a593Smuzhiyun 	phy_exit(dwc->usb3_generic_phy);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun err0a:
1181*4882a593Smuzhiyun 	dwc3_ulpi_exit(dwc);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun err0:
1184*4882a593Smuzhiyun 	return ret;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
dwc3_core_get_phy(struct dwc3 * dwc)1187*4882a593Smuzhiyun static int dwc3_core_get_phy(struct dwc3 *dwc)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	struct device		*dev = dwc->dev;
1190*4882a593Smuzhiyun 	struct device_node	*node = dev->of_node;
1191*4882a593Smuzhiyun 	int ret;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if (node) {
1194*4882a593Smuzhiyun 		dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
1195*4882a593Smuzhiyun 		dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
1196*4882a593Smuzhiyun 	} else {
1197*4882a593Smuzhiyun 		dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
1198*4882a593Smuzhiyun 		dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	if (IS_ERR(dwc->usb2_phy)) {
1202*4882a593Smuzhiyun 		ret = PTR_ERR(dwc->usb2_phy);
1203*4882a593Smuzhiyun 		if (ret == -ENXIO || ret == -ENODEV)
1204*4882a593Smuzhiyun 			dwc->usb2_phy = NULL;
1205*4882a593Smuzhiyun 		else
1206*4882a593Smuzhiyun 			return dev_err_probe(dev, ret, "no usb2 phy configured\n");
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	if (IS_ERR(dwc->usb3_phy)) {
1210*4882a593Smuzhiyun 		ret = PTR_ERR(dwc->usb3_phy);
1211*4882a593Smuzhiyun 		if (ret == -ENXIO || ret == -ENODEV)
1212*4882a593Smuzhiyun 			dwc->usb3_phy = NULL;
1213*4882a593Smuzhiyun 		else
1214*4882a593Smuzhiyun 			return dev_err_probe(dev, ret, "no usb3 phy configured\n");
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
1218*4882a593Smuzhiyun 	if (IS_ERR(dwc->usb2_generic_phy)) {
1219*4882a593Smuzhiyun 		ret = PTR_ERR(dwc->usb2_generic_phy);
1220*4882a593Smuzhiyun 		if (ret == -ENOSYS || ret == -ENODEV)
1221*4882a593Smuzhiyun 			dwc->usb2_generic_phy = NULL;
1222*4882a593Smuzhiyun 		else
1223*4882a593Smuzhiyun 			return dev_err_probe(dev, ret, "no usb2 phy configured\n");
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
1227*4882a593Smuzhiyun 	if (IS_ERR(dwc->usb3_generic_phy)) {
1228*4882a593Smuzhiyun 		ret = PTR_ERR(dwc->usb3_generic_phy);
1229*4882a593Smuzhiyun 		if (ret == -ENOSYS || ret == -ENODEV)
1230*4882a593Smuzhiyun 			dwc->usb3_generic_phy = NULL;
1231*4882a593Smuzhiyun 		else
1232*4882a593Smuzhiyun 			return dev_err_probe(dev, ret, "no usb3 phy configured\n");
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return 0;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
dwc3_core_init_mode(struct dwc3 * dwc)1238*4882a593Smuzhiyun static int dwc3_core_init_mode(struct dwc3 *dwc)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	struct device *dev = dwc->dev;
1241*4882a593Smuzhiyun 	int ret;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	switch (dwc->dr_mode) {
1244*4882a593Smuzhiyun 	case USB_DR_MODE_PERIPHERAL:
1245*4882a593Smuzhiyun 		dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 		if (dwc->usb2_phy)
1248*4882a593Smuzhiyun 			otg_set_vbus(dwc->usb2_phy->otg, false);
1249*4882a593Smuzhiyun 		phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
1250*4882a593Smuzhiyun 		phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 		ret = dwc3_gadget_init(dwc);
1253*4882a593Smuzhiyun 		if (ret)
1254*4882a593Smuzhiyun 			return dev_err_probe(dev, ret, "failed to initialize gadget\n");
1255*4882a593Smuzhiyun 		break;
1256*4882a593Smuzhiyun 	case USB_DR_MODE_HOST:
1257*4882a593Smuzhiyun 		dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 		if (dwc->usb2_phy)
1260*4882a593Smuzhiyun 			otg_set_vbus(dwc->usb2_phy->otg, true);
1261*4882a593Smuzhiyun 		phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
1262*4882a593Smuzhiyun 		phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		ret = dwc3_host_init(dwc);
1265*4882a593Smuzhiyun 		if (ret)
1266*4882a593Smuzhiyun 			return dev_err_probe(dev, ret, "failed to initialize host\n");
1267*4882a593Smuzhiyun 		break;
1268*4882a593Smuzhiyun 	case USB_DR_MODE_OTG:
1269*4882a593Smuzhiyun 		INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
1270*4882a593Smuzhiyun 		ret = dwc3_drd_init(dwc);
1271*4882a593Smuzhiyun 		if (ret)
1272*4882a593Smuzhiyun 			return dev_err_probe(dev, ret, "failed to initialize dual-role\n");
1273*4882a593Smuzhiyun 		break;
1274*4882a593Smuzhiyun 	default:
1275*4882a593Smuzhiyun 		dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
1276*4882a593Smuzhiyun 		return -EINVAL;
1277*4882a593Smuzhiyun 	}
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	return 0;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
dwc3_core_exit_mode(struct dwc3 * dwc)1282*4882a593Smuzhiyun static void dwc3_core_exit_mode(struct dwc3 *dwc)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	switch (dwc->dr_mode) {
1285*4882a593Smuzhiyun 	case USB_DR_MODE_PERIPHERAL:
1286*4882a593Smuzhiyun 		dwc3_gadget_exit(dwc);
1287*4882a593Smuzhiyun 		break;
1288*4882a593Smuzhiyun 	case USB_DR_MODE_HOST:
1289*4882a593Smuzhiyun 		dwc3_host_exit(dwc);
1290*4882a593Smuzhiyun 		break;
1291*4882a593Smuzhiyun 	case USB_DR_MODE_OTG:
1292*4882a593Smuzhiyun 		dwc3_drd_exit(dwc);
1293*4882a593Smuzhiyun 		break;
1294*4882a593Smuzhiyun 	default:
1295*4882a593Smuzhiyun 		/* do nothing */
1296*4882a593Smuzhiyun 		break;
1297*4882a593Smuzhiyun 	}
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	/* de-assert DRVVBUS for HOST and OTG mode */
1300*4882a593Smuzhiyun 	dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
dwc3_get_properties(struct dwc3 * dwc)1303*4882a593Smuzhiyun static void dwc3_get_properties(struct dwc3 *dwc)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	struct device		*dev = dwc->dev;
1306*4882a593Smuzhiyun 	u8			lpm_nyet_threshold;
1307*4882a593Smuzhiyun 	u8			tx_de_emphasis;
1308*4882a593Smuzhiyun 	u8			hird_threshold;
1309*4882a593Smuzhiyun 	u8			rx_thr_num_pkt_prd = 0;
1310*4882a593Smuzhiyun 	u8			rx_max_burst_prd = 0;
1311*4882a593Smuzhiyun 	u8			tx_thr_num_pkt_prd = 0;
1312*4882a593Smuzhiyun 	u8			tx_max_burst_prd = 0;
1313*4882a593Smuzhiyun 	u8			tx_fifo_resize_max_num;
1314*4882a593Smuzhiyun 	const char		*usb_psy_name;
1315*4882a593Smuzhiyun 	int			ret;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	/* default to highest possible threshold */
1318*4882a593Smuzhiyun 	lpm_nyet_threshold = 0xf;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	/* default to -3.5dB de-emphasis */
1321*4882a593Smuzhiyun 	tx_de_emphasis = 1;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/*
1324*4882a593Smuzhiyun 	 * default to assert utmi_sleep_n and use maximum allowed HIRD
1325*4882a593Smuzhiyun 	 * threshold value of 0b1100
1326*4882a593Smuzhiyun 	 */
1327*4882a593Smuzhiyun 	hird_threshold = 12;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/*
1330*4882a593Smuzhiyun 	 * default to a TXFIFO size large enough to fit 6 max packets.  This
1331*4882a593Smuzhiyun 	 * allows for systems with larger bus latencies to have some headroom
1332*4882a593Smuzhiyun 	 * for endpoints that have a large bMaxBurst value.
1333*4882a593Smuzhiyun 	 */
1334*4882a593Smuzhiyun 	tx_fifo_resize_max_num = 6;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	dwc->maximum_speed = usb_get_maximum_speed(dev);
1337*4882a593Smuzhiyun 	dwc->max_ssp_rate = usb_get_maximum_ssp_rate(dev);
1338*4882a593Smuzhiyun 	dwc->dr_mode = usb_get_dr_mode(dev);
1339*4882a593Smuzhiyun 	dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	dwc->sysdev_is_parent = device_property_read_bool(dev,
1342*4882a593Smuzhiyun 				"linux,sysdev_is_parent");
1343*4882a593Smuzhiyun 	if (dwc->sysdev_is_parent)
1344*4882a593Smuzhiyun 		dwc->sysdev = dwc->dev->parent;
1345*4882a593Smuzhiyun 	else
1346*4882a593Smuzhiyun 		dwc->sysdev = dwc->dev;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	ret = device_property_read_string(dev, "usb-psy-name", &usb_psy_name);
1349*4882a593Smuzhiyun 	if (ret >= 0) {
1350*4882a593Smuzhiyun 		dwc->usb_psy = power_supply_get_by_name(usb_psy_name);
1351*4882a593Smuzhiyun 		if (!dwc->usb_psy)
1352*4882a593Smuzhiyun 			dev_err(dev, "couldn't get usb power supply\n");
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	dwc->has_lpm_erratum = device_property_read_bool(dev,
1356*4882a593Smuzhiyun 				"snps,has-lpm-erratum");
1357*4882a593Smuzhiyun 	device_property_read_u8(dev, "snps,lpm-nyet-threshold",
1358*4882a593Smuzhiyun 				&lpm_nyet_threshold);
1359*4882a593Smuzhiyun 	dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
1360*4882a593Smuzhiyun 				"snps,is-utmi-l1-suspend");
1361*4882a593Smuzhiyun 	device_property_read_u8(dev, "snps,hird-threshold",
1362*4882a593Smuzhiyun 				&hird_threshold);
1363*4882a593Smuzhiyun 	dwc->dis_start_transfer_quirk = device_property_read_bool(dev,
1364*4882a593Smuzhiyun 				"snps,dis-start-transfer-quirk");
1365*4882a593Smuzhiyun 	dwc->usb3_lpm_capable = device_property_read_bool(dev,
1366*4882a593Smuzhiyun 				"snps,usb3_lpm_capable");
1367*4882a593Smuzhiyun 	dwc->usb2_lpm_disable = device_property_read_bool(dev,
1368*4882a593Smuzhiyun 				"snps,usb2-lpm-disable");
1369*4882a593Smuzhiyun 	dwc->usb2_gadget_lpm_disable = device_property_read_bool(dev,
1370*4882a593Smuzhiyun 				"snps,usb2-gadget-lpm-disable");
1371*4882a593Smuzhiyun 	device_property_read_u8(dev, "snps,rx-thr-num-pkt-prd",
1372*4882a593Smuzhiyun 				&rx_thr_num_pkt_prd);
1373*4882a593Smuzhiyun 	device_property_read_u8(dev, "snps,rx-max-burst-prd",
1374*4882a593Smuzhiyun 				&rx_max_burst_prd);
1375*4882a593Smuzhiyun 	device_property_read_u8(dev, "snps,tx-thr-num-pkt-prd",
1376*4882a593Smuzhiyun 				&tx_thr_num_pkt_prd);
1377*4882a593Smuzhiyun 	device_property_read_u8(dev, "snps,tx-max-burst-prd",
1378*4882a593Smuzhiyun 				&tx_max_burst_prd);
1379*4882a593Smuzhiyun 	dwc->do_fifo_resize = device_property_read_bool(dev,
1380*4882a593Smuzhiyun 							"tx-fifo-resize");
1381*4882a593Smuzhiyun 	if (dwc->do_fifo_resize)
1382*4882a593Smuzhiyun 		device_property_read_u8(dev, "tx-fifo-max-num",
1383*4882a593Smuzhiyun 					&tx_fifo_resize_max_num);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	dwc->disable_scramble_quirk = device_property_read_bool(dev,
1386*4882a593Smuzhiyun 				"snps,disable_scramble_quirk");
1387*4882a593Smuzhiyun 	dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
1388*4882a593Smuzhiyun 				"snps,u2exit_lfps_quirk");
1389*4882a593Smuzhiyun 	dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
1390*4882a593Smuzhiyun 				"snps,u2ss_inp3_quirk");
1391*4882a593Smuzhiyun 	dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
1392*4882a593Smuzhiyun 				"snps,req_p1p2p3_quirk");
1393*4882a593Smuzhiyun 	dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
1394*4882a593Smuzhiyun 				"snps,del_p1p2p3_quirk");
1395*4882a593Smuzhiyun 	dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
1396*4882a593Smuzhiyun 				"snps,del_phy_power_chg_quirk");
1397*4882a593Smuzhiyun 	dwc->lfps_filter_quirk = device_property_read_bool(dev,
1398*4882a593Smuzhiyun 				"snps,lfps_filter_quirk");
1399*4882a593Smuzhiyun 	dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
1400*4882a593Smuzhiyun 				"snps,rx_detect_poll_quirk");
1401*4882a593Smuzhiyun 	dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
1402*4882a593Smuzhiyun 				"snps,dis_u3_susphy_quirk");
1403*4882a593Smuzhiyun 	dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
1404*4882a593Smuzhiyun 				"snps,dis_u2_susphy_quirk");
1405*4882a593Smuzhiyun 	dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1406*4882a593Smuzhiyun 				"snps,dis_enblslpm_quirk");
1407*4882a593Smuzhiyun 	dwc->dis_u1_entry_quirk = device_property_read_bool(dev,
1408*4882a593Smuzhiyun 				"snps,dis-u1-entry-quirk");
1409*4882a593Smuzhiyun 	dwc->dis_u2_entry_quirk = device_property_read_bool(dev,
1410*4882a593Smuzhiyun 				"snps,dis-u2-entry-quirk");
1411*4882a593Smuzhiyun 	dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1412*4882a593Smuzhiyun 				"snps,dis_rxdet_inp3_quirk");
1413*4882a593Smuzhiyun 	dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1414*4882a593Smuzhiyun 				"snps,dis-u2-freeclk-exists-quirk");
1415*4882a593Smuzhiyun 	dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1416*4882a593Smuzhiyun 				"snps,dis-del-phy-power-chg-quirk");
1417*4882a593Smuzhiyun 	dwc->dis_tx_ipgap_linecheck_quirk = device_property_read_bool(dev,
1418*4882a593Smuzhiyun 				"snps,dis-tx-ipgap-linecheck-quirk");
1419*4882a593Smuzhiyun 	dwc->parkmode_disable_ss_quirk = device_property_read_bool(dev,
1420*4882a593Smuzhiyun 				"snps,parkmode-disable-ss-quirk");
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
1423*4882a593Smuzhiyun 				"snps,tx_de_emphasis_quirk");
1424*4882a593Smuzhiyun 	device_property_read_u8(dev, "snps,tx_de_emphasis",
1425*4882a593Smuzhiyun 				&tx_de_emphasis);
1426*4882a593Smuzhiyun 	device_property_read_string(dev, "snps,hsphy_interface",
1427*4882a593Smuzhiyun 				    &dwc->hsphy_interface);
1428*4882a593Smuzhiyun 	device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
1429*4882a593Smuzhiyun 				 &dwc->fladj);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	dwc->dis_metastability_quirk = device_property_read_bool(dev,
1432*4882a593Smuzhiyun 				"snps,dis_metastability_quirk");
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	dwc->dis_split_quirk = device_property_read_bool(dev,
1435*4882a593Smuzhiyun 				"snps,dis-split-quirk");
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	dwc->lpm_nyet_threshold = lpm_nyet_threshold;
1438*4882a593Smuzhiyun 	dwc->tx_de_emphasis = tx_de_emphasis;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	dwc->hird_threshold = hird_threshold;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	dwc->rx_thr_num_pkt_prd = rx_thr_num_pkt_prd;
1443*4882a593Smuzhiyun 	dwc->rx_max_burst_prd = rx_max_burst_prd;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	dwc->tx_thr_num_pkt_prd = tx_thr_num_pkt_prd;
1446*4882a593Smuzhiyun 	dwc->tx_max_burst_prd = tx_max_burst_prd;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	dwc->imod_interval = 0;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	dwc->tx_fifo_resize_max_num = tx_fifo_resize_max_num;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun /* check whether the core supports IMOD */
dwc3_has_imod(struct dwc3 * dwc)1454*4882a593Smuzhiyun bool dwc3_has_imod(struct dwc3 *dwc)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun 	return DWC3_VER_IS_WITHIN(DWC3, 300A, ANY) ||
1457*4882a593Smuzhiyun 		DWC3_VER_IS_WITHIN(DWC31, 120A, ANY) ||
1458*4882a593Smuzhiyun 		DWC3_IP_IS(DWC32);
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun 
dwc3_check_params(struct dwc3 * dwc)1461*4882a593Smuzhiyun static void dwc3_check_params(struct dwc3 *dwc)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun 	struct device *dev = dwc->dev;
1464*4882a593Smuzhiyun 	unsigned int hwparam_gen =
1465*4882a593Smuzhiyun 		DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	/* Check for proper value of imod_interval */
1468*4882a593Smuzhiyun 	if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
1469*4882a593Smuzhiyun 		dev_warn(dwc->dev, "Interrupt moderation not supported\n");
1470*4882a593Smuzhiyun 		dwc->imod_interval = 0;
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	/*
1474*4882a593Smuzhiyun 	 * Workaround for STAR 9000961433 which affects only version
1475*4882a593Smuzhiyun 	 * 3.00a of the DWC_usb3 core. This prevents the controller
1476*4882a593Smuzhiyun 	 * interrupt from being masked while handling events. IMOD
1477*4882a593Smuzhiyun 	 * allows us to work around this issue. Enable it for the
1478*4882a593Smuzhiyun 	 * affected version.
1479*4882a593Smuzhiyun 	 */
1480*4882a593Smuzhiyun 	if (!dwc->imod_interval &&
1481*4882a593Smuzhiyun 	    DWC3_VER_IS(DWC3, 300A))
1482*4882a593Smuzhiyun 		dwc->imod_interval = 1;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	/* Check the maximum_speed parameter */
1485*4882a593Smuzhiyun 	switch (dwc->maximum_speed) {
1486*4882a593Smuzhiyun 	case USB_SPEED_LOW:
1487*4882a593Smuzhiyun 	case USB_SPEED_FULL:
1488*4882a593Smuzhiyun 	case USB_SPEED_HIGH:
1489*4882a593Smuzhiyun 		break;
1490*4882a593Smuzhiyun 	case USB_SPEED_SUPER:
1491*4882a593Smuzhiyun 		if (hwparam_gen == DWC3_GHWPARAMS3_SSPHY_IFC_DIS)
1492*4882a593Smuzhiyun 			dev_warn(dev, "UDC doesn't support Gen 1\n");
1493*4882a593Smuzhiyun 		break;
1494*4882a593Smuzhiyun 	case USB_SPEED_SUPER_PLUS:
1495*4882a593Smuzhiyun 		if ((DWC3_IP_IS(DWC32) &&
1496*4882a593Smuzhiyun 		     hwparam_gen == DWC3_GHWPARAMS3_SSPHY_IFC_DIS) ||
1497*4882a593Smuzhiyun 		    (!DWC3_IP_IS(DWC32) &&
1498*4882a593Smuzhiyun 		     hwparam_gen != DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1499*4882a593Smuzhiyun 			dev_warn(dev, "UDC doesn't support SSP\n");
1500*4882a593Smuzhiyun 		break;
1501*4882a593Smuzhiyun 	default:
1502*4882a593Smuzhiyun 		dev_err(dev, "invalid maximum_speed parameter %d\n",
1503*4882a593Smuzhiyun 			dwc->maximum_speed);
1504*4882a593Smuzhiyun 		fallthrough;
1505*4882a593Smuzhiyun 	case USB_SPEED_UNKNOWN:
1506*4882a593Smuzhiyun 		switch (hwparam_gen) {
1507*4882a593Smuzhiyun 		case DWC3_GHWPARAMS3_SSPHY_IFC_GEN2:
1508*4882a593Smuzhiyun 			dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1509*4882a593Smuzhiyun 			break;
1510*4882a593Smuzhiyun 		case DWC3_GHWPARAMS3_SSPHY_IFC_GEN1:
1511*4882a593Smuzhiyun 			if (DWC3_IP_IS(DWC32))
1512*4882a593Smuzhiyun 				dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1513*4882a593Smuzhiyun 			else
1514*4882a593Smuzhiyun 				dwc->maximum_speed = USB_SPEED_SUPER;
1515*4882a593Smuzhiyun 			break;
1516*4882a593Smuzhiyun 		case DWC3_GHWPARAMS3_SSPHY_IFC_DIS:
1517*4882a593Smuzhiyun 			dwc->maximum_speed = USB_SPEED_HIGH;
1518*4882a593Smuzhiyun 			break;
1519*4882a593Smuzhiyun 		default:
1520*4882a593Smuzhiyun 			dwc->maximum_speed = USB_SPEED_SUPER;
1521*4882a593Smuzhiyun 			break;
1522*4882a593Smuzhiyun 		}
1523*4882a593Smuzhiyun 		break;
1524*4882a593Smuzhiyun 	}
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	/*
1527*4882a593Smuzhiyun 	 * Currently the controller does not have visibility into the HW
1528*4882a593Smuzhiyun 	 * parameter to determine the maximum number of lanes the HW supports.
1529*4882a593Smuzhiyun 	 * If the number of lanes is not specified in the device property, then
1530*4882a593Smuzhiyun 	 * set the default to support dual-lane for DWC_usb32 and single-lane
1531*4882a593Smuzhiyun 	 * for DWC_usb31 for super-speed-plus.
1532*4882a593Smuzhiyun 	 */
1533*4882a593Smuzhiyun 	if (dwc->maximum_speed == USB_SPEED_SUPER_PLUS) {
1534*4882a593Smuzhiyun 		switch (dwc->max_ssp_rate) {
1535*4882a593Smuzhiyun 		case USB_SSP_GEN_2x1:
1536*4882a593Smuzhiyun 			if (hwparam_gen == DWC3_GHWPARAMS3_SSPHY_IFC_GEN1)
1537*4882a593Smuzhiyun 				dev_warn(dev, "UDC only supports Gen 1\n");
1538*4882a593Smuzhiyun 			break;
1539*4882a593Smuzhiyun 		case USB_SSP_GEN_1x2:
1540*4882a593Smuzhiyun 		case USB_SSP_GEN_2x2:
1541*4882a593Smuzhiyun 			if (DWC3_IP_IS(DWC31))
1542*4882a593Smuzhiyun 				dev_warn(dev, "UDC only supports single lane\n");
1543*4882a593Smuzhiyun 			break;
1544*4882a593Smuzhiyun 		case USB_SSP_GEN_UNKNOWN:
1545*4882a593Smuzhiyun 		default:
1546*4882a593Smuzhiyun 			switch (hwparam_gen) {
1547*4882a593Smuzhiyun 			case DWC3_GHWPARAMS3_SSPHY_IFC_GEN2:
1548*4882a593Smuzhiyun 				if (DWC3_IP_IS(DWC32))
1549*4882a593Smuzhiyun 					dwc->max_ssp_rate = USB_SSP_GEN_2x2;
1550*4882a593Smuzhiyun 				else
1551*4882a593Smuzhiyun 					dwc->max_ssp_rate = USB_SSP_GEN_2x1;
1552*4882a593Smuzhiyun 				break;
1553*4882a593Smuzhiyun 			case DWC3_GHWPARAMS3_SSPHY_IFC_GEN1:
1554*4882a593Smuzhiyun 				if (DWC3_IP_IS(DWC32))
1555*4882a593Smuzhiyun 					dwc->max_ssp_rate = USB_SSP_GEN_1x2;
1556*4882a593Smuzhiyun 				break;
1557*4882a593Smuzhiyun 			}
1558*4882a593Smuzhiyun 			break;
1559*4882a593Smuzhiyun 		}
1560*4882a593Smuzhiyun 	}
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun 
dwc3_probe(struct platform_device * pdev)1563*4882a593Smuzhiyun static int dwc3_probe(struct platform_device *pdev)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun 	struct device		*dev = &pdev->dev;
1566*4882a593Smuzhiyun 	struct resource		*res, dwc_res;
1567*4882a593Smuzhiyun 	struct dwc3_vendor	*vdwc;
1568*4882a593Smuzhiyun 	struct dwc3		*dwc;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	int			ret;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	void __iomem		*regs;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	vdwc = devm_kzalloc(dev, sizeof(*vdwc), GFP_KERNEL);
1575*4882a593Smuzhiyun 	if (!vdwc)
1576*4882a593Smuzhiyun 		return -ENOMEM;
1577*4882a593Smuzhiyun 	dwc = &vdwc->dwc;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	dwc->dev = dev;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1582*4882a593Smuzhiyun 	if (!res) {
1583*4882a593Smuzhiyun 		dev_err(dev, "missing memory resource\n");
1584*4882a593Smuzhiyun 		return -ENODEV;
1585*4882a593Smuzhiyun 	}
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	dwc->xhci_resources[0].start = res->start;
1588*4882a593Smuzhiyun 	dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1589*4882a593Smuzhiyun 					DWC3_XHCI_REGS_END;
1590*4882a593Smuzhiyun 	dwc->xhci_resources[0].flags = res->flags;
1591*4882a593Smuzhiyun 	dwc->xhci_resources[0].name = res->name;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	/*
1594*4882a593Smuzhiyun 	 * Request memory region but exclude xHCI regs,
1595*4882a593Smuzhiyun 	 * since it will be requested by the xhci-plat driver.
1596*4882a593Smuzhiyun 	 */
1597*4882a593Smuzhiyun 	dwc_res = *res;
1598*4882a593Smuzhiyun 	dwc_res.start += DWC3_GLOBALS_REGS_START;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	regs = devm_ioremap_resource(dev, &dwc_res);
1601*4882a593Smuzhiyun 	if (IS_ERR(regs))
1602*4882a593Smuzhiyun 		return PTR_ERR(regs);
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	dwc->regs	= regs;
1605*4882a593Smuzhiyun 	dwc->regs_size	= resource_size(&dwc_res);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	dwc3_get_properties(dwc);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	dwc->reset = devm_reset_control_array_get_optional_shared(dev);
1610*4882a593Smuzhiyun 	if (IS_ERR(dwc->reset))
1611*4882a593Smuzhiyun 		return PTR_ERR(dwc->reset);
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	if (dev->of_node) {
1614*4882a593Smuzhiyun 		ret = devm_clk_bulk_get_all(dev, &dwc->clks);
1615*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
1616*4882a593Smuzhiyun 			return ret;
1617*4882a593Smuzhiyun 		/*
1618*4882a593Smuzhiyun 		 * Clocks are optional, but new DT platforms should support all
1619*4882a593Smuzhiyun 		 * clocks as required by the DT-binding.
1620*4882a593Smuzhiyun 		 */
1621*4882a593Smuzhiyun 		if (ret < 0)
1622*4882a593Smuzhiyun 			dwc->num_clks = 0;
1623*4882a593Smuzhiyun 		else
1624*4882a593Smuzhiyun 			dwc->num_clks = ret;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	}
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	ret = reset_control_deassert(dwc->reset);
1629*4882a593Smuzhiyun 	if (ret)
1630*4882a593Smuzhiyun 		return ret;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1633*4882a593Smuzhiyun 	if (ret)
1634*4882a593Smuzhiyun 		goto assert_reset;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	if (!dwc3_core_is_valid(dwc)) {
1637*4882a593Smuzhiyun 		dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
1638*4882a593Smuzhiyun 		ret = -ENODEV;
1639*4882a593Smuzhiyun 		goto disable_clks;
1640*4882a593Smuzhiyun 	}
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dwc);
1643*4882a593Smuzhiyun 	dwc3_cache_hwparams(dwc);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	spin_lock_init(&dwc->lock);
1646*4882a593Smuzhiyun 	mutex_init(&dwc->mutex);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
1649*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(dev);
1650*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
1651*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1652*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(dev);
1653*4882a593Smuzhiyun 	if (ret < 0)
1654*4882a593Smuzhiyun 		goto err1;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	pm_runtime_forbid(dev);
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1659*4882a593Smuzhiyun 	if (ret) {
1660*4882a593Smuzhiyun 		dev_err(dwc->dev, "failed to allocate event buffers\n");
1661*4882a593Smuzhiyun 		ret = -ENOMEM;
1662*4882a593Smuzhiyun 		goto err2;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	ret = dwc3_get_dr_mode(dwc);
1666*4882a593Smuzhiyun 	if (ret)
1667*4882a593Smuzhiyun 		goto err3;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	ret = dwc3_alloc_scratch_buffers(dwc);
1670*4882a593Smuzhiyun 	if (ret)
1671*4882a593Smuzhiyun 		goto err3;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	ret = dwc3_core_init(dwc);
1674*4882a593Smuzhiyun 	if (ret) {
1675*4882a593Smuzhiyun 		dev_err_probe(dev, ret, "failed to initialize core\n");
1676*4882a593Smuzhiyun 		goto err4;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	dwc3_check_params(dwc);
1680*4882a593Smuzhiyun 	dwc3_debugfs_init(dwc);
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	ret = dwc3_core_init_mode(dwc);
1683*4882a593Smuzhiyun 	if (ret)
1684*4882a593Smuzhiyun 		goto err5;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	if (dwc->dr_mode == USB_DR_MODE_OTG &&
1687*4882a593Smuzhiyun 	    of_device_is_compatible(dev->parent->of_node,
1688*4882a593Smuzhiyun 				    "rockchip,rk3399-dwc3")) {
1689*4882a593Smuzhiyun #if defined(CONFIG_ARCH_ROCKCHIP) && defined(CONFIG_NO_GKI)
1690*4882a593Smuzhiyun 		pm_runtime_set_autosuspend_delay(dev, 100);
1691*4882a593Smuzhiyun #endif
1692*4882a593Smuzhiyun 		pm_runtime_allow(dev);
1693*4882a593Smuzhiyun 		pm_runtime_put_sync_suspend(dev);
1694*4882a593Smuzhiyun 	} else {
1695*4882a593Smuzhiyun 		pm_runtime_put(dev);
1696*4882a593Smuzhiyun 	}
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	return 0;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun err5:
1701*4882a593Smuzhiyun 	dwc3_debugfs_exit(dwc);
1702*4882a593Smuzhiyun 	dwc3_event_buffers_cleanup(dwc);
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb2_phy, 1);
1705*4882a593Smuzhiyun 	usb_phy_set_suspend(dwc->usb3_phy, 1);
1706*4882a593Smuzhiyun 	phy_power_off(dwc->usb2_generic_phy);
1707*4882a593Smuzhiyun 	phy_power_off(dwc->usb3_generic_phy);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	usb_phy_shutdown(dwc->usb2_phy);
1710*4882a593Smuzhiyun 	usb_phy_shutdown(dwc->usb3_phy);
1711*4882a593Smuzhiyun 	phy_exit(dwc->usb2_generic_phy);
1712*4882a593Smuzhiyun 	phy_exit(dwc->usb3_generic_phy);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	dwc3_ulpi_exit(dwc);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun err4:
1717*4882a593Smuzhiyun 	dwc3_free_scratch_buffers(dwc);
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun err3:
1720*4882a593Smuzhiyun 	dwc3_free_event_buffers(dwc);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun err2:
1723*4882a593Smuzhiyun 	pm_runtime_allow(&pdev->dev);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun err1:
1726*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
1727*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun disable_clks:
1730*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1731*4882a593Smuzhiyun assert_reset:
1732*4882a593Smuzhiyun 	reset_control_assert(dwc->reset);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	if (dwc->usb_psy)
1735*4882a593Smuzhiyun 		power_supply_put(dwc->usb_psy);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	return ret;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
dwc3_remove(struct platform_device * pdev)1740*4882a593Smuzhiyun static int dwc3_remove(struct platform_device *pdev)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun 	struct dwc3	*dwc = platform_get_drvdata(pdev);
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	dwc3_core_exit_mode(dwc);
1747*4882a593Smuzhiyun 	dwc3_debugfs_exit(dwc);
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	dwc3_core_exit(dwc);
1750*4882a593Smuzhiyun 	dwc3_ulpi_exit(dwc);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1753*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
1754*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	dwc3_free_event_buffers(dwc);
1757*4882a593Smuzhiyun 	dwc3_free_scratch_buffers(dwc);
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	if (dwc->usb_psy)
1760*4882a593Smuzhiyun 		power_supply_put(dwc->usb_psy);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	return 0;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun #ifdef CONFIG_PM
dwc3_core_init_for_resume(struct dwc3 * dwc)1766*4882a593Smuzhiyun static int dwc3_core_init_for_resume(struct dwc3 *dwc)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun 	int ret;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	ret = reset_control_deassert(dwc->reset);
1771*4882a593Smuzhiyun 	if (ret)
1772*4882a593Smuzhiyun 		return ret;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1775*4882a593Smuzhiyun 	if (ret)
1776*4882a593Smuzhiyun 		goto assert_reset;
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	ret = dwc3_core_init(dwc);
1779*4882a593Smuzhiyun 	if (ret)
1780*4882a593Smuzhiyun 		goto disable_clks;
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	return 0;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun disable_clks:
1785*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1786*4882a593Smuzhiyun assert_reset:
1787*4882a593Smuzhiyun 	reset_control_assert(dwc->reset);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	return ret;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
dwc3_suspend_common(struct dwc3 * dwc,pm_message_t msg)1792*4882a593Smuzhiyun static int dwc3_suspend_common(struct dwc3 *dwc, pm_message_t msg)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	unsigned long	flags;
1795*4882a593Smuzhiyun 	u32 reg;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	switch (dwc->current_dr_role) {
1798*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_DEVICE:
1799*4882a593Smuzhiyun 		if (pm_runtime_suspended(dwc->dev))
1800*4882a593Smuzhiyun 			break;
1801*4882a593Smuzhiyun 		dwc3_gadget_suspend(dwc);
1802*4882a593Smuzhiyun 		synchronize_irq(dwc->irq_gadget);
1803*4882a593Smuzhiyun 		dwc3_core_exit(dwc);
1804*4882a593Smuzhiyun 		break;
1805*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_HOST:
1806*4882a593Smuzhiyun 		if (!PMSG_IS_AUTO(msg)) {
1807*4882a593Smuzhiyun 			dwc3_core_exit(dwc);
1808*4882a593Smuzhiyun 			break;
1809*4882a593Smuzhiyun 		}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 		/* Let controller to suspend HSPHY before PHY driver suspends */
1812*4882a593Smuzhiyun 		if (dwc->dis_u2_susphy_quirk ||
1813*4882a593Smuzhiyun 		    dwc->dis_enblslpm_quirk) {
1814*4882a593Smuzhiyun 			reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1815*4882a593Smuzhiyun 			reg |=  DWC3_GUSB2PHYCFG_ENBLSLPM |
1816*4882a593Smuzhiyun 				DWC3_GUSB2PHYCFG_SUSPHY;
1817*4882a593Smuzhiyun 			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 			/* Give some time for USB2 PHY to suspend */
1820*4882a593Smuzhiyun 			usleep_range(5000, 6000);
1821*4882a593Smuzhiyun 		}
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 		phy_pm_runtime_put_sync(dwc->usb2_generic_phy);
1824*4882a593Smuzhiyun 		phy_pm_runtime_put_sync(dwc->usb3_generic_phy);
1825*4882a593Smuzhiyun 		break;
1826*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_OTG:
1827*4882a593Smuzhiyun 		/* do nothing during runtime_suspend */
1828*4882a593Smuzhiyun 		if (PMSG_IS_AUTO(msg))
1829*4882a593Smuzhiyun 			break;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 		if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1832*4882a593Smuzhiyun 			spin_lock_irqsave(&dwc->lock, flags);
1833*4882a593Smuzhiyun 			dwc3_gadget_suspend(dwc);
1834*4882a593Smuzhiyun 			spin_unlock_irqrestore(&dwc->lock, flags);
1835*4882a593Smuzhiyun 			synchronize_irq(dwc->irq_gadget);
1836*4882a593Smuzhiyun 		}
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 		dwc3_otg_exit(dwc);
1839*4882a593Smuzhiyun 		dwc3_core_exit(dwc);
1840*4882a593Smuzhiyun 		break;
1841*4882a593Smuzhiyun 	default:
1842*4882a593Smuzhiyun 		if (!pm_runtime_suspended(dwc->dev))
1843*4882a593Smuzhiyun 			dwc3_core_exit(dwc);
1844*4882a593Smuzhiyun 		break;
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	return 0;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun 
dwc3_resume_common(struct dwc3 * dwc,pm_message_t msg)1850*4882a593Smuzhiyun static int dwc3_resume_common(struct dwc3 *dwc, pm_message_t msg)
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun 	unsigned long	flags;
1853*4882a593Smuzhiyun 	int		ret;
1854*4882a593Smuzhiyun 	u32		reg;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	switch (dwc->current_dr_role) {
1857*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_DEVICE:
1858*4882a593Smuzhiyun 		ret = dwc3_core_init_for_resume(dwc);
1859*4882a593Smuzhiyun 		if (ret)
1860*4882a593Smuzhiyun 			return ret;
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 		dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1863*4882a593Smuzhiyun 		dwc3_gadget_resume(dwc);
1864*4882a593Smuzhiyun 		break;
1865*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_HOST:
1866*4882a593Smuzhiyun 		if (!PMSG_IS_AUTO(msg)) {
1867*4882a593Smuzhiyun 			ret = dwc3_core_init_for_resume(dwc);
1868*4882a593Smuzhiyun 			if (ret)
1869*4882a593Smuzhiyun 				return ret;
1870*4882a593Smuzhiyun 			dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1871*4882a593Smuzhiyun 			break;
1872*4882a593Smuzhiyun 		}
1873*4882a593Smuzhiyun 		/* Restore GUSB2PHYCFG bits that were modified in suspend */
1874*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1875*4882a593Smuzhiyun 		if (dwc->dis_u2_susphy_quirk)
1876*4882a593Smuzhiyun 			reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 		if (dwc->dis_enblslpm_quirk)
1879*4882a593Smuzhiyun 			reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 		phy_pm_runtime_get_sync(dwc->usb2_generic_phy);
1884*4882a593Smuzhiyun 		phy_pm_runtime_get_sync(dwc->usb3_generic_phy);
1885*4882a593Smuzhiyun 		break;
1886*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_OTG:
1887*4882a593Smuzhiyun 		/* nothing to do on runtime_resume */
1888*4882a593Smuzhiyun 		if (PMSG_IS_AUTO(msg))
1889*4882a593Smuzhiyun 			break;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 		ret = dwc3_core_init_for_resume(dwc);
1892*4882a593Smuzhiyun 		if (ret)
1893*4882a593Smuzhiyun 			return ret;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 		dwc3_set_prtcap(dwc, dwc->current_dr_role);
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 		dwc3_otg_init(dwc);
1898*4882a593Smuzhiyun 		if (dwc->current_otg_role == DWC3_OTG_ROLE_HOST) {
1899*4882a593Smuzhiyun 			dwc3_otg_host_init(dwc);
1900*4882a593Smuzhiyun 		} else if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1901*4882a593Smuzhiyun 			spin_lock_irqsave(&dwc->lock, flags);
1902*4882a593Smuzhiyun 			dwc3_gadget_resume(dwc);
1903*4882a593Smuzhiyun 			spin_unlock_irqrestore(&dwc->lock, flags);
1904*4882a593Smuzhiyun 		}
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 		break;
1907*4882a593Smuzhiyun 	default:
1908*4882a593Smuzhiyun 		ret = dwc3_core_init_for_resume(dwc);
1909*4882a593Smuzhiyun 		if (ret)
1910*4882a593Smuzhiyun 			return ret;
1911*4882a593Smuzhiyun 		break;
1912*4882a593Smuzhiyun 	}
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	return 0;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun 
dwc3_runtime_checks(struct dwc3 * dwc)1917*4882a593Smuzhiyun static int dwc3_runtime_checks(struct dwc3 *dwc)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun 	switch (dwc->current_dr_role) {
1920*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_DEVICE:
1921*4882a593Smuzhiyun 		if (dwc->connected)
1922*4882a593Smuzhiyun 			return -EBUSY;
1923*4882a593Smuzhiyun 		break;
1924*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_HOST:
1925*4882a593Smuzhiyun 	default:
1926*4882a593Smuzhiyun 		/* do nothing */
1927*4882a593Smuzhiyun 		break;
1928*4882a593Smuzhiyun 	}
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	return 0;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun 
dwc3_runtime_suspend(struct device * dev)1933*4882a593Smuzhiyun static int dwc3_runtime_suspend(struct device *dev)
1934*4882a593Smuzhiyun {
1935*4882a593Smuzhiyun 	struct dwc3     *dwc = dev_get_drvdata(dev);
1936*4882a593Smuzhiyun 	int		ret;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	if (dwc3_runtime_checks(dwc))
1939*4882a593Smuzhiyun 		return -EBUSY;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	ret = dwc3_suspend_common(dwc, PMSG_AUTO_SUSPEND);
1942*4882a593Smuzhiyun 	if (ret)
1943*4882a593Smuzhiyun 		return ret;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	device_init_wakeup(dev, false);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	return 0;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun 
dwc3_runtime_resume(struct device * dev)1950*4882a593Smuzhiyun static int dwc3_runtime_resume(struct device *dev)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun 	struct dwc3     *dwc = dev_get_drvdata(dev);
1953*4882a593Smuzhiyun 	int		ret;
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	device_init_wakeup(dev, true);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	ret = dwc3_resume_common(dwc, PMSG_AUTO_RESUME);
1958*4882a593Smuzhiyun 	if (ret)
1959*4882a593Smuzhiyun 		return ret;
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	switch (dwc->current_dr_role) {
1962*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_DEVICE:
1963*4882a593Smuzhiyun 		dwc3_gadget_process_pending_events(dwc);
1964*4882a593Smuzhiyun 		break;
1965*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_HOST:
1966*4882a593Smuzhiyun 	default:
1967*4882a593Smuzhiyun 		/* do nothing */
1968*4882a593Smuzhiyun 		break;
1969*4882a593Smuzhiyun 	}
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev);
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	return 0;
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun 
dwc3_runtime_idle(struct device * dev)1976*4882a593Smuzhiyun static int dwc3_runtime_idle(struct device *dev)
1977*4882a593Smuzhiyun {
1978*4882a593Smuzhiyun 	struct dwc3     *dwc = dev_get_drvdata(dev);
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	switch (dwc->current_dr_role) {
1981*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_DEVICE:
1982*4882a593Smuzhiyun 		if (dwc3_runtime_checks(dwc))
1983*4882a593Smuzhiyun 			return -EBUSY;
1984*4882a593Smuzhiyun 		break;
1985*4882a593Smuzhiyun 	case DWC3_GCTL_PRTCAP_HOST:
1986*4882a593Smuzhiyun 	default:
1987*4882a593Smuzhiyun 		/* do nothing */
1988*4882a593Smuzhiyun 		break;
1989*4882a593Smuzhiyun 	}
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev);
1992*4882a593Smuzhiyun 	pm_runtime_autosuspend(dev);
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	return 0;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun #endif /* CONFIG_PM */
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dwc3_suspend(struct device * dev)1999*4882a593Smuzhiyun static int dwc3_suspend(struct device *dev)
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun 	struct dwc3	*dwc = dev_get_drvdata(dev);
2002*4882a593Smuzhiyun 	int		ret;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	if (pm_runtime_suspended(dwc->dev))
2005*4882a593Smuzhiyun 		return 0;
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	ret = dwc3_suspend_common(dwc, PMSG_SUSPEND);
2008*4882a593Smuzhiyun 	if (ret)
2009*4882a593Smuzhiyun 		return ret;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(dev);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	return 0;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun 
dwc3_resume(struct device * dev)2016*4882a593Smuzhiyun static int dwc3_resume(struct device *dev)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun 	struct dwc3	*dwc = dev_get_drvdata(dev);
2019*4882a593Smuzhiyun 	int		ret;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	if (pm_runtime_suspended(dwc->dev))
2022*4882a593Smuzhiyun 		return 0;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	ret = dwc3_resume_common(dwc, PMSG_RESUME);
2027*4882a593Smuzhiyun 	if (ret)
2028*4882a593Smuzhiyun 		return ret;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	pm_runtime_disable(dev);
2031*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
2032*4882a593Smuzhiyun 	pm_runtime_enable(dev);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	return 0;
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun 
dwc3_complete(struct device * dev)2037*4882a593Smuzhiyun static void dwc3_complete(struct device *dev)
2038*4882a593Smuzhiyun {
2039*4882a593Smuzhiyun 	struct dwc3	*dwc = dev_get_drvdata(dev);
2040*4882a593Smuzhiyun 	u32		reg;
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_HOST &&
2043*4882a593Smuzhiyun 			dwc->dis_split_quirk) {
2044*4882a593Smuzhiyun 		reg = dwc3_readl(dwc->regs, DWC3_GUCTL3);
2045*4882a593Smuzhiyun 		reg |= DWC3_GUCTL3_SPLITDISABLE;
2046*4882a593Smuzhiyun 		dwc3_writel(dwc->regs, DWC3_GUCTL3, reg);
2047*4882a593Smuzhiyun 	}
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun #else
2050*4882a593Smuzhiyun #define dwc3_complete NULL
2051*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun static const struct dev_pm_ops dwc3_dev_pm_ops = {
2054*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
2055*4882a593Smuzhiyun 	.complete = dwc3_complete,
2056*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
2057*4882a593Smuzhiyun 			dwc3_runtime_idle)
2058*4882a593Smuzhiyun };
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun #ifdef CONFIG_OF
2061*4882a593Smuzhiyun static const struct of_device_id of_dwc3_match[] = {
2062*4882a593Smuzhiyun 	{
2063*4882a593Smuzhiyun 		.compatible = "snps,dwc3"
2064*4882a593Smuzhiyun 	},
2065*4882a593Smuzhiyun 	{
2066*4882a593Smuzhiyun 		.compatible = "synopsys,dwc3"
2067*4882a593Smuzhiyun 	},
2068*4882a593Smuzhiyun 	{ },
2069*4882a593Smuzhiyun };
2070*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_dwc3_match);
2071*4882a593Smuzhiyun #endif
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun #ifdef CONFIG_ACPI
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun #define ACPI_ID_INTEL_BSW	"808622B7"
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun static const struct acpi_device_id dwc3_acpi_match[] = {
2078*4882a593Smuzhiyun 	{ ACPI_ID_INTEL_BSW, 0 },
2079*4882a593Smuzhiyun 	{ },
2080*4882a593Smuzhiyun };
2081*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
2082*4882a593Smuzhiyun #endif
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun static struct platform_driver dwc3_driver = {
2085*4882a593Smuzhiyun 	.probe		= dwc3_probe,
2086*4882a593Smuzhiyun 	.remove		= dwc3_remove,
2087*4882a593Smuzhiyun 	.driver		= {
2088*4882a593Smuzhiyun 		.name	= "dwc3",
2089*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(of_dwc3_match),
2090*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(dwc3_acpi_match),
2091*4882a593Smuzhiyun 		.pm	= &dwc3_dev_pm_ops,
2092*4882a593Smuzhiyun 	},
2093*4882a593Smuzhiyun };
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun module_platform_driver(dwc3_driver);
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun MODULE_ALIAS("platform:dwc3");
2098*4882a593Smuzhiyun MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
2099*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2100*4882a593Smuzhiyun MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");
2101