xref: /OK3568_Linux_fs/kernel/drivers/usb/dwc2/params.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2004-2016 Synopsys, Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
6*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
7*4882a593Smuzhiyun  * are met:
8*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun  *    notice, this list of conditions, and the following disclaimer,
10*4882a593Smuzhiyun  *    without modification.
11*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
12*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in the
13*4882a593Smuzhiyun  *    documentation and/or other materials provided with the distribution.
14*4882a593Smuzhiyun  * 3. The names of the above-listed copyright holders may not be used
15*4882a593Smuzhiyun  *    to endorse or promote products derived from this software without
16*4882a593Smuzhiyun  *    specific prior written permission.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun  * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun  * Foundation; either version 2 of the License, or (at your option) any
21*4882a593Smuzhiyun  * later version.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
24*4882a593Smuzhiyun  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25*4882a593Smuzhiyun  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26*4882a593Smuzhiyun  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
27*4882a593Smuzhiyun  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28*4882a593Smuzhiyun  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29*4882a593Smuzhiyun  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
30*4882a593Smuzhiyun  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
31*4882a593Smuzhiyun  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
32*4882a593Smuzhiyun  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
33*4882a593Smuzhiyun  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <linux/kernel.h>
37*4882a593Smuzhiyun #include <linux/module.h>
38*4882a593Smuzhiyun #include <linux/of_device.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include "core.h"
41*4882a593Smuzhiyun 
dwc2_set_bcm_params(struct dwc2_hsotg * hsotg)42*4882a593Smuzhiyun static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	p->host_rx_fifo_size = 774;
47*4882a593Smuzhiyun 	p->max_transfer_size = 65535;
48*4882a593Smuzhiyun 	p->max_packet_count = 511;
49*4882a593Smuzhiyun 	p->ahbcfg = 0x10;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
dwc2_set_his_params(struct dwc2_hsotg * hsotg)52*4882a593Smuzhiyun static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
57*4882a593Smuzhiyun 	p->speed = DWC2_SPEED_PARAM_HIGH;
58*4882a593Smuzhiyun 	p->host_rx_fifo_size = 512;
59*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 512;
60*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 512;
61*4882a593Smuzhiyun 	p->max_transfer_size = 65535;
62*4882a593Smuzhiyun 	p->max_packet_count = 511;
63*4882a593Smuzhiyun 	p->host_channels = 16;
64*4882a593Smuzhiyun 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
65*4882a593Smuzhiyun 	p->phy_utmi_width = 8;
66*4882a593Smuzhiyun 	p->i2c_enable = false;
67*4882a593Smuzhiyun 	p->reload_ctl = false;
68*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
69*4882a593Smuzhiyun 		GAHBCFG_HBSTLEN_SHIFT;
70*4882a593Smuzhiyun 	p->change_speed_quirk = true;
71*4882a593Smuzhiyun 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
dwc2_set_s3c6400_params(struct dwc2_hsotg * hsotg)74*4882a593Smuzhiyun static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
79*4882a593Smuzhiyun 	p->phy_utmi_width = 8;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
dwc2_set_rk_params(struct dwc2_hsotg * hsotg)82*4882a593Smuzhiyun static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
87*4882a593Smuzhiyun 	p->host_rx_fifo_size = 525;
88*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 128;
89*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 256;
90*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
91*4882a593Smuzhiyun 		GAHBCFG_HBSTLEN_SHIFT;
92*4882a593Smuzhiyun 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
93*4882a593Smuzhiyun 	p->lpm = false;
94*4882a593Smuzhiyun 	p->g_dma_desc = false;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
dwc2_set_ltq_params(struct dwc2_hsotg * hsotg)97*4882a593Smuzhiyun static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	p->otg_cap = 2;
102*4882a593Smuzhiyun 	p->host_rx_fifo_size = 288;
103*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 128;
104*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 96;
105*4882a593Smuzhiyun 	p->max_transfer_size = 65535;
106*4882a593Smuzhiyun 	p->max_packet_count = 511;
107*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
108*4882a593Smuzhiyun 		GAHBCFG_HBSTLEN_SHIFT;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
dwc2_set_amlogic_params(struct dwc2_hsotg * hsotg)111*4882a593Smuzhiyun static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
116*4882a593Smuzhiyun 	p->speed = DWC2_SPEED_PARAM_HIGH;
117*4882a593Smuzhiyun 	p->host_rx_fifo_size = 512;
118*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 500;
119*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 500;
120*4882a593Smuzhiyun 	p->host_channels = 16;
121*4882a593Smuzhiyun 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
122*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
123*4882a593Smuzhiyun 		GAHBCFG_HBSTLEN_SHIFT;
124*4882a593Smuzhiyun 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
dwc2_set_amlogic_g12a_params(struct dwc2_hsotg * hsotg)127*4882a593Smuzhiyun static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	p->lpm = false;
132*4882a593Smuzhiyun 	p->lpm_clock_gating = false;
133*4882a593Smuzhiyun 	p->besl = false;
134*4882a593Smuzhiyun 	p->hird_threshold_en = false;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
dwc2_set_amcc_params(struct dwc2_hsotg * hsotg)137*4882a593Smuzhiyun static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg * hsotg)144*4882a593Smuzhiyun static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
149*4882a593Smuzhiyun 	p->speed = DWC2_SPEED_PARAM_FULL;
150*4882a593Smuzhiyun 	p->host_rx_fifo_size = 128;
151*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 96;
152*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 96;
153*4882a593Smuzhiyun 	p->max_packet_count = 256;
154*4882a593Smuzhiyun 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
155*4882a593Smuzhiyun 	p->i2c_enable = false;
156*4882a593Smuzhiyun 	p->activate_stm_fs_transceiver = true;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg * hsotg)159*4882a593Smuzhiyun static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	p->host_rx_fifo_size = 622;
164*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 128;
165*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 256;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg * hsotg)168*4882a593Smuzhiyun static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
173*4882a593Smuzhiyun 	p->speed = DWC2_SPEED_PARAM_FULL;
174*4882a593Smuzhiyun 	p->host_rx_fifo_size = 128;
175*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 96;
176*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 96;
177*4882a593Smuzhiyun 	p->max_packet_count = 256;
178*4882a593Smuzhiyun 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
179*4882a593Smuzhiyun 	p->i2c_enable = false;
180*4882a593Smuzhiyun 	p->activate_stm_fs_transceiver = true;
181*4882a593Smuzhiyun 	p->activate_stm_id_vb_detection = true;
182*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
183*4882a593Smuzhiyun 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
184*4882a593Smuzhiyun 	p->host_support_fs_ls_low_power = true;
185*4882a593Smuzhiyun 	p->host_ls_low_power_phy_clk = true;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg * hsotg)188*4882a593Smuzhiyun static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
193*4882a593Smuzhiyun 	p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
194*4882a593Smuzhiyun 	p->host_rx_fifo_size = 440;
195*4882a593Smuzhiyun 	p->host_nperio_tx_fifo_size = 256;
196*4882a593Smuzhiyun 	p->host_perio_tx_fifo_size = 256;
197*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
198*4882a593Smuzhiyun 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
199*4882a593Smuzhiyun 	p->lpm = false;
200*4882a593Smuzhiyun 	p->lpm_clock_gating = false;
201*4882a593Smuzhiyun 	p->besl = false;
202*4882a593Smuzhiyun 	p->hird_threshold_en = false;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun const struct of_device_id dwc2_of_match_table[] = {
206*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
207*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
208*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
209*4882a593Smuzhiyun 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
210*4882a593Smuzhiyun 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
211*4882a593Smuzhiyun 	{ .compatible = "snps,dwc2" },
212*4882a593Smuzhiyun 	{ .compatible = "samsung,s3c6400-hsotg",
213*4882a593Smuzhiyun 	  .data = dwc2_set_s3c6400_params },
214*4882a593Smuzhiyun 	{ .compatible = "amlogic,meson8-usb",
215*4882a593Smuzhiyun 	  .data = dwc2_set_amlogic_params },
216*4882a593Smuzhiyun 	{ .compatible = "amlogic,meson8b-usb",
217*4882a593Smuzhiyun 	  .data = dwc2_set_amlogic_params },
218*4882a593Smuzhiyun 	{ .compatible = "amlogic,meson-gxbb-usb",
219*4882a593Smuzhiyun 	  .data = dwc2_set_amlogic_params },
220*4882a593Smuzhiyun 	{ .compatible = "amlogic,meson-g12a-usb",
221*4882a593Smuzhiyun 	  .data = dwc2_set_amlogic_g12a_params },
222*4882a593Smuzhiyun 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
223*4882a593Smuzhiyun 	{ .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
224*4882a593Smuzhiyun 	{ .compatible = "st,stm32f4x9-fsotg",
225*4882a593Smuzhiyun 	  .data = dwc2_set_stm32f4x9_fsotg_params },
226*4882a593Smuzhiyun 	{ .compatible = "st,stm32f4x9-hsotg" },
227*4882a593Smuzhiyun 	{ .compatible = "st,stm32f7-hsotg",
228*4882a593Smuzhiyun 	  .data = dwc2_set_stm32f7_hsotg_params },
229*4882a593Smuzhiyun 	{ .compatible = "st,stm32mp15-fsotg",
230*4882a593Smuzhiyun 	  .data = dwc2_set_stm32mp15_fsotg_params },
231*4882a593Smuzhiyun 	{ .compatible = "st,stm32mp15-hsotg",
232*4882a593Smuzhiyun 	  .data = dwc2_set_stm32mp15_hsotg_params },
233*4882a593Smuzhiyun 	{},
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
236*4882a593Smuzhiyun 
dwc2_set_param_otg_cap(struct dwc2_hsotg * hsotg)237*4882a593Smuzhiyun static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	u8 val;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	switch (hsotg->hw_params.op_mode) {
242*4882a593Smuzhiyun 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
243*4882a593Smuzhiyun 		val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
246*4882a593Smuzhiyun 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
247*4882a593Smuzhiyun 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
248*4882a593Smuzhiyun 		val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
249*4882a593Smuzhiyun 		break;
250*4882a593Smuzhiyun 	default:
251*4882a593Smuzhiyun 		val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	hsotg->params.otg_cap = val;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
dwc2_set_param_phy_type(struct dwc2_hsotg * hsotg)258*4882a593Smuzhiyun static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	int val;
261*4882a593Smuzhiyun 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	val = DWC2_PHY_TYPE_PARAM_FS;
264*4882a593Smuzhiyun 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
265*4882a593Smuzhiyun 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
266*4882a593Smuzhiyun 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
267*4882a593Smuzhiyun 			val = DWC2_PHY_TYPE_PARAM_UTMI;
268*4882a593Smuzhiyun 		else
269*4882a593Smuzhiyun 			val = DWC2_PHY_TYPE_PARAM_ULPI;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (dwc2_is_fs_iot(hsotg))
273*4882a593Smuzhiyun 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	hsotg->params.phy_type = val;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
dwc2_set_param_speed(struct dwc2_hsotg * hsotg)278*4882a593Smuzhiyun static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	int val;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
283*4882a593Smuzhiyun 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (dwc2_is_fs_iot(hsotg))
286*4882a593Smuzhiyun 		val = DWC2_SPEED_PARAM_FULL;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (dwc2_is_hs_iot(hsotg))
289*4882a593Smuzhiyun 		val = DWC2_SPEED_PARAM_HIGH;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	hsotg->params.speed = val;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
dwc2_set_param_phy_utmi_width(struct dwc2_hsotg * hsotg)294*4882a593Smuzhiyun static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	int val;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	val = (hsotg->hw_params.utmi_phy_data_width ==
299*4882a593Smuzhiyun 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if (hsotg->phy) {
302*4882a593Smuzhiyun 		/*
303*4882a593Smuzhiyun 		 * If using the generic PHY framework, check if the PHY bus
304*4882a593Smuzhiyun 		 * width is 8-bit and set the phyif appropriately.
305*4882a593Smuzhiyun 		 */
306*4882a593Smuzhiyun 		if (phy_get_bus_width(hsotg->phy) == 8)
307*4882a593Smuzhiyun 			val = 8;
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	hsotg->params.phy_utmi_width = val;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg * hsotg)313*4882a593Smuzhiyun static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
316*4882a593Smuzhiyun 	int depth_average;
317*4882a593Smuzhiyun 	int fifo_count;
318*4882a593Smuzhiyun 	int i;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
323*4882a593Smuzhiyun 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
324*4882a593Smuzhiyun 	for (i = 1; i <= fifo_count; i++)
325*4882a593Smuzhiyun 		p->g_tx_fifo_size[i] = depth_average;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
dwc2_set_param_power_down(struct dwc2_hsotg * hsotg)328*4882a593Smuzhiyun static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	int val;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (hsotg->hw_params.hibernation)
333*4882a593Smuzhiyun 		val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
334*4882a593Smuzhiyun 	else if (hsotg->hw_params.power_optimized)
335*4882a593Smuzhiyun 		val = DWC2_POWER_DOWN_PARAM_PARTIAL;
336*4882a593Smuzhiyun 	else
337*4882a593Smuzhiyun 		val = DWC2_POWER_DOWN_PARAM_NONE;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	hsotg->params.power_down = val;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
dwc2_set_param_lpm(struct dwc2_hsotg * hsotg)342*4882a593Smuzhiyun static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	p->lpm = hsotg->hw_params.lpm_mode;
347*4882a593Smuzhiyun 	if (p->lpm) {
348*4882a593Smuzhiyun 		p->lpm_clock_gating = true;
349*4882a593Smuzhiyun 		p->besl = true;
350*4882a593Smuzhiyun 		p->hird_threshold_en = true;
351*4882a593Smuzhiyun 		p->hird_threshold = 4;
352*4882a593Smuzhiyun 	} else {
353*4882a593Smuzhiyun 		p->lpm_clock_gating = false;
354*4882a593Smuzhiyun 		p->besl = false;
355*4882a593Smuzhiyun 		p->hird_threshold_en = false;
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /**
360*4882a593Smuzhiyun  * dwc2_set_default_params() - Set all core parameters to their
361*4882a593Smuzhiyun  * auto-detected default values.
362*4882a593Smuzhiyun  *
363*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
364*4882a593Smuzhiyun  *
365*4882a593Smuzhiyun  */
dwc2_set_default_params(struct dwc2_hsotg * hsotg)366*4882a593Smuzhiyun static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct dwc2_hw_params *hw = &hsotg->hw_params;
369*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
370*4882a593Smuzhiyun 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	dwc2_set_param_otg_cap(hsotg);
373*4882a593Smuzhiyun 	dwc2_set_param_phy_type(hsotg);
374*4882a593Smuzhiyun 	dwc2_set_param_speed(hsotg);
375*4882a593Smuzhiyun 	dwc2_set_param_phy_utmi_width(hsotg);
376*4882a593Smuzhiyun 	dwc2_set_param_power_down(hsotg);
377*4882a593Smuzhiyun 	dwc2_set_param_lpm(hsotg);
378*4882a593Smuzhiyun 	p->phy_ulpi_ddr = false;
379*4882a593Smuzhiyun 	p->phy_ulpi_ext_vbus = false;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
382*4882a593Smuzhiyun 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
383*4882a593Smuzhiyun 	p->i2c_enable = hw->i2c_enable;
384*4882a593Smuzhiyun 	p->acg_enable = hw->acg_enable;
385*4882a593Smuzhiyun 	p->ulpi_fs_ls = false;
386*4882a593Smuzhiyun 	p->ts_dline = false;
387*4882a593Smuzhiyun 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
388*4882a593Smuzhiyun 	p->uframe_sched = true;
389*4882a593Smuzhiyun 	p->external_id_pin_ctl = false;
390*4882a593Smuzhiyun 	p->ipg_isoc_en = false;
391*4882a593Smuzhiyun 	p->service_interval = false;
392*4882a593Smuzhiyun 	p->max_packet_count = hw->max_packet_count;
393*4882a593Smuzhiyun 	p->max_transfer_size = hw->max_transfer_size;
394*4882a593Smuzhiyun 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
395*4882a593Smuzhiyun 	p->ref_clk_per = 33333;
396*4882a593Smuzhiyun 	p->sof_cnt_wkup_alert = 100;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
399*4882a593Smuzhiyun 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
400*4882a593Smuzhiyun 		p->host_dma = dma_capable;
401*4882a593Smuzhiyun 		p->dma_desc_enable = false;
402*4882a593Smuzhiyun 		p->dma_desc_fs_enable = false;
403*4882a593Smuzhiyun 		p->host_support_fs_ls_low_power = false;
404*4882a593Smuzhiyun 		p->host_ls_low_power_phy_clk = false;
405*4882a593Smuzhiyun 		p->host_channels = hw->host_channels;
406*4882a593Smuzhiyun 		p->host_rx_fifo_size = hw->rx_fifo_size;
407*4882a593Smuzhiyun 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
408*4882a593Smuzhiyun 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
412*4882a593Smuzhiyun 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
413*4882a593Smuzhiyun 		p->g_dma = dma_capable;
414*4882a593Smuzhiyun 		p->g_dma_desc = hw->dma_desc_enable;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		/*
417*4882a593Smuzhiyun 		 * The values for g_rx_fifo_size (2048) and
418*4882a593Smuzhiyun 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
419*4882a593Smuzhiyun 		 * gadget driver. These defaults have been hard-coded
420*4882a593Smuzhiyun 		 * for some time so many platforms depend on these
421*4882a593Smuzhiyun 		 * values. Leave them as defaults for now and only
422*4882a593Smuzhiyun 		 * auto-detect if the hardware does not support the
423*4882a593Smuzhiyun 		 * default.
424*4882a593Smuzhiyun 		 */
425*4882a593Smuzhiyun 		p->g_rx_fifo_size = 2048;
426*4882a593Smuzhiyun 		p->g_np_tx_fifo_size = 1024;
427*4882a593Smuzhiyun 		dwc2_set_param_tx_fifo_sizes(hsotg);
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /**
432*4882a593Smuzhiyun  * dwc2_get_device_properties() - Read in device properties.
433*4882a593Smuzhiyun  *
434*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
435*4882a593Smuzhiyun  *
436*4882a593Smuzhiyun  * Read in the device properties and adjust core parameters if needed.
437*4882a593Smuzhiyun  */
dwc2_get_device_properties(struct dwc2_hsotg * hsotg)438*4882a593Smuzhiyun static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
441*4882a593Smuzhiyun 	int num;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
444*4882a593Smuzhiyun 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
445*4882a593Smuzhiyun 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
446*4882a593Smuzhiyun 					 &p->g_rx_fifo_size);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
449*4882a593Smuzhiyun 					 &p->g_np_tx_fifo_size);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
452*4882a593Smuzhiyun 		if (num > 0) {
453*4882a593Smuzhiyun 			num = min(num, 15);
454*4882a593Smuzhiyun 			memset(p->g_tx_fifo_size, 0,
455*4882a593Smuzhiyun 			       sizeof(p->g_tx_fifo_size));
456*4882a593Smuzhiyun 			device_property_read_u32_array(hsotg->dev,
457*4882a593Smuzhiyun 						       "g-tx-fifo-size",
458*4882a593Smuzhiyun 						       &p->g_tx_fifo_size[1],
459*4882a593Smuzhiyun 						       num);
460*4882a593Smuzhiyun 		}
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
464*4882a593Smuzhiyun 		p->oc_disable = true;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
dwc2_check_param_otg_cap(struct dwc2_hsotg * hsotg)467*4882a593Smuzhiyun static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	int valid = 1;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	switch (hsotg->params.otg_cap) {
472*4882a593Smuzhiyun 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
473*4882a593Smuzhiyun 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
474*4882a593Smuzhiyun 			valid = 0;
475*4882a593Smuzhiyun 		break;
476*4882a593Smuzhiyun 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
477*4882a593Smuzhiyun 		switch (hsotg->hw_params.op_mode) {
478*4882a593Smuzhiyun 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
479*4882a593Smuzhiyun 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
480*4882a593Smuzhiyun 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
481*4882a593Smuzhiyun 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
482*4882a593Smuzhiyun 			break;
483*4882a593Smuzhiyun 		default:
484*4882a593Smuzhiyun 			valid = 0;
485*4882a593Smuzhiyun 			break;
486*4882a593Smuzhiyun 		}
487*4882a593Smuzhiyun 		break;
488*4882a593Smuzhiyun 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
489*4882a593Smuzhiyun 		/* always valid */
490*4882a593Smuzhiyun 		break;
491*4882a593Smuzhiyun 	default:
492*4882a593Smuzhiyun 		valid = 0;
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (!valid)
497*4882a593Smuzhiyun 		dwc2_set_param_otg_cap(hsotg);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
dwc2_check_param_phy_type(struct dwc2_hsotg * hsotg)500*4882a593Smuzhiyun static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	int valid = 0;
503*4882a593Smuzhiyun 	u32 hs_phy_type;
504*4882a593Smuzhiyun 	u32 fs_phy_type;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	hs_phy_type = hsotg->hw_params.hs_phy_type;
507*4882a593Smuzhiyun 	fs_phy_type = hsotg->hw_params.fs_phy_type;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	switch (hsotg->params.phy_type) {
510*4882a593Smuzhiyun 	case DWC2_PHY_TYPE_PARAM_FS:
511*4882a593Smuzhiyun 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
512*4882a593Smuzhiyun 			valid = 1;
513*4882a593Smuzhiyun 		break;
514*4882a593Smuzhiyun 	case DWC2_PHY_TYPE_PARAM_UTMI:
515*4882a593Smuzhiyun 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
516*4882a593Smuzhiyun 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
517*4882a593Smuzhiyun 			valid = 1;
518*4882a593Smuzhiyun 		break;
519*4882a593Smuzhiyun 	case DWC2_PHY_TYPE_PARAM_ULPI:
520*4882a593Smuzhiyun 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
521*4882a593Smuzhiyun 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
522*4882a593Smuzhiyun 			valid = 1;
523*4882a593Smuzhiyun 		break;
524*4882a593Smuzhiyun 	default:
525*4882a593Smuzhiyun 		break;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (!valid)
529*4882a593Smuzhiyun 		dwc2_set_param_phy_type(hsotg);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
dwc2_check_param_speed(struct dwc2_hsotg * hsotg)532*4882a593Smuzhiyun static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	int valid = 1;
535*4882a593Smuzhiyun 	int phy_type = hsotg->params.phy_type;
536*4882a593Smuzhiyun 	int speed = hsotg->params.speed;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	switch (speed) {
539*4882a593Smuzhiyun 	case DWC2_SPEED_PARAM_HIGH:
540*4882a593Smuzhiyun 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
541*4882a593Smuzhiyun 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
542*4882a593Smuzhiyun 			valid = 0;
543*4882a593Smuzhiyun 		break;
544*4882a593Smuzhiyun 	case DWC2_SPEED_PARAM_FULL:
545*4882a593Smuzhiyun 	case DWC2_SPEED_PARAM_LOW:
546*4882a593Smuzhiyun 		break;
547*4882a593Smuzhiyun 	default:
548*4882a593Smuzhiyun 		valid = 0;
549*4882a593Smuzhiyun 		break;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (!valid)
553*4882a593Smuzhiyun 		dwc2_set_param_speed(hsotg);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
dwc2_check_param_phy_utmi_width(struct dwc2_hsotg * hsotg)556*4882a593Smuzhiyun static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	int valid = 0;
559*4882a593Smuzhiyun 	int param = hsotg->params.phy_utmi_width;
560*4882a593Smuzhiyun 	int width = hsotg->hw_params.utmi_phy_data_width;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	switch (width) {
563*4882a593Smuzhiyun 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
564*4882a593Smuzhiyun 		valid = (param == 8);
565*4882a593Smuzhiyun 		break;
566*4882a593Smuzhiyun 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
567*4882a593Smuzhiyun 		valid = (param == 16);
568*4882a593Smuzhiyun 		break;
569*4882a593Smuzhiyun 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
570*4882a593Smuzhiyun 		valid = (param == 8 || param == 16);
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (!valid)
575*4882a593Smuzhiyun 		dwc2_set_param_phy_utmi_width(hsotg);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
dwc2_check_param_power_down(struct dwc2_hsotg * hsotg)578*4882a593Smuzhiyun static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	int param = hsotg->params.power_down;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	switch (param) {
583*4882a593Smuzhiyun 	case DWC2_POWER_DOWN_PARAM_NONE:
584*4882a593Smuzhiyun 		break;
585*4882a593Smuzhiyun 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
586*4882a593Smuzhiyun 		if (hsotg->hw_params.power_optimized)
587*4882a593Smuzhiyun 			break;
588*4882a593Smuzhiyun 		dev_dbg(hsotg->dev,
589*4882a593Smuzhiyun 			"Partial power down isn't supported by HW\n");
590*4882a593Smuzhiyun 		param = DWC2_POWER_DOWN_PARAM_NONE;
591*4882a593Smuzhiyun 		break;
592*4882a593Smuzhiyun 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
593*4882a593Smuzhiyun 		if (hsotg->hw_params.hibernation)
594*4882a593Smuzhiyun 			break;
595*4882a593Smuzhiyun 		dev_dbg(hsotg->dev,
596*4882a593Smuzhiyun 			"Hibernation isn't supported by HW\n");
597*4882a593Smuzhiyun 		param = DWC2_POWER_DOWN_PARAM_NONE;
598*4882a593Smuzhiyun 		break;
599*4882a593Smuzhiyun 	default:
600*4882a593Smuzhiyun 		dev_err(hsotg->dev,
601*4882a593Smuzhiyun 			"%s: Invalid parameter power_down=%d\n",
602*4882a593Smuzhiyun 			__func__, param);
603*4882a593Smuzhiyun 		param = DWC2_POWER_DOWN_PARAM_NONE;
604*4882a593Smuzhiyun 		break;
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	hsotg->params.power_down = param;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg * hsotg)610*4882a593Smuzhiyun static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	int fifo_count;
613*4882a593Smuzhiyun 	int fifo;
614*4882a593Smuzhiyun 	int min;
615*4882a593Smuzhiyun 	u32 total = 0;
616*4882a593Smuzhiyun 	u32 dptxfszn;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
619*4882a593Smuzhiyun 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	for (fifo = 1; fifo <= fifo_count; fifo++)
622*4882a593Smuzhiyun 		total += hsotg->params.g_tx_fifo_size[fifo];
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
625*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
626*4882a593Smuzhiyun 			 __func__);
627*4882a593Smuzhiyun 		dwc2_set_param_tx_fifo_sizes(hsotg);
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	for (fifo = 1; fifo <= fifo_count; fifo++) {
631*4882a593Smuzhiyun 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
634*4882a593Smuzhiyun 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
635*4882a593Smuzhiyun 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
636*4882a593Smuzhiyun 				 __func__, fifo,
637*4882a593Smuzhiyun 				 hsotg->params.g_tx_fifo_size[fifo]);
638*4882a593Smuzhiyun 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
639*4882a593Smuzhiyun 		}
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun #define CHECK_RANGE(_param, _min, _max, _def) do {			\
644*4882a593Smuzhiyun 		if ((int)(hsotg->params._param) < (_min) ||		\
645*4882a593Smuzhiyun 		    (hsotg->params._param) > (_max)) {			\
646*4882a593Smuzhiyun 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
647*4882a593Smuzhiyun 				 __func__, #_param, hsotg->params._param); \
648*4882a593Smuzhiyun 			hsotg->params._param = (_def);			\
649*4882a593Smuzhiyun 		}							\
650*4882a593Smuzhiyun 	} while (0)
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun #define CHECK_BOOL(_param, _check) do {					\
653*4882a593Smuzhiyun 		if (hsotg->params._param && !(_check)) {		\
654*4882a593Smuzhiyun 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
655*4882a593Smuzhiyun 				 __func__, #_param, hsotg->params._param); \
656*4882a593Smuzhiyun 			hsotg->params._param = false;			\
657*4882a593Smuzhiyun 		}							\
658*4882a593Smuzhiyun 	} while (0)
659*4882a593Smuzhiyun 
dwc2_check_params(struct dwc2_hsotg * hsotg)660*4882a593Smuzhiyun static void dwc2_check_params(struct dwc2_hsotg *hsotg)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	struct dwc2_hw_params *hw = &hsotg->hw_params;
663*4882a593Smuzhiyun 	struct dwc2_core_params *p = &hsotg->params;
664*4882a593Smuzhiyun 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	dwc2_check_param_otg_cap(hsotg);
667*4882a593Smuzhiyun 	dwc2_check_param_phy_type(hsotg);
668*4882a593Smuzhiyun 	dwc2_check_param_speed(hsotg);
669*4882a593Smuzhiyun 	dwc2_check_param_phy_utmi_width(hsotg);
670*4882a593Smuzhiyun 	dwc2_check_param_power_down(hsotg);
671*4882a593Smuzhiyun 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
672*4882a593Smuzhiyun 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
673*4882a593Smuzhiyun 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
674*4882a593Smuzhiyun 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
675*4882a593Smuzhiyun 	CHECK_BOOL(acg_enable, hw->acg_enable);
676*4882a593Smuzhiyun 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
677*4882a593Smuzhiyun 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
678*4882a593Smuzhiyun 	CHECK_BOOL(lpm, hw->lpm_mode);
679*4882a593Smuzhiyun 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
680*4882a593Smuzhiyun 	CHECK_BOOL(besl, hsotg->params.lpm);
681*4882a593Smuzhiyun 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
682*4882a593Smuzhiyun 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
683*4882a593Smuzhiyun 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
684*4882a593Smuzhiyun 	CHECK_BOOL(service_interval, hw->service_interval_mode);
685*4882a593Smuzhiyun 	CHECK_RANGE(max_packet_count,
686*4882a593Smuzhiyun 		    15, hw->max_packet_count,
687*4882a593Smuzhiyun 		    hw->max_packet_count);
688*4882a593Smuzhiyun 	CHECK_RANGE(max_transfer_size,
689*4882a593Smuzhiyun 		    2047, hw->max_transfer_size,
690*4882a593Smuzhiyun 		    hw->max_transfer_size);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
693*4882a593Smuzhiyun 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
694*4882a593Smuzhiyun 		CHECK_BOOL(host_dma, dma_capable);
695*4882a593Smuzhiyun 		CHECK_BOOL(dma_desc_enable, p->host_dma);
696*4882a593Smuzhiyun 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
697*4882a593Smuzhiyun 		CHECK_BOOL(host_ls_low_power_phy_clk,
698*4882a593Smuzhiyun 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
699*4882a593Smuzhiyun 		CHECK_RANGE(host_channels,
700*4882a593Smuzhiyun 			    1, hw->host_channels,
701*4882a593Smuzhiyun 			    hw->host_channels);
702*4882a593Smuzhiyun 		CHECK_RANGE(host_rx_fifo_size,
703*4882a593Smuzhiyun 			    16, hw->rx_fifo_size,
704*4882a593Smuzhiyun 			    hw->rx_fifo_size);
705*4882a593Smuzhiyun 		CHECK_RANGE(host_nperio_tx_fifo_size,
706*4882a593Smuzhiyun 			    16, hw->host_nperio_tx_fifo_size,
707*4882a593Smuzhiyun 			    hw->host_nperio_tx_fifo_size);
708*4882a593Smuzhiyun 		CHECK_RANGE(host_perio_tx_fifo_size,
709*4882a593Smuzhiyun 			    16, hw->host_perio_tx_fifo_size,
710*4882a593Smuzhiyun 			    hw->host_perio_tx_fifo_size);
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
714*4882a593Smuzhiyun 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
715*4882a593Smuzhiyun 		CHECK_BOOL(g_dma, dma_capable);
716*4882a593Smuzhiyun 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
717*4882a593Smuzhiyun 		CHECK_RANGE(g_rx_fifo_size,
718*4882a593Smuzhiyun 			    16, hw->rx_fifo_size,
719*4882a593Smuzhiyun 			    hw->rx_fifo_size);
720*4882a593Smuzhiyun 		CHECK_RANGE(g_np_tx_fifo_size,
721*4882a593Smuzhiyun 			    16, hw->dev_nperio_tx_fifo_size,
722*4882a593Smuzhiyun 			    hw->dev_nperio_tx_fifo_size);
723*4882a593Smuzhiyun 		dwc2_check_param_tx_fifo_sizes(hsotg);
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /*
728*4882a593Smuzhiyun  * Gets host hardware parameters. Forces host mode if not currently in
729*4882a593Smuzhiyun  * host mode. Should be called immediately after a core soft reset in
730*4882a593Smuzhiyun  * order to get the reset values.
731*4882a593Smuzhiyun  */
dwc2_get_host_hwparams(struct dwc2_hsotg * hsotg)732*4882a593Smuzhiyun static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct dwc2_hw_params *hw = &hsotg->hw_params;
735*4882a593Smuzhiyun 	u32 gnptxfsiz;
736*4882a593Smuzhiyun 	u32 hptxfsiz;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
739*4882a593Smuzhiyun 		return;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	dwc2_force_mode(hsotg, true);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
744*4882a593Smuzhiyun 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
747*4882a593Smuzhiyun 				       FIFOSIZE_DEPTH_SHIFT;
748*4882a593Smuzhiyun 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
749*4882a593Smuzhiyun 				      FIFOSIZE_DEPTH_SHIFT;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun  * Gets device hardware parameters. Forces device mode if not
754*4882a593Smuzhiyun  * currently in device mode. Should be called immediately after a core
755*4882a593Smuzhiyun  * soft reset in order to get the reset values.
756*4882a593Smuzhiyun  */
dwc2_get_dev_hwparams(struct dwc2_hsotg * hsotg)757*4882a593Smuzhiyun static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	struct dwc2_hw_params *hw = &hsotg->hw_params;
760*4882a593Smuzhiyun 	u32 gnptxfsiz;
761*4882a593Smuzhiyun 	int fifo, fifo_count;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
764*4882a593Smuzhiyun 		return;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	dwc2_force_mode(hsotg, false);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	for (fifo = 1; fifo <= fifo_count; fifo++) {
773*4882a593Smuzhiyun 		hw->g_tx_fifo_size[fifo] =
774*4882a593Smuzhiyun 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
775*4882a593Smuzhiyun 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
779*4882a593Smuzhiyun 				       FIFOSIZE_DEPTH_SHIFT;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun /**
783*4882a593Smuzhiyun  * During device initialization, read various hardware configuration
784*4882a593Smuzhiyun  * registers and interpret the contents.
785*4882a593Smuzhiyun  *
786*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
787*4882a593Smuzhiyun  *
788*4882a593Smuzhiyun  */
dwc2_get_hwparams(struct dwc2_hsotg * hsotg)789*4882a593Smuzhiyun int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	struct dwc2_hw_params *hw = &hsotg->hw_params;
792*4882a593Smuzhiyun 	unsigned int width;
793*4882a593Smuzhiyun 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
794*4882a593Smuzhiyun 	u32 grxfsiz;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
797*4882a593Smuzhiyun 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
798*4882a593Smuzhiyun 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
799*4882a593Smuzhiyun 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
800*4882a593Smuzhiyun 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* hwcfg1 */
803*4882a593Smuzhiyun 	hw->dev_ep_dirs = hwcfg1;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* hwcfg2 */
806*4882a593Smuzhiyun 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
807*4882a593Smuzhiyun 		      GHWCFG2_OP_MODE_SHIFT;
808*4882a593Smuzhiyun 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
809*4882a593Smuzhiyun 		   GHWCFG2_ARCHITECTURE_SHIFT;
810*4882a593Smuzhiyun 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
811*4882a593Smuzhiyun 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
812*4882a593Smuzhiyun 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
813*4882a593Smuzhiyun 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
814*4882a593Smuzhiyun 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
815*4882a593Smuzhiyun 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
816*4882a593Smuzhiyun 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
817*4882a593Smuzhiyun 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
818*4882a593Smuzhiyun 			 GHWCFG2_NUM_DEV_EP_SHIFT;
819*4882a593Smuzhiyun 	hw->nperio_tx_q_depth =
820*4882a593Smuzhiyun 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
821*4882a593Smuzhiyun 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
822*4882a593Smuzhiyun 	hw->host_perio_tx_q_depth =
823*4882a593Smuzhiyun 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
824*4882a593Smuzhiyun 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
825*4882a593Smuzhiyun 	hw->dev_token_q_depth =
826*4882a593Smuzhiyun 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
827*4882a593Smuzhiyun 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	/* hwcfg3 */
830*4882a593Smuzhiyun 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
831*4882a593Smuzhiyun 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
832*4882a593Smuzhiyun 	hw->max_transfer_size = (1 << (width + 11)) - 1;
833*4882a593Smuzhiyun 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
834*4882a593Smuzhiyun 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
835*4882a593Smuzhiyun 	hw->max_packet_count = (1 << (width + 4)) - 1;
836*4882a593Smuzhiyun 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
837*4882a593Smuzhiyun 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
838*4882a593Smuzhiyun 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
839*4882a593Smuzhiyun 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* hwcfg4 */
842*4882a593Smuzhiyun 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
843*4882a593Smuzhiyun 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
844*4882a593Smuzhiyun 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
845*4882a593Smuzhiyun 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
846*4882a593Smuzhiyun 			     GHWCFG4_NUM_IN_EPS_SHIFT;
847*4882a593Smuzhiyun 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
848*4882a593Smuzhiyun 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
849*4882a593Smuzhiyun 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
850*4882a593Smuzhiyun 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
851*4882a593Smuzhiyun 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
852*4882a593Smuzhiyun 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
853*4882a593Smuzhiyun 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
854*4882a593Smuzhiyun 	hw->service_interval_mode = !!(hwcfg4 &
855*4882a593Smuzhiyun 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* fifo sizes */
858*4882a593Smuzhiyun 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
859*4882a593Smuzhiyun 				GRXFSIZ_DEPTH_SHIFT;
860*4882a593Smuzhiyun 	/*
861*4882a593Smuzhiyun 	 * Host specific hardware parameters. Reading these parameters
862*4882a593Smuzhiyun 	 * requires the controller to be in host mode. The mode will
863*4882a593Smuzhiyun 	 * be forced, if necessary, to read these values.
864*4882a593Smuzhiyun 	 */
865*4882a593Smuzhiyun 	dwc2_get_host_hwparams(hsotg);
866*4882a593Smuzhiyun 	dwc2_get_dev_hwparams(hsotg);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
dwc2_init_params(struct dwc2_hsotg * hsotg)871*4882a593Smuzhiyun int dwc2_init_params(struct dwc2_hsotg *hsotg)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	const struct of_device_id *match;
874*4882a593Smuzhiyun 	void (*set_params)(struct dwc2_hsotg *data);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	dwc2_set_default_params(hsotg);
877*4882a593Smuzhiyun 	dwc2_get_device_properties(hsotg);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
880*4882a593Smuzhiyun 	if (match && match->data) {
881*4882a593Smuzhiyun 		set_params = match->data;
882*4882a593Smuzhiyun 		set_params(hsotg);
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	dwc2_check_params(hsotg);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	return 0;
888*4882a593Smuzhiyun }
889