xref: /OK3568_Linux_fs/kernel/drivers/usb/dwc2/hcd_intr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * hcd_intr.c - DesignWare HS OTG Controller host-mode interrupt handling
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004-2013 Synopsys, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
8*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
9*4882a593Smuzhiyun  * are met:
10*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
11*4882a593Smuzhiyun  *    notice, this list of conditions, and the following disclaimer,
12*4882a593Smuzhiyun  *    without modification.
13*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
14*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in the
15*4882a593Smuzhiyun  *    documentation and/or other materials provided with the distribution.
16*4882a593Smuzhiyun  * 3. The names of the above-listed copyright holders may not be used
17*4882a593Smuzhiyun  *    to endorse or promote products derived from this software without
18*4882a593Smuzhiyun  *    specific prior written permission.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * ALTERNATIVELY, this software may be distributed under the terms of the
21*4882a593Smuzhiyun  * GNU General Public License ("GPL") as published by the Free Software
22*4882a593Smuzhiyun  * Foundation; either version 2 of the License, or (at your option) any
23*4882a593Smuzhiyun  * later version.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
26*4882a593Smuzhiyun  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
27*4882a593Smuzhiyun  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28*4882a593Smuzhiyun  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
29*4882a593Smuzhiyun  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
30*4882a593Smuzhiyun  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
31*4882a593Smuzhiyun  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
32*4882a593Smuzhiyun  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
33*4882a593Smuzhiyun  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
34*4882a593Smuzhiyun  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
35*4882a593Smuzhiyun  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * This file contains the interrupt handlers for Host mode
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #include <linux/kernel.h>
42*4882a593Smuzhiyun #include <linux/module.h>
43*4882a593Smuzhiyun #include <linux/spinlock.h>
44*4882a593Smuzhiyun #include <linux/interrupt.h>
45*4882a593Smuzhiyun #include <linux/dma-mapping.h>
46*4882a593Smuzhiyun #include <linux/io.h>
47*4882a593Smuzhiyun #include <linux/slab.h>
48*4882a593Smuzhiyun #include <linux/usb.h>
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #include <linux/usb/hcd.h>
51*4882a593Smuzhiyun #include <linux/usb/ch11.h>
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include "core.h"
54*4882a593Smuzhiyun #include "hcd.h"
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * If we get this many NAKs on a split transaction we'll slow down
58*4882a593Smuzhiyun  * retransmission.  A 1 here means delay after the first NAK.
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define DWC2_NAKS_BEFORE_DELAY		3
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* This function is for debug only */
dwc2_track_missed_sofs(struct dwc2_hsotg * hsotg)63*4882a593Smuzhiyun static void dwc2_track_missed_sofs(struct dwc2_hsotg *hsotg)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	u16 curr_frame_number = hsotg->frame_number;
66*4882a593Smuzhiyun 	u16 expected = dwc2_frame_num_inc(hsotg->last_frame_num, 1);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (expected != curr_frame_number)
69*4882a593Smuzhiyun 		dwc2_sch_vdbg(hsotg, "MISSED SOF %04x != %04x\n",
70*4882a593Smuzhiyun 			      expected, curr_frame_number);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC2_TRACK_MISSED_SOFS
73*4882a593Smuzhiyun 	if (hsotg->frame_num_idx < FRAME_NUM_ARRAY_SIZE) {
74*4882a593Smuzhiyun 		if (expected != curr_frame_number) {
75*4882a593Smuzhiyun 			hsotg->frame_num_array[hsotg->frame_num_idx] =
76*4882a593Smuzhiyun 					curr_frame_number;
77*4882a593Smuzhiyun 			hsotg->last_frame_num_array[hsotg->frame_num_idx] =
78*4882a593Smuzhiyun 					hsotg->last_frame_num;
79*4882a593Smuzhiyun 			hsotg->frame_num_idx++;
80*4882a593Smuzhiyun 		}
81*4882a593Smuzhiyun 	} else if (!hsotg->dumped_frame_num_array) {
82*4882a593Smuzhiyun 		int i;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 		dev_info(hsotg->dev, "Frame     Last Frame\n");
85*4882a593Smuzhiyun 		dev_info(hsotg->dev, "-----     ----------\n");
86*4882a593Smuzhiyun 		for (i = 0; i < FRAME_NUM_ARRAY_SIZE; i++) {
87*4882a593Smuzhiyun 			dev_info(hsotg->dev, "0x%04x    0x%04x\n",
88*4882a593Smuzhiyun 				 hsotg->frame_num_array[i],
89*4882a593Smuzhiyun 				 hsotg->last_frame_num_array[i]);
90*4882a593Smuzhiyun 		}
91*4882a593Smuzhiyun 		hsotg->dumped_frame_num_array = 1;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun 	hsotg->last_frame_num = curr_frame_number;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
dwc2_hc_handle_tt_clear(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,struct dwc2_qtd * qtd)97*4882a593Smuzhiyun static void dwc2_hc_handle_tt_clear(struct dwc2_hsotg *hsotg,
98*4882a593Smuzhiyun 				    struct dwc2_host_chan *chan,
99*4882a593Smuzhiyun 				    struct dwc2_qtd *qtd)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct usb_device *root_hub = dwc2_hsotg_to_hcd(hsotg)->self.root_hub;
102*4882a593Smuzhiyun 	struct urb *usb_urb;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (!chan->qh)
105*4882a593Smuzhiyun 		return;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (chan->qh->dev_speed == USB_SPEED_HIGH)
108*4882a593Smuzhiyun 		return;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (!qtd->urb)
111*4882a593Smuzhiyun 		return;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	usb_urb = qtd->urb->priv;
114*4882a593Smuzhiyun 	if (!usb_urb || !usb_urb->dev || !usb_urb->dev->tt)
115*4882a593Smuzhiyun 		return;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/*
118*4882a593Smuzhiyun 	 * The root hub doesn't really have a TT, but Linux thinks it
119*4882a593Smuzhiyun 	 * does because how could you have a "high speed hub" that
120*4882a593Smuzhiyun 	 * directly talks directly to low speed devices without a TT?
121*4882a593Smuzhiyun 	 * It's all lies.  Lies, I tell you.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	if (usb_urb->dev->tt->hub == root_hub)
124*4882a593Smuzhiyun 		return;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (qtd->urb->status != -EPIPE && qtd->urb->status != -EREMOTEIO) {
127*4882a593Smuzhiyun 		chan->qh->tt_buffer_dirty = 1;
128*4882a593Smuzhiyun 		if (usb_hub_clear_tt_buffer(usb_urb))
129*4882a593Smuzhiyun 			/* Clear failed; let's hope things work anyway */
130*4882a593Smuzhiyun 			chan->qh->tt_buffer_dirty = 0;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun  * Handles the start-of-frame interrupt in host mode. Non-periodic
136*4882a593Smuzhiyun  * transactions may be queued to the DWC_otg controller for the current
137*4882a593Smuzhiyun  * (micro)frame. Periodic transactions may be queued to the controller
138*4882a593Smuzhiyun  * for the next (micro)frame.
139*4882a593Smuzhiyun  */
dwc2_sof_intr(struct dwc2_hsotg * hsotg)140*4882a593Smuzhiyun static void dwc2_sof_intr(struct dwc2_hsotg *hsotg)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct list_head *qh_entry;
143*4882a593Smuzhiyun 	struct dwc2_qh *qh;
144*4882a593Smuzhiyun 	enum dwc2_transaction_type tr_type;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Clear interrupt */
147*4882a593Smuzhiyun 	dwc2_writel(hsotg, GINTSTS_SOF, GINTSTS);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #ifdef DEBUG_SOF
150*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "--Start of Frame Interrupt--\n");
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	hsotg->frame_number = dwc2_hcd_get_frame_number(hsotg);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	dwc2_track_missed_sofs(hsotg);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Determine whether any periodic QHs should be executed */
158*4882a593Smuzhiyun 	qh_entry = hsotg->periodic_sched_inactive.next;
159*4882a593Smuzhiyun 	while (qh_entry != &hsotg->periodic_sched_inactive) {
160*4882a593Smuzhiyun 		qh = list_entry(qh_entry, struct dwc2_qh, qh_list_entry);
161*4882a593Smuzhiyun 		qh_entry = qh_entry->next;
162*4882a593Smuzhiyun 		if (dwc2_frame_num_le(qh->next_active_frame,
163*4882a593Smuzhiyun 				      hsotg->frame_number)) {
164*4882a593Smuzhiyun 			dwc2_sch_vdbg(hsotg, "QH=%p ready fn=%04x, nxt=%04x\n",
165*4882a593Smuzhiyun 				      qh, hsotg->frame_number,
166*4882a593Smuzhiyun 				      qh->next_active_frame);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 			/*
169*4882a593Smuzhiyun 			 * Move QH to the ready list to be executed next
170*4882a593Smuzhiyun 			 * (micro)frame
171*4882a593Smuzhiyun 			 */
172*4882a593Smuzhiyun 			list_move_tail(&qh->qh_list_entry,
173*4882a593Smuzhiyun 				       &hsotg->periodic_sched_ready);
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 	tr_type = dwc2_hcd_select_transactions(hsotg);
177*4882a593Smuzhiyun 	if (tr_type != DWC2_TRANSACTION_NONE)
178*4882a593Smuzhiyun 		dwc2_hcd_queue_transactions(hsotg, tr_type);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * Handles the Rx FIFO Level Interrupt, which indicates that there is
183*4882a593Smuzhiyun  * at least one packet in the Rx FIFO. The packets are moved from the FIFO to
184*4882a593Smuzhiyun  * memory if the DWC_otg controller is operating in Slave mode.
185*4882a593Smuzhiyun  */
dwc2_rx_fifo_level_intr(struct dwc2_hsotg * hsotg)186*4882a593Smuzhiyun static void dwc2_rx_fifo_level_intr(struct dwc2_hsotg *hsotg)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	u32 grxsts, chnum, bcnt, dpid, pktsts;
189*4882a593Smuzhiyun 	struct dwc2_host_chan *chan;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (dbg_perio())
192*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "--RxFIFO Level Interrupt--\n");
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	grxsts = dwc2_readl(hsotg, GRXSTSP);
195*4882a593Smuzhiyun 	chnum = (grxsts & GRXSTS_HCHNUM_MASK) >> GRXSTS_HCHNUM_SHIFT;
196*4882a593Smuzhiyun 	chan = hsotg->hc_ptr_array[chnum];
197*4882a593Smuzhiyun 	if (!chan) {
198*4882a593Smuzhiyun 		dev_err(hsotg->dev, "Unable to get corresponding channel\n");
199*4882a593Smuzhiyun 		return;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	bcnt = (grxsts & GRXSTS_BYTECNT_MASK) >> GRXSTS_BYTECNT_SHIFT;
203*4882a593Smuzhiyun 	dpid = (grxsts & GRXSTS_DPID_MASK) >> GRXSTS_DPID_SHIFT;
204*4882a593Smuzhiyun 	pktsts = (grxsts & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Packet Status */
207*4882a593Smuzhiyun 	if (dbg_perio()) {
208*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "    Ch num = %d\n", chnum);
209*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "    Count = %d\n", bcnt);
210*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "    DPID = %d, chan.dpid = %d\n", dpid,
211*4882a593Smuzhiyun 			 chan->data_pid_start);
212*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "    PStatus = %d\n", pktsts);
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	switch (pktsts) {
216*4882a593Smuzhiyun 	case GRXSTS_PKTSTS_HCHIN:
217*4882a593Smuzhiyun 		/* Read the data into the host buffer */
218*4882a593Smuzhiyun 		if (bcnt > 0) {
219*4882a593Smuzhiyun 			dwc2_read_packet(hsotg, chan->xfer_buf, bcnt);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 			/* Update the HC fields for the next packet received */
222*4882a593Smuzhiyun 			chan->xfer_count += bcnt;
223*4882a593Smuzhiyun 			chan->xfer_buf += bcnt;
224*4882a593Smuzhiyun 		}
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	case GRXSTS_PKTSTS_HCHIN_XFER_COMP:
227*4882a593Smuzhiyun 	case GRXSTS_PKTSTS_DATATOGGLEERR:
228*4882a593Smuzhiyun 	case GRXSTS_PKTSTS_HCHHALTED:
229*4882a593Smuzhiyun 		/* Handled in interrupt, just ignore data */
230*4882a593Smuzhiyun 		break;
231*4882a593Smuzhiyun 	default:
232*4882a593Smuzhiyun 		dev_err(hsotg->dev,
233*4882a593Smuzhiyun 			"RxFIFO Level Interrupt: Unknown status %d\n", pktsts);
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun  * This interrupt occurs when the non-periodic Tx FIFO is half-empty. More
240*4882a593Smuzhiyun  * data packets may be written to the FIFO for OUT transfers. More requests
241*4882a593Smuzhiyun  * may be written to the non-periodic request queue for IN transfers. This
242*4882a593Smuzhiyun  * interrupt is enabled only in Slave mode.
243*4882a593Smuzhiyun  */
dwc2_np_tx_fifo_empty_intr(struct dwc2_hsotg * hsotg)244*4882a593Smuzhiyun static void dwc2_np_tx_fifo_empty_intr(struct dwc2_hsotg *hsotg)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "--Non-Periodic TxFIFO Empty Interrupt--\n");
247*4882a593Smuzhiyun 	dwc2_hcd_queue_transactions(hsotg, DWC2_TRANSACTION_NON_PERIODIC);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun  * This interrupt occurs when the periodic Tx FIFO is half-empty. More data
252*4882a593Smuzhiyun  * packets may be written to the FIFO for OUT transfers. More requests may be
253*4882a593Smuzhiyun  * written to the periodic request queue for IN transfers. This interrupt is
254*4882a593Smuzhiyun  * enabled only in Slave mode.
255*4882a593Smuzhiyun  */
dwc2_perio_tx_fifo_empty_intr(struct dwc2_hsotg * hsotg)256*4882a593Smuzhiyun static void dwc2_perio_tx_fifo_empty_intr(struct dwc2_hsotg *hsotg)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	if (dbg_perio())
259*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "--Periodic TxFIFO Empty Interrupt--\n");
260*4882a593Smuzhiyun 	dwc2_hcd_queue_transactions(hsotg, DWC2_TRANSACTION_PERIODIC);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
dwc2_hprt0_enable(struct dwc2_hsotg * hsotg,u32 hprt0,u32 * hprt0_modify)263*4882a593Smuzhiyun static void dwc2_hprt0_enable(struct dwc2_hsotg *hsotg, u32 hprt0,
264*4882a593Smuzhiyun 			      u32 *hprt0_modify)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct dwc2_core_params *params = &hsotg->params;
267*4882a593Smuzhiyun 	int do_reset = 0;
268*4882a593Smuzhiyun 	u32 usbcfg;
269*4882a593Smuzhiyun 	u32 prtspd;
270*4882a593Smuzhiyun 	u32 hcfg;
271*4882a593Smuzhiyun 	u32 fslspclksel;
272*4882a593Smuzhiyun 	u32 hfir;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "%s(%p)\n", __func__, hsotg);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Every time when port enables calculate HFIR.FrInterval */
277*4882a593Smuzhiyun 	hfir = dwc2_readl(hsotg, HFIR);
278*4882a593Smuzhiyun 	hfir &= ~HFIR_FRINT_MASK;
279*4882a593Smuzhiyun 	hfir |= dwc2_calc_frame_interval(hsotg) << HFIR_FRINT_SHIFT &
280*4882a593Smuzhiyun 		HFIR_FRINT_MASK;
281*4882a593Smuzhiyun 	dwc2_writel(hsotg, hfir, HFIR);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Check if we need to adjust the PHY clock speed for low power */
284*4882a593Smuzhiyun 	if (!params->host_support_fs_ls_low_power) {
285*4882a593Smuzhiyun 		/* Port has been enabled, set the reset change flag */
286*4882a593Smuzhiyun 		hsotg->flags.b.port_reset_change = 1;
287*4882a593Smuzhiyun 		return;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	usbcfg = dwc2_readl(hsotg, GUSBCFG);
291*4882a593Smuzhiyun 	prtspd = (hprt0 & HPRT0_SPD_MASK) >> HPRT0_SPD_SHIFT;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (prtspd == HPRT0_SPD_LOW_SPEED || prtspd == HPRT0_SPD_FULL_SPEED) {
294*4882a593Smuzhiyun 		/* Low power */
295*4882a593Smuzhiyun 		if (!(usbcfg & GUSBCFG_PHY_LP_CLK_SEL)) {
296*4882a593Smuzhiyun 			/* Set PHY low power clock select for FS/LS devices */
297*4882a593Smuzhiyun 			usbcfg |= GUSBCFG_PHY_LP_CLK_SEL;
298*4882a593Smuzhiyun 			dwc2_writel(hsotg, usbcfg, GUSBCFG);
299*4882a593Smuzhiyun 			do_reset = 1;
300*4882a593Smuzhiyun 		}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		hcfg = dwc2_readl(hsotg, HCFG);
303*4882a593Smuzhiyun 		fslspclksel = (hcfg & HCFG_FSLSPCLKSEL_MASK) >>
304*4882a593Smuzhiyun 			      HCFG_FSLSPCLKSEL_SHIFT;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		if (prtspd == HPRT0_SPD_LOW_SPEED &&
307*4882a593Smuzhiyun 		    params->host_ls_low_power_phy_clk) {
308*4882a593Smuzhiyun 			/* 6 MHZ */
309*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev,
310*4882a593Smuzhiyun 				 "FS_PHY programming HCFG to 6 MHz\n");
311*4882a593Smuzhiyun 			if (fslspclksel != HCFG_FSLSPCLKSEL_6_MHZ) {
312*4882a593Smuzhiyun 				fslspclksel = HCFG_FSLSPCLKSEL_6_MHZ;
313*4882a593Smuzhiyun 				hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
314*4882a593Smuzhiyun 				hcfg |= fslspclksel << HCFG_FSLSPCLKSEL_SHIFT;
315*4882a593Smuzhiyun 				dwc2_writel(hsotg, hcfg, HCFG);
316*4882a593Smuzhiyun 				do_reset = 1;
317*4882a593Smuzhiyun 			}
318*4882a593Smuzhiyun 		} else {
319*4882a593Smuzhiyun 			/* 48 MHZ */
320*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev,
321*4882a593Smuzhiyun 				 "FS_PHY programming HCFG to 48 MHz\n");
322*4882a593Smuzhiyun 			if (fslspclksel != HCFG_FSLSPCLKSEL_48_MHZ) {
323*4882a593Smuzhiyun 				fslspclksel = HCFG_FSLSPCLKSEL_48_MHZ;
324*4882a593Smuzhiyun 				hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
325*4882a593Smuzhiyun 				hcfg |= fslspclksel << HCFG_FSLSPCLKSEL_SHIFT;
326*4882a593Smuzhiyun 				dwc2_writel(hsotg, hcfg, HCFG);
327*4882a593Smuzhiyun 				do_reset = 1;
328*4882a593Smuzhiyun 			}
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 	} else {
331*4882a593Smuzhiyun 		/* Not low power */
332*4882a593Smuzhiyun 		if (usbcfg & GUSBCFG_PHY_LP_CLK_SEL) {
333*4882a593Smuzhiyun 			usbcfg &= ~GUSBCFG_PHY_LP_CLK_SEL;
334*4882a593Smuzhiyun 			dwc2_writel(hsotg, usbcfg, GUSBCFG);
335*4882a593Smuzhiyun 			do_reset = 1;
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (do_reset) {
340*4882a593Smuzhiyun 		*hprt0_modify |= HPRT0_RST;
341*4882a593Smuzhiyun 		dwc2_writel(hsotg, *hprt0_modify, HPRT0);
342*4882a593Smuzhiyun 		queue_delayed_work(hsotg->wq_otg, &hsotg->reset_work,
343*4882a593Smuzhiyun 				   msecs_to_jiffies(60));
344*4882a593Smuzhiyun 	} else {
345*4882a593Smuzhiyun 		/* Port has been enabled, set the reset change flag */
346*4882a593Smuzhiyun 		hsotg->flags.b.port_reset_change = 1;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun  * There are multiple conditions that can cause a port interrupt. This function
352*4882a593Smuzhiyun  * determines which interrupt conditions have occurred and handles them
353*4882a593Smuzhiyun  * appropriately.
354*4882a593Smuzhiyun  */
dwc2_port_intr(struct dwc2_hsotg * hsotg)355*4882a593Smuzhiyun static void dwc2_port_intr(struct dwc2_hsotg *hsotg)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	u32 hprt0;
358*4882a593Smuzhiyun 	u32 hprt0_modify;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "--Port Interrupt--\n");
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	hprt0 = dwc2_readl(hsotg, HPRT0);
363*4882a593Smuzhiyun 	hprt0_modify = hprt0;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/*
366*4882a593Smuzhiyun 	 * Clear appropriate bits in HPRT0 to clear the interrupt bit in
367*4882a593Smuzhiyun 	 * GINTSTS
368*4882a593Smuzhiyun 	 */
369*4882a593Smuzhiyun 	hprt0_modify &= ~(HPRT0_ENA | HPRT0_CONNDET | HPRT0_ENACHG |
370*4882a593Smuzhiyun 			  HPRT0_OVRCURRCHG);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/*
373*4882a593Smuzhiyun 	 * Port Connect Detected
374*4882a593Smuzhiyun 	 * Set flag and clear if detected
375*4882a593Smuzhiyun 	 */
376*4882a593Smuzhiyun 	if (hprt0 & HPRT0_CONNDET) {
377*4882a593Smuzhiyun 		dwc2_writel(hsotg, hprt0_modify | HPRT0_CONNDET, HPRT0);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev,
380*4882a593Smuzhiyun 			 "--Port Interrupt HPRT0=0x%08x Port Connect Detected--\n",
381*4882a593Smuzhiyun 			 hprt0);
382*4882a593Smuzhiyun 		dwc2_hcd_connect(hsotg);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		/*
385*4882a593Smuzhiyun 		 * The Hub driver asserts a reset when it sees port connect
386*4882a593Smuzhiyun 		 * status change flag
387*4882a593Smuzhiyun 		 */
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/*
391*4882a593Smuzhiyun 	 * Port Enable Changed
392*4882a593Smuzhiyun 	 * Clear if detected - Set internal flag if disabled
393*4882a593Smuzhiyun 	 */
394*4882a593Smuzhiyun 	if (hprt0 & HPRT0_ENACHG) {
395*4882a593Smuzhiyun 		dwc2_writel(hsotg, hprt0_modify | HPRT0_ENACHG, HPRT0);
396*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev,
397*4882a593Smuzhiyun 			 "  --Port Interrupt HPRT0=0x%08x Port Enable Changed (now %d)--\n",
398*4882a593Smuzhiyun 			 hprt0, !!(hprt0 & HPRT0_ENA));
399*4882a593Smuzhiyun 		if (hprt0 & HPRT0_ENA) {
400*4882a593Smuzhiyun 			hsotg->new_connection = true;
401*4882a593Smuzhiyun 			dwc2_hprt0_enable(hsotg, hprt0, &hprt0_modify);
402*4882a593Smuzhiyun 		} else {
403*4882a593Smuzhiyun 			hsotg->flags.b.port_enable_change = 1;
404*4882a593Smuzhiyun 			if (hsotg->params.dma_desc_fs_enable) {
405*4882a593Smuzhiyun 				u32 hcfg;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 				hsotg->params.dma_desc_enable = false;
408*4882a593Smuzhiyun 				hsotg->new_connection = false;
409*4882a593Smuzhiyun 				hcfg = dwc2_readl(hsotg, HCFG);
410*4882a593Smuzhiyun 				hcfg &= ~HCFG_DESCDMA;
411*4882a593Smuzhiyun 				dwc2_writel(hsotg, hcfg, HCFG);
412*4882a593Smuzhiyun 			}
413*4882a593Smuzhiyun 		}
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Overcurrent Change Interrupt */
417*4882a593Smuzhiyun 	if (hprt0 & HPRT0_OVRCURRCHG) {
418*4882a593Smuzhiyun 		dwc2_writel(hsotg, hprt0_modify | HPRT0_OVRCURRCHG,
419*4882a593Smuzhiyun 			    HPRT0);
420*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev,
421*4882a593Smuzhiyun 			 "  --Port Interrupt HPRT0=0x%08x Port Overcurrent Changed--\n",
422*4882a593Smuzhiyun 			 hprt0);
423*4882a593Smuzhiyun 		hsotg->flags.b.port_over_current_change = 1;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun  * Gets the actual length of a transfer after the transfer halts. halt_status
429*4882a593Smuzhiyun  * holds the reason for the halt.
430*4882a593Smuzhiyun  *
431*4882a593Smuzhiyun  * For IN transfers where halt_status is DWC2_HC_XFER_COMPLETE, *short_read
432*4882a593Smuzhiyun  * is set to 1 upon return if less than the requested number of bytes were
433*4882a593Smuzhiyun  * transferred. short_read may also be NULL on entry, in which case it remains
434*4882a593Smuzhiyun  * unchanged.
435*4882a593Smuzhiyun  */
dwc2_get_actual_xfer_length(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd,enum dwc2_halt_status halt_status,int * short_read)436*4882a593Smuzhiyun static u32 dwc2_get_actual_xfer_length(struct dwc2_hsotg *hsotg,
437*4882a593Smuzhiyun 				       struct dwc2_host_chan *chan, int chnum,
438*4882a593Smuzhiyun 				       struct dwc2_qtd *qtd,
439*4882a593Smuzhiyun 				       enum dwc2_halt_status halt_status,
440*4882a593Smuzhiyun 				       int *short_read)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	u32 hctsiz, count, length;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (halt_status == DWC2_HC_XFER_COMPLETE) {
447*4882a593Smuzhiyun 		if (chan->ep_is_in) {
448*4882a593Smuzhiyun 			count = (hctsiz & TSIZ_XFERSIZE_MASK) >>
449*4882a593Smuzhiyun 				TSIZ_XFERSIZE_SHIFT;
450*4882a593Smuzhiyun 			length = chan->xfer_len - count;
451*4882a593Smuzhiyun 			if (short_read)
452*4882a593Smuzhiyun 				*short_read = (count != 0);
453*4882a593Smuzhiyun 		} else if (chan->qh->do_split) {
454*4882a593Smuzhiyun 			length = qtd->ssplit_out_xfer_count;
455*4882a593Smuzhiyun 		} else {
456*4882a593Smuzhiyun 			length = chan->xfer_len;
457*4882a593Smuzhiyun 		}
458*4882a593Smuzhiyun 	} else {
459*4882a593Smuzhiyun 		/*
460*4882a593Smuzhiyun 		 * Must use the hctsiz.pktcnt field to determine how much data
461*4882a593Smuzhiyun 		 * has been transferred. This field reflects the number of
462*4882a593Smuzhiyun 		 * packets that have been transferred via the USB. This is
463*4882a593Smuzhiyun 		 * always an integral number of packets if the transfer was
464*4882a593Smuzhiyun 		 * halted before its normal completion. (Can't use the
465*4882a593Smuzhiyun 		 * hctsiz.xfersize field because that reflects the number of
466*4882a593Smuzhiyun 		 * bytes transferred via the AHB, not the USB).
467*4882a593Smuzhiyun 		 */
468*4882a593Smuzhiyun 		count = (hctsiz & TSIZ_PKTCNT_MASK) >> TSIZ_PKTCNT_SHIFT;
469*4882a593Smuzhiyun 		length = (chan->start_pkt_count - count) * chan->max_packet;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return length;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /**
476*4882a593Smuzhiyun  * dwc2_update_urb_state() - Updates the state of the URB after a Transfer
477*4882a593Smuzhiyun  * Complete interrupt on the host channel. Updates the actual_length field
478*4882a593Smuzhiyun  * of the URB based on the number of bytes transferred via the host channel.
479*4882a593Smuzhiyun  * Sets the URB status if the data transfer is finished.
480*4882a593Smuzhiyun  *
481*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
482*4882a593Smuzhiyun  * @chan: Programming view of host channel
483*4882a593Smuzhiyun  * @chnum: Channel number
484*4882a593Smuzhiyun  * @urb: Processing URB
485*4882a593Smuzhiyun  * @qtd: Queue transfer descriptor
486*4882a593Smuzhiyun  *
487*4882a593Smuzhiyun  * Return: 1 if the data transfer specified by the URB is completely finished,
488*4882a593Smuzhiyun  * 0 otherwise
489*4882a593Smuzhiyun  */
dwc2_update_urb_state(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_hcd_urb * urb,struct dwc2_qtd * qtd)490*4882a593Smuzhiyun static int dwc2_update_urb_state(struct dwc2_hsotg *hsotg,
491*4882a593Smuzhiyun 				 struct dwc2_host_chan *chan, int chnum,
492*4882a593Smuzhiyun 				 struct dwc2_hcd_urb *urb,
493*4882a593Smuzhiyun 				 struct dwc2_qtd *qtd)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	u32 hctsiz;
496*4882a593Smuzhiyun 	int xfer_done = 0;
497*4882a593Smuzhiyun 	int short_read = 0;
498*4882a593Smuzhiyun 	int xfer_length = dwc2_get_actual_xfer_length(hsotg, chan, chnum, qtd,
499*4882a593Smuzhiyun 						      DWC2_HC_XFER_COMPLETE,
500*4882a593Smuzhiyun 						      &short_read);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (urb->actual_length + xfer_length > urb->length) {
503*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "%s(): trimming xfer length\n", __func__);
504*4882a593Smuzhiyun 		xfer_length = urb->length - urb->actual_length;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "urb->actual_length=%d xfer_length=%d\n",
508*4882a593Smuzhiyun 		 urb->actual_length, xfer_length);
509*4882a593Smuzhiyun 	urb->actual_length += xfer_length;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (xfer_length && chan->ep_type == USB_ENDPOINT_XFER_BULK &&
512*4882a593Smuzhiyun 	    (urb->flags & URB_SEND_ZERO_PACKET) &&
513*4882a593Smuzhiyun 	    urb->actual_length >= urb->length &&
514*4882a593Smuzhiyun 	    !(urb->length % chan->max_packet)) {
515*4882a593Smuzhiyun 		xfer_done = 0;
516*4882a593Smuzhiyun 	} else if (short_read || urb->actual_length >= urb->length) {
517*4882a593Smuzhiyun 		xfer_done = 1;
518*4882a593Smuzhiyun 		urb->status = 0;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
522*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "DWC_otg: %s: %s, channel %d\n",
523*4882a593Smuzhiyun 		 __func__, (chan->ep_is_in ? "IN" : "OUT"), chnum);
524*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  chan->xfer_len %d\n", chan->xfer_len);
525*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  hctsiz.xfersize %d\n",
526*4882a593Smuzhiyun 		 (hctsiz & TSIZ_XFERSIZE_MASK) >> TSIZ_XFERSIZE_SHIFT);
527*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  urb->transfer_buffer_length %d\n", urb->length);
528*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  urb->actual_length %d\n", urb->actual_length);
529*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  short_read %d, xfer_done %d\n", short_read,
530*4882a593Smuzhiyun 		 xfer_done);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return xfer_done;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun  * Save the starting data toggle for the next transfer. The data toggle is
537*4882a593Smuzhiyun  * saved in the QH for non-control transfers and it's saved in the QTD for
538*4882a593Smuzhiyun  * control transfers.
539*4882a593Smuzhiyun  */
dwc2_hcd_save_data_toggle(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)540*4882a593Smuzhiyun void dwc2_hcd_save_data_toggle(struct dwc2_hsotg *hsotg,
541*4882a593Smuzhiyun 			       struct dwc2_host_chan *chan, int chnum,
542*4882a593Smuzhiyun 			       struct dwc2_qtd *qtd)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	u32 hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
545*4882a593Smuzhiyun 	u32 pid = (hctsiz & TSIZ_SC_MC_PID_MASK) >> TSIZ_SC_MC_PID_SHIFT;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (chan->ep_type != USB_ENDPOINT_XFER_CONTROL) {
548*4882a593Smuzhiyun 		if (WARN(!chan || !chan->qh,
549*4882a593Smuzhiyun 			 "chan->qh must be specified for non-control eps\n"))
550*4882a593Smuzhiyun 			return;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		if (pid == TSIZ_SC_MC_PID_DATA0)
553*4882a593Smuzhiyun 			chan->qh->data_toggle = DWC2_HC_PID_DATA0;
554*4882a593Smuzhiyun 		else
555*4882a593Smuzhiyun 			chan->qh->data_toggle = DWC2_HC_PID_DATA1;
556*4882a593Smuzhiyun 	} else {
557*4882a593Smuzhiyun 		if (WARN(!qtd,
558*4882a593Smuzhiyun 			 "qtd must be specified for control eps\n"))
559*4882a593Smuzhiyun 			return;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		if (pid == TSIZ_SC_MC_PID_DATA0)
562*4882a593Smuzhiyun 			qtd->data_toggle = DWC2_HC_PID_DATA0;
563*4882a593Smuzhiyun 		else
564*4882a593Smuzhiyun 			qtd->data_toggle = DWC2_HC_PID_DATA1;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /**
569*4882a593Smuzhiyun  * dwc2_update_isoc_urb_state() - Updates the state of an Isochronous URB when
570*4882a593Smuzhiyun  * the transfer is stopped for any reason. The fields of the current entry in
571*4882a593Smuzhiyun  * the frame descriptor array are set based on the transfer state and the input
572*4882a593Smuzhiyun  * halt_status. Completes the Isochronous URB if all the URB frames have been
573*4882a593Smuzhiyun  * completed.
574*4882a593Smuzhiyun  *
575*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
576*4882a593Smuzhiyun  * @chan: Programming view of host channel
577*4882a593Smuzhiyun  * @chnum: Channel number
578*4882a593Smuzhiyun  * @halt_status: Reason for halting a host channel
579*4882a593Smuzhiyun  * @qtd: Queue transfer descriptor
580*4882a593Smuzhiyun  *
581*4882a593Smuzhiyun  * Return: DWC2_HC_XFER_COMPLETE if there are more frames remaining to be
582*4882a593Smuzhiyun  * transferred in the URB. Otherwise return DWC2_HC_XFER_URB_COMPLETE.
583*4882a593Smuzhiyun  */
dwc2_update_isoc_urb_state(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd,enum dwc2_halt_status halt_status)584*4882a593Smuzhiyun static enum dwc2_halt_status dwc2_update_isoc_urb_state(
585*4882a593Smuzhiyun 		struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan,
586*4882a593Smuzhiyun 		int chnum, struct dwc2_qtd *qtd,
587*4882a593Smuzhiyun 		enum dwc2_halt_status halt_status)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct dwc2_hcd_iso_packet_desc *frame_desc;
590*4882a593Smuzhiyun 	struct dwc2_hcd_urb *urb = qtd->urb;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (!urb)
593*4882a593Smuzhiyun 		return DWC2_HC_XFER_NO_HALT_STATUS;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	frame_desc = &urb->iso_descs[qtd->isoc_frame_index];
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	switch (halt_status) {
598*4882a593Smuzhiyun 	case DWC2_HC_XFER_COMPLETE:
599*4882a593Smuzhiyun 		frame_desc->status = 0;
600*4882a593Smuzhiyun 		frame_desc->actual_length = dwc2_get_actual_xfer_length(hsotg,
601*4882a593Smuzhiyun 					chan, chnum, qtd, halt_status, NULL);
602*4882a593Smuzhiyun 		break;
603*4882a593Smuzhiyun 	case DWC2_HC_XFER_FRAME_OVERRUN:
604*4882a593Smuzhiyun 		urb->error_count++;
605*4882a593Smuzhiyun 		if (chan->ep_is_in)
606*4882a593Smuzhiyun 			frame_desc->status = -ENOSR;
607*4882a593Smuzhiyun 		else
608*4882a593Smuzhiyun 			frame_desc->status = -ECOMM;
609*4882a593Smuzhiyun 		frame_desc->actual_length = 0;
610*4882a593Smuzhiyun 		break;
611*4882a593Smuzhiyun 	case DWC2_HC_XFER_BABBLE_ERR:
612*4882a593Smuzhiyun 		urb->error_count++;
613*4882a593Smuzhiyun 		frame_desc->status = -EOVERFLOW;
614*4882a593Smuzhiyun 		/* Don't need to update actual_length in this case */
615*4882a593Smuzhiyun 		break;
616*4882a593Smuzhiyun 	case DWC2_HC_XFER_XACT_ERR:
617*4882a593Smuzhiyun 		urb->error_count++;
618*4882a593Smuzhiyun 		frame_desc->status = -EPROTO;
619*4882a593Smuzhiyun 		frame_desc->actual_length = dwc2_get_actual_xfer_length(hsotg,
620*4882a593Smuzhiyun 					chan, chnum, qtd, halt_status, NULL);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		/* Skip whole frame */
623*4882a593Smuzhiyun 		if (chan->qh->do_split &&
624*4882a593Smuzhiyun 		    chan->ep_type == USB_ENDPOINT_XFER_ISOC && chan->ep_is_in &&
625*4882a593Smuzhiyun 		    hsotg->params.host_dma) {
626*4882a593Smuzhiyun 			qtd->complete_split = 0;
627*4882a593Smuzhiyun 			qtd->isoc_split_offset = 0;
628*4882a593Smuzhiyun 		}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		break;
631*4882a593Smuzhiyun 	default:
632*4882a593Smuzhiyun 		dev_err(hsotg->dev, "Unhandled halt_status (%d)\n",
633*4882a593Smuzhiyun 			halt_status);
634*4882a593Smuzhiyun 		break;
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (++qtd->isoc_frame_index == urb->packet_count) {
638*4882a593Smuzhiyun 		/*
639*4882a593Smuzhiyun 		 * urb->status is not used for isoc transfers. The individual
640*4882a593Smuzhiyun 		 * frame_desc statuses are used instead.
641*4882a593Smuzhiyun 		 */
642*4882a593Smuzhiyun 		dwc2_host_complete(hsotg, qtd, 0);
643*4882a593Smuzhiyun 		halt_status = DWC2_HC_XFER_URB_COMPLETE;
644*4882a593Smuzhiyun 	} else {
645*4882a593Smuzhiyun 		halt_status = DWC2_HC_XFER_COMPLETE;
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	return halt_status;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun  * Frees the first QTD in the QH's list if free_qtd is 1. For non-periodic
653*4882a593Smuzhiyun  * QHs, removes the QH from the active non-periodic schedule. If any QTDs are
654*4882a593Smuzhiyun  * still linked to the QH, the QH is added to the end of the inactive
655*4882a593Smuzhiyun  * non-periodic schedule. For periodic QHs, removes the QH from the periodic
656*4882a593Smuzhiyun  * schedule if no more QTDs are linked to the QH.
657*4882a593Smuzhiyun  */
dwc2_deactivate_qh(struct dwc2_hsotg * hsotg,struct dwc2_qh * qh,int free_qtd)658*4882a593Smuzhiyun static void dwc2_deactivate_qh(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
659*4882a593Smuzhiyun 			       int free_qtd)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	int continue_split = 0;
662*4882a593Smuzhiyun 	struct dwc2_qtd *qtd;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	if (dbg_qh(qh))
665*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "  %s(%p,%p,%d)\n", __func__,
666*4882a593Smuzhiyun 			 hsotg, qh, free_qtd);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (list_empty(&qh->qtd_list)) {
669*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "## QTD list empty ##\n");
670*4882a593Smuzhiyun 		goto no_qtd;
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	qtd = list_first_entry(&qh->qtd_list, struct dwc2_qtd, qtd_list_entry);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	if (qtd->complete_split)
676*4882a593Smuzhiyun 		continue_split = 1;
677*4882a593Smuzhiyun 	else if (qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_MID ||
678*4882a593Smuzhiyun 		 qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_END)
679*4882a593Smuzhiyun 		continue_split = 1;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (free_qtd) {
682*4882a593Smuzhiyun 		dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
683*4882a593Smuzhiyun 		continue_split = 0;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun no_qtd:
687*4882a593Smuzhiyun 	qh->channel = NULL;
688*4882a593Smuzhiyun 	dwc2_hcd_qh_deactivate(hsotg, qh, continue_split);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun /**
692*4882a593Smuzhiyun  * dwc2_release_channel() - Releases a host channel for use by other transfers
693*4882a593Smuzhiyun  *
694*4882a593Smuzhiyun  * @hsotg:       The HCD state structure
695*4882a593Smuzhiyun  * @chan:        The host channel to release
696*4882a593Smuzhiyun  * @qtd:         The QTD associated with the host channel. This QTD may be
697*4882a593Smuzhiyun  *               freed if the transfer is complete or an error has occurred.
698*4882a593Smuzhiyun  * @halt_status: Reason the channel is being released. This status
699*4882a593Smuzhiyun  *               determines the actions taken by this function.
700*4882a593Smuzhiyun  *
701*4882a593Smuzhiyun  * Also attempts to select and queue more transactions since at least one host
702*4882a593Smuzhiyun  * channel is available.
703*4882a593Smuzhiyun  */
dwc2_release_channel(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,struct dwc2_qtd * qtd,enum dwc2_halt_status halt_status)704*4882a593Smuzhiyun static void dwc2_release_channel(struct dwc2_hsotg *hsotg,
705*4882a593Smuzhiyun 				 struct dwc2_host_chan *chan,
706*4882a593Smuzhiyun 				 struct dwc2_qtd *qtd,
707*4882a593Smuzhiyun 				 enum dwc2_halt_status halt_status)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	enum dwc2_transaction_type tr_type;
710*4882a593Smuzhiyun 	u32 haintmsk;
711*4882a593Smuzhiyun 	int free_qtd = 0;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (dbg_hc(chan))
714*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "  %s: channel %d, halt_status %d\n",
715*4882a593Smuzhiyun 			 __func__, chan->hc_num, halt_status);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	switch (halt_status) {
718*4882a593Smuzhiyun 	case DWC2_HC_XFER_URB_COMPLETE:
719*4882a593Smuzhiyun 		free_qtd = 1;
720*4882a593Smuzhiyun 		break;
721*4882a593Smuzhiyun 	case DWC2_HC_XFER_AHB_ERR:
722*4882a593Smuzhiyun 	case DWC2_HC_XFER_STALL:
723*4882a593Smuzhiyun 	case DWC2_HC_XFER_BABBLE_ERR:
724*4882a593Smuzhiyun 		free_qtd = 1;
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 	case DWC2_HC_XFER_XACT_ERR:
727*4882a593Smuzhiyun 		if (qtd && qtd->error_count >= 3) {
728*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev,
729*4882a593Smuzhiyun 				 "  Complete URB with transaction error\n");
730*4882a593Smuzhiyun 			free_qtd = 1;
731*4882a593Smuzhiyun 			dwc2_host_complete(hsotg, qtd, -EPROTO);
732*4882a593Smuzhiyun 		}
733*4882a593Smuzhiyun 		break;
734*4882a593Smuzhiyun 	case DWC2_HC_XFER_URB_DEQUEUE:
735*4882a593Smuzhiyun 		/*
736*4882a593Smuzhiyun 		 * The QTD has already been removed and the QH has been
737*4882a593Smuzhiyun 		 * deactivated. Don't want to do anything except release the
738*4882a593Smuzhiyun 		 * host channel and try to queue more transfers.
739*4882a593Smuzhiyun 		 */
740*4882a593Smuzhiyun 		goto cleanup;
741*4882a593Smuzhiyun 	case DWC2_HC_XFER_PERIODIC_INCOMPLETE:
742*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "  Complete URB with I/O error\n");
743*4882a593Smuzhiyun 		free_qtd = 1;
744*4882a593Smuzhiyun 		dwc2_host_complete(hsotg, qtd, -EIO);
745*4882a593Smuzhiyun 		break;
746*4882a593Smuzhiyun 	case DWC2_HC_XFER_NO_HALT_STATUS:
747*4882a593Smuzhiyun 	default:
748*4882a593Smuzhiyun 		break;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	dwc2_deactivate_qh(hsotg, chan->qh, free_qtd);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun cleanup:
754*4882a593Smuzhiyun 	/*
755*4882a593Smuzhiyun 	 * Release the host channel for use by other transfers. The cleanup
756*4882a593Smuzhiyun 	 * function clears the channel interrupt enables and conditions, so
757*4882a593Smuzhiyun 	 * there's no need to clear the Channel Halted interrupt separately.
758*4882a593Smuzhiyun 	 */
759*4882a593Smuzhiyun 	if (!list_empty(&chan->hc_list_entry))
760*4882a593Smuzhiyun 		list_del(&chan->hc_list_entry);
761*4882a593Smuzhiyun 	dwc2_hc_cleanup(hsotg, chan);
762*4882a593Smuzhiyun 	list_add_tail(&chan->hc_list_entry, &hsotg->free_hc_list);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (hsotg->params.uframe_sched) {
765*4882a593Smuzhiyun 		hsotg->available_host_channels++;
766*4882a593Smuzhiyun 	} else {
767*4882a593Smuzhiyun 		switch (chan->ep_type) {
768*4882a593Smuzhiyun 		case USB_ENDPOINT_XFER_CONTROL:
769*4882a593Smuzhiyun 		case USB_ENDPOINT_XFER_BULK:
770*4882a593Smuzhiyun 			hsotg->non_periodic_channels--;
771*4882a593Smuzhiyun 			break;
772*4882a593Smuzhiyun 		default:
773*4882a593Smuzhiyun 			/*
774*4882a593Smuzhiyun 			 * Don't release reservations for periodic channels
775*4882a593Smuzhiyun 			 * here. That's done when a periodic transfer is
776*4882a593Smuzhiyun 			 * descheduled (i.e. when the QH is removed from the
777*4882a593Smuzhiyun 			 * periodic schedule).
778*4882a593Smuzhiyun 			 */
779*4882a593Smuzhiyun 			break;
780*4882a593Smuzhiyun 		}
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	haintmsk = dwc2_readl(hsotg, HAINTMSK);
784*4882a593Smuzhiyun 	haintmsk &= ~(1 << chan->hc_num);
785*4882a593Smuzhiyun 	dwc2_writel(hsotg, haintmsk, HAINTMSK);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* Try to queue more transfers now that there's a free channel */
788*4882a593Smuzhiyun 	tr_type = dwc2_hcd_select_transactions(hsotg);
789*4882a593Smuzhiyun 	if (tr_type != DWC2_TRANSACTION_NONE)
790*4882a593Smuzhiyun 		dwc2_hcd_queue_transactions(hsotg, tr_type);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun  * Halts a host channel. If the channel cannot be halted immediately because
795*4882a593Smuzhiyun  * the request queue is full, this function ensures that the FIFO empty
796*4882a593Smuzhiyun  * interrupt for the appropriate queue is enabled so that the halt request can
797*4882a593Smuzhiyun  * be queued when there is space in the request queue.
798*4882a593Smuzhiyun  *
799*4882a593Smuzhiyun  * This function may also be called in DMA mode. In that case, the channel is
800*4882a593Smuzhiyun  * simply released since the core always halts the channel automatically in
801*4882a593Smuzhiyun  * DMA mode.
802*4882a593Smuzhiyun  */
dwc2_halt_channel(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,struct dwc2_qtd * qtd,enum dwc2_halt_status halt_status)803*4882a593Smuzhiyun static void dwc2_halt_channel(struct dwc2_hsotg *hsotg,
804*4882a593Smuzhiyun 			      struct dwc2_host_chan *chan, struct dwc2_qtd *qtd,
805*4882a593Smuzhiyun 			      enum dwc2_halt_status halt_status)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	if (dbg_hc(chan))
808*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "%s()\n", __func__);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	if (hsotg->params.host_dma) {
811*4882a593Smuzhiyun 		if (dbg_hc(chan))
812*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev, "DMA enabled\n");
813*4882a593Smuzhiyun 		dwc2_release_channel(hsotg, chan, qtd, halt_status);
814*4882a593Smuzhiyun 		return;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/* Slave mode processing */
818*4882a593Smuzhiyun 	dwc2_hc_halt(hsotg, chan, halt_status);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if (chan->halt_on_queue) {
821*4882a593Smuzhiyun 		u32 gintmsk;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "Halt on queue\n");
824*4882a593Smuzhiyun 		if (chan->ep_type == USB_ENDPOINT_XFER_CONTROL ||
825*4882a593Smuzhiyun 		    chan->ep_type == USB_ENDPOINT_XFER_BULK) {
826*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev, "control/bulk\n");
827*4882a593Smuzhiyun 			/*
828*4882a593Smuzhiyun 			 * Make sure the Non-periodic Tx FIFO empty interrupt
829*4882a593Smuzhiyun 			 * is enabled so that the non-periodic schedule will
830*4882a593Smuzhiyun 			 * be processed
831*4882a593Smuzhiyun 			 */
832*4882a593Smuzhiyun 			gintmsk = dwc2_readl(hsotg, GINTMSK);
833*4882a593Smuzhiyun 			gintmsk |= GINTSTS_NPTXFEMP;
834*4882a593Smuzhiyun 			dwc2_writel(hsotg, gintmsk, GINTMSK);
835*4882a593Smuzhiyun 		} else {
836*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev, "isoc/intr\n");
837*4882a593Smuzhiyun 			/*
838*4882a593Smuzhiyun 			 * Move the QH from the periodic queued schedule to
839*4882a593Smuzhiyun 			 * the periodic assigned schedule. This allows the
840*4882a593Smuzhiyun 			 * halt to be queued when the periodic schedule is
841*4882a593Smuzhiyun 			 * processed.
842*4882a593Smuzhiyun 			 */
843*4882a593Smuzhiyun 			list_move_tail(&chan->qh->qh_list_entry,
844*4882a593Smuzhiyun 				       &hsotg->periodic_sched_assigned);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 			/*
847*4882a593Smuzhiyun 			 * Make sure the Periodic Tx FIFO Empty interrupt is
848*4882a593Smuzhiyun 			 * enabled so that the periodic schedule will be
849*4882a593Smuzhiyun 			 * processed
850*4882a593Smuzhiyun 			 */
851*4882a593Smuzhiyun 			gintmsk = dwc2_readl(hsotg, GINTMSK);
852*4882a593Smuzhiyun 			gintmsk |= GINTSTS_PTXFEMP;
853*4882a593Smuzhiyun 			dwc2_writel(hsotg, gintmsk, GINTMSK);
854*4882a593Smuzhiyun 		}
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun /*
859*4882a593Smuzhiyun  * Performs common cleanup for non-periodic transfers after a Transfer
860*4882a593Smuzhiyun  * Complete interrupt. This function should be called after any endpoint type
861*4882a593Smuzhiyun  * specific handling is finished to release the host channel.
862*4882a593Smuzhiyun  */
dwc2_complete_non_periodic_xfer(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd,enum dwc2_halt_status halt_status)863*4882a593Smuzhiyun static void dwc2_complete_non_periodic_xfer(struct dwc2_hsotg *hsotg,
864*4882a593Smuzhiyun 					    struct dwc2_host_chan *chan,
865*4882a593Smuzhiyun 					    int chnum, struct dwc2_qtd *qtd,
866*4882a593Smuzhiyun 					    enum dwc2_halt_status halt_status)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "%s()\n", __func__);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	qtd->error_count = 0;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (chan->hcint & HCINTMSK_NYET) {
873*4882a593Smuzhiyun 		/*
874*4882a593Smuzhiyun 		 * Got a NYET on the last transaction of the transfer. This
875*4882a593Smuzhiyun 		 * means that the endpoint should be in the PING state at the
876*4882a593Smuzhiyun 		 * beginning of the next transfer.
877*4882a593Smuzhiyun 		 */
878*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "got NYET\n");
879*4882a593Smuzhiyun 		chan->qh->ping_state = 1;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/*
883*4882a593Smuzhiyun 	 * Always halt and release the host channel to make it available for
884*4882a593Smuzhiyun 	 * more transfers. There may still be more phases for a control
885*4882a593Smuzhiyun 	 * transfer or more data packets for a bulk transfer at this point,
886*4882a593Smuzhiyun 	 * but the host channel is still halted. A channel will be reassigned
887*4882a593Smuzhiyun 	 * to the transfer when the non-periodic schedule is processed after
888*4882a593Smuzhiyun 	 * the channel is released. This allows transactions to be queued
889*4882a593Smuzhiyun 	 * properly via dwc2_hcd_queue_transactions, which also enables the
890*4882a593Smuzhiyun 	 * Tx FIFO Empty interrupt if necessary.
891*4882a593Smuzhiyun 	 */
892*4882a593Smuzhiyun 	if (chan->ep_is_in) {
893*4882a593Smuzhiyun 		/*
894*4882a593Smuzhiyun 		 * IN transfers in Slave mode require an explicit disable to
895*4882a593Smuzhiyun 		 * halt the channel. (In DMA mode, this call simply releases
896*4882a593Smuzhiyun 		 * the channel.)
897*4882a593Smuzhiyun 		 */
898*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
899*4882a593Smuzhiyun 	} else {
900*4882a593Smuzhiyun 		/*
901*4882a593Smuzhiyun 		 * The channel is automatically disabled by the core for OUT
902*4882a593Smuzhiyun 		 * transfers in Slave mode
903*4882a593Smuzhiyun 		 */
904*4882a593Smuzhiyun 		dwc2_release_channel(hsotg, chan, qtd, halt_status);
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun /*
909*4882a593Smuzhiyun  * Performs common cleanup for periodic transfers after a Transfer Complete
910*4882a593Smuzhiyun  * interrupt. This function should be called after any endpoint type specific
911*4882a593Smuzhiyun  * handling is finished to release the host channel.
912*4882a593Smuzhiyun  */
dwc2_complete_periodic_xfer(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd,enum dwc2_halt_status halt_status)913*4882a593Smuzhiyun static void dwc2_complete_periodic_xfer(struct dwc2_hsotg *hsotg,
914*4882a593Smuzhiyun 					struct dwc2_host_chan *chan, int chnum,
915*4882a593Smuzhiyun 					struct dwc2_qtd *qtd,
916*4882a593Smuzhiyun 					enum dwc2_halt_status halt_status)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	u32 hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	qtd->error_count = 0;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (!chan->ep_is_in || (hctsiz & TSIZ_PKTCNT_MASK) == 0)
923*4882a593Smuzhiyun 		/* Core halts channel in these cases */
924*4882a593Smuzhiyun 		dwc2_release_channel(hsotg, chan, qtd, halt_status);
925*4882a593Smuzhiyun 	else
926*4882a593Smuzhiyun 		/* Flush any outstanding requests from the Tx queue */
927*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
dwc2_xfercomp_isoc_split_in(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)930*4882a593Smuzhiyun static int dwc2_xfercomp_isoc_split_in(struct dwc2_hsotg *hsotg,
931*4882a593Smuzhiyun 				       struct dwc2_host_chan *chan, int chnum,
932*4882a593Smuzhiyun 				       struct dwc2_qtd *qtd)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct dwc2_hcd_iso_packet_desc *frame_desc;
935*4882a593Smuzhiyun 	u32 len;
936*4882a593Smuzhiyun 	u32 hctsiz;
937*4882a593Smuzhiyun 	u32 pid;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	if (!qtd->urb)
940*4882a593Smuzhiyun 		return 0;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index];
943*4882a593Smuzhiyun 	len = dwc2_get_actual_xfer_length(hsotg, chan, chnum, qtd,
944*4882a593Smuzhiyun 					  DWC2_HC_XFER_COMPLETE, NULL);
945*4882a593Smuzhiyun 	if (!len && !qtd->isoc_split_offset) {
946*4882a593Smuzhiyun 		qtd->complete_split = 0;
947*4882a593Smuzhiyun 		return 0;
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	frame_desc->actual_length += len;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (chan->align_buf) {
953*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "non-aligned buffer\n");
954*4882a593Smuzhiyun 		dma_unmap_single(hsotg->dev, chan->qh->dw_align_buf_dma,
955*4882a593Smuzhiyun 				 DWC2_KMEM_UNALIGNED_BUF_SIZE, DMA_FROM_DEVICE);
956*4882a593Smuzhiyun 		memcpy(qtd->urb->buf + (chan->xfer_dma - qtd->urb->dma),
957*4882a593Smuzhiyun 		       chan->qh->dw_align_buf, len);
958*4882a593Smuzhiyun 	}
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	qtd->isoc_split_offset += len;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
963*4882a593Smuzhiyun 	pid = (hctsiz & TSIZ_SC_MC_PID_MASK) >> TSIZ_SC_MC_PID_SHIFT;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	if (frame_desc->actual_length >= frame_desc->length || pid == 0) {
966*4882a593Smuzhiyun 		frame_desc->status = 0;
967*4882a593Smuzhiyun 		qtd->isoc_frame_index++;
968*4882a593Smuzhiyun 		qtd->complete_split = 0;
969*4882a593Smuzhiyun 		qtd->isoc_split_offset = 0;
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (qtd->isoc_frame_index == qtd->urb->packet_count) {
973*4882a593Smuzhiyun 		dwc2_host_complete(hsotg, qtd, 0);
974*4882a593Smuzhiyun 		dwc2_release_channel(hsotg, chan, qtd,
975*4882a593Smuzhiyun 				     DWC2_HC_XFER_URB_COMPLETE);
976*4882a593Smuzhiyun 	} else {
977*4882a593Smuzhiyun 		dwc2_release_channel(hsotg, chan, qtd,
978*4882a593Smuzhiyun 				     DWC2_HC_XFER_NO_HALT_STATUS);
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	return 1;	/* Indicates that channel released */
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun /*
985*4882a593Smuzhiyun  * Handles a host channel Transfer Complete interrupt. This handler may be
986*4882a593Smuzhiyun  * called in either DMA mode or Slave mode.
987*4882a593Smuzhiyun  */
dwc2_hc_xfercomp_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)988*4882a593Smuzhiyun static void dwc2_hc_xfercomp_intr(struct dwc2_hsotg *hsotg,
989*4882a593Smuzhiyun 				  struct dwc2_host_chan *chan, int chnum,
990*4882a593Smuzhiyun 				  struct dwc2_qtd *qtd)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun 	struct dwc2_hcd_urb *urb = qtd->urb;
993*4882a593Smuzhiyun 	enum dwc2_halt_status halt_status = DWC2_HC_XFER_COMPLETE;
994*4882a593Smuzhiyun 	int pipe_type;
995*4882a593Smuzhiyun 	int urb_xfer_done;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	if (dbg_hc(chan))
998*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev,
999*4882a593Smuzhiyun 			 "--Host Channel %d Interrupt: Transfer Complete--\n",
1000*4882a593Smuzhiyun 			 chnum);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	if (!urb)
1003*4882a593Smuzhiyun 		goto handle_xfercomp_done;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	pipe_type = dwc2_hcd_get_pipe_type(&urb->pipe_info);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (hsotg->params.dma_desc_enable) {
1008*4882a593Smuzhiyun 		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum, halt_status);
1009*4882a593Smuzhiyun 		if (pipe_type == USB_ENDPOINT_XFER_ISOC)
1010*4882a593Smuzhiyun 			/* Do not disable the interrupt, just clear it */
1011*4882a593Smuzhiyun 			return;
1012*4882a593Smuzhiyun 		goto handle_xfercomp_done;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* Handle xfer complete on CSPLIT */
1016*4882a593Smuzhiyun 	if (chan->qh->do_split) {
1017*4882a593Smuzhiyun 		if (chan->ep_type == USB_ENDPOINT_XFER_ISOC && chan->ep_is_in &&
1018*4882a593Smuzhiyun 		    hsotg->params.host_dma) {
1019*4882a593Smuzhiyun 			if (qtd->complete_split &&
1020*4882a593Smuzhiyun 			    dwc2_xfercomp_isoc_split_in(hsotg, chan, chnum,
1021*4882a593Smuzhiyun 							qtd))
1022*4882a593Smuzhiyun 				goto handle_xfercomp_done;
1023*4882a593Smuzhiyun 		} else {
1024*4882a593Smuzhiyun 			qtd->complete_split = 0;
1025*4882a593Smuzhiyun 		}
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	/* Update the QTD and URB states */
1029*4882a593Smuzhiyun 	switch (pipe_type) {
1030*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
1031*4882a593Smuzhiyun 		switch (qtd->control_phase) {
1032*4882a593Smuzhiyun 		case DWC2_CONTROL_SETUP:
1033*4882a593Smuzhiyun 			if (urb->length > 0)
1034*4882a593Smuzhiyun 				qtd->control_phase = DWC2_CONTROL_DATA;
1035*4882a593Smuzhiyun 			else
1036*4882a593Smuzhiyun 				qtd->control_phase = DWC2_CONTROL_STATUS;
1037*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev,
1038*4882a593Smuzhiyun 				 "  Control setup transaction done\n");
1039*4882a593Smuzhiyun 			halt_status = DWC2_HC_XFER_COMPLETE;
1040*4882a593Smuzhiyun 			break;
1041*4882a593Smuzhiyun 		case DWC2_CONTROL_DATA:
1042*4882a593Smuzhiyun 			urb_xfer_done = dwc2_update_urb_state(hsotg, chan,
1043*4882a593Smuzhiyun 							      chnum, urb, qtd);
1044*4882a593Smuzhiyun 			if (urb_xfer_done) {
1045*4882a593Smuzhiyun 				qtd->control_phase = DWC2_CONTROL_STATUS;
1046*4882a593Smuzhiyun 				dev_vdbg(hsotg->dev,
1047*4882a593Smuzhiyun 					 "  Control data transfer done\n");
1048*4882a593Smuzhiyun 			} else {
1049*4882a593Smuzhiyun 				dwc2_hcd_save_data_toggle(hsotg, chan, chnum,
1050*4882a593Smuzhiyun 							  qtd);
1051*4882a593Smuzhiyun 			}
1052*4882a593Smuzhiyun 			halt_status = DWC2_HC_XFER_COMPLETE;
1053*4882a593Smuzhiyun 			break;
1054*4882a593Smuzhiyun 		case DWC2_CONTROL_STATUS:
1055*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev, "  Control transfer complete\n");
1056*4882a593Smuzhiyun 			if (urb->status == -EINPROGRESS)
1057*4882a593Smuzhiyun 				urb->status = 0;
1058*4882a593Smuzhiyun 			dwc2_host_complete(hsotg, qtd, urb->status);
1059*4882a593Smuzhiyun 			halt_status = DWC2_HC_XFER_URB_COMPLETE;
1060*4882a593Smuzhiyun 			break;
1061*4882a593Smuzhiyun 		}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 		dwc2_complete_non_periodic_xfer(hsotg, chan, chnum, qtd,
1064*4882a593Smuzhiyun 						halt_status);
1065*4882a593Smuzhiyun 		break;
1066*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1067*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "  Bulk transfer complete\n");
1068*4882a593Smuzhiyun 		urb_xfer_done = dwc2_update_urb_state(hsotg, chan, chnum, urb,
1069*4882a593Smuzhiyun 						      qtd);
1070*4882a593Smuzhiyun 		if (urb_xfer_done) {
1071*4882a593Smuzhiyun 			dwc2_host_complete(hsotg, qtd, urb->status);
1072*4882a593Smuzhiyun 			halt_status = DWC2_HC_XFER_URB_COMPLETE;
1073*4882a593Smuzhiyun 		} else {
1074*4882a593Smuzhiyun 			halt_status = DWC2_HC_XFER_COMPLETE;
1075*4882a593Smuzhiyun 		}
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 		dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1078*4882a593Smuzhiyun 		dwc2_complete_non_periodic_xfer(hsotg, chan, chnum, qtd,
1079*4882a593Smuzhiyun 						halt_status);
1080*4882a593Smuzhiyun 		break;
1081*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1082*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "  Interrupt transfer complete\n");
1083*4882a593Smuzhiyun 		urb_xfer_done = dwc2_update_urb_state(hsotg, chan, chnum, urb,
1084*4882a593Smuzhiyun 						      qtd);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 		/*
1087*4882a593Smuzhiyun 		 * Interrupt URB is done on the first transfer complete
1088*4882a593Smuzhiyun 		 * interrupt
1089*4882a593Smuzhiyun 		 */
1090*4882a593Smuzhiyun 		if (urb_xfer_done) {
1091*4882a593Smuzhiyun 			dwc2_host_complete(hsotg, qtd, urb->status);
1092*4882a593Smuzhiyun 			halt_status = DWC2_HC_XFER_URB_COMPLETE;
1093*4882a593Smuzhiyun 		} else {
1094*4882a593Smuzhiyun 			halt_status = DWC2_HC_XFER_COMPLETE;
1095*4882a593Smuzhiyun 		}
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 		dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1098*4882a593Smuzhiyun 		dwc2_complete_periodic_xfer(hsotg, chan, chnum, qtd,
1099*4882a593Smuzhiyun 					    halt_status);
1100*4882a593Smuzhiyun 		break;
1101*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
1102*4882a593Smuzhiyun 		if (dbg_perio())
1103*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev, "  Isochronous transfer complete\n");
1104*4882a593Smuzhiyun 		if (qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_ALL)
1105*4882a593Smuzhiyun 			halt_status = dwc2_update_isoc_urb_state(hsotg, chan,
1106*4882a593Smuzhiyun 							chnum, qtd,
1107*4882a593Smuzhiyun 							DWC2_HC_XFER_COMPLETE);
1108*4882a593Smuzhiyun 		dwc2_complete_periodic_xfer(hsotg, chan, chnum, qtd,
1109*4882a593Smuzhiyun 					    halt_status);
1110*4882a593Smuzhiyun 		break;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun handle_xfercomp_done:
1114*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_XFERCOMPL);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun /*
1118*4882a593Smuzhiyun  * Handles a host channel STALL interrupt. This handler may be called in
1119*4882a593Smuzhiyun  * either DMA mode or Slave mode.
1120*4882a593Smuzhiyun  */
dwc2_hc_stall_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1121*4882a593Smuzhiyun static void dwc2_hc_stall_intr(struct dwc2_hsotg *hsotg,
1122*4882a593Smuzhiyun 			       struct dwc2_host_chan *chan, int chnum,
1123*4882a593Smuzhiyun 			       struct dwc2_qtd *qtd)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	struct dwc2_hcd_urb *urb = qtd->urb;
1126*4882a593Smuzhiyun 	int pipe_type;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: STALL Received--\n",
1129*4882a593Smuzhiyun 		chnum);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	if (hsotg->params.dma_desc_enable) {
1132*4882a593Smuzhiyun 		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1133*4882a593Smuzhiyun 					    DWC2_HC_XFER_STALL);
1134*4882a593Smuzhiyun 		goto handle_stall_done;
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (!urb)
1138*4882a593Smuzhiyun 		goto handle_stall_halt;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	pipe_type = dwc2_hcd_get_pipe_type(&urb->pipe_info);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	if (pipe_type == USB_ENDPOINT_XFER_CONTROL)
1143*4882a593Smuzhiyun 		dwc2_host_complete(hsotg, qtd, -EPIPE);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	if (pipe_type == USB_ENDPOINT_XFER_BULK ||
1146*4882a593Smuzhiyun 	    pipe_type == USB_ENDPOINT_XFER_INT) {
1147*4882a593Smuzhiyun 		dwc2_host_complete(hsotg, qtd, -EPIPE);
1148*4882a593Smuzhiyun 		/*
1149*4882a593Smuzhiyun 		 * USB protocol requires resetting the data toggle for bulk
1150*4882a593Smuzhiyun 		 * and interrupt endpoints when a CLEAR_FEATURE(ENDPOINT_HALT)
1151*4882a593Smuzhiyun 		 * setup command is issued to the endpoint. Anticipate the
1152*4882a593Smuzhiyun 		 * CLEAR_FEATURE command since a STALL has occurred and reset
1153*4882a593Smuzhiyun 		 * the data toggle now.
1154*4882a593Smuzhiyun 		 */
1155*4882a593Smuzhiyun 		chan->qh->data_toggle = 0;
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun handle_stall_halt:
1159*4882a593Smuzhiyun 	dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_STALL);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun handle_stall_done:
1162*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_STALL);
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun /*
1166*4882a593Smuzhiyun  * Updates the state of the URB when a transfer has been stopped due to an
1167*4882a593Smuzhiyun  * abnormal condition before the transfer completes. Modifies the
1168*4882a593Smuzhiyun  * actual_length field of the URB to reflect the number of bytes that have
1169*4882a593Smuzhiyun  * actually been transferred via the host channel.
1170*4882a593Smuzhiyun  */
dwc2_update_urb_state_abn(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_hcd_urb * urb,struct dwc2_qtd * qtd,enum dwc2_halt_status halt_status)1171*4882a593Smuzhiyun static void dwc2_update_urb_state_abn(struct dwc2_hsotg *hsotg,
1172*4882a593Smuzhiyun 				      struct dwc2_host_chan *chan, int chnum,
1173*4882a593Smuzhiyun 				      struct dwc2_hcd_urb *urb,
1174*4882a593Smuzhiyun 				      struct dwc2_qtd *qtd,
1175*4882a593Smuzhiyun 				      enum dwc2_halt_status halt_status)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	u32 xfer_length = dwc2_get_actual_xfer_length(hsotg, chan, chnum,
1178*4882a593Smuzhiyun 						      qtd, halt_status, NULL);
1179*4882a593Smuzhiyun 	u32 hctsiz;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	if (urb->actual_length + xfer_length > urb->length) {
1182*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s(): trimming xfer length\n", __func__);
1183*4882a593Smuzhiyun 		if (urb->length & 0x3)
1184*4882a593Smuzhiyun 			xfer_length = 0;
1185*4882a593Smuzhiyun 		else
1186*4882a593Smuzhiyun 			xfer_length = urb->length - urb->actual_length;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	urb->actual_length += xfer_length;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
1192*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "DWC_otg: %s: %s, channel %d\n",
1193*4882a593Smuzhiyun 		 __func__, (chan->ep_is_in ? "IN" : "OUT"), chnum);
1194*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  chan->start_pkt_count %d\n",
1195*4882a593Smuzhiyun 		 chan->start_pkt_count);
1196*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  hctsiz.pktcnt %d\n",
1197*4882a593Smuzhiyun 		 (hctsiz & TSIZ_PKTCNT_MASK) >> TSIZ_PKTCNT_SHIFT);
1198*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  chan->max_packet %d\n", chan->max_packet);
1199*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  bytes_transferred %d\n",
1200*4882a593Smuzhiyun 		 xfer_length);
1201*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  urb->actual_length %d\n",
1202*4882a593Smuzhiyun 		 urb->actual_length);
1203*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "  urb->transfer_buffer_length %d\n",
1204*4882a593Smuzhiyun 		 urb->length);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun /*
1208*4882a593Smuzhiyun  * Handles a host channel NAK interrupt. This handler may be called in either
1209*4882a593Smuzhiyun  * DMA mode or Slave mode.
1210*4882a593Smuzhiyun  */
dwc2_hc_nak_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1211*4882a593Smuzhiyun static void dwc2_hc_nak_intr(struct dwc2_hsotg *hsotg,
1212*4882a593Smuzhiyun 			     struct dwc2_host_chan *chan, int chnum,
1213*4882a593Smuzhiyun 			     struct dwc2_qtd *qtd)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun 	if (!qtd) {
1216*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "%s: qtd is NULL\n", __func__);
1217*4882a593Smuzhiyun 		return;
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	if (!qtd->urb) {
1221*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "%s: qtd->urb is NULL\n", __func__);
1222*4882a593Smuzhiyun 		return;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (dbg_hc(chan))
1226*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: NAK Received--\n",
1227*4882a593Smuzhiyun 			 chnum);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/*
1230*4882a593Smuzhiyun 	 * Handle NAK for IN/OUT SSPLIT/CSPLIT transfers, bulk, control, and
1231*4882a593Smuzhiyun 	 * interrupt. Re-start the SSPLIT transfer.
1232*4882a593Smuzhiyun 	 *
1233*4882a593Smuzhiyun 	 * Normally for non-periodic transfers we'll retry right away, but to
1234*4882a593Smuzhiyun 	 * avoid interrupt storms we'll wait before retrying if we've got
1235*4882a593Smuzhiyun 	 * several NAKs. If we didn't do this we'd retry directly from the
1236*4882a593Smuzhiyun 	 * interrupt handler and could end up quickly getting another
1237*4882a593Smuzhiyun 	 * interrupt (another NAK), which we'd retry. Note that we do not
1238*4882a593Smuzhiyun 	 * delay retries for IN parts of control requests, as those are expected
1239*4882a593Smuzhiyun 	 * to complete fairly quickly, and if we delay them we risk confusing
1240*4882a593Smuzhiyun 	 * the device and cause it issue STALL.
1241*4882a593Smuzhiyun 	 *
1242*4882a593Smuzhiyun 	 * Note that in DMA mode software only gets involved to re-send NAKed
1243*4882a593Smuzhiyun 	 * transfers for split transactions, so we only need to apply this
1244*4882a593Smuzhiyun 	 * delaying logic when handling splits. In non-DMA mode presumably we
1245*4882a593Smuzhiyun 	 * might want a similar delay if someone can demonstrate this problem
1246*4882a593Smuzhiyun 	 * affects that code path too.
1247*4882a593Smuzhiyun 	 */
1248*4882a593Smuzhiyun 	if (chan->do_split) {
1249*4882a593Smuzhiyun 		if (chan->complete_split)
1250*4882a593Smuzhiyun 			qtd->error_count = 0;
1251*4882a593Smuzhiyun 		qtd->complete_split = 0;
1252*4882a593Smuzhiyun 		qtd->num_naks++;
1253*4882a593Smuzhiyun 		qtd->qh->want_wait = qtd->num_naks >= DWC2_NAKS_BEFORE_DELAY &&
1254*4882a593Smuzhiyun 				!(chan->ep_type == USB_ENDPOINT_XFER_CONTROL &&
1255*4882a593Smuzhiyun 				  chan->ep_is_in);
1256*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
1257*4882a593Smuzhiyun 		goto handle_nak_done;
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
1261*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
1262*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1263*4882a593Smuzhiyun 		if (hsotg->params.host_dma && chan->ep_is_in) {
1264*4882a593Smuzhiyun 			/*
1265*4882a593Smuzhiyun 			 * NAK interrupts are enabled on bulk/control IN
1266*4882a593Smuzhiyun 			 * transfers in DMA mode for the sole purpose of
1267*4882a593Smuzhiyun 			 * resetting the error count after a transaction error
1268*4882a593Smuzhiyun 			 * occurs. The core will continue transferring data.
1269*4882a593Smuzhiyun 			 */
1270*4882a593Smuzhiyun 			qtd->error_count = 0;
1271*4882a593Smuzhiyun 			break;
1272*4882a593Smuzhiyun 		}
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 		/*
1275*4882a593Smuzhiyun 		 * NAK interrupts normally occur during OUT transfers in DMA
1276*4882a593Smuzhiyun 		 * or Slave mode. For IN transfers, more requests will be
1277*4882a593Smuzhiyun 		 * queued as request queue space is available.
1278*4882a593Smuzhiyun 		 */
1279*4882a593Smuzhiyun 		qtd->error_count = 0;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 		if (!chan->qh->ping_state) {
1282*4882a593Smuzhiyun 			dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
1283*4882a593Smuzhiyun 						  qtd, DWC2_HC_XFER_NAK);
1284*4882a593Smuzhiyun 			dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 			if (chan->speed == USB_SPEED_HIGH)
1287*4882a593Smuzhiyun 				chan->qh->ping_state = 1;
1288*4882a593Smuzhiyun 		}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 		/*
1291*4882a593Smuzhiyun 		 * Halt the channel so the transfer can be re-started from
1292*4882a593Smuzhiyun 		 * the appropriate point or the PING protocol will
1293*4882a593Smuzhiyun 		 * start/continue
1294*4882a593Smuzhiyun 		 */
1295*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
1296*4882a593Smuzhiyun 		break;
1297*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1298*4882a593Smuzhiyun 		qtd->error_count = 0;
1299*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
1300*4882a593Smuzhiyun 		break;
1301*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
1302*4882a593Smuzhiyun 		/* Should never get called for isochronous transfers */
1303*4882a593Smuzhiyun 		dev_err(hsotg->dev, "NACK interrupt for ISOC transfer\n");
1304*4882a593Smuzhiyun 		break;
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun handle_nak_done:
1308*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_NAK);
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun /*
1312*4882a593Smuzhiyun  * Handles a host channel ACK interrupt. This interrupt is enabled when
1313*4882a593Smuzhiyun  * performing the PING protocol in Slave mode, when errors occur during
1314*4882a593Smuzhiyun  * either Slave mode or DMA mode, and during Start Split transactions.
1315*4882a593Smuzhiyun  */
dwc2_hc_ack_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1316*4882a593Smuzhiyun static void dwc2_hc_ack_intr(struct dwc2_hsotg *hsotg,
1317*4882a593Smuzhiyun 			     struct dwc2_host_chan *chan, int chnum,
1318*4882a593Smuzhiyun 			     struct dwc2_qtd *qtd)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun 	struct dwc2_hcd_iso_packet_desc *frame_desc;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	if (dbg_hc(chan))
1323*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: ACK Received--\n",
1324*4882a593Smuzhiyun 			 chnum);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (chan->do_split) {
1327*4882a593Smuzhiyun 		/* Handle ACK on SSPLIT. ACK should not occur in CSPLIT. */
1328*4882a593Smuzhiyun 		if (!chan->ep_is_in &&
1329*4882a593Smuzhiyun 		    chan->data_pid_start != DWC2_HC_PID_SETUP)
1330*4882a593Smuzhiyun 			qtd->ssplit_out_xfer_count = chan->xfer_len;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 		if (chan->ep_type != USB_ENDPOINT_XFER_ISOC || chan->ep_is_in) {
1333*4882a593Smuzhiyun 			qtd->complete_split = 1;
1334*4882a593Smuzhiyun 			dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_ACK);
1335*4882a593Smuzhiyun 		} else {
1336*4882a593Smuzhiyun 			/* ISOC OUT */
1337*4882a593Smuzhiyun 			switch (chan->xact_pos) {
1338*4882a593Smuzhiyun 			case DWC2_HCSPLT_XACTPOS_ALL:
1339*4882a593Smuzhiyun 				break;
1340*4882a593Smuzhiyun 			case DWC2_HCSPLT_XACTPOS_END:
1341*4882a593Smuzhiyun 				qtd->isoc_split_pos = DWC2_HCSPLT_XACTPOS_ALL;
1342*4882a593Smuzhiyun 				qtd->isoc_split_offset = 0;
1343*4882a593Smuzhiyun 				break;
1344*4882a593Smuzhiyun 			case DWC2_HCSPLT_XACTPOS_BEGIN:
1345*4882a593Smuzhiyun 			case DWC2_HCSPLT_XACTPOS_MID:
1346*4882a593Smuzhiyun 				/*
1347*4882a593Smuzhiyun 				 * For BEGIN or MID, calculate the length for
1348*4882a593Smuzhiyun 				 * the next microframe to determine the correct
1349*4882a593Smuzhiyun 				 * SSPLIT token, either MID or END
1350*4882a593Smuzhiyun 				 */
1351*4882a593Smuzhiyun 				frame_desc = &qtd->urb->iso_descs[
1352*4882a593Smuzhiyun 						qtd->isoc_frame_index];
1353*4882a593Smuzhiyun 				qtd->isoc_split_offset += 188;
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 				if (frame_desc->length - qtd->isoc_split_offset
1356*4882a593Smuzhiyun 							<= 188)
1357*4882a593Smuzhiyun 					qtd->isoc_split_pos =
1358*4882a593Smuzhiyun 							DWC2_HCSPLT_XACTPOS_END;
1359*4882a593Smuzhiyun 				else
1360*4882a593Smuzhiyun 					qtd->isoc_split_pos =
1361*4882a593Smuzhiyun 							DWC2_HCSPLT_XACTPOS_MID;
1362*4882a593Smuzhiyun 				break;
1363*4882a593Smuzhiyun 			}
1364*4882a593Smuzhiyun 		}
1365*4882a593Smuzhiyun 	} else {
1366*4882a593Smuzhiyun 		qtd->error_count = 0;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 		if (chan->qh->ping_state) {
1369*4882a593Smuzhiyun 			chan->qh->ping_state = 0;
1370*4882a593Smuzhiyun 			/*
1371*4882a593Smuzhiyun 			 * Halt the channel so the transfer can be re-started
1372*4882a593Smuzhiyun 			 * from the appropriate point. This only happens in
1373*4882a593Smuzhiyun 			 * Slave mode. In DMA mode, the ping_state is cleared
1374*4882a593Smuzhiyun 			 * when the transfer is started because the core
1375*4882a593Smuzhiyun 			 * automatically executes the PING, then the transfer.
1376*4882a593Smuzhiyun 			 */
1377*4882a593Smuzhiyun 			dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_ACK);
1378*4882a593Smuzhiyun 		}
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/*
1382*4882a593Smuzhiyun 	 * If the ACK occurred when _not_ in the PING state, let the channel
1383*4882a593Smuzhiyun 	 * continue transferring data after clearing the error count
1384*4882a593Smuzhiyun 	 */
1385*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_ACK);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun /*
1389*4882a593Smuzhiyun  * Handles a host channel NYET interrupt. This interrupt should only occur on
1390*4882a593Smuzhiyun  * Bulk and Control OUT endpoints and for complete split transactions. If a
1391*4882a593Smuzhiyun  * NYET occurs at the same time as a Transfer Complete interrupt, it is
1392*4882a593Smuzhiyun  * handled in the xfercomp interrupt handler, not here. This handler may be
1393*4882a593Smuzhiyun  * called in either DMA mode or Slave mode.
1394*4882a593Smuzhiyun  */
dwc2_hc_nyet_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1395*4882a593Smuzhiyun static void dwc2_hc_nyet_intr(struct dwc2_hsotg *hsotg,
1396*4882a593Smuzhiyun 			      struct dwc2_host_chan *chan, int chnum,
1397*4882a593Smuzhiyun 			      struct dwc2_qtd *qtd)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	if (dbg_hc(chan))
1400*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: NYET Received--\n",
1401*4882a593Smuzhiyun 			 chnum);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	/*
1404*4882a593Smuzhiyun 	 * NYET on CSPLIT
1405*4882a593Smuzhiyun 	 * re-do the CSPLIT immediately on non-periodic
1406*4882a593Smuzhiyun 	 */
1407*4882a593Smuzhiyun 	if (chan->do_split && chan->complete_split) {
1408*4882a593Smuzhiyun 		if (chan->ep_is_in && chan->ep_type == USB_ENDPOINT_XFER_ISOC &&
1409*4882a593Smuzhiyun 		    hsotg->params.host_dma) {
1410*4882a593Smuzhiyun 			qtd->complete_split = 0;
1411*4882a593Smuzhiyun 			qtd->isoc_split_offset = 0;
1412*4882a593Smuzhiyun 			qtd->isoc_frame_index++;
1413*4882a593Smuzhiyun 			if (qtd->urb &&
1414*4882a593Smuzhiyun 			    qtd->isoc_frame_index == qtd->urb->packet_count) {
1415*4882a593Smuzhiyun 				dwc2_host_complete(hsotg, qtd, 0);
1416*4882a593Smuzhiyun 				dwc2_release_channel(hsotg, chan, qtd,
1417*4882a593Smuzhiyun 						     DWC2_HC_XFER_URB_COMPLETE);
1418*4882a593Smuzhiyun 			} else {
1419*4882a593Smuzhiyun 				dwc2_release_channel(hsotg, chan, qtd,
1420*4882a593Smuzhiyun 						DWC2_HC_XFER_NO_HALT_STATUS);
1421*4882a593Smuzhiyun 			}
1422*4882a593Smuzhiyun 			goto handle_nyet_done;
1423*4882a593Smuzhiyun 		}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 		if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
1426*4882a593Smuzhiyun 		    chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
1427*4882a593Smuzhiyun 			struct dwc2_qh *qh = chan->qh;
1428*4882a593Smuzhiyun 			bool past_end;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 			if (!hsotg->params.uframe_sched) {
1431*4882a593Smuzhiyun 				int frnum = dwc2_hcd_get_frame_number(hsotg);
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 				/* Don't have num_hs_transfers; simple logic */
1434*4882a593Smuzhiyun 				past_end = dwc2_full_frame_num(frnum) !=
1435*4882a593Smuzhiyun 				     dwc2_full_frame_num(qh->next_active_frame);
1436*4882a593Smuzhiyun 			} else {
1437*4882a593Smuzhiyun 				int end_frnum;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 				/*
1440*4882a593Smuzhiyun 				 * Figure out the end frame based on
1441*4882a593Smuzhiyun 				 * schedule.
1442*4882a593Smuzhiyun 				 *
1443*4882a593Smuzhiyun 				 * We don't want to go on trying again
1444*4882a593Smuzhiyun 				 * and again forever. Let's stop when
1445*4882a593Smuzhiyun 				 * we've done all the transfers that
1446*4882a593Smuzhiyun 				 * were scheduled.
1447*4882a593Smuzhiyun 				 *
1448*4882a593Smuzhiyun 				 * We're going to be comparing
1449*4882a593Smuzhiyun 				 * start_active_frame and
1450*4882a593Smuzhiyun 				 * next_active_frame, both of which
1451*4882a593Smuzhiyun 				 * are 1 before the time the packet
1452*4882a593Smuzhiyun 				 * goes on the wire, so that cancels
1453*4882a593Smuzhiyun 				 * out. Basically if had 1 transfer
1454*4882a593Smuzhiyun 				 * and we saw 1 NYET then we're done.
1455*4882a593Smuzhiyun 				 * We're getting a NYET here so if
1456*4882a593Smuzhiyun 				 * next >= (start + num_transfers)
1457*4882a593Smuzhiyun 				 * we're done. The complexity is that
1458*4882a593Smuzhiyun 				 * for all but ISOC_OUT we skip one
1459*4882a593Smuzhiyun 				 * slot.
1460*4882a593Smuzhiyun 				 */
1461*4882a593Smuzhiyun 				end_frnum = dwc2_frame_num_inc(
1462*4882a593Smuzhiyun 					qh->start_active_frame,
1463*4882a593Smuzhiyun 					qh->num_hs_transfers);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 				if (qh->ep_type != USB_ENDPOINT_XFER_ISOC ||
1466*4882a593Smuzhiyun 				    qh->ep_is_in)
1467*4882a593Smuzhiyun 					end_frnum =
1468*4882a593Smuzhiyun 					       dwc2_frame_num_inc(end_frnum, 1);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 				past_end = dwc2_frame_num_le(
1471*4882a593Smuzhiyun 					end_frnum, qh->next_active_frame);
1472*4882a593Smuzhiyun 			}
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 			if (past_end) {
1475*4882a593Smuzhiyun 				/* Treat this as a transaction error. */
1476*4882a593Smuzhiyun #if 0
1477*4882a593Smuzhiyun 				/*
1478*4882a593Smuzhiyun 				 * Todo: Fix system performance so this can
1479*4882a593Smuzhiyun 				 * be treated as an error. Right now complete
1480*4882a593Smuzhiyun 				 * splits cannot be scheduled precisely enough
1481*4882a593Smuzhiyun 				 * due to other system activity, so this error
1482*4882a593Smuzhiyun 				 * occurs regularly in Slave mode.
1483*4882a593Smuzhiyun 				 */
1484*4882a593Smuzhiyun 				qtd->error_count++;
1485*4882a593Smuzhiyun #endif
1486*4882a593Smuzhiyun 				qtd->complete_split = 0;
1487*4882a593Smuzhiyun 				dwc2_halt_channel(hsotg, chan, qtd,
1488*4882a593Smuzhiyun 						  DWC2_HC_XFER_XACT_ERR);
1489*4882a593Smuzhiyun 				/* Todo: add support for isoc release */
1490*4882a593Smuzhiyun 				goto handle_nyet_done;
1491*4882a593Smuzhiyun 			}
1492*4882a593Smuzhiyun 		}
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NYET);
1495*4882a593Smuzhiyun 		goto handle_nyet_done;
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	chan->qh->ping_state = 1;
1499*4882a593Smuzhiyun 	qtd->error_count = 0;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb, qtd,
1502*4882a593Smuzhiyun 				  DWC2_HC_XFER_NYET);
1503*4882a593Smuzhiyun 	dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/*
1506*4882a593Smuzhiyun 	 * Halt the channel and re-start the transfer so the PING protocol
1507*4882a593Smuzhiyun 	 * will start
1508*4882a593Smuzhiyun 	 */
1509*4882a593Smuzhiyun 	dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NYET);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun handle_nyet_done:
1512*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_NYET);
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun /*
1516*4882a593Smuzhiyun  * Handles a host channel babble interrupt. This handler may be called in
1517*4882a593Smuzhiyun  * either DMA mode or Slave mode.
1518*4882a593Smuzhiyun  */
dwc2_hc_babble_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1519*4882a593Smuzhiyun static void dwc2_hc_babble_intr(struct dwc2_hsotg *hsotg,
1520*4882a593Smuzhiyun 				struct dwc2_host_chan *chan, int chnum,
1521*4882a593Smuzhiyun 				struct dwc2_qtd *qtd)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: Babble Error--\n",
1524*4882a593Smuzhiyun 		chnum);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	if (hsotg->params.dma_desc_enable) {
1529*4882a593Smuzhiyun 		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1530*4882a593Smuzhiyun 					    DWC2_HC_XFER_BABBLE_ERR);
1531*4882a593Smuzhiyun 		goto disable_int;
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	if (chan->ep_type != USB_ENDPOINT_XFER_ISOC) {
1535*4882a593Smuzhiyun 		dwc2_host_complete(hsotg, qtd, -EOVERFLOW);
1536*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_BABBLE_ERR);
1537*4882a593Smuzhiyun 	} else {
1538*4882a593Smuzhiyun 		enum dwc2_halt_status halt_status;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 		halt_status = dwc2_update_isoc_urb_state(hsotg, chan, chnum,
1541*4882a593Smuzhiyun 						qtd, DWC2_HC_XFER_BABBLE_ERR);
1542*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
1543*4882a593Smuzhiyun 	}
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun disable_int:
1546*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_BBLERR);
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun /*
1550*4882a593Smuzhiyun  * Handles a host channel AHB error interrupt. This handler is only called in
1551*4882a593Smuzhiyun  * DMA mode.
1552*4882a593Smuzhiyun  */
dwc2_hc_ahberr_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1553*4882a593Smuzhiyun static void dwc2_hc_ahberr_intr(struct dwc2_hsotg *hsotg,
1554*4882a593Smuzhiyun 				struct dwc2_host_chan *chan, int chnum,
1555*4882a593Smuzhiyun 				struct dwc2_qtd *qtd)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun 	struct dwc2_hcd_urb *urb = qtd->urb;
1558*4882a593Smuzhiyun 	char *pipetype, *speed;
1559*4882a593Smuzhiyun 	u32 hcchar;
1560*4882a593Smuzhiyun 	u32 hcsplt;
1561*4882a593Smuzhiyun 	u32 hctsiz;
1562*4882a593Smuzhiyun 	u32 hc_dma;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: AHB Error--\n",
1565*4882a593Smuzhiyun 		chnum);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	if (!urb)
1568*4882a593Smuzhiyun 		goto handle_ahberr_halt;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	hcchar = dwc2_readl(hsotg, HCCHAR(chnum));
1573*4882a593Smuzhiyun 	hcsplt = dwc2_readl(hsotg, HCSPLT(chnum));
1574*4882a593Smuzhiyun 	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
1575*4882a593Smuzhiyun 	hc_dma = dwc2_readl(hsotg, HCDMA(chnum));
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	dev_err(hsotg->dev, "AHB ERROR, Channel %d\n", chnum);
1578*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  hcchar 0x%08x, hcsplt 0x%08x\n", hcchar, hcsplt);
1579*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  hctsiz 0x%08x, hc_dma 0x%08x\n", hctsiz, hc_dma);
1580*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Device address: %d\n",
1581*4882a593Smuzhiyun 		dwc2_hcd_get_dev_addr(&urb->pipe_info));
1582*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Endpoint: %d, %s\n",
1583*4882a593Smuzhiyun 		dwc2_hcd_get_ep_num(&urb->pipe_info),
1584*4882a593Smuzhiyun 		dwc2_hcd_is_pipe_in(&urb->pipe_info) ? "IN" : "OUT");
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	switch (dwc2_hcd_get_pipe_type(&urb->pipe_info)) {
1587*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
1588*4882a593Smuzhiyun 		pipetype = "CONTROL";
1589*4882a593Smuzhiyun 		break;
1590*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1591*4882a593Smuzhiyun 		pipetype = "BULK";
1592*4882a593Smuzhiyun 		break;
1593*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1594*4882a593Smuzhiyun 		pipetype = "INTERRUPT";
1595*4882a593Smuzhiyun 		break;
1596*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
1597*4882a593Smuzhiyun 		pipetype = "ISOCHRONOUS";
1598*4882a593Smuzhiyun 		break;
1599*4882a593Smuzhiyun 	default:
1600*4882a593Smuzhiyun 		pipetype = "UNKNOWN";
1601*4882a593Smuzhiyun 		break;
1602*4882a593Smuzhiyun 	}
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Endpoint type: %s\n", pipetype);
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	switch (chan->speed) {
1607*4882a593Smuzhiyun 	case USB_SPEED_HIGH:
1608*4882a593Smuzhiyun 		speed = "HIGH";
1609*4882a593Smuzhiyun 		break;
1610*4882a593Smuzhiyun 	case USB_SPEED_FULL:
1611*4882a593Smuzhiyun 		speed = "FULL";
1612*4882a593Smuzhiyun 		break;
1613*4882a593Smuzhiyun 	case USB_SPEED_LOW:
1614*4882a593Smuzhiyun 		speed = "LOW";
1615*4882a593Smuzhiyun 		break;
1616*4882a593Smuzhiyun 	default:
1617*4882a593Smuzhiyun 		speed = "UNKNOWN";
1618*4882a593Smuzhiyun 		break;
1619*4882a593Smuzhiyun 	}
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Speed: %s\n", speed);
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Max packet size: %d (mult %d)\n",
1624*4882a593Smuzhiyun 		dwc2_hcd_get_maxp(&urb->pipe_info),
1625*4882a593Smuzhiyun 		dwc2_hcd_get_maxp_mult(&urb->pipe_info));
1626*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Data buffer length: %d\n", urb->length);
1627*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Transfer buffer: %p, Transfer DMA: %08lx\n",
1628*4882a593Smuzhiyun 		urb->buf, (unsigned long)urb->dma);
1629*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Setup buffer: %p, Setup DMA: %08lx\n",
1630*4882a593Smuzhiyun 		urb->setup_packet, (unsigned long)urb->setup_dma);
1631*4882a593Smuzhiyun 	dev_err(hsotg->dev, "  Interval: %d\n", urb->interval);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	/* Core halts the channel for Descriptor DMA mode */
1634*4882a593Smuzhiyun 	if (hsotg->params.dma_desc_enable) {
1635*4882a593Smuzhiyun 		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1636*4882a593Smuzhiyun 					    DWC2_HC_XFER_AHB_ERR);
1637*4882a593Smuzhiyun 		goto handle_ahberr_done;
1638*4882a593Smuzhiyun 	}
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	dwc2_host_complete(hsotg, qtd, -EIO);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun handle_ahberr_halt:
1643*4882a593Smuzhiyun 	/*
1644*4882a593Smuzhiyun 	 * Force a channel halt. Don't call dwc2_halt_channel because that won't
1645*4882a593Smuzhiyun 	 * write to the HCCHARn register in DMA mode to force the halt.
1646*4882a593Smuzhiyun 	 */
1647*4882a593Smuzhiyun 	dwc2_hc_halt(hsotg, chan, DWC2_HC_XFER_AHB_ERR);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun handle_ahberr_done:
1650*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_AHBERR);
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun /*
1654*4882a593Smuzhiyun  * Handles a host channel transaction error interrupt. This handler may be
1655*4882a593Smuzhiyun  * called in either DMA mode or Slave mode.
1656*4882a593Smuzhiyun  */
dwc2_hc_xacterr_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1657*4882a593Smuzhiyun static void dwc2_hc_xacterr_intr(struct dwc2_hsotg *hsotg,
1658*4882a593Smuzhiyun 				 struct dwc2_host_chan *chan, int chnum,
1659*4882a593Smuzhiyun 				 struct dwc2_qtd *qtd)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun 	dev_dbg(hsotg->dev,
1662*4882a593Smuzhiyun 		"--Host Channel %d Interrupt: Transaction Error--\n", chnum);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	if (hsotg->params.dma_desc_enable) {
1667*4882a593Smuzhiyun 		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1668*4882a593Smuzhiyun 					    DWC2_HC_XFER_XACT_ERR);
1669*4882a593Smuzhiyun 		goto handle_xacterr_done;
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
1673*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
1674*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1675*4882a593Smuzhiyun 		qtd->error_count++;
1676*4882a593Smuzhiyun 		if (!chan->qh->ping_state) {
1677*4882a593Smuzhiyun 			dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
1678*4882a593Smuzhiyun 						  qtd, DWC2_HC_XFER_XACT_ERR);
1679*4882a593Smuzhiyun 			dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1680*4882a593Smuzhiyun 			if (!chan->ep_is_in && chan->speed == USB_SPEED_HIGH)
1681*4882a593Smuzhiyun 				chan->qh->ping_state = 1;
1682*4882a593Smuzhiyun 		}
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 		/*
1685*4882a593Smuzhiyun 		 * Halt the channel so the transfer can be re-started from
1686*4882a593Smuzhiyun 		 * the appropriate point or the PING protocol will start
1687*4882a593Smuzhiyun 		 */
1688*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
1689*4882a593Smuzhiyun 		break;
1690*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1691*4882a593Smuzhiyun 		qtd->error_count++;
1692*4882a593Smuzhiyun 		if (chan->do_split && chan->complete_split)
1693*4882a593Smuzhiyun 			qtd->complete_split = 0;
1694*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
1695*4882a593Smuzhiyun 		break;
1696*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
1697*4882a593Smuzhiyun 		{
1698*4882a593Smuzhiyun 			enum dwc2_halt_status halt_status;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 			halt_status = dwc2_update_isoc_urb_state(hsotg, chan,
1701*4882a593Smuzhiyun 					 chnum, qtd, DWC2_HC_XFER_XACT_ERR);
1702*4882a593Smuzhiyun 			dwc2_halt_channel(hsotg, chan, qtd, halt_status);
1703*4882a593Smuzhiyun 		}
1704*4882a593Smuzhiyun 		break;
1705*4882a593Smuzhiyun 	}
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun handle_xacterr_done:
1708*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_XACTERR);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun /*
1712*4882a593Smuzhiyun  * Handles a host channel frame overrun interrupt. This handler may be called
1713*4882a593Smuzhiyun  * in either DMA mode or Slave mode.
1714*4882a593Smuzhiyun  */
dwc2_hc_frmovrun_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1715*4882a593Smuzhiyun static void dwc2_hc_frmovrun_intr(struct dwc2_hsotg *hsotg,
1716*4882a593Smuzhiyun 				  struct dwc2_host_chan *chan, int chnum,
1717*4882a593Smuzhiyun 				  struct dwc2_qtd *qtd)
1718*4882a593Smuzhiyun {
1719*4882a593Smuzhiyun 	enum dwc2_halt_status halt_status;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	if (dbg_hc(chan))
1722*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: Frame Overrun--\n",
1723*4882a593Smuzhiyun 			chnum);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
1728*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
1729*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1730*4882a593Smuzhiyun 		break;
1731*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1732*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_FRAME_OVERRUN);
1733*4882a593Smuzhiyun 		break;
1734*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
1735*4882a593Smuzhiyun 		halt_status = dwc2_update_isoc_urb_state(hsotg, chan, chnum,
1736*4882a593Smuzhiyun 					qtd, DWC2_HC_XFER_FRAME_OVERRUN);
1737*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
1738*4882a593Smuzhiyun 		break;
1739*4882a593Smuzhiyun 	}
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_FRMOVRUN);
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun /*
1745*4882a593Smuzhiyun  * Handles a host channel data toggle error interrupt. This handler may be
1746*4882a593Smuzhiyun  * called in either DMA mode or Slave mode.
1747*4882a593Smuzhiyun  */
dwc2_hc_datatglerr_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1748*4882a593Smuzhiyun static void dwc2_hc_datatglerr_intr(struct dwc2_hsotg *hsotg,
1749*4882a593Smuzhiyun 				    struct dwc2_host_chan *chan, int chnum,
1750*4882a593Smuzhiyun 				    struct dwc2_qtd *qtd)
1751*4882a593Smuzhiyun {
1752*4882a593Smuzhiyun 	dev_dbg(hsotg->dev,
1753*4882a593Smuzhiyun 		"--Host Channel %d Interrupt: Data Toggle Error--\n", chnum);
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	if (chan->ep_is_in)
1756*4882a593Smuzhiyun 		qtd->error_count = 0;
1757*4882a593Smuzhiyun 	else
1758*4882a593Smuzhiyun 		dev_err(hsotg->dev,
1759*4882a593Smuzhiyun 			"Data Toggle Error on OUT transfer, channel %d\n",
1760*4882a593Smuzhiyun 			chnum);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1763*4882a593Smuzhiyun 	disable_hc_int(hsotg, chnum, HCINTMSK_DATATGLERR);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun /*
1767*4882a593Smuzhiyun  * For debug only. It checks that a valid halt status is set and that
1768*4882a593Smuzhiyun  * HCCHARn.chdis is clear. If there's a problem, corrective action is
1769*4882a593Smuzhiyun  * taken and a warning is issued.
1770*4882a593Smuzhiyun  *
1771*4882a593Smuzhiyun  * Return: true if halt status is ok, false otherwise
1772*4882a593Smuzhiyun  */
dwc2_halt_status_ok(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1773*4882a593Smuzhiyun static bool dwc2_halt_status_ok(struct dwc2_hsotg *hsotg,
1774*4882a593Smuzhiyun 				struct dwc2_host_chan *chan, int chnum,
1775*4882a593Smuzhiyun 				struct dwc2_qtd *qtd)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun #ifdef DEBUG
1778*4882a593Smuzhiyun 	u32 hcchar;
1779*4882a593Smuzhiyun 	u32 hctsiz;
1780*4882a593Smuzhiyun 	u32 hcintmsk;
1781*4882a593Smuzhiyun 	u32 hcsplt;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	if (chan->halt_status == DWC2_HC_XFER_NO_HALT_STATUS) {
1784*4882a593Smuzhiyun 		/*
1785*4882a593Smuzhiyun 		 * This code is here only as a check. This condition should
1786*4882a593Smuzhiyun 		 * never happen. Ignore the halt if it does occur.
1787*4882a593Smuzhiyun 		 */
1788*4882a593Smuzhiyun 		hcchar = dwc2_readl(hsotg, HCCHAR(chnum));
1789*4882a593Smuzhiyun 		hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
1790*4882a593Smuzhiyun 		hcintmsk = dwc2_readl(hsotg, HCINTMSK(chnum));
1791*4882a593Smuzhiyun 		hcsplt = dwc2_readl(hsotg, HCSPLT(chnum));
1792*4882a593Smuzhiyun 		dev_dbg(hsotg->dev,
1793*4882a593Smuzhiyun 			"%s: chan->halt_status DWC2_HC_XFER_NO_HALT_STATUS,\n",
1794*4882a593Smuzhiyun 			 __func__);
1795*4882a593Smuzhiyun 		dev_dbg(hsotg->dev,
1796*4882a593Smuzhiyun 			"channel %d, hcchar 0x%08x, hctsiz 0x%08x,\n",
1797*4882a593Smuzhiyun 			chnum, hcchar, hctsiz);
1798*4882a593Smuzhiyun 		dev_dbg(hsotg->dev,
1799*4882a593Smuzhiyun 			"hcint 0x%08x, hcintmsk 0x%08x, hcsplt 0x%08x,\n",
1800*4882a593Smuzhiyun 			chan->hcint, hcintmsk, hcsplt);
1801*4882a593Smuzhiyun 		if (qtd)
1802*4882a593Smuzhiyun 			dev_dbg(hsotg->dev, "qtd->complete_split %d\n",
1803*4882a593Smuzhiyun 				qtd->complete_split);
1804*4882a593Smuzhiyun 		dev_warn(hsotg->dev,
1805*4882a593Smuzhiyun 			 "%s: no halt status, channel %d, ignoring interrupt\n",
1806*4882a593Smuzhiyun 			 __func__, chnum);
1807*4882a593Smuzhiyun 		return false;
1808*4882a593Smuzhiyun 	}
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	/*
1811*4882a593Smuzhiyun 	 * This code is here only as a check. hcchar.chdis should never be set
1812*4882a593Smuzhiyun 	 * when the halt interrupt occurs. Halt the channel again if it does
1813*4882a593Smuzhiyun 	 * occur.
1814*4882a593Smuzhiyun 	 */
1815*4882a593Smuzhiyun 	hcchar = dwc2_readl(hsotg, HCCHAR(chnum));
1816*4882a593Smuzhiyun 	if (hcchar & HCCHAR_CHDIS) {
1817*4882a593Smuzhiyun 		dev_warn(hsotg->dev,
1818*4882a593Smuzhiyun 			 "%s: hcchar.chdis set unexpectedly, hcchar 0x%08x, trying to halt again\n",
1819*4882a593Smuzhiyun 			 __func__, hcchar);
1820*4882a593Smuzhiyun 		chan->halt_pending = 0;
1821*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, chan->halt_status);
1822*4882a593Smuzhiyun 		return false;
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun #endif
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	return true;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun /*
1830*4882a593Smuzhiyun  * Handles a host Channel Halted interrupt in DMA mode. This handler
1831*4882a593Smuzhiyun  * determines the reason the channel halted and proceeds accordingly.
1832*4882a593Smuzhiyun  */
dwc2_hc_chhltd_intr_dma(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)1833*4882a593Smuzhiyun static void dwc2_hc_chhltd_intr_dma(struct dwc2_hsotg *hsotg,
1834*4882a593Smuzhiyun 				    struct dwc2_host_chan *chan, int chnum,
1835*4882a593Smuzhiyun 				    struct dwc2_qtd *qtd)
1836*4882a593Smuzhiyun {
1837*4882a593Smuzhiyun 	u32 hcintmsk;
1838*4882a593Smuzhiyun 	int out_nak_enh = 0;
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	if (dbg_hc(chan))
1841*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev,
1842*4882a593Smuzhiyun 			 "--Host Channel %d Interrupt: DMA Channel Halted--\n",
1843*4882a593Smuzhiyun 			 chnum);
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	/*
1846*4882a593Smuzhiyun 	 * For core with OUT NAK enhancement, the flow for high-speed
1847*4882a593Smuzhiyun 	 * CONTROL/BULK OUT is handled a little differently
1848*4882a593Smuzhiyun 	 */
1849*4882a593Smuzhiyun 	if (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_71a) {
1850*4882a593Smuzhiyun 		if (chan->speed == USB_SPEED_HIGH && !chan->ep_is_in &&
1851*4882a593Smuzhiyun 		    (chan->ep_type == USB_ENDPOINT_XFER_CONTROL ||
1852*4882a593Smuzhiyun 		     chan->ep_type == USB_ENDPOINT_XFER_BULK)) {
1853*4882a593Smuzhiyun 			out_nak_enh = 1;
1854*4882a593Smuzhiyun 		}
1855*4882a593Smuzhiyun 	}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE ||
1858*4882a593Smuzhiyun 	    (chan->halt_status == DWC2_HC_XFER_AHB_ERR &&
1859*4882a593Smuzhiyun 	     !hsotg->params.dma_desc_enable)) {
1860*4882a593Smuzhiyun 		if (hsotg->params.dma_desc_enable)
1861*4882a593Smuzhiyun 			dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1862*4882a593Smuzhiyun 						    chan->halt_status);
1863*4882a593Smuzhiyun 		else
1864*4882a593Smuzhiyun 			/*
1865*4882a593Smuzhiyun 			 * Just release the channel. A dequeue can happen on a
1866*4882a593Smuzhiyun 			 * transfer timeout. In the case of an AHB Error, the
1867*4882a593Smuzhiyun 			 * channel was forced to halt because there's no way to
1868*4882a593Smuzhiyun 			 * gracefully recover.
1869*4882a593Smuzhiyun 			 */
1870*4882a593Smuzhiyun 			dwc2_release_channel(hsotg, chan, qtd,
1871*4882a593Smuzhiyun 					     chan->halt_status);
1872*4882a593Smuzhiyun 		return;
1873*4882a593Smuzhiyun 	}
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	hcintmsk = dwc2_readl(hsotg, HCINTMSK(chnum));
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	if (chan->hcint & HCINTMSK_XFERCOMPL) {
1878*4882a593Smuzhiyun 		/*
1879*4882a593Smuzhiyun 		 * Todo: This is here because of a possible hardware bug. Spec
1880*4882a593Smuzhiyun 		 * says that on SPLIT-ISOC OUT transfers in DMA mode that a HALT
1881*4882a593Smuzhiyun 		 * interrupt w/ACK bit set should occur, but I only see the
1882*4882a593Smuzhiyun 		 * XFERCOMP bit, even with it masked out. This is a workaround
1883*4882a593Smuzhiyun 		 * for that behavior. Should fix this when hardware is fixed.
1884*4882a593Smuzhiyun 		 */
1885*4882a593Smuzhiyun 		if (chan->ep_type == USB_ENDPOINT_XFER_ISOC && !chan->ep_is_in)
1886*4882a593Smuzhiyun 			dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
1887*4882a593Smuzhiyun 		dwc2_hc_xfercomp_intr(hsotg, chan, chnum, qtd);
1888*4882a593Smuzhiyun 	} else if (chan->hcint & HCINTMSK_STALL) {
1889*4882a593Smuzhiyun 		dwc2_hc_stall_intr(hsotg, chan, chnum, qtd);
1890*4882a593Smuzhiyun 	} else if ((chan->hcint & HCINTMSK_XACTERR) &&
1891*4882a593Smuzhiyun 		   !hsotg->params.dma_desc_enable) {
1892*4882a593Smuzhiyun 		if (out_nak_enh) {
1893*4882a593Smuzhiyun 			if (chan->hcint &
1894*4882a593Smuzhiyun 			    (HCINTMSK_NYET | HCINTMSK_NAK | HCINTMSK_ACK)) {
1895*4882a593Smuzhiyun 				dev_vdbg(hsotg->dev,
1896*4882a593Smuzhiyun 					 "XactErr with NYET/NAK/ACK\n");
1897*4882a593Smuzhiyun 				qtd->error_count = 0;
1898*4882a593Smuzhiyun 			} else {
1899*4882a593Smuzhiyun 				dev_vdbg(hsotg->dev,
1900*4882a593Smuzhiyun 					 "XactErr without NYET/NAK/ACK\n");
1901*4882a593Smuzhiyun 			}
1902*4882a593Smuzhiyun 		}
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 		/*
1905*4882a593Smuzhiyun 		 * Must handle xacterr before nak or ack. Could get a xacterr
1906*4882a593Smuzhiyun 		 * at the same time as either of these on a BULK/CONTROL OUT
1907*4882a593Smuzhiyun 		 * that started with a PING. The xacterr takes precedence.
1908*4882a593Smuzhiyun 		 */
1909*4882a593Smuzhiyun 		dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
1910*4882a593Smuzhiyun 	} else if ((chan->hcint & HCINTMSK_XCS_XACT) &&
1911*4882a593Smuzhiyun 		   hsotg->params.dma_desc_enable) {
1912*4882a593Smuzhiyun 		dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
1913*4882a593Smuzhiyun 	} else if ((chan->hcint & HCINTMSK_AHBERR) &&
1914*4882a593Smuzhiyun 		   hsotg->params.dma_desc_enable) {
1915*4882a593Smuzhiyun 		dwc2_hc_ahberr_intr(hsotg, chan, chnum, qtd);
1916*4882a593Smuzhiyun 	} else if (chan->hcint & HCINTMSK_BBLERR) {
1917*4882a593Smuzhiyun 		dwc2_hc_babble_intr(hsotg, chan, chnum, qtd);
1918*4882a593Smuzhiyun 	} else if (chan->hcint & HCINTMSK_FRMOVRUN) {
1919*4882a593Smuzhiyun 		dwc2_hc_frmovrun_intr(hsotg, chan, chnum, qtd);
1920*4882a593Smuzhiyun 	} else if (!out_nak_enh) {
1921*4882a593Smuzhiyun 		if (chan->hcint & HCINTMSK_NYET) {
1922*4882a593Smuzhiyun 			/*
1923*4882a593Smuzhiyun 			 * Must handle nyet before nak or ack. Could get a nyet
1924*4882a593Smuzhiyun 			 * at the same time as either of those on a BULK/CONTROL
1925*4882a593Smuzhiyun 			 * OUT that started with a PING. The nyet takes
1926*4882a593Smuzhiyun 			 * precedence.
1927*4882a593Smuzhiyun 			 */
1928*4882a593Smuzhiyun 			dwc2_hc_nyet_intr(hsotg, chan, chnum, qtd);
1929*4882a593Smuzhiyun 		} else if ((chan->hcint & HCINTMSK_NAK) &&
1930*4882a593Smuzhiyun 			   !(hcintmsk & HCINTMSK_NAK)) {
1931*4882a593Smuzhiyun 			/*
1932*4882a593Smuzhiyun 			 * If nak is not masked, it's because a non-split IN
1933*4882a593Smuzhiyun 			 * transfer is in an error state. In that case, the nak
1934*4882a593Smuzhiyun 			 * is handled by the nak interrupt handler, not here.
1935*4882a593Smuzhiyun 			 * Handle nak here for BULK/CONTROL OUT transfers, which
1936*4882a593Smuzhiyun 			 * halt on a NAK to allow rewinding the buffer pointer.
1937*4882a593Smuzhiyun 			 */
1938*4882a593Smuzhiyun 			dwc2_hc_nak_intr(hsotg, chan, chnum, qtd);
1939*4882a593Smuzhiyun 		} else if ((chan->hcint & HCINTMSK_ACK) &&
1940*4882a593Smuzhiyun 			   !(hcintmsk & HCINTMSK_ACK)) {
1941*4882a593Smuzhiyun 			/*
1942*4882a593Smuzhiyun 			 * If ack is not masked, it's because a non-split IN
1943*4882a593Smuzhiyun 			 * transfer is in an error state. In that case, the ack
1944*4882a593Smuzhiyun 			 * is handled by the ack interrupt handler, not here.
1945*4882a593Smuzhiyun 			 * Handle ack here for split transfers. Start splits
1946*4882a593Smuzhiyun 			 * halt on ACK.
1947*4882a593Smuzhiyun 			 */
1948*4882a593Smuzhiyun 			dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
1949*4882a593Smuzhiyun 		} else {
1950*4882a593Smuzhiyun 			if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
1951*4882a593Smuzhiyun 			    chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
1952*4882a593Smuzhiyun 				/*
1953*4882a593Smuzhiyun 				 * A periodic transfer halted with no other
1954*4882a593Smuzhiyun 				 * channel interrupts set. Assume it was halted
1955*4882a593Smuzhiyun 				 * by the core because it could not be completed
1956*4882a593Smuzhiyun 				 * in its scheduled (micro)frame.
1957*4882a593Smuzhiyun 				 */
1958*4882a593Smuzhiyun 				dev_dbg(hsotg->dev,
1959*4882a593Smuzhiyun 					"%s: Halt channel %d (assume incomplete periodic transfer)\n",
1960*4882a593Smuzhiyun 					__func__, chnum);
1961*4882a593Smuzhiyun 				dwc2_halt_channel(hsotg, chan, qtd,
1962*4882a593Smuzhiyun 					DWC2_HC_XFER_PERIODIC_INCOMPLETE);
1963*4882a593Smuzhiyun 			} else {
1964*4882a593Smuzhiyun 				dev_err(hsotg->dev,
1965*4882a593Smuzhiyun 					"%s: Channel %d - ChHltd set, but reason is unknown\n",
1966*4882a593Smuzhiyun 					__func__, chnum);
1967*4882a593Smuzhiyun 				dev_err(hsotg->dev,
1968*4882a593Smuzhiyun 					"hcint 0x%08x, intsts 0x%08x\n",
1969*4882a593Smuzhiyun 					chan->hcint,
1970*4882a593Smuzhiyun 					dwc2_readl(hsotg, GINTSTS));
1971*4882a593Smuzhiyun 				goto error;
1972*4882a593Smuzhiyun 			}
1973*4882a593Smuzhiyun 		}
1974*4882a593Smuzhiyun 	} else {
1975*4882a593Smuzhiyun 		dev_info(hsotg->dev,
1976*4882a593Smuzhiyun 			 "NYET/NAK/ACK/other in non-error case, 0x%08x\n",
1977*4882a593Smuzhiyun 			 chan->hcint);
1978*4882a593Smuzhiyun error:
1979*4882a593Smuzhiyun 		/* Failthrough: use 3-strikes rule */
1980*4882a593Smuzhiyun 		qtd->error_count++;
1981*4882a593Smuzhiyun 		dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
1982*4882a593Smuzhiyun 					  qtd, DWC2_HC_XFER_XACT_ERR);
1983*4882a593Smuzhiyun 		/*
1984*4882a593Smuzhiyun 		 * We can get here after a completed transaction
1985*4882a593Smuzhiyun 		 * (urb->actual_length >= urb->length) which was not reported
1986*4882a593Smuzhiyun 		 * as completed. If that is the case, and we do not abort
1987*4882a593Smuzhiyun 		 * the transfer, a transfer of size 0 will be enqueued
1988*4882a593Smuzhiyun 		 * subsequently. If urb->actual_length is not DMA-aligned,
1989*4882a593Smuzhiyun 		 * the buffer will then point to an unaligned address, and
1990*4882a593Smuzhiyun 		 * the resulting behavior is undefined. Bail out in that
1991*4882a593Smuzhiyun 		 * situation.
1992*4882a593Smuzhiyun 		 */
1993*4882a593Smuzhiyun 		if (qtd->urb->actual_length >= qtd->urb->length)
1994*4882a593Smuzhiyun 			qtd->error_count = 3;
1995*4882a593Smuzhiyun 		dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1996*4882a593Smuzhiyun 		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
1997*4882a593Smuzhiyun 	}
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun /*
2001*4882a593Smuzhiyun  * Handles a host channel Channel Halted interrupt
2002*4882a593Smuzhiyun  *
2003*4882a593Smuzhiyun  * In slave mode, this handler is called only when the driver specifically
2004*4882a593Smuzhiyun  * requests a halt. This occurs during handling other host channel interrupts
2005*4882a593Smuzhiyun  * (e.g. nak, xacterr, stall, nyet, etc.).
2006*4882a593Smuzhiyun  *
2007*4882a593Smuzhiyun  * In DMA mode, this is the interrupt that occurs when the core has finished
2008*4882a593Smuzhiyun  * processing a transfer on a channel. Other host channel interrupts (except
2009*4882a593Smuzhiyun  * ahberr) are disabled in DMA mode.
2010*4882a593Smuzhiyun  */
dwc2_hc_chhltd_intr(struct dwc2_hsotg * hsotg,struct dwc2_host_chan * chan,int chnum,struct dwc2_qtd * qtd)2011*4882a593Smuzhiyun static void dwc2_hc_chhltd_intr(struct dwc2_hsotg *hsotg,
2012*4882a593Smuzhiyun 				struct dwc2_host_chan *chan, int chnum,
2013*4882a593Smuzhiyun 				struct dwc2_qtd *qtd)
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun 	if (dbg_hc(chan))
2016*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: Channel Halted--\n",
2017*4882a593Smuzhiyun 			 chnum);
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	if (hsotg->params.host_dma) {
2020*4882a593Smuzhiyun 		dwc2_hc_chhltd_intr_dma(hsotg, chan, chnum, qtd);
2021*4882a593Smuzhiyun 	} else {
2022*4882a593Smuzhiyun 		if (!dwc2_halt_status_ok(hsotg, chan, chnum, qtd))
2023*4882a593Smuzhiyun 			return;
2024*4882a593Smuzhiyun 		dwc2_release_channel(hsotg, chan, qtd, chan->halt_status);
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun /*
2029*4882a593Smuzhiyun  * Check if the given qtd is still the top of the list (and thus valid).
2030*4882a593Smuzhiyun  *
2031*4882a593Smuzhiyun  * If dwc2_hcd_qtd_unlink_and_free() has been called since we grabbed
2032*4882a593Smuzhiyun  * the qtd from the top of the list, this will return false (otherwise true).
2033*4882a593Smuzhiyun  */
dwc2_check_qtd_still_ok(struct dwc2_qtd * qtd,struct dwc2_qh * qh)2034*4882a593Smuzhiyun static bool dwc2_check_qtd_still_ok(struct dwc2_qtd *qtd, struct dwc2_qh *qh)
2035*4882a593Smuzhiyun {
2036*4882a593Smuzhiyun 	struct dwc2_qtd *cur_head;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	if (!qh)
2039*4882a593Smuzhiyun 		return false;
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	cur_head = list_first_entry(&qh->qtd_list, struct dwc2_qtd,
2042*4882a593Smuzhiyun 				    qtd_list_entry);
2043*4882a593Smuzhiyun 	return (cur_head == qtd);
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun /* Handles interrupt for a specific Host Channel */
dwc2_hc_n_intr(struct dwc2_hsotg * hsotg,int chnum)2047*4882a593Smuzhiyun static void dwc2_hc_n_intr(struct dwc2_hsotg *hsotg, int chnum)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun 	struct dwc2_qtd *qtd;
2050*4882a593Smuzhiyun 	struct dwc2_host_chan *chan;
2051*4882a593Smuzhiyun 	u32 hcint, hcintmsk;
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	chan = hsotg->hc_ptr_array[chnum];
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	hcint = dwc2_readl(hsotg, HCINT(chnum));
2056*4882a593Smuzhiyun 	hcintmsk = dwc2_readl(hsotg, HCINTMSK(chnum));
2057*4882a593Smuzhiyun 	if (!chan) {
2058*4882a593Smuzhiyun 		dev_err(hsotg->dev, "## hc_ptr_array for channel is NULL ##\n");
2059*4882a593Smuzhiyun 		dwc2_writel(hsotg, hcint, HCINT(chnum));
2060*4882a593Smuzhiyun 		return;
2061*4882a593Smuzhiyun 	}
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	if (dbg_hc(chan)) {
2064*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "--Host Channel Interrupt--, Channel %d\n",
2065*4882a593Smuzhiyun 			 chnum);
2066*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev,
2067*4882a593Smuzhiyun 			 "  hcint 0x%08x, hcintmsk 0x%08x, hcint&hcintmsk 0x%08x\n",
2068*4882a593Smuzhiyun 			 hcint, hcintmsk, hcint & hcintmsk);
2069*4882a593Smuzhiyun 	}
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	/*
2072*4882a593Smuzhiyun 	 * If we got an interrupt after someone called
2073*4882a593Smuzhiyun 	 * dwc2_hcd_endpoint_disable() we don't want to crash below
2074*4882a593Smuzhiyun 	 */
2075*4882a593Smuzhiyun 	if (!chan->qh) {
2076*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "Interrupt on disabled channel\n");
2077*4882a593Smuzhiyun 		return;
2078*4882a593Smuzhiyun 	}
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	chan->hcint = hcint;
2081*4882a593Smuzhiyun 	hcint &= hcintmsk;
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	dwc2_writel(hsotg, hcint, HCINT(chnum));
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	/*
2086*4882a593Smuzhiyun 	 * If the channel was halted due to a dequeue, the qtd list might
2087*4882a593Smuzhiyun 	 * be empty or at least the first entry will not be the active qtd.
2088*4882a593Smuzhiyun 	 * In this case, take a shortcut and just release the channel.
2089*4882a593Smuzhiyun 	 */
2090*4882a593Smuzhiyun 	if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) {
2091*4882a593Smuzhiyun 		/*
2092*4882a593Smuzhiyun 		 * If the channel was halted, this should be the only
2093*4882a593Smuzhiyun 		 * interrupt unmasked
2094*4882a593Smuzhiyun 		 */
2095*4882a593Smuzhiyun 		WARN_ON(hcint != HCINTMSK_CHHLTD);
2096*4882a593Smuzhiyun 		if (hsotg->params.dma_desc_enable)
2097*4882a593Smuzhiyun 			dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
2098*4882a593Smuzhiyun 						    chan->halt_status);
2099*4882a593Smuzhiyun 		else
2100*4882a593Smuzhiyun 			dwc2_release_channel(hsotg, chan, NULL,
2101*4882a593Smuzhiyun 					     chan->halt_status);
2102*4882a593Smuzhiyun 		return;
2103*4882a593Smuzhiyun 	}
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	if (list_empty(&chan->qh->qtd_list)) {
2106*4882a593Smuzhiyun 		/*
2107*4882a593Smuzhiyun 		 * TODO: Will this ever happen with the
2108*4882a593Smuzhiyun 		 * DWC2_HC_XFER_URB_DEQUEUE handling above?
2109*4882a593Smuzhiyun 		 */
2110*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "## no QTD queued for channel %d ##\n",
2111*4882a593Smuzhiyun 			chnum);
2112*4882a593Smuzhiyun 		dev_dbg(hsotg->dev,
2113*4882a593Smuzhiyun 			"  hcint 0x%08x, hcintmsk 0x%08x, hcint&hcintmsk 0x%08x\n",
2114*4882a593Smuzhiyun 			chan->hcint, hcintmsk, hcint);
2115*4882a593Smuzhiyun 		chan->halt_status = DWC2_HC_XFER_NO_HALT_STATUS;
2116*4882a593Smuzhiyun 		disable_hc_int(hsotg, chnum, HCINTMSK_CHHLTD);
2117*4882a593Smuzhiyun 		chan->hcint = 0;
2118*4882a593Smuzhiyun 		return;
2119*4882a593Smuzhiyun 	}
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 	qtd = list_first_entry(&chan->qh->qtd_list, struct dwc2_qtd,
2122*4882a593Smuzhiyun 			       qtd_list_entry);
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	if (!hsotg->params.host_dma) {
2125*4882a593Smuzhiyun 		if ((hcint & HCINTMSK_CHHLTD) && hcint != HCINTMSK_CHHLTD)
2126*4882a593Smuzhiyun 			hcint &= ~HCINTMSK_CHHLTD;
2127*4882a593Smuzhiyun 	}
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	if (hcint & HCINTMSK_XFERCOMPL) {
2130*4882a593Smuzhiyun 		dwc2_hc_xfercomp_intr(hsotg, chan, chnum, qtd);
2131*4882a593Smuzhiyun 		/*
2132*4882a593Smuzhiyun 		 * If NYET occurred at same time as Xfer Complete, the NYET is
2133*4882a593Smuzhiyun 		 * handled by the Xfer Complete interrupt handler. Don't want
2134*4882a593Smuzhiyun 		 * to call the NYET interrupt handler in this case.
2135*4882a593Smuzhiyun 		 */
2136*4882a593Smuzhiyun 		hcint &= ~HCINTMSK_NYET;
2137*4882a593Smuzhiyun 	}
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	if (hcint & HCINTMSK_CHHLTD) {
2140*4882a593Smuzhiyun 		dwc2_hc_chhltd_intr(hsotg, chan, chnum, qtd);
2141*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2142*4882a593Smuzhiyun 			goto exit;
2143*4882a593Smuzhiyun 	}
2144*4882a593Smuzhiyun 	if (hcint & HCINTMSK_AHBERR) {
2145*4882a593Smuzhiyun 		dwc2_hc_ahberr_intr(hsotg, chan, chnum, qtd);
2146*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2147*4882a593Smuzhiyun 			goto exit;
2148*4882a593Smuzhiyun 	}
2149*4882a593Smuzhiyun 	if (hcint & HCINTMSK_STALL) {
2150*4882a593Smuzhiyun 		dwc2_hc_stall_intr(hsotg, chan, chnum, qtd);
2151*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2152*4882a593Smuzhiyun 			goto exit;
2153*4882a593Smuzhiyun 	}
2154*4882a593Smuzhiyun 	if (hcint & HCINTMSK_NAK) {
2155*4882a593Smuzhiyun 		dwc2_hc_nak_intr(hsotg, chan, chnum, qtd);
2156*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2157*4882a593Smuzhiyun 			goto exit;
2158*4882a593Smuzhiyun 	}
2159*4882a593Smuzhiyun 	if (hcint & HCINTMSK_ACK) {
2160*4882a593Smuzhiyun 		dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
2161*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2162*4882a593Smuzhiyun 			goto exit;
2163*4882a593Smuzhiyun 	}
2164*4882a593Smuzhiyun 	if (hcint & HCINTMSK_NYET) {
2165*4882a593Smuzhiyun 		dwc2_hc_nyet_intr(hsotg, chan, chnum, qtd);
2166*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2167*4882a593Smuzhiyun 			goto exit;
2168*4882a593Smuzhiyun 	}
2169*4882a593Smuzhiyun 	if (hcint & HCINTMSK_XACTERR) {
2170*4882a593Smuzhiyun 		dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
2171*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2172*4882a593Smuzhiyun 			goto exit;
2173*4882a593Smuzhiyun 	}
2174*4882a593Smuzhiyun 	if (hcint & HCINTMSK_BBLERR) {
2175*4882a593Smuzhiyun 		dwc2_hc_babble_intr(hsotg, chan, chnum, qtd);
2176*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2177*4882a593Smuzhiyun 			goto exit;
2178*4882a593Smuzhiyun 	}
2179*4882a593Smuzhiyun 	if (hcint & HCINTMSK_FRMOVRUN) {
2180*4882a593Smuzhiyun 		dwc2_hc_frmovrun_intr(hsotg, chan, chnum, qtd);
2181*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2182*4882a593Smuzhiyun 			goto exit;
2183*4882a593Smuzhiyun 	}
2184*4882a593Smuzhiyun 	if (hcint & HCINTMSK_DATATGLERR) {
2185*4882a593Smuzhiyun 		dwc2_hc_datatglerr_intr(hsotg, chan, chnum, qtd);
2186*4882a593Smuzhiyun 		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2187*4882a593Smuzhiyun 			goto exit;
2188*4882a593Smuzhiyun 	}
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun exit:
2191*4882a593Smuzhiyun 	chan->hcint = 0;
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun /*
2195*4882a593Smuzhiyun  * This interrupt indicates that one or more host channels has a pending
2196*4882a593Smuzhiyun  * interrupt. There are multiple conditions that can cause each host channel
2197*4882a593Smuzhiyun  * interrupt. This function determines which conditions have occurred for each
2198*4882a593Smuzhiyun  * host channel interrupt and handles them appropriately.
2199*4882a593Smuzhiyun  */
dwc2_hc_intr(struct dwc2_hsotg * hsotg)2200*4882a593Smuzhiyun static void dwc2_hc_intr(struct dwc2_hsotg *hsotg)
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun 	u32 haint;
2203*4882a593Smuzhiyun 	int i;
2204*4882a593Smuzhiyun 	struct dwc2_host_chan *chan, *chan_tmp;
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	haint = dwc2_readl(hsotg, HAINT);
2207*4882a593Smuzhiyun 	if (dbg_perio()) {
2208*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "%s()\n", __func__);
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 		dev_vdbg(hsotg->dev, "HAINT=%08x\n", haint);
2211*4882a593Smuzhiyun 	}
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 	/*
2214*4882a593Smuzhiyun 	 * According to USB 2.0 spec section 11.18.8, a host must
2215*4882a593Smuzhiyun 	 * issue complete-split transactions in a microframe for a
2216*4882a593Smuzhiyun 	 * set of full-/low-speed endpoints in the same relative
2217*4882a593Smuzhiyun 	 * order as the start-splits were issued in a microframe for.
2218*4882a593Smuzhiyun 	 */
2219*4882a593Smuzhiyun 	list_for_each_entry_safe(chan, chan_tmp, &hsotg->split_order,
2220*4882a593Smuzhiyun 				 split_order_list_entry) {
2221*4882a593Smuzhiyun 		int hc_num = chan->hc_num;
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 		if (haint & (1 << hc_num)) {
2224*4882a593Smuzhiyun 			dwc2_hc_n_intr(hsotg, hc_num);
2225*4882a593Smuzhiyun 			haint &= ~(1 << hc_num);
2226*4882a593Smuzhiyun 		}
2227*4882a593Smuzhiyun 	}
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	for (i = 0; i < hsotg->params.host_channels; i++) {
2230*4882a593Smuzhiyun 		if (haint & (1 << i))
2231*4882a593Smuzhiyun 			dwc2_hc_n_intr(hsotg, i);
2232*4882a593Smuzhiyun 	}
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun /* This function handles interrupts for the HCD */
dwc2_handle_hcd_intr(struct dwc2_hsotg * hsotg)2236*4882a593Smuzhiyun irqreturn_t dwc2_handle_hcd_intr(struct dwc2_hsotg *hsotg)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun 	u32 gintsts, dbg_gintsts;
2239*4882a593Smuzhiyun 	irqreturn_t retval = IRQ_NONE;
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	if (!dwc2_is_controller_alive(hsotg)) {
2242*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "Controller is dead\n");
2243*4882a593Smuzhiyun 		return retval;
2244*4882a593Smuzhiyun 	}
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	spin_lock(&hsotg->lock);
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	/* Check if HOST Mode */
2249*4882a593Smuzhiyun 	if (dwc2_is_host_mode(hsotg)) {
2250*4882a593Smuzhiyun 		gintsts = dwc2_read_core_intr(hsotg);
2251*4882a593Smuzhiyun 		if (!gintsts) {
2252*4882a593Smuzhiyun 			spin_unlock(&hsotg->lock);
2253*4882a593Smuzhiyun 			return retval;
2254*4882a593Smuzhiyun 		}
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 		retval = IRQ_HANDLED;
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 		dbg_gintsts = gintsts;
2259*4882a593Smuzhiyun #ifndef DEBUG_SOF
2260*4882a593Smuzhiyun 		dbg_gintsts &= ~GINTSTS_SOF;
2261*4882a593Smuzhiyun #endif
2262*4882a593Smuzhiyun 		if (!dbg_perio())
2263*4882a593Smuzhiyun 			dbg_gintsts &= ~(GINTSTS_HCHINT | GINTSTS_RXFLVL |
2264*4882a593Smuzhiyun 					 GINTSTS_PTXFEMP);
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 		/* Only print if there are any non-suppressed interrupts left */
2267*4882a593Smuzhiyun 		if (dbg_gintsts)
2268*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev,
2269*4882a593Smuzhiyun 				 "DWC OTG HCD Interrupt Detected gintsts&gintmsk=0x%08x\n",
2270*4882a593Smuzhiyun 				 gintsts);
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 		if (gintsts & GINTSTS_SOF)
2273*4882a593Smuzhiyun 			dwc2_sof_intr(hsotg);
2274*4882a593Smuzhiyun 		if (gintsts & GINTSTS_RXFLVL)
2275*4882a593Smuzhiyun 			dwc2_rx_fifo_level_intr(hsotg);
2276*4882a593Smuzhiyun 		if (gintsts & GINTSTS_NPTXFEMP)
2277*4882a593Smuzhiyun 			dwc2_np_tx_fifo_empty_intr(hsotg);
2278*4882a593Smuzhiyun 		if (gintsts & GINTSTS_PRTINT)
2279*4882a593Smuzhiyun 			dwc2_port_intr(hsotg);
2280*4882a593Smuzhiyun 		if (gintsts & GINTSTS_HCHINT)
2281*4882a593Smuzhiyun 			dwc2_hc_intr(hsotg);
2282*4882a593Smuzhiyun 		if (gintsts & GINTSTS_PTXFEMP)
2283*4882a593Smuzhiyun 			dwc2_perio_tx_fifo_empty_intr(hsotg);
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 		if (dbg_gintsts) {
2286*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev,
2287*4882a593Smuzhiyun 				 "DWC OTG HCD Finished Servicing Interrupts\n");
2288*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev,
2289*4882a593Smuzhiyun 				 "DWC OTG HCD gintsts=0x%08x gintmsk=0x%08x\n",
2290*4882a593Smuzhiyun 				 dwc2_readl(hsotg, GINTSTS),
2291*4882a593Smuzhiyun 				 dwc2_readl(hsotg, GINTMSK));
2292*4882a593Smuzhiyun 		}
2293*4882a593Smuzhiyun 	}
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 	spin_unlock(&hsotg->lock);
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	return retval;
2298*4882a593Smuzhiyun }
2299