xref: /OK3568_Linux_fs/kernel/drivers/usb/dwc2/core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * core.c - DesignWare HS OTG Controller common routines
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004-2013 Synopsys, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
8*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
9*4882a593Smuzhiyun  * are met:
10*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
11*4882a593Smuzhiyun  *    notice, this list of conditions, and the following disclaimer,
12*4882a593Smuzhiyun  *    without modification.
13*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
14*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in the
15*4882a593Smuzhiyun  *    documentation and/or other materials provided with the distribution.
16*4882a593Smuzhiyun  * 3. The names of the above-listed copyright holders may not be used
17*4882a593Smuzhiyun  *    to endorse or promote products derived from this software without
18*4882a593Smuzhiyun  *    specific prior written permission.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * ALTERNATIVELY, this software may be distributed under the terms of the
21*4882a593Smuzhiyun  * GNU General Public License ("GPL") as published by the Free Software
22*4882a593Smuzhiyun  * Foundation; either version 2 of the License, or (at your option) any
23*4882a593Smuzhiyun  * later version.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
26*4882a593Smuzhiyun  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
27*4882a593Smuzhiyun  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28*4882a593Smuzhiyun  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
29*4882a593Smuzhiyun  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
30*4882a593Smuzhiyun  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
31*4882a593Smuzhiyun  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
32*4882a593Smuzhiyun  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
33*4882a593Smuzhiyun  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
34*4882a593Smuzhiyun  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
35*4882a593Smuzhiyun  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * The Core code provides basic services for accessing and managing the
40*4882a593Smuzhiyun  * DWC_otg hardware. These services are used by both the Host Controller
41*4882a593Smuzhiyun  * Driver and the Peripheral Controller Driver.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #include <linux/kernel.h>
44*4882a593Smuzhiyun #include <linux/module.h>
45*4882a593Smuzhiyun #include <linux/moduleparam.h>
46*4882a593Smuzhiyun #include <linux/spinlock.h>
47*4882a593Smuzhiyun #include <linux/interrupt.h>
48*4882a593Smuzhiyun #include <linux/dma-mapping.h>
49*4882a593Smuzhiyun #include <linux/delay.h>
50*4882a593Smuzhiyun #include <linux/io.h>
51*4882a593Smuzhiyun #include <linux/slab.h>
52*4882a593Smuzhiyun #include <linux/usb.h>
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #include <linux/usb/hcd.h>
55*4882a593Smuzhiyun #include <linux/usb/ch11.h>
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #include "core.h"
58*4882a593Smuzhiyun #include "hcd.h"
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /**
61*4882a593Smuzhiyun  * dwc2_backup_global_registers() - Backup global controller registers.
62*4882a593Smuzhiyun  * When suspending usb bus, registers needs to be backuped
63*4882a593Smuzhiyun  * if controller power is disabled once suspended.
64*4882a593Smuzhiyun  *
65*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
66*4882a593Smuzhiyun  */
dwc2_backup_global_registers(struct dwc2_hsotg * hsotg)67*4882a593Smuzhiyun int dwc2_backup_global_registers(struct dwc2_hsotg *hsotg)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct dwc2_gregs_backup *gr;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "%s\n", __func__);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* Backup global regs */
74*4882a593Smuzhiyun 	gr = &hsotg->gr_backup;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	gr->gotgctl = dwc2_readl(hsotg, GOTGCTL);
77*4882a593Smuzhiyun 	gr->gintmsk = dwc2_readl(hsotg, GINTMSK);
78*4882a593Smuzhiyun 	gr->gahbcfg = dwc2_readl(hsotg, GAHBCFG);
79*4882a593Smuzhiyun 	gr->gusbcfg = dwc2_readl(hsotg, GUSBCFG);
80*4882a593Smuzhiyun 	gr->grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
81*4882a593Smuzhiyun 	gr->gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
82*4882a593Smuzhiyun 	gr->gdfifocfg = dwc2_readl(hsotg, GDFIFOCFG);
83*4882a593Smuzhiyun 	gr->pcgcctl1 = dwc2_readl(hsotg, PCGCCTL1);
84*4882a593Smuzhiyun 	gr->glpmcfg = dwc2_readl(hsotg, GLPMCFG);
85*4882a593Smuzhiyun 	gr->gi2cctl = dwc2_readl(hsotg, GI2CCTL);
86*4882a593Smuzhiyun 	gr->pcgcctl = dwc2_readl(hsotg, PCGCTL);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	gr->valid = true;
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /**
93*4882a593Smuzhiyun  * dwc2_restore_global_registers() - Restore controller global registers.
94*4882a593Smuzhiyun  * When resuming usb bus, device registers needs to be restored
95*4882a593Smuzhiyun  * if controller power were disabled.
96*4882a593Smuzhiyun  *
97*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
98*4882a593Smuzhiyun  */
dwc2_restore_global_registers(struct dwc2_hsotg * hsotg)99*4882a593Smuzhiyun int dwc2_restore_global_registers(struct dwc2_hsotg *hsotg)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct dwc2_gregs_backup *gr;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "%s\n", __func__);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Restore global regs */
106*4882a593Smuzhiyun 	gr = &hsotg->gr_backup;
107*4882a593Smuzhiyun 	if (!gr->valid) {
108*4882a593Smuzhiyun 		dev_err(hsotg->dev, "%s: no global registers to restore\n",
109*4882a593Smuzhiyun 			__func__);
110*4882a593Smuzhiyun 		return -EINVAL;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 	gr->valid = false;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	dwc2_writel(hsotg, 0xffffffff, GINTSTS);
115*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gotgctl, GOTGCTL);
116*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gintmsk, GINTMSK);
117*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gusbcfg, GUSBCFG);
118*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gahbcfg, GAHBCFG);
119*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->grxfsiz, GRXFSIZ);
120*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gnptxfsiz, GNPTXFSIZ);
121*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gdfifocfg, GDFIFOCFG);
122*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->pcgcctl1, PCGCCTL1);
123*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->glpmcfg, GLPMCFG);
124*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->pcgcctl, PCGCTL);
125*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gi2cctl, GI2CCTL);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /**
131*4882a593Smuzhiyun  * dwc2_exit_partial_power_down() - Exit controller from Partial Power Down.
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
134*4882a593Smuzhiyun  * @restore: Controller registers need to be restored
135*4882a593Smuzhiyun  */
dwc2_exit_partial_power_down(struct dwc2_hsotg * hsotg,bool restore)136*4882a593Smuzhiyun int dwc2_exit_partial_power_down(struct dwc2_hsotg *hsotg, bool restore)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 pcgcctl;
139*4882a593Smuzhiyun 	int ret = 0;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (hsotg->params.power_down != DWC2_POWER_DOWN_PARAM_PARTIAL)
142*4882a593Smuzhiyun 		return -ENOTSUPP;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	pcgcctl = dwc2_readl(hsotg, PCGCTL);
145*4882a593Smuzhiyun 	pcgcctl &= ~PCGCTL_STOPPCLK;
146*4882a593Smuzhiyun 	dwc2_writel(hsotg, pcgcctl, PCGCTL);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	pcgcctl = dwc2_readl(hsotg, PCGCTL);
149*4882a593Smuzhiyun 	pcgcctl &= ~PCGCTL_PWRCLMP;
150*4882a593Smuzhiyun 	dwc2_writel(hsotg, pcgcctl, PCGCTL);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	pcgcctl = dwc2_readl(hsotg, PCGCTL);
153*4882a593Smuzhiyun 	pcgcctl &= ~PCGCTL_RSTPDWNMODULE;
154*4882a593Smuzhiyun 	dwc2_writel(hsotg, pcgcctl, PCGCTL);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	udelay(100);
157*4882a593Smuzhiyun 	if (restore) {
158*4882a593Smuzhiyun 		ret = dwc2_restore_global_registers(hsotg);
159*4882a593Smuzhiyun 		if (ret) {
160*4882a593Smuzhiyun 			dev_err(hsotg->dev, "%s: failed to restore registers\n",
161*4882a593Smuzhiyun 				__func__);
162*4882a593Smuzhiyun 			return ret;
163*4882a593Smuzhiyun 		}
164*4882a593Smuzhiyun 		if (dwc2_is_host_mode(hsotg)) {
165*4882a593Smuzhiyun 			ret = dwc2_restore_host_registers(hsotg);
166*4882a593Smuzhiyun 			if (ret) {
167*4882a593Smuzhiyun 				dev_err(hsotg->dev, "%s: failed to restore host registers\n",
168*4882a593Smuzhiyun 					__func__);
169*4882a593Smuzhiyun 				return ret;
170*4882a593Smuzhiyun 			}
171*4882a593Smuzhiyun 		} else {
172*4882a593Smuzhiyun 			ret = dwc2_restore_device_registers(hsotg, 0);
173*4882a593Smuzhiyun 			if (ret) {
174*4882a593Smuzhiyun 				dev_err(hsotg->dev, "%s: failed to restore device registers\n",
175*4882a593Smuzhiyun 					__func__);
176*4882a593Smuzhiyun 				return ret;
177*4882a593Smuzhiyun 			}
178*4882a593Smuzhiyun 		}
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return ret;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /**
185*4882a593Smuzhiyun  * dwc2_enter_partial_power_down() - Put controller in Partial Power Down.
186*4882a593Smuzhiyun  *
187*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
188*4882a593Smuzhiyun  */
dwc2_enter_partial_power_down(struct dwc2_hsotg * hsotg)189*4882a593Smuzhiyun int dwc2_enter_partial_power_down(struct dwc2_hsotg *hsotg)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	u32 pcgcctl;
192*4882a593Smuzhiyun 	int ret = 0;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (!hsotg->params.power_down)
195*4882a593Smuzhiyun 		return -ENOTSUPP;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Backup all registers */
198*4882a593Smuzhiyun 	ret = dwc2_backup_global_registers(hsotg);
199*4882a593Smuzhiyun 	if (ret) {
200*4882a593Smuzhiyun 		dev_err(hsotg->dev, "%s: failed to backup global registers\n",
201*4882a593Smuzhiyun 			__func__);
202*4882a593Smuzhiyun 		return ret;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (dwc2_is_host_mode(hsotg)) {
206*4882a593Smuzhiyun 		ret = dwc2_backup_host_registers(hsotg);
207*4882a593Smuzhiyun 		if (ret) {
208*4882a593Smuzhiyun 			dev_err(hsotg->dev, "%s: failed to backup host registers\n",
209*4882a593Smuzhiyun 				__func__);
210*4882a593Smuzhiyun 			return ret;
211*4882a593Smuzhiyun 		}
212*4882a593Smuzhiyun 	} else {
213*4882a593Smuzhiyun 		ret = dwc2_backup_device_registers(hsotg);
214*4882a593Smuzhiyun 		if (ret) {
215*4882a593Smuzhiyun 			dev_err(hsotg->dev, "%s: failed to backup device registers\n",
216*4882a593Smuzhiyun 				__func__);
217*4882a593Smuzhiyun 			return ret;
218*4882a593Smuzhiyun 		}
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/*
222*4882a593Smuzhiyun 	 * Clear any pending interrupts since dwc2 will not be able to
223*4882a593Smuzhiyun 	 * clear them after entering partial_power_down.
224*4882a593Smuzhiyun 	 */
225*4882a593Smuzhiyun 	dwc2_writel(hsotg, 0xffffffff, GINTSTS);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* Put the controller in low power state */
228*4882a593Smuzhiyun 	pcgcctl = dwc2_readl(hsotg, PCGCTL);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pcgcctl |= PCGCTL_PWRCLMP;
231*4882a593Smuzhiyun 	dwc2_writel(hsotg, pcgcctl, PCGCTL);
232*4882a593Smuzhiyun 	ndelay(20);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	pcgcctl |= PCGCTL_RSTPDWNMODULE;
235*4882a593Smuzhiyun 	dwc2_writel(hsotg, pcgcctl, PCGCTL);
236*4882a593Smuzhiyun 	ndelay(20);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	pcgcctl |= PCGCTL_STOPPCLK;
239*4882a593Smuzhiyun 	dwc2_writel(hsotg, pcgcctl, PCGCTL);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /**
245*4882a593Smuzhiyun  * dwc2_restore_essential_regs() - Restore essiential regs of core.
246*4882a593Smuzhiyun  *
247*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
248*4882a593Smuzhiyun  * @rmode: Restore mode, enabled in case of remote-wakeup.
249*4882a593Smuzhiyun  * @is_host: Host or device mode.
250*4882a593Smuzhiyun  */
dwc2_restore_essential_regs(struct dwc2_hsotg * hsotg,int rmode,int is_host)251*4882a593Smuzhiyun static void dwc2_restore_essential_regs(struct dwc2_hsotg *hsotg, int rmode,
252*4882a593Smuzhiyun 					int is_host)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	u32 pcgcctl;
255*4882a593Smuzhiyun 	struct dwc2_gregs_backup *gr;
256*4882a593Smuzhiyun 	struct dwc2_dregs_backup *dr;
257*4882a593Smuzhiyun 	struct dwc2_hregs_backup *hr;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	gr = &hsotg->gr_backup;
260*4882a593Smuzhiyun 	dr = &hsotg->dr_backup;
261*4882a593Smuzhiyun 	hr = &hsotg->hr_backup;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "%s: restoring essential regs\n", __func__);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* Load restore values for [31:14] bits */
266*4882a593Smuzhiyun 	pcgcctl = (gr->pcgcctl & 0xffffc000);
267*4882a593Smuzhiyun 	/* If High Speed */
268*4882a593Smuzhiyun 	if (is_host) {
269*4882a593Smuzhiyun 		if (!(pcgcctl & PCGCTL_P2HD_PRT_SPD_MASK))
270*4882a593Smuzhiyun 			pcgcctl |= BIT(17);
271*4882a593Smuzhiyun 	} else {
272*4882a593Smuzhiyun 		if (!(pcgcctl & PCGCTL_P2HD_DEV_ENUM_SPD_MASK))
273*4882a593Smuzhiyun 			pcgcctl |= BIT(17);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 	dwc2_writel(hsotg, pcgcctl, PCGCTL);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Umnask global Interrupt in GAHBCFG and restore it */
278*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gahbcfg | GAHBCFG_GLBL_INTR_EN, GAHBCFG);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Clear all pending interupts */
281*4882a593Smuzhiyun 	dwc2_writel(hsotg, 0xffffffff, GINTSTS);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Unmask restore done interrupt */
284*4882a593Smuzhiyun 	dwc2_writel(hsotg, GINTSTS_RESTOREDONE, GINTMSK);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* Restore GUSBCFG and HCFG/DCFG */
287*4882a593Smuzhiyun 	dwc2_writel(hsotg, gr->gusbcfg, GUSBCFG);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (is_host) {
290*4882a593Smuzhiyun 		dwc2_writel(hsotg, hr->hcfg, HCFG);
291*4882a593Smuzhiyun 		if (rmode)
292*4882a593Smuzhiyun 			pcgcctl |= PCGCTL_RESTOREMODE;
293*4882a593Smuzhiyun 		dwc2_writel(hsotg, pcgcctl, PCGCTL);
294*4882a593Smuzhiyun 		udelay(10);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		pcgcctl |= PCGCTL_ESS_REG_RESTORED;
297*4882a593Smuzhiyun 		dwc2_writel(hsotg, pcgcctl, PCGCTL);
298*4882a593Smuzhiyun 		udelay(10);
299*4882a593Smuzhiyun 	} else {
300*4882a593Smuzhiyun 		dwc2_writel(hsotg, dr->dcfg, DCFG);
301*4882a593Smuzhiyun 		if (!rmode)
302*4882a593Smuzhiyun 			pcgcctl |= PCGCTL_RESTOREMODE | PCGCTL_RSTPDWNMODULE;
303*4882a593Smuzhiyun 		dwc2_writel(hsotg, pcgcctl, PCGCTL);
304*4882a593Smuzhiyun 		udelay(10);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		pcgcctl |= PCGCTL_ESS_REG_RESTORED;
307*4882a593Smuzhiyun 		dwc2_writel(hsotg, pcgcctl, PCGCTL);
308*4882a593Smuzhiyun 		udelay(10);
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun  * dwc2_hib_restore_common() - Common part of restore routine.
314*4882a593Smuzhiyun  *
315*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
316*4882a593Smuzhiyun  * @rem_wakeup: Remote-wakeup, enabled in case of remote-wakeup.
317*4882a593Smuzhiyun  * @is_host: Host or device mode.
318*4882a593Smuzhiyun  */
dwc2_hib_restore_common(struct dwc2_hsotg * hsotg,int rem_wakeup,int is_host)319*4882a593Smuzhiyun void dwc2_hib_restore_common(struct dwc2_hsotg *hsotg, int rem_wakeup,
320*4882a593Smuzhiyun 			     int is_host)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	u32 gpwrdn;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* Switch-on voltage to the core */
325*4882a593Smuzhiyun 	gpwrdn = dwc2_readl(hsotg, GPWRDN);
326*4882a593Smuzhiyun 	gpwrdn &= ~GPWRDN_PWRDNSWTCH;
327*4882a593Smuzhiyun 	dwc2_writel(hsotg, gpwrdn, GPWRDN);
328*4882a593Smuzhiyun 	udelay(10);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Reset core */
331*4882a593Smuzhiyun 	gpwrdn = dwc2_readl(hsotg, GPWRDN);
332*4882a593Smuzhiyun 	gpwrdn &= ~GPWRDN_PWRDNRSTN;
333*4882a593Smuzhiyun 	dwc2_writel(hsotg, gpwrdn, GPWRDN);
334*4882a593Smuzhiyun 	udelay(10);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Enable restore from PMU */
337*4882a593Smuzhiyun 	gpwrdn = dwc2_readl(hsotg, GPWRDN);
338*4882a593Smuzhiyun 	gpwrdn |= GPWRDN_RESTORE;
339*4882a593Smuzhiyun 	dwc2_writel(hsotg, gpwrdn, GPWRDN);
340*4882a593Smuzhiyun 	udelay(10);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Disable Power Down Clamp */
343*4882a593Smuzhiyun 	gpwrdn = dwc2_readl(hsotg, GPWRDN);
344*4882a593Smuzhiyun 	gpwrdn &= ~GPWRDN_PWRDNCLMP;
345*4882a593Smuzhiyun 	dwc2_writel(hsotg, gpwrdn, GPWRDN);
346*4882a593Smuzhiyun 	udelay(50);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (!is_host && rem_wakeup)
349*4882a593Smuzhiyun 		udelay(70);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/* Deassert reset core */
352*4882a593Smuzhiyun 	gpwrdn = dwc2_readl(hsotg, GPWRDN);
353*4882a593Smuzhiyun 	gpwrdn |= GPWRDN_PWRDNRSTN;
354*4882a593Smuzhiyun 	dwc2_writel(hsotg, gpwrdn, GPWRDN);
355*4882a593Smuzhiyun 	udelay(10);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* Disable PMU interrupt */
358*4882a593Smuzhiyun 	gpwrdn = dwc2_readl(hsotg, GPWRDN);
359*4882a593Smuzhiyun 	gpwrdn &= ~GPWRDN_PMUINTSEL;
360*4882a593Smuzhiyun 	dwc2_writel(hsotg, gpwrdn, GPWRDN);
361*4882a593Smuzhiyun 	udelay(10);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* Set Restore Essential Regs bit in PCGCCTL register */
364*4882a593Smuzhiyun 	dwc2_restore_essential_regs(hsotg, rem_wakeup, is_host);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/*
367*4882a593Smuzhiyun 	 * Wait For Restore_done Interrupt. This mechanism of polling the
368*4882a593Smuzhiyun 	 * interrupt is introduced to avoid any possible race conditions
369*4882a593Smuzhiyun 	 */
370*4882a593Smuzhiyun 	if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS, GINTSTS_RESTOREDONE,
371*4882a593Smuzhiyun 				    20000)) {
372*4882a593Smuzhiyun 		dev_dbg(hsotg->dev,
373*4882a593Smuzhiyun 			"%s: Restore Done wan't generated here\n",
374*4882a593Smuzhiyun 			__func__);
375*4882a593Smuzhiyun 	} else {
376*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "restore done  generated here\n");
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /**
381*4882a593Smuzhiyun  * dwc2_wait_for_mode() - Waits for the controller mode.
382*4882a593Smuzhiyun  * @hsotg:	Programming view of the DWC_otg controller.
383*4882a593Smuzhiyun  * @host_mode:	If true, waits for host mode, otherwise device mode.
384*4882a593Smuzhiyun  */
dwc2_wait_for_mode(struct dwc2_hsotg * hsotg,bool host_mode)385*4882a593Smuzhiyun static void dwc2_wait_for_mode(struct dwc2_hsotg *hsotg,
386*4882a593Smuzhiyun 			       bool host_mode)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	ktime_t start;
389*4882a593Smuzhiyun 	ktime_t end;
390*4882a593Smuzhiyun 	unsigned int timeout = 110;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "Waiting for %s mode\n",
393*4882a593Smuzhiyun 		 host_mode ? "host" : "device");
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	start = ktime_get();
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	while (1) {
398*4882a593Smuzhiyun 		s64 ms;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		if (dwc2_is_host_mode(hsotg) == host_mode) {
401*4882a593Smuzhiyun 			dev_vdbg(hsotg->dev, "%s mode set\n",
402*4882a593Smuzhiyun 				 host_mode ? "Host" : "Device");
403*4882a593Smuzhiyun 			break;
404*4882a593Smuzhiyun 		}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		end = ktime_get();
407*4882a593Smuzhiyun 		ms = ktime_to_ms(ktime_sub(end, start));
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		if (ms >= (s64)timeout) {
410*4882a593Smuzhiyun 			dev_warn(hsotg->dev, "%s: Couldn't set %s mode\n",
411*4882a593Smuzhiyun 				 __func__, host_mode ? "host" : "device");
412*4882a593Smuzhiyun 			break;
413*4882a593Smuzhiyun 		}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		usleep_range(1000, 2000);
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /**
420*4882a593Smuzhiyun  * dwc2_iddig_filter_enabled() - Returns true if the IDDIG debounce
421*4882a593Smuzhiyun  * filter is enabled.
422*4882a593Smuzhiyun  *
423*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
424*4882a593Smuzhiyun  */
dwc2_iddig_filter_enabled(struct dwc2_hsotg * hsotg)425*4882a593Smuzhiyun static bool dwc2_iddig_filter_enabled(struct dwc2_hsotg *hsotg)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	u32 gsnpsid;
428*4882a593Smuzhiyun 	u32 ghwcfg4;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (!dwc2_hw_is_otg(hsotg))
431*4882a593Smuzhiyun 		return false;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* Check if core configuration includes the IDDIG filter. */
434*4882a593Smuzhiyun 	ghwcfg4 = dwc2_readl(hsotg, GHWCFG4);
435*4882a593Smuzhiyun 	if (!(ghwcfg4 & GHWCFG4_IDDIG_FILT_EN))
436*4882a593Smuzhiyun 		return false;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/*
439*4882a593Smuzhiyun 	 * Check if the IDDIG debounce filter is bypassed. Available
440*4882a593Smuzhiyun 	 * in core version >= 3.10a.
441*4882a593Smuzhiyun 	 */
442*4882a593Smuzhiyun 	gsnpsid = dwc2_readl(hsotg, GSNPSID);
443*4882a593Smuzhiyun 	if (gsnpsid >= DWC2_CORE_REV_3_10a) {
444*4882a593Smuzhiyun 		u32 gotgctl = dwc2_readl(hsotg, GOTGCTL);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		if (gotgctl & GOTGCTL_DBNCE_FLTR_BYPASS)
447*4882a593Smuzhiyun 			return false;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return true;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun  * dwc2_enter_hibernation() - Common function to enter hibernation.
455*4882a593Smuzhiyun  *
456*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
457*4882a593Smuzhiyun  * @is_host: True if core is in host mode.
458*4882a593Smuzhiyun  *
459*4882a593Smuzhiyun  * Return: 0 if successful, negative error code otherwise
460*4882a593Smuzhiyun  */
dwc2_enter_hibernation(struct dwc2_hsotg * hsotg,int is_host)461*4882a593Smuzhiyun int dwc2_enter_hibernation(struct dwc2_hsotg *hsotg, int is_host)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	if (hsotg->params.power_down != DWC2_POWER_DOWN_PARAM_HIBERNATION)
464*4882a593Smuzhiyun 		return -ENOTSUPP;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (is_host)
467*4882a593Smuzhiyun 		return dwc2_host_enter_hibernation(hsotg);
468*4882a593Smuzhiyun 	else
469*4882a593Smuzhiyun 		return dwc2_gadget_enter_hibernation(hsotg);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun  * dwc2_exit_hibernation() - Common function to exit from hibernation.
474*4882a593Smuzhiyun  *
475*4882a593Smuzhiyun  * @hsotg: Programming view of the DWC_otg controller
476*4882a593Smuzhiyun  * @rem_wakeup: Remote-wakeup, enabled in case of remote-wakeup.
477*4882a593Smuzhiyun  * @reset: Enabled in case of restore with reset.
478*4882a593Smuzhiyun  * @is_host: True if core is in host mode.
479*4882a593Smuzhiyun  *
480*4882a593Smuzhiyun  * Return: 0 if successful, negative error code otherwise
481*4882a593Smuzhiyun  */
dwc2_exit_hibernation(struct dwc2_hsotg * hsotg,int rem_wakeup,int reset,int is_host)482*4882a593Smuzhiyun int dwc2_exit_hibernation(struct dwc2_hsotg *hsotg, int rem_wakeup,
483*4882a593Smuzhiyun 			  int reset, int is_host)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	if (is_host)
486*4882a593Smuzhiyun 		return dwc2_host_exit_hibernation(hsotg, rem_wakeup, reset);
487*4882a593Smuzhiyun 	else
488*4882a593Smuzhiyun 		return dwc2_gadget_exit_hibernation(hsotg, rem_wakeup, reset);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /*
492*4882a593Smuzhiyun  * Do core a soft reset of the core.  Be careful with this because it
493*4882a593Smuzhiyun  * resets all the internal state machines of the core.
494*4882a593Smuzhiyun  */
dwc2_core_reset(struct dwc2_hsotg * hsotg,bool skip_wait)495*4882a593Smuzhiyun int dwc2_core_reset(struct dwc2_hsotg *hsotg, bool skip_wait)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	u32 greset;
498*4882a593Smuzhiyun 	bool wait_for_host_mode = false;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "%s()\n", __func__);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/*
503*4882a593Smuzhiyun 	 * If the current mode is host, either due to the force mode
504*4882a593Smuzhiyun 	 * bit being set (which persists after core reset) or the
505*4882a593Smuzhiyun 	 * connector id pin, a core soft reset will temporarily reset
506*4882a593Smuzhiyun 	 * the mode to device. A delay from the IDDIG debounce filter
507*4882a593Smuzhiyun 	 * will occur before going back to host mode.
508*4882a593Smuzhiyun 	 *
509*4882a593Smuzhiyun 	 * Determine whether we will go back into host mode after a
510*4882a593Smuzhiyun 	 * reset and account for this delay after the reset.
511*4882a593Smuzhiyun 	 */
512*4882a593Smuzhiyun 	if (dwc2_iddig_filter_enabled(hsotg)) {
513*4882a593Smuzhiyun 		u32 gotgctl = dwc2_readl(hsotg, GOTGCTL);
514*4882a593Smuzhiyun 		u32 gusbcfg = dwc2_readl(hsotg, GUSBCFG);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		if (!(gotgctl & GOTGCTL_CONID_B) ||
517*4882a593Smuzhiyun 		    (gusbcfg & GUSBCFG_FORCEHOSTMODE)) {
518*4882a593Smuzhiyun 			wait_for_host_mode = true;
519*4882a593Smuzhiyun 		}
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Core Soft Reset */
523*4882a593Smuzhiyun 	greset = dwc2_readl(hsotg, GRSTCTL);
524*4882a593Smuzhiyun 	greset |= GRSTCTL_CSFTRST;
525*4882a593Smuzhiyun 	dwc2_writel(hsotg, greset, GRSTCTL);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	if ((hsotg->hw_params.snpsid & DWC2_CORE_REV_MASK) <
528*4882a593Smuzhiyun 		(DWC2_CORE_REV_4_20a & DWC2_CORE_REV_MASK)) {
529*4882a593Smuzhiyun 		if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL,
530*4882a593Smuzhiyun 					      GRSTCTL_CSFTRST, 10000)) {
531*4882a593Smuzhiyun 			dev_warn(hsotg->dev, "%s: HANG! Soft Reset timeout GRSTCTL_CSFTRST\n",
532*4882a593Smuzhiyun 				 __func__);
533*4882a593Smuzhiyun 			return -EBUSY;
534*4882a593Smuzhiyun 		}
535*4882a593Smuzhiyun 	} else {
536*4882a593Smuzhiyun 		if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL,
537*4882a593Smuzhiyun 					    GRSTCTL_CSFTRST_DONE, 10000)) {
538*4882a593Smuzhiyun 			dev_warn(hsotg->dev, "%s: HANG! Soft Reset timeout GRSTCTL_CSFTRST_DONE\n",
539*4882a593Smuzhiyun 				 __func__);
540*4882a593Smuzhiyun 			return -EBUSY;
541*4882a593Smuzhiyun 		}
542*4882a593Smuzhiyun 		greset = dwc2_readl(hsotg, GRSTCTL);
543*4882a593Smuzhiyun 		greset &= ~GRSTCTL_CSFTRST;
544*4882a593Smuzhiyun 		greset |= GRSTCTL_CSFTRST_DONE;
545*4882a593Smuzhiyun 		dwc2_writel(hsotg, greset, GRSTCTL);
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Wait for AHB master IDLE state */
549*4882a593Smuzhiyun 	if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_AHBIDLE, 10000)) {
550*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s: HANG! AHB Idle timeout GRSTCTL GRSTCTL_AHBIDLE\n",
551*4882a593Smuzhiyun 			 __func__);
552*4882a593Smuzhiyun 		return -EBUSY;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (wait_for_host_mode && !skip_wait)
556*4882a593Smuzhiyun 		dwc2_wait_for_mode(hsotg, true);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /**
562*4882a593Smuzhiyun  * dwc2_force_mode() - Force the mode of the controller.
563*4882a593Smuzhiyun  *
564*4882a593Smuzhiyun  * Forcing the mode is needed for two cases:
565*4882a593Smuzhiyun  *
566*4882a593Smuzhiyun  * 1) If the dr_mode is set to either HOST or PERIPHERAL we force the
567*4882a593Smuzhiyun  * controller to stay in a particular mode regardless of ID pin
568*4882a593Smuzhiyun  * changes. We do this once during probe.
569*4882a593Smuzhiyun  *
570*4882a593Smuzhiyun  * 2) During probe we want to read reset values of the hw
571*4882a593Smuzhiyun  * configuration registers that are only available in either host or
572*4882a593Smuzhiyun  * device mode. We may need to force the mode if the current mode does
573*4882a593Smuzhiyun  * not allow us to access the register in the mode that we want.
574*4882a593Smuzhiyun  *
575*4882a593Smuzhiyun  * In either case it only makes sense to force the mode if the
576*4882a593Smuzhiyun  * controller hardware is OTG capable.
577*4882a593Smuzhiyun  *
578*4882a593Smuzhiyun  * Checks are done in this function to determine whether doing a force
579*4882a593Smuzhiyun  * would be valid or not.
580*4882a593Smuzhiyun  *
581*4882a593Smuzhiyun  * If a force is done, it requires a IDDIG debounce filter delay if
582*4882a593Smuzhiyun  * the filter is configured and enabled. We poll the current mode of
583*4882a593Smuzhiyun  * the controller to account for this delay.
584*4882a593Smuzhiyun  *
585*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
586*4882a593Smuzhiyun  * @host: Host mode flag
587*4882a593Smuzhiyun  */
dwc2_force_mode(struct dwc2_hsotg * hsotg,bool host)588*4882a593Smuzhiyun void dwc2_force_mode(struct dwc2_hsotg *hsotg, bool host)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	u32 gusbcfg;
591*4882a593Smuzhiyun 	u32 set;
592*4882a593Smuzhiyun 	u32 clear;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "Forcing mode to %s\n", host ? "host" : "device");
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/*
597*4882a593Smuzhiyun 	 * Force mode has no effect if the hardware is not OTG.
598*4882a593Smuzhiyun 	 */
599*4882a593Smuzhiyun 	if (!dwc2_hw_is_otg(hsotg))
600*4882a593Smuzhiyun 		return;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/*
603*4882a593Smuzhiyun 	 * If dr_mode is either peripheral or host only, there is no
604*4882a593Smuzhiyun 	 * need to ever force the mode to the opposite mode.
605*4882a593Smuzhiyun 	 */
606*4882a593Smuzhiyun 	if (WARN_ON(host && hsotg->dr_mode == USB_DR_MODE_PERIPHERAL))
607*4882a593Smuzhiyun 		return;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if (WARN_ON(!host && hsotg->dr_mode == USB_DR_MODE_HOST))
610*4882a593Smuzhiyun 		return;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	gusbcfg = dwc2_readl(hsotg, GUSBCFG);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	set = host ? GUSBCFG_FORCEHOSTMODE : GUSBCFG_FORCEDEVMODE;
615*4882a593Smuzhiyun 	clear = host ? GUSBCFG_FORCEDEVMODE : GUSBCFG_FORCEHOSTMODE;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	gusbcfg &= ~clear;
618*4882a593Smuzhiyun 	gusbcfg |= set;
619*4882a593Smuzhiyun 	dwc2_writel(hsotg, gusbcfg, GUSBCFG);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	dwc2_wait_for_mode(hsotg, host);
622*4882a593Smuzhiyun 	return;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun /**
626*4882a593Smuzhiyun  * dwc2_clear_force_mode() - Clears the force mode bits.
627*4882a593Smuzhiyun  *
628*4882a593Smuzhiyun  * After clearing the bits, wait up to 100 ms to account for any
629*4882a593Smuzhiyun  * potential IDDIG filter delay. We can't know if we expect this delay
630*4882a593Smuzhiyun  * or not because the value of the connector ID status is affected by
631*4882a593Smuzhiyun  * the force mode. We only need to call this once during probe if
632*4882a593Smuzhiyun  * dr_mode == OTG.
633*4882a593Smuzhiyun  *
634*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
635*4882a593Smuzhiyun  */
dwc2_clear_force_mode(struct dwc2_hsotg * hsotg)636*4882a593Smuzhiyun static void dwc2_clear_force_mode(struct dwc2_hsotg *hsotg)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	u32 gusbcfg;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (!dwc2_hw_is_otg(hsotg))
641*4882a593Smuzhiyun 		return;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "Clearing force mode bits\n");
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	gusbcfg = dwc2_readl(hsotg, GUSBCFG);
646*4882a593Smuzhiyun 	gusbcfg &= ~GUSBCFG_FORCEHOSTMODE;
647*4882a593Smuzhiyun 	gusbcfg &= ~GUSBCFG_FORCEDEVMODE;
648*4882a593Smuzhiyun 	dwc2_writel(hsotg, gusbcfg, GUSBCFG);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	if (dwc2_iddig_filter_enabled(hsotg))
651*4882a593Smuzhiyun 		msleep(100);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun  * Sets or clears force mode based on the dr_mode parameter.
656*4882a593Smuzhiyun  */
dwc2_force_dr_mode(struct dwc2_hsotg * hsotg)657*4882a593Smuzhiyun void dwc2_force_dr_mode(struct dwc2_hsotg *hsotg)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	u32 count = 0;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	switch (hsotg->dr_mode) {
662*4882a593Smuzhiyun 	case USB_DR_MODE_HOST:
663*4882a593Smuzhiyun 		/*
664*4882a593Smuzhiyun 		 * NOTE: This is required for some rockchip soc based
665*4882a593Smuzhiyun 		 * platforms on their host-only dwc2.
666*4882a593Smuzhiyun 		 */
667*4882a593Smuzhiyun 		if (!dwc2_hw_is_otg(hsotg)) {
668*4882a593Smuzhiyun 			while (dwc2_readl(hsotg, GOTGCTL) & GOTGCTL_CONID_B) {
669*4882a593Smuzhiyun 				msleep(20);
670*4882a593Smuzhiyun 				if (++count > 10)
671*4882a593Smuzhiyun 					break;
672*4882a593Smuzhiyun 			}
673*4882a593Smuzhiyun 			if (count > 10)
674*4882a593Smuzhiyun 				dev_err(hsotg->dev,
675*4882a593Smuzhiyun 					"Waiting for Host Mode timed out");
676*4882a593Smuzhiyun 		}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		break;
679*4882a593Smuzhiyun 	case USB_DR_MODE_PERIPHERAL:
680*4882a593Smuzhiyun 		dwc2_force_mode(hsotg, false);
681*4882a593Smuzhiyun 		break;
682*4882a593Smuzhiyun 	case USB_DR_MODE_OTG:
683*4882a593Smuzhiyun 		dwc2_clear_force_mode(hsotg);
684*4882a593Smuzhiyun 		break;
685*4882a593Smuzhiyun 	default:
686*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s() Invalid dr_mode=%d\n",
687*4882a593Smuzhiyun 			 __func__, hsotg->dr_mode);
688*4882a593Smuzhiyun 		break;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun  * dwc2_enable_acg - enable active clock gating feature
694*4882a593Smuzhiyun  */
dwc2_enable_acg(struct dwc2_hsotg * hsotg)695*4882a593Smuzhiyun void dwc2_enable_acg(struct dwc2_hsotg *hsotg)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	if (hsotg->params.acg_enable) {
698*4882a593Smuzhiyun 		u32 pcgcctl1 = dwc2_readl(hsotg, PCGCCTL1);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "Enabling Active Clock Gating\n");
701*4882a593Smuzhiyun 		pcgcctl1 |= PCGCCTL1_GATEEN;
702*4882a593Smuzhiyun 		dwc2_writel(hsotg, pcgcctl1, PCGCCTL1);
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun /**
707*4882a593Smuzhiyun  * dwc2_dump_host_registers() - Prints the host registers
708*4882a593Smuzhiyun  *
709*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
710*4882a593Smuzhiyun  *
711*4882a593Smuzhiyun  * NOTE: This function will be removed once the peripheral controller code
712*4882a593Smuzhiyun  * is integrated and the driver is stable
713*4882a593Smuzhiyun  */
dwc2_dump_host_registers(struct dwc2_hsotg * hsotg)714*4882a593Smuzhiyun void dwc2_dump_host_registers(struct dwc2_hsotg *hsotg)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun #ifdef DEBUG
717*4882a593Smuzhiyun 	u32 __iomem *addr;
718*4882a593Smuzhiyun 	int i;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "Host Global Registers\n");
721*4882a593Smuzhiyun 	addr = hsotg->regs + HCFG;
722*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HCFG	 @0x%08lX : 0x%08X\n",
723*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HCFG));
724*4882a593Smuzhiyun 	addr = hsotg->regs + HFIR;
725*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HFIR	 @0x%08lX : 0x%08X\n",
726*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HFIR));
727*4882a593Smuzhiyun 	addr = hsotg->regs + HFNUM;
728*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HFNUM	 @0x%08lX : 0x%08X\n",
729*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HFNUM));
730*4882a593Smuzhiyun 	addr = hsotg->regs + HPTXSTS;
731*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HPTXSTS	 @0x%08lX : 0x%08X\n",
732*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HPTXSTS));
733*4882a593Smuzhiyun 	addr = hsotg->regs + HAINT;
734*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HAINT	 @0x%08lX : 0x%08X\n",
735*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HAINT));
736*4882a593Smuzhiyun 	addr = hsotg->regs + HAINTMSK;
737*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HAINTMSK	 @0x%08lX : 0x%08X\n",
738*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HAINTMSK));
739*4882a593Smuzhiyun 	if (hsotg->params.dma_desc_enable) {
740*4882a593Smuzhiyun 		addr = hsotg->regs + HFLBADDR;
741*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HFLBADDR @0x%08lX : 0x%08X\n",
742*4882a593Smuzhiyun 			(unsigned long)addr, dwc2_readl(hsotg, HFLBADDR));
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	addr = hsotg->regs + HPRT0;
746*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HPRT0	 @0x%08lX : 0x%08X\n",
747*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HPRT0));
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	for (i = 0; i < hsotg->params.host_channels; i++) {
750*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "Host Channel %d Specific Registers\n", i);
751*4882a593Smuzhiyun 		addr = hsotg->regs + HCCHAR(i);
752*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HCCHAR	 @0x%08lX : 0x%08X\n",
753*4882a593Smuzhiyun 			(unsigned long)addr, dwc2_readl(hsotg, HCCHAR(i)));
754*4882a593Smuzhiyun 		addr = hsotg->regs + HCSPLT(i);
755*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HCSPLT	 @0x%08lX : 0x%08X\n",
756*4882a593Smuzhiyun 			(unsigned long)addr, dwc2_readl(hsotg, HCSPLT(i)));
757*4882a593Smuzhiyun 		addr = hsotg->regs + HCINT(i);
758*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HCINT	 @0x%08lX : 0x%08X\n",
759*4882a593Smuzhiyun 			(unsigned long)addr, dwc2_readl(hsotg, HCINT(i)));
760*4882a593Smuzhiyun 		addr = hsotg->regs + HCINTMSK(i);
761*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HCINTMSK	 @0x%08lX : 0x%08X\n",
762*4882a593Smuzhiyun 			(unsigned long)addr, dwc2_readl(hsotg, HCINTMSK(i)));
763*4882a593Smuzhiyun 		addr = hsotg->regs + HCTSIZ(i);
764*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HCTSIZ	 @0x%08lX : 0x%08X\n",
765*4882a593Smuzhiyun 			(unsigned long)addr, dwc2_readl(hsotg, HCTSIZ(i)));
766*4882a593Smuzhiyun 		addr = hsotg->regs + HCDMA(i);
767*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HCDMA	 @0x%08lX : 0x%08X\n",
768*4882a593Smuzhiyun 			(unsigned long)addr, dwc2_readl(hsotg, HCDMA(i)));
769*4882a593Smuzhiyun 		if (hsotg->params.dma_desc_enable) {
770*4882a593Smuzhiyun 			addr = hsotg->regs + HCDMAB(i);
771*4882a593Smuzhiyun 			dev_dbg(hsotg->dev, "HCDMAB	 @0x%08lX : 0x%08X\n",
772*4882a593Smuzhiyun 				(unsigned long)addr, dwc2_readl(hsotg,
773*4882a593Smuzhiyun 								HCDMAB(i)));
774*4882a593Smuzhiyun 		}
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun #endif
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun /**
780*4882a593Smuzhiyun  * dwc2_dump_global_registers() - Prints the core global registers
781*4882a593Smuzhiyun  *
782*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
783*4882a593Smuzhiyun  *
784*4882a593Smuzhiyun  * NOTE: This function will be removed once the peripheral controller code
785*4882a593Smuzhiyun  * is integrated and the driver is stable
786*4882a593Smuzhiyun  */
dwc2_dump_global_registers(struct dwc2_hsotg * hsotg)787*4882a593Smuzhiyun void dwc2_dump_global_registers(struct dwc2_hsotg *hsotg)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun #ifdef DEBUG
790*4882a593Smuzhiyun 	u32 __iomem *addr;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "Core Global Registers\n");
793*4882a593Smuzhiyun 	addr = hsotg->regs + GOTGCTL;
794*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GOTGCTL	 @0x%08lX : 0x%08X\n",
795*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GOTGCTL));
796*4882a593Smuzhiyun 	addr = hsotg->regs + GOTGINT;
797*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GOTGINT	 @0x%08lX : 0x%08X\n",
798*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GOTGINT));
799*4882a593Smuzhiyun 	addr = hsotg->regs + GAHBCFG;
800*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GAHBCFG	 @0x%08lX : 0x%08X\n",
801*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GAHBCFG));
802*4882a593Smuzhiyun 	addr = hsotg->regs + GUSBCFG;
803*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GUSBCFG	 @0x%08lX : 0x%08X\n",
804*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GUSBCFG));
805*4882a593Smuzhiyun 	addr = hsotg->regs + GRSTCTL;
806*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GRSTCTL	 @0x%08lX : 0x%08X\n",
807*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GRSTCTL));
808*4882a593Smuzhiyun 	addr = hsotg->regs + GINTSTS;
809*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GINTSTS	 @0x%08lX : 0x%08X\n",
810*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GINTSTS));
811*4882a593Smuzhiyun 	addr = hsotg->regs + GINTMSK;
812*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GINTMSK	 @0x%08lX : 0x%08X\n",
813*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GINTMSK));
814*4882a593Smuzhiyun 	addr = hsotg->regs + GRXSTSR;
815*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GRXSTSR	 @0x%08lX : 0x%08X\n",
816*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GRXSTSR));
817*4882a593Smuzhiyun 	addr = hsotg->regs + GRXFSIZ;
818*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GRXFSIZ	 @0x%08lX : 0x%08X\n",
819*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GRXFSIZ));
820*4882a593Smuzhiyun 	addr = hsotg->regs + GNPTXFSIZ;
821*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GNPTXFSIZ	 @0x%08lX : 0x%08X\n",
822*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GNPTXFSIZ));
823*4882a593Smuzhiyun 	addr = hsotg->regs + GNPTXSTS;
824*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GNPTXSTS	 @0x%08lX : 0x%08X\n",
825*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GNPTXSTS));
826*4882a593Smuzhiyun 	addr = hsotg->regs + GI2CCTL;
827*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GI2CCTL	 @0x%08lX : 0x%08X\n",
828*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GI2CCTL));
829*4882a593Smuzhiyun 	addr = hsotg->regs + GPVNDCTL;
830*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GPVNDCTL	 @0x%08lX : 0x%08X\n",
831*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GPVNDCTL));
832*4882a593Smuzhiyun 	addr = hsotg->regs + GGPIO;
833*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GGPIO	 @0x%08lX : 0x%08X\n",
834*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GGPIO));
835*4882a593Smuzhiyun 	addr = hsotg->regs + GUID;
836*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GUID	 @0x%08lX : 0x%08X\n",
837*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GUID));
838*4882a593Smuzhiyun 	addr = hsotg->regs + GSNPSID;
839*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GSNPSID	 @0x%08lX : 0x%08X\n",
840*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GSNPSID));
841*4882a593Smuzhiyun 	addr = hsotg->regs + GHWCFG1;
842*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GHWCFG1	 @0x%08lX : 0x%08X\n",
843*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GHWCFG1));
844*4882a593Smuzhiyun 	addr = hsotg->regs + GHWCFG2;
845*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GHWCFG2	 @0x%08lX : 0x%08X\n",
846*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GHWCFG2));
847*4882a593Smuzhiyun 	addr = hsotg->regs + GHWCFG3;
848*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GHWCFG3	 @0x%08lX : 0x%08X\n",
849*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GHWCFG3));
850*4882a593Smuzhiyun 	addr = hsotg->regs + GHWCFG4;
851*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GHWCFG4	 @0x%08lX : 0x%08X\n",
852*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GHWCFG4));
853*4882a593Smuzhiyun 	addr = hsotg->regs + GLPMCFG;
854*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GLPMCFG	 @0x%08lX : 0x%08X\n",
855*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GLPMCFG));
856*4882a593Smuzhiyun 	addr = hsotg->regs + GPWRDN;
857*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GPWRDN	 @0x%08lX : 0x%08X\n",
858*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GPWRDN));
859*4882a593Smuzhiyun 	addr = hsotg->regs + GDFIFOCFG;
860*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "GDFIFOCFG	 @0x%08lX : 0x%08X\n",
861*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, GDFIFOCFG));
862*4882a593Smuzhiyun 	addr = hsotg->regs + HPTXFSIZ;
863*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "HPTXFSIZ	 @0x%08lX : 0x%08X\n",
864*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, HPTXFSIZ));
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	addr = hsotg->regs + PCGCTL;
867*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "PCGCTL	 @0x%08lX : 0x%08X\n",
868*4882a593Smuzhiyun 		(unsigned long)addr, dwc2_readl(hsotg, PCGCTL));
869*4882a593Smuzhiyun #endif
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun /**
873*4882a593Smuzhiyun  * dwc2_flush_tx_fifo() - Flushes a Tx FIFO
874*4882a593Smuzhiyun  *
875*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
876*4882a593Smuzhiyun  * @num:   Tx FIFO to flush
877*4882a593Smuzhiyun  */
dwc2_flush_tx_fifo(struct dwc2_hsotg * hsotg,const int num)878*4882a593Smuzhiyun void dwc2_flush_tx_fifo(struct dwc2_hsotg *hsotg, const int num)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun 	u32 greset;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "Flush Tx FIFO %d\n", num);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Wait for AHB master IDLE state */
885*4882a593Smuzhiyun 	if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_AHBIDLE, 10000))
886*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s:  HANG! AHB Idle GRSCTL\n",
887*4882a593Smuzhiyun 			 __func__);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	greset = GRSTCTL_TXFFLSH;
890*4882a593Smuzhiyun 	greset |= num << GRSTCTL_TXFNUM_SHIFT & GRSTCTL_TXFNUM_MASK;
891*4882a593Smuzhiyun 	dwc2_writel(hsotg, greset, GRSTCTL);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 10000))
894*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s:  HANG! timeout GRSTCTL GRSTCTL_TXFFLSH\n",
895*4882a593Smuzhiyun 			 __func__);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	/* Wait for at least 3 PHY Clocks */
898*4882a593Smuzhiyun 	udelay(1);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun /**
902*4882a593Smuzhiyun  * dwc2_flush_rx_fifo() - Flushes the Rx FIFO
903*4882a593Smuzhiyun  *
904*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
905*4882a593Smuzhiyun  */
dwc2_flush_rx_fifo(struct dwc2_hsotg * hsotg)906*4882a593Smuzhiyun void dwc2_flush_rx_fifo(struct dwc2_hsotg *hsotg)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	u32 greset;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	dev_vdbg(hsotg->dev, "%s()\n", __func__);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/* Wait for AHB master IDLE state */
913*4882a593Smuzhiyun 	if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_AHBIDLE, 10000))
914*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s:  HANG! AHB Idle GRSCTL\n",
915*4882a593Smuzhiyun 			 __func__);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	greset = GRSTCTL_RXFFLSH;
918*4882a593Smuzhiyun 	dwc2_writel(hsotg, greset, GRSTCTL);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* Wait for RxFIFO flush done */
921*4882a593Smuzhiyun 	if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL, GRSTCTL_RXFFLSH, 10000))
922*4882a593Smuzhiyun 		dev_warn(hsotg->dev, "%s: HANG! timeout GRSTCTL GRSTCTL_RXFFLSH\n",
923*4882a593Smuzhiyun 			 __func__);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* Wait for at least 3 PHY Clocks */
926*4882a593Smuzhiyun 	udelay(1);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
dwc2_is_controller_alive(struct dwc2_hsotg * hsotg)929*4882a593Smuzhiyun bool dwc2_is_controller_alive(struct dwc2_hsotg *hsotg)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	if (dwc2_readl(hsotg, GSNPSID) == 0xffffffff)
932*4882a593Smuzhiyun 		return false;
933*4882a593Smuzhiyun 	else
934*4882a593Smuzhiyun 		return true;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun /**
938*4882a593Smuzhiyun  * dwc2_enable_global_interrupts() - Enables the controller's Global
939*4882a593Smuzhiyun  * Interrupt in the AHB Config register
940*4882a593Smuzhiyun  *
941*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
942*4882a593Smuzhiyun  */
dwc2_enable_global_interrupts(struct dwc2_hsotg * hsotg)943*4882a593Smuzhiyun void dwc2_enable_global_interrupts(struct dwc2_hsotg *hsotg)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	u32 ahbcfg = dwc2_readl(hsotg, GAHBCFG);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	ahbcfg |= GAHBCFG_GLBL_INTR_EN;
948*4882a593Smuzhiyun 	dwc2_writel(hsotg, ahbcfg, GAHBCFG);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun /**
952*4882a593Smuzhiyun  * dwc2_disable_global_interrupts() - Disables the controller's Global
953*4882a593Smuzhiyun  * Interrupt in the AHB Config register
954*4882a593Smuzhiyun  *
955*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller
956*4882a593Smuzhiyun  */
dwc2_disable_global_interrupts(struct dwc2_hsotg * hsotg)957*4882a593Smuzhiyun void dwc2_disable_global_interrupts(struct dwc2_hsotg *hsotg)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	u32 ahbcfg = dwc2_readl(hsotg, GAHBCFG);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	ahbcfg &= ~GAHBCFG_GLBL_INTR_EN;
962*4882a593Smuzhiyun 	dwc2_writel(hsotg, ahbcfg, GAHBCFG);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun /* Returns the controller's GHWCFG2.OTG_MODE. */
dwc2_op_mode(struct dwc2_hsotg * hsotg)966*4882a593Smuzhiyun unsigned int dwc2_op_mode(struct dwc2_hsotg *hsotg)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	u32 ghwcfg2 = dwc2_readl(hsotg, GHWCFG2);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	return (ghwcfg2 & GHWCFG2_OP_MODE_MASK) >>
971*4882a593Smuzhiyun 		GHWCFG2_OP_MODE_SHIFT;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun /* Returns true if the controller is capable of DRD. */
dwc2_hw_is_otg(struct dwc2_hsotg * hsotg)975*4882a593Smuzhiyun bool dwc2_hw_is_otg(struct dwc2_hsotg *hsotg)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	unsigned int op_mode = dwc2_op_mode(hsotg);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	return (op_mode == GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) ||
980*4882a593Smuzhiyun 		(op_mode == GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE) ||
981*4882a593Smuzhiyun 		(op_mode == GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun /* Returns true if the controller is host-only. */
dwc2_hw_is_host(struct dwc2_hsotg * hsotg)985*4882a593Smuzhiyun bool dwc2_hw_is_host(struct dwc2_hsotg *hsotg)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	unsigned int op_mode = dwc2_op_mode(hsotg);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	return (op_mode == GHWCFG2_OP_MODE_SRP_CAPABLE_HOST) ||
990*4882a593Smuzhiyun 		(op_mode == GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST);
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun /* Returns true if the controller is device-only. */
dwc2_hw_is_device(struct dwc2_hsotg * hsotg)994*4882a593Smuzhiyun bool dwc2_hw_is_device(struct dwc2_hsotg *hsotg)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	unsigned int op_mode = dwc2_op_mode(hsotg);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	return (op_mode == GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE) ||
999*4882a593Smuzhiyun 		(op_mode == GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE);
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun /**
1003*4882a593Smuzhiyun  * dwc2_hsotg_wait_bit_set - Waits for bit to be set.
1004*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller.
1005*4882a593Smuzhiyun  * @offset: Register's offset where bit/bits must be set.
1006*4882a593Smuzhiyun  * @mask: Mask of the bit/bits which must be set.
1007*4882a593Smuzhiyun  * @timeout: Timeout to wait.
1008*4882a593Smuzhiyun  *
1009*4882a593Smuzhiyun  * Return: 0 if bit/bits are set or -ETIMEDOUT in case of timeout.
1010*4882a593Smuzhiyun  */
dwc2_hsotg_wait_bit_set(struct dwc2_hsotg * hsotg,u32 offset,u32 mask,u32 timeout)1011*4882a593Smuzhiyun int dwc2_hsotg_wait_bit_set(struct dwc2_hsotg *hsotg, u32 offset, u32 mask,
1012*4882a593Smuzhiyun 			    u32 timeout)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	u32 i;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	for (i = 0; i < timeout; i++) {
1017*4882a593Smuzhiyun 		if (dwc2_readl(hsotg, offset) & mask)
1018*4882a593Smuzhiyun 			return 0;
1019*4882a593Smuzhiyun 		udelay(1);
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	return -ETIMEDOUT;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun /**
1026*4882a593Smuzhiyun  * dwc2_hsotg_wait_bit_clear - Waits for bit to be clear.
1027*4882a593Smuzhiyun  * @hsotg: Programming view of DWC_otg controller.
1028*4882a593Smuzhiyun  * @offset: Register's offset where bit/bits must be set.
1029*4882a593Smuzhiyun  * @mask: Mask of the bit/bits which must be set.
1030*4882a593Smuzhiyun  * @timeout: Timeout to wait.
1031*4882a593Smuzhiyun  *
1032*4882a593Smuzhiyun  * Return: 0 if bit/bits are set or -ETIMEDOUT in case of timeout.
1033*4882a593Smuzhiyun  */
dwc2_hsotg_wait_bit_clear(struct dwc2_hsotg * hsotg,u32 offset,u32 mask,u32 timeout)1034*4882a593Smuzhiyun int dwc2_hsotg_wait_bit_clear(struct dwc2_hsotg *hsotg, u32 offset, u32 mask,
1035*4882a593Smuzhiyun 			      u32 timeout)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	u32 i;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	for (i = 0; i < timeout; i++) {
1040*4882a593Smuzhiyun 		if (!(dwc2_readl(hsotg, offset) & mask))
1041*4882a593Smuzhiyun 			return 0;
1042*4882a593Smuzhiyun 		udelay(1);
1043*4882a593Smuzhiyun 	}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	return -ETIMEDOUT;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun  * Initializes the FSLSPClkSel field of the HCFG register depending on the
1050*4882a593Smuzhiyun  * PHY type
1051*4882a593Smuzhiyun  */
dwc2_init_fs_ls_pclk_sel(struct dwc2_hsotg * hsotg)1052*4882a593Smuzhiyun void dwc2_init_fs_ls_pclk_sel(struct dwc2_hsotg *hsotg)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	u32 hcfg, val;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if ((hsotg->hw_params.hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI &&
1057*4882a593Smuzhiyun 	     hsotg->hw_params.fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED &&
1058*4882a593Smuzhiyun 	     hsotg->params.ulpi_fs_ls) ||
1059*4882a593Smuzhiyun 	    hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS) {
1060*4882a593Smuzhiyun 		/* Full speed PHY */
1061*4882a593Smuzhiyun 		val = HCFG_FSLSPCLKSEL_48_MHZ;
1062*4882a593Smuzhiyun 	} else {
1063*4882a593Smuzhiyun 		/* High speed PHY running at full speed or high speed */
1064*4882a593Smuzhiyun 		val = HCFG_FSLSPCLKSEL_30_60_MHZ;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	dev_dbg(hsotg->dev, "Initializing HCFG.FSLSPClkSel to %08x\n", val);
1068*4882a593Smuzhiyun 	hcfg = dwc2_readl(hsotg, HCFG);
1069*4882a593Smuzhiyun 	hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
1070*4882a593Smuzhiyun 	hcfg |= val << HCFG_FSLSPCLKSEL_SHIFT;
1071*4882a593Smuzhiyun 	dwc2_writel(hsotg, hcfg, HCFG);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
dwc2_fs_phy_init(struct dwc2_hsotg * hsotg,bool select_phy)1074*4882a593Smuzhiyun static int dwc2_fs_phy_init(struct dwc2_hsotg *hsotg, bool select_phy)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	u32 usbcfg, ggpio, i2cctl;
1077*4882a593Smuzhiyun 	int retval = 0;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	/*
1080*4882a593Smuzhiyun 	 * core_init() is now called on every switch so only call the
1081*4882a593Smuzhiyun 	 * following for the first time through
1082*4882a593Smuzhiyun 	 */
1083*4882a593Smuzhiyun 	if (select_phy) {
1084*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "FS PHY selected\n");
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 		usbcfg = dwc2_readl(hsotg, GUSBCFG);
1087*4882a593Smuzhiyun 		if (!(usbcfg & GUSBCFG_PHYSEL)) {
1088*4882a593Smuzhiyun 			usbcfg |= GUSBCFG_PHYSEL;
1089*4882a593Smuzhiyun 			dwc2_writel(hsotg, usbcfg, GUSBCFG);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 			/* Reset after a PHY select */
1092*4882a593Smuzhiyun 			retval = dwc2_core_reset(hsotg, false);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 			if (retval) {
1095*4882a593Smuzhiyun 				dev_err(hsotg->dev,
1096*4882a593Smuzhiyun 					"%s: Reset failed, aborting", __func__);
1097*4882a593Smuzhiyun 				return retval;
1098*4882a593Smuzhiyun 			}
1099*4882a593Smuzhiyun 		}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 		if (hsotg->params.activate_stm_fs_transceiver) {
1102*4882a593Smuzhiyun 			ggpio = dwc2_readl(hsotg, GGPIO);
1103*4882a593Smuzhiyun 			if (!(ggpio & GGPIO_STM32_OTG_GCCFG_PWRDWN)) {
1104*4882a593Smuzhiyun 				dev_dbg(hsotg->dev, "Activating transceiver\n");
1105*4882a593Smuzhiyun 				/*
1106*4882a593Smuzhiyun 				 * STM32F4x9 uses the GGPIO register as general
1107*4882a593Smuzhiyun 				 * core configuration register.
1108*4882a593Smuzhiyun 				 */
1109*4882a593Smuzhiyun 				ggpio |= GGPIO_STM32_OTG_GCCFG_PWRDWN;
1110*4882a593Smuzhiyun 				dwc2_writel(hsotg, ggpio, GGPIO);
1111*4882a593Smuzhiyun 			}
1112*4882a593Smuzhiyun 		}
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/*
1116*4882a593Smuzhiyun 	 * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS. Also
1117*4882a593Smuzhiyun 	 * do this on HNP Dev/Host mode switches (done in dev_init and
1118*4882a593Smuzhiyun 	 * host_init).
1119*4882a593Smuzhiyun 	 */
1120*4882a593Smuzhiyun 	if (dwc2_is_host_mode(hsotg))
1121*4882a593Smuzhiyun 		dwc2_init_fs_ls_pclk_sel(hsotg);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if (hsotg->params.i2c_enable) {
1124*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "FS PHY enabling I2C\n");
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 		/* Program GUSBCFG.OtgUtmiFsSel to I2C */
1127*4882a593Smuzhiyun 		usbcfg = dwc2_readl(hsotg, GUSBCFG);
1128*4882a593Smuzhiyun 		usbcfg |= GUSBCFG_OTG_UTMI_FS_SEL;
1129*4882a593Smuzhiyun 		dwc2_writel(hsotg, usbcfg, GUSBCFG);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 		/* Program GI2CCTL.I2CEn */
1132*4882a593Smuzhiyun 		i2cctl = dwc2_readl(hsotg, GI2CCTL);
1133*4882a593Smuzhiyun 		i2cctl &= ~GI2CCTL_I2CDEVADDR_MASK;
1134*4882a593Smuzhiyun 		i2cctl |= 1 << GI2CCTL_I2CDEVADDR_SHIFT;
1135*4882a593Smuzhiyun 		i2cctl &= ~GI2CCTL_I2CEN;
1136*4882a593Smuzhiyun 		dwc2_writel(hsotg, i2cctl, GI2CCTL);
1137*4882a593Smuzhiyun 		i2cctl |= GI2CCTL_I2CEN;
1138*4882a593Smuzhiyun 		dwc2_writel(hsotg, i2cctl, GI2CCTL);
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	return retval;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun 
dwc2_hs_phy_init(struct dwc2_hsotg * hsotg,bool select_phy)1144*4882a593Smuzhiyun static int dwc2_hs_phy_init(struct dwc2_hsotg *hsotg, bool select_phy)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun 	u32 usbcfg, usbcfg_old;
1147*4882a593Smuzhiyun 	int retval = 0;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (!select_phy)
1150*4882a593Smuzhiyun 		return 0;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	usbcfg = dwc2_readl(hsotg, GUSBCFG);
1153*4882a593Smuzhiyun 	usbcfg_old = usbcfg;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	/*
1156*4882a593Smuzhiyun 	 * HS PHY parameters. These parameters are preserved during soft reset
1157*4882a593Smuzhiyun 	 * so only program the first time. Do a soft reset immediately after
1158*4882a593Smuzhiyun 	 * setting phyif.
1159*4882a593Smuzhiyun 	 */
1160*4882a593Smuzhiyun 	switch (hsotg->params.phy_type) {
1161*4882a593Smuzhiyun 	case DWC2_PHY_TYPE_PARAM_ULPI:
1162*4882a593Smuzhiyun 		/* ULPI interface */
1163*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HS ULPI PHY selected\n");
1164*4882a593Smuzhiyun 		usbcfg |= GUSBCFG_ULPI_UTMI_SEL;
1165*4882a593Smuzhiyun 		usbcfg &= ~(GUSBCFG_PHYIF16 | GUSBCFG_DDRSEL);
1166*4882a593Smuzhiyun 		if (hsotg->params.phy_ulpi_ddr)
1167*4882a593Smuzhiyun 			usbcfg |= GUSBCFG_DDRSEL;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 		/* Set external VBUS indicator as needed. */
1170*4882a593Smuzhiyun 		if (hsotg->params.oc_disable)
1171*4882a593Smuzhiyun 			usbcfg |= (GUSBCFG_ULPI_INT_VBUS_IND |
1172*4882a593Smuzhiyun 				   GUSBCFG_INDICATORPASSTHROUGH);
1173*4882a593Smuzhiyun 		break;
1174*4882a593Smuzhiyun 	case DWC2_PHY_TYPE_PARAM_UTMI:
1175*4882a593Smuzhiyun 		/* UTMI+ interface */
1176*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "HS UTMI+ PHY selected\n");
1177*4882a593Smuzhiyun 		usbcfg &= ~(GUSBCFG_ULPI_UTMI_SEL | GUSBCFG_PHYIF16);
1178*4882a593Smuzhiyun 		if (hsotg->params.phy_utmi_width == 16)
1179*4882a593Smuzhiyun 			usbcfg |= GUSBCFG_PHYIF16;
1180*4882a593Smuzhiyun 		break;
1181*4882a593Smuzhiyun 	default:
1182*4882a593Smuzhiyun 		dev_err(hsotg->dev, "FS PHY selected at HS!\n");
1183*4882a593Smuzhiyun 		break;
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	if (usbcfg != usbcfg_old) {
1187*4882a593Smuzhiyun 		dwc2_writel(hsotg, usbcfg, GUSBCFG);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		/* Reset after setting the PHY parameters */
1190*4882a593Smuzhiyun 		retval = dwc2_core_reset(hsotg, false);
1191*4882a593Smuzhiyun 		if (retval) {
1192*4882a593Smuzhiyun 			dev_err(hsotg->dev,
1193*4882a593Smuzhiyun 				"%s: Reset failed, aborting", __func__);
1194*4882a593Smuzhiyun 			return retval;
1195*4882a593Smuzhiyun 		}
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	return retval;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun 
dwc2_set_turnaround_time(struct dwc2_hsotg * hsotg)1201*4882a593Smuzhiyun static void dwc2_set_turnaround_time(struct dwc2_hsotg *hsotg)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun 	u32 usbcfg;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	if (hsotg->params.phy_type != DWC2_PHY_TYPE_PARAM_UTMI)
1206*4882a593Smuzhiyun 		return;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	usbcfg = dwc2_readl(hsotg, GUSBCFG);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	usbcfg &= ~GUSBCFG_USBTRDTIM_MASK;
1211*4882a593Smuzhiyun 	if (hsotg->params.phy_utmi_width == 16)
1212*4882a593Smuzhiyun 		usbcfg |= 5 << GUSBCFG_USBTRDTIM_SHIFT;
1213*4882a593Smuzhiyun 	else
1214*4882a593Smuzhiyun 		usbcfg |= 9 << GUSBCFG_USBTRDTIM_SHIFT;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	dwc2_writel(hsotg, usbcfg, GUSBCFG);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
dwc2_phy_init(struct dwc2_hsotg * hsotg,bool select_phy)1219*4882a593Smuzhiyun int dwc2_phy_init(struct dwc2_hsotg *hsotg, bool select_phy)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	u32 usbcfg;
1222*4882a593Smuzhiyun 	int retval = 0;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	if ((hsotg->params.speed == DWC2_SPEED_PARAM_FULL ||
1225*4882a593Smuzhiyun 	     hsotg->params.speed == DWC2_SPEED_PARAM_LOW) &&
1226*4882a593Smuzhiyun 	    hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS) {
1227*4882a593Smuzhiyun 		/* If FS/LS mode with FS/LS PHY */
1228*4882a593Smuzhiyun 		retval = dwc2_fs_phy_init(hsotg, select_phy);
1229*4882a593Smuzhiyun 		if (retval)
1230*4882a593Smuzhiyun 			return retval;
1231*4882a593Smuzhiyun 	} else {
1232*4882a593Smuzhiyun 		/* High speed PHY */
1233*4882a593Smuzhiyun 		retval = dwc2_hs_phy_init(hsotg, select_phy);
1234*4882a593Smuzhiyun 		if (retval)
1235*4882a593Smuzhiyun 			return retval;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 		if (dwc2_is_device_mode(hsotg))
1238*4882a593Smuzhiyun 			dwc2_set_turnaround_time(hsotg);
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	if (hsotg->hw_params.hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI &&
1242*4882a593Smuzhiyun 	    hsotg->hw_params.fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED &&
1243*4882a593Smuzhiyun 	    hsotg->params.ulpi_fs_ls) {
1244*4882a593Smuzhiyun 		dev_dbg(hsotg->dev, "Setting ULPI FSLS\n");
1245*4882a593Smuzhiyun 		usbcfg = dwc2_readl(hsotg, GUSBCFG);
1246*4882a593Smuzhiyun 		usbcfg |= GUSBCFG_ULPI_FS_LS;
1247*4882a593Smuzhiyun 		usbcfg |= GUSBCFG_ULPI_CLK_SUSP_M;
1248*4882a593Smuzhiyun 		dwc2_writel(hsotg, usbcfg, GUSBCFG);
1249*4882a593Smuzhiyun 	} else {
1250*4882a593Smuzhiyun 		usbcfg = dwc2_readl(hsotg, GUSBCFG);
1251*4882a593Smuzhiyun 		usbcfg &= ~GUSBCFG_ULPI_FS_LS;
1252*4882a593Smuzhiyun 		usbcfg &= ~GUSBCFG_ULPI_CLK_SUSP_M;
1253*4882a593Smuzhiyun 		dwc2_writel(hsotg, usbcfg, GUSBCFG);
1254*4882a593Smuzhiyun 	}
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	return retval;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun MODULE_DESCRIPTION("DESIGNWARE HS OTG Core");
1260*4882a593Smuzhiyun MODULE_AUTHOR("Synopsys, Inc.");
1261*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
1262