xref: /OK3568_Linux_fs/kernel/drivers/usb/chipidea/core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * core.c - ChipIdea USB IP core family device controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
6*4882a593Smuzhiyun  * Copyright (C) 2020 NXP
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: David Lopo
9*4882a593Smuzhiyun  *	   Peter Chen <peter.chen@nxp.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Main Features:
12*4882a593Smuzhiyun  * - Four transfers are supported, usbtest is passed
13*4882a593Smuzhiyun  * - USB Certification for gadget: CH9 and Mass Storage are passed
14*4882a593Smuzhiyun  * - Low power mode
15*4882a593Smuzhiyun  * - USB wakeup
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/device.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/extcon.h>
21*4882a593Smuzhiyun #include <linux/phy/phy.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/idr.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/pm_runtime.h>
30*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
31*4882a593Smuzhiyun #include <linux/usb/ch9.h>
32*4882a593Smuzhiyun #include <linux/usb/gadget.h>
33*4882a593Smuzhiyun #include <linux/usb/otg.h>
34*4882a593Smuzhiyun #include <linux/usb/chipidea.h>
35*4882a593Smuzhiyun #include <linux/usb/of.h>
36*4882a593Smuzhiyun #include <linux/of.h>
37*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
38*4882a593Smuzhiyun #include <linux/usb/ehci_def.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include "ci.h"
41*4882a593Smuzhiyun #include "udc.h"
42*4882a593Smuzhiyun #include "bits.h"
43*4882a593Smuzhiyun #include "host.h"
44*4882a593Smuzhiyun #include "otg.h"
45*4882a593Smuzhiyun #include "otg_fsm.h"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Controller register map */
48*4882a593Smuzhiyun static const u8 ci_regs_nolpm[] = {
49*4882a593Smuzhiyun 	[CAP_CAPLENGTH]		= 0x00U,
50*4882a593Smuzhiyun 	[CAP_HCCPARAMS]		= 0x08U,
51*4882a593Smuzhiyun 	[CAP_DCCPARAMS]		= 0x24U,
52*4882a593Smuzhiyun 	[CAP_TESTMODE]		= 0x38U,
53*4882a593Smuzhiyun 	[OP_USBCMD]		= 0x00U,
54*4882a593Smuzhiyun 	[OP_USBSTS]		= 0x04U,
55*4882a593Smuzhiyun 	[OP_USBINTR]		= 0x08U,
56*4882a593Smuzhiyun 	[OP_DEVICEADDR]		= 0x14U,
57*4882a593Smuzhiyun 	[OP_ENDPTLISTADDR]	= 0x18U,
58*4882a593Smuzhiyun 	[OP_TTCTRL]		= 0x1CU,
59*4882a593Smuzhiyun 	[OP_BURSTSIZE]		= 0x20U,
60*4882a593Smuzhiyun 	[OP_ULPI_VIEWPORT]	= 0x30U,
61*4882a593Smuzhiyun 	[OP_PORTSC]		= 0x44U,
62*4882a593Smuzhiyun 	[OP_DEVLC]		= 0x84U,
63*4882a593Smuzhiyun 	[OP_OTGSC]		= 0x64U,
64*4882a593Smuzhiyun 	[OP_USBMODE]		= 0x68U,
65*4882a593Smuzhiyun 	[OP_ENDPTSETUPSTAT]	= 0x6CU,
66*4882a593Smuzhiyun 	[OP_ENDPTPRIME]		= 0x70U,
67*4882a593Smuzhiyun 	[OP_ENDPTFLUSH]		= 0x74U,
68*4882a593Smuzhiyun 	[OP_ENDPTSTAT]		= 0x78U,
69*4882a593Smuzhiyun 	[OP_ENDPTCOMPLETE]	= 0x7CU,
70*4882a593Smuzhiyun 	[OP_ENDPTCTRL]		= 0x80U,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const u8 ci_regs_lpm[] = {
74*4882a593Smuzhiyun 	[CAP_CAPLENGTH]		= 0x00U,
75*4882a593Smuzhiyun 	[CAP_HCCPARAMS]		= 0x08U,
76*4882a593Smuzhiyun 	[CAP_DCCPARAMS]		= 0x24U,
77*4882a593Smuzhiyun 	[CAP_TESTMODE]		= 0xFCU,
78*4882a593Smuzhiyun 	[OP_USBCMD]		= 0x00U,
79*4882a593Smuzhiyun 	[OP_USBSTS]		= 0x04U,
80*4882a593Smuzhiyun 	[OP_USBINTR]		= 0x08U,
81*4882a593Smuzhiyun 	[OP_DEVICEADDR]		= 0x14U,
82*4882a593Smuzhiyun 	[OP_ENDPTLISTADDR]	= 0x18U,
83*4882a593Smuzhiyun 	[OP_TTCTRL]		= 0x1CU,
84*4882a593Smuzhiyun 	[OP_BURSTSIZE]		= 0x20U,
85*4882a593Smuzhiyun 	[OP_ULPI_VIEWPORT]	= 0x30U,
86*4882a593Smuzhiyun 	[OP_PORTSC]		= 0x44U,
87*4882a593Smuzhiyun 	[OP_DEVLC]		= 0x84U,
88*4882a593Smuzhiyun 	[OP_OTGSC]		= 0xC4U,
89*4882a593Smuzhiyun 	[OP_USBMODE]		= 0xC8U,
90*4882a593Smuzhiyun 	[OP_ENDPTSETUPSTAT]	= 0xD8U,
91*4882a593Smuzhiyun 	[OP_ENDPTPRIME]		= 0xDCU,
92*4882a593Smuzhiyun 	[OP_ENDPTFLUSH]		= 0xE0U,
93*4882a593Smuzhiyun 	[OP_ENDPTSTAT]		= 0xE4U,
94*4882a593Smuzhiyun 	[OP_ENDPTCOMPLETE]	= 0xE8U,
95*4882a593Smuzhiyun 	[OP_ENDPTCTRL]		= 0xECU,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
hw_alloc_regmap(struct ci_hdrc * ci,bool is_lpm)98*4882a593Smuzhiyun static void hw_alloc_regmap(struct ci_hdrc *ci, bool is_lpm)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	int i;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	for (i = 0; i < OP_ENDPTCTRL; i++)
103*4882a593Smuzhiyun 		ci->hw_bank.regmap[i] =
104*4882a593Smuzhiyun 			(i <= CAP_LAST ? ci->hw_bank.cap : ci->hw_bank.op) +
105*4882a593Smuzhiyun 			(is_lpm ? ci_regs_lpm[i] : ci_regs_nolpm[i]);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	for (; i <= OP_LAST; i++)
108*4882a593Smuzhiyun 		ci->hw_bank.regmap[i] = ci->hw_bank.op +
109*4882a593Smuzhiyun 			4 * (i - OP_ENDPTCTRL) +
110*4882a593Smuzhiyun 			(is_lpm
111*4882a593Smuzhiyun 			 ? ci_regs_lpm[OP_ENDPTCTRL]
112*4882a593Smuzhiyun 			 : ci_regs_nolpm[OP_ENDPTCTRL]);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
ci_get_revision(struct ci_hdrc * ci)116*4882a593Smuzhiyun static enum ci_revision ci_get_revision(struct ci_hdrc *ci)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	int ver = hw_read_id_reg(ci, ID_ID, VERSION) >> __ffs(VERSION);
119*4882a593Smuzhiyun 	enum ci_revision rev = CI_REVISION_UNKNOWN;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (ver == 0x2) {
122*4882a593Smuzhiyun 		rev = hw_read_id_reg(ci, ID_ID, REVISION)
123*4882a593Smuzhiyun 			>> __ffs(REVISION);
124*4882a593Smuzhiyun 		rev += CI_REVISION_20;
125*4882a593Smuzhiyun 	} else if (ver == 0x0) {
126*4882a593Smuzhiyun 		rev = CI_REVISION_1X;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return rev;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /**
133*4882a593Smuzhiyun  * hw_read_intr_enable: returns interrupt enable register
134*4882a593Smuzhiyun  *
135*4882a593Smuzhiyun  * @ci: the controller
136*4882a593Smuzhiyun  *
137*4882a593Smuzhiyun  * This function returns register data
138*4882a593Smuzhiyun  */
hw_read_intr_enable(struct ci_hdrc * ci)139*4882a593Smuzhiyun u32 hw_read_intr_enable(struct ci_hdrc *ci)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	return hw_read(ci, OP_USBINTR, ~0);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /**
145*4882a593Smuzhiyun  * hw_read_intr_status: returns interrupt status register
146*4882a593Smuzhiyun  *
147*4882a593Smuzhiyun  * @ci: the controller
148*4882a593Smuzhiyun  *
149*4882a593Smuzhiyun  * This function returns register data
150*4882a593Smuzhiyun  */
hw_read_intr_status(struct ci_hdrc * ci)151*4882a593Smuzhiyun u32 hw_read_intr_status(struct ci_hdrc *ci)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	return hw_read(ci, OP_USBSTS, ~0);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /**
157*4882a593Smuzhiyun  * hw_port_test_set: writes port test mode (execute without interruption)
158*4882a593Smuzhiyun  * @ci: the controller
159*4882a593Smuzhiyun  * @mode: new value
160*4882a593Smuzhiyun  *
161*4882a593Smuzhiyun  * This function returns an error code
162*4882a593Smuzhiyun  */
hw_port_test_set(struct ci_hdrc * ci,u8 mode)163*4882a593Smuzhiyun int hw_port_test_set(struct ci_hdrc *ci, u8 mode)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	const u8 TEST_MODE_MAX = 7;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (mode > TEST_MODE_MAX)
168*4882a593Smuzhiyun 		return -EINVAL;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	hw_write(ci, OP_PORTSC, PORTSC_PTC, mode << __ffs(PORTSC_PTC));
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun  * hw_port_test_get: reads port test mode value
176*4882a593Smuzhiyun  *
177*4882a593Smuzhiyun  * @ci: the controller
178*4882a593Smuzhiyun  *
179*4882a593Smuzhiyun  * This function returns port test mode value
180*4882a593Smuzhiyun  */
hw_port_test_get(struct ci_hdrc * ci)181*4882a593Smuzhiyun u8 hw_port_test_get(struct ci_hdrc *ci)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	return hw_read(ci, OP_PORTSC, PORTSC_PTC) >> __ffs(PORTSC_PTC);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
hw_wait_phy_stable(void)186*4882a593Smuzhiyun static void hw_wait_phy_stable(void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * The phy needs some delay to output the stable status from low
190*4882a593Smuzhiyun 	 * power mode. And for OTGSC, the status inputs are debounced
191*4882a593Smuzhiyun 	 * using a 1 ms time constant, so, delay 2ms for controller to get
192*4882a593Smuzhiyun 	 * the stable status, like vbus and id when the phy leaves low power.
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	usleep_range(2000, 2500);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* The PHY enters/leaves low power mode */
ci_hdrc_enter_lpm(struct ci_hdrc * ci,bool enable)198*4882a593Smuzhiyun static void ci_hdrc_enter_lpm(struct ci_hdrc *ci, bool enable)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	enum ci_hw_regs reg = ci->hw_bank.lpm ? OP_DEVLC : OP_PORTSC;
201*4882a593Smuzhiyun 	bool lpm = !!(hw_read(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm)));
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (enable && !lpm)
204*4882a593Smuzhiyun 		hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
205*4882a593Smuzhiyun 				PORTSC_PHCD(ci->hw_bank.lpm));
206*4882a593Smuzhiyun 	else if (!enable && lpm)
207*4882a593Smuzhiyun 		hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
208*4882a593Smuzhiyun 				0);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
hw_device_init(struct ci_hdrc * ci,void __iomem * base)211*4882a593Smuzhiyun static int hw_device_init(struct ci_hdrc *ci, void __iomem *base)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	u32 reg;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* bank is a module variable */
216*4882a593Smuzhiyun 	ci->hw_bank.abs = base;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ci->hw_bank.cap = ci->hw_bank.abs;
219*4882a593Smuzhiyun 	ci->hw_bank.cap += ci->platdata->capoffset;
220*4882a593Smuzhiyun 	ci->hw_bank.op = ci->hw_bank.cap + (ioread32(ci->hw_bank.cap) & 0xff);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	hw_alloc_regmap(ci, false);
223*4882a593Smuzhiyun 	reg = hw_read(ci, CAP_HCCPARAMS, HCCPARAMS_LEN) >>
224*4882a593Smuzhiyun 		__ffs(HCCPARAMS_LEN);
225*4882a593Smuzhiyun 	ci->hw_bank.lpm  = reg;
226*4882a593Smuzhiyun 	if (reg)
227*4882a593Smuzhiyun 		hw_alloc_regmap(ci, !!reg);
228*4882a593Smuzhiyun 	ci->hw_bank.size = ci->hw_bank.op - ci->hw_bank.abs;
229*4882a593Smuzhiyun 	ci->hw_bank.size += OP_LAST;
230*4882a593Smuzhiyun 	ci->hw_bank.size /= sizeof(u32);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	reg = hw_read(ci, CAP_DCCPARAMS, DCCPARAMS_DEN) >>
233*4882a593Smuzhiyun 		__ffs(DCCPARAMS_DEN);
234*4882a593Smuzhiyun 	ci->hw_ep_max = reg * 2;   /* cache hw ENDPT_MAX */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (ci->hw_ep_max > ENDPT_MAX)
237*4882a593Smuzhiyun 		return -ENODEV;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	ci_hdrc_enter_lpm(ci, false);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Disable all interrupts bits */
242*4882a593Smuzhiyun 	hw_write(ci, OP_USBINTR, 0xffffffff, 0);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* Clear all interrupts status bits*/
245*4882a593Smuzhiyun 	hw_write(ci, OP_USBSTS, 0xffffffff, 0xffffffff);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ci->rev = ci_get_revision(ci);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	dev_dbg(ci->dev,
250*4882a593Smuzhiyun 		"revision: %d, lpm: %d; cap: %px op: %px\n",
251*4882a593Smuzhiyun 		ci->rev, ci->hw_bank.lpm, ci->hw_bank.cap, ci->hw_bank.op);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* setup lock mode ? */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* ENDPTSETUPSTAT is '0' by default */
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* HCSPARAMS.bf.ppc SHOULD BE zero for device */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
hw_phymode_configure(struct ci_hdrc * ci)262*4882a593Smuzhiyun void hw_phymode_configure(struct ci_hdrc *ci)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	u32 portsc, lpm, sts = 0;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	switch (ci->platdata->phy_mode) {
267*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_UTMI:
268*4882a593Smuzhiyun 		portsc = PORTSC_PTS(PTS_UTMI);
269*4882a593Smuzhiyun 		lpm = DEVLC_PTS(PTS_UTMI);
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_UTMIW:
272*4882a593Smuzhiyun 		portsc = PORTSC_PTS(PTS_UTMI) | PORTSC_PTW;
273*4882a593Smuzhiyun 		lpm = DEVLC_PTS(PTS_UTMI) | DEVLC_PTW;
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_ULPI:
276*4882a593Smuzhiyun 		portsc = PORTSC_PTS(PTS_ULPI);
277*4882a593Smuzhiyun 		lpm = DEVLC_PTS(PTS_ULPI);
278*4882a593Smuzhiyun 		break;
279*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_SERIAL:
280*4882a593Smuzhiyun 		portsc = PORTSC_PTS(PTS_SERIAL);
281*4882a593Smuzhiyun 		lpm = DEVLC_PTS(PTS_SERIAL);
282*4882a593Smuzhiyun 		sts = 1;
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_HSIC:
285*4882a593Smuzhiyun 		portsc = PORTSC_PTS(PTS_HSIC);
286*4882a593Smuzhiyun 		lpm = DEVLC_PTS(PTS_HSIC);
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	default:
289*4882a593Smuzhiyun 		return;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (ci->hw_bank.lpm) {
293*4882a593Smuzhiyun 		hw_write(ci, OP_DEVLC, DEVLC_PTS(7) | DEVLC_PTW, lpm);
294*4882a593Smuzhiyun 		if (sts)
295*4882a593Smuzhiyun 			hw_write(ci, OP_DEVLC, DEVLC_STS, DEVLC_STS);
296*4882a593Smuzhiyun 	} else {
297*4882a593Smuzhiyun 		hw_write(ci, OP_PORTSC, PORTSC_PTS(7) | PORTSC_PTW, portsc);
298*4882a593Smuzhiyun 		if (sts)
299*4882a593Smuzhiyun 			hw_write(ci, OP_PORTSC, PORTSC_STS, PORTSC_STS);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(hw_phymode_configure);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /**
305*4882a593Smuzhiyun  * _ci_usb_phy_init: initialize phy taking in account both phy and usb_phy
306*4882a593Smuzhiyun  * interfaces
307*4882a593Smuzhiyun  * @ci: the controller
308*4882a593Smuzhiyun  *
309*4882a593Smuzhiyun  * This function returns an error code if the phy failed to init
310*4882a593Smuzhiyun  */
_ci_usb_phy_init(struct ci_hdrc * ci)311*4882a593Smuzhiyun static int _ci_usb_phy_init(struct ci_hdrc *ci)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	int ret;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (ci->phy) {
316*4882a593Smuzhiyun 		ret = phy_init(ci->phy);
317*4882a593Smuzhiyun 		if (ret)
318*4882a593Smuzhiyun 			return ret;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		ret = phy_power_on(ci->phy);
321*4882a593Smuzhiyun 		if (ret) {
322*4882a593Smuzhiyun 			phy_exit(ci->phy);
323*4882a593Smuzhiyun 			return ret;
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 	} else {
326*4882a593Smuzhiyun 		ret = usb_phy_init(ci->usb_phy);
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /**
333*4882a593Smuzhiyun  * _ci_usb_phy_exit: deinitialize phy taking in account both phy and usb_phy
334*4882a593Smuzhiyun  * interfaces
335*4882a593Smuzhiyun  * @ci: the controller
336*4882a593Smuzhiyun  */
ci_usb_phy_exit(struct ci_hdrc * ci)337*4882a593Smuzhiyun static void ci_usb_phy_exit(struct ci_hdrc *ci)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
340*4882a593Smuzhiyun 		return;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (ci->phy) {
343*4882a593Smuzhiyun 		phy_power_off(ci->phy);
344*4882a593Smuzhiyun 		phy_exit(ci->phy);
345*4882a593Smuzhiyun 	} else {
346*4882a593Smuzhiyun 		usb_phy_shutdown(ci->usb_phy);
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /**
351*4882a593Smuzhiyun  * ci_usb_phy_init: initialize phy according to different phy type
352*4882a593Smuzhiyun  * @ci: the controller
353*4882a593Smuzhiyun  *
354*4882a593Smuzhiyun  * This function returns an error code if usb_phy_init has failed
355*4882a593Smuzhiyun  */
ci_usb_phy_init(struct ci_hdrc * ci)356*4882a593Smuzhiyun static int ci_usb_phy_init(struct ci_hdrc *ci)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	int ret;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
361*4882a593Smuzhiyun 		return 0;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	switch (ci->platdata->phy_mode) {
364*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_UTMI:
365*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_UTMIW:
366*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_HSIC:
367*4882a593Smuzhiyun 		ret = _ci_usb_phy_init(ci);
368*4882a593Smuzhiyun 		if (!ret)
369*4882a593Smuzhiyun 			hw_wait_phy_stable();
370*4882a593Smuzhiyun 		else
371*4882a593Smuzhiyun 			return ret;
372*4882a593Smuzhiyun 		hw_phymode_configure(ci);
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_ULPI:
375*4882a593Smuzhiyun 	case USBPHY_INTERFACE_MODE_SERIAL:
376*4882a593Smuzhiyun 		hw_phymode_configure(ci);
377*4882a593Smuzhiyun 		ret = _ci_usb_phy_init(ci);
378*4882a593Smuzhiyun 		if (ret)
379*4882a593Smuzhiyun 			return ret;
380*4882a593Smuzhiyun 		break;
381*4882a593Smuzhiyun 	default:
382*4882a593Smuzhiyun 		ret = _ci_usb_phy_init(ci);
383*4882a593Smuzhiyun 		if (!ret)
384*4882a593Smuzhiyun 			hw_wait_phy_stable();
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /**
392*4882a593Smuzhiyun  * ci_platform_configure: do controller configure
393*4882a593Smuzhiyun  * @ci: the controller
394*4882a593Smuzhiyun  *
395*4882a593Smuzhiyun  */
ci_platform_configure(struct ci_hdrc * ci)396*4882a593Smuzhiyun void ci_platform_configure(struct ci_hdrc *ci)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	bool is_device_mode, is_host_mode;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	is_device_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_DC;
401*4882a593Smuzhiyun 	is_host_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_HC;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (is_device_mode) {
404*4882a593Smuzhiyun 		phy_set_mode(ci->phy, PHY_MODE_USB_DEVICE);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		if (ci->platdata->flags & CI_HDRC_DISABLE_DEVICE_STREAMING)
407*4882a593Smuzhiyun 			hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS,
408*4882a593Smuzhiyun 				 USBMODE_CI_SDIS);
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (is_host_mode) {
412*4882a593Smuzhiyun 		phy_set_mode(ci->phy, PHY_MODE_USB_HOST);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		if (ci->platdata->flags & CI_HDRC_DISABLE_HOST_STREAMING)
415*4882a593Smuzhiyun 			hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS,
416*4882a593Smuzhiyun 				 USBMODE_CI_SDIS);
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (ci->platdata->flags & CI_HDRC_FORCE_FULLSPEED) {
420*4882a593Smuzhiyun 		if (ci->hw_bank.lpm)
421*4882a593Smuzhiyun 			hw_write(ci, OP_DEVLC, DEVLC_PFSC, DEVLC_PFSC);
422*4882a593Smuzhiyun 		else
423*4882a593Smuzhiyun 			hw_write(ci, OP_PORTSC, PORTSC_PFSC, PORTSC_PFSC);
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (ci->platdata->flags & CI_HDRC_SET_NON_ZERO_TTHA)
427*4882a593Smuzhiyun 		hw_write(ci, OP_TTCTRL, TTCTRL_TTHA_MASK, TTCTRL_TTHA);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	hw_write(ci, OP_USBCMD, 0xff0000, ci->platdata->itc_setting << 16);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (ci->platdata->flags & CI_HDRC_OVERRIDE_AHB_BURST)
432*4882a593Smuzhiyun 		hw_write_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK,
433*4882a593Smuzhiyun 			ci->platdata->ahb_burst_config);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* override burst size, take effect only when ahb_burst_config is 0 */
436*4882a593Smuzhiyun 	if (!hw_read_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK)) {
437*4882a593Smuzhiyun 		if (ci->platdata->flags & CI_HDRC_OVERRIDE_TX_BURST)
438*4882a593Smuzhiyun 			hw_write(ci, OP_BURSTSIZE, TX_BURST_MASK,
439*4882a593Smuzhiyun 			ci->platdata->tx_burst_size << __ffs(TX_BURST_MASK));
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		if (ci->platdata->flags & CI_HDRC_OVERRIDE_RX_BURST)
442*4882a593Smuzhiyun 			hw_write(ci, OP_BURSTSIZE, RX_BURST_MASK,
443*4882a593Smuzhiyun 				ci->platdata->rx_burst_size);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /**
448*4882a593Smuzhiyun  * hw_controller_reset: do controller reset
449*4882a593Smuzhiyun  * @ci: the controller
450*4882a593Smuzhiyun   *
451*4882a593Smuzhiyun  * This function returns an error code
452*4882a593Smuzhiyun  */
hw_controller_reset(struct ci_hdrc * ci)453*4882a593Smuzhiyun static int hw_controller_reset(struct ci_hdrc *ci)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	int count = 0;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	hw_write(ci, OP_USBCMD, USBCMD_RST, USBCMD_RST);
458*4882a593Smuzhiyun 	while (hw_read(ci, OP_USBCMD, USBCMD_RST)) {
459*4882a593Smuzhiyun 		udelay(10);
460*4882a593Smuzhiyun 		if (count++ > 1000)
461*4882a593Smuzhiyun 			return -ETIMEDOUT;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun /**
468*4882a593Smuzhiyun  * hw_device_reset: resets chip (execute without interruption)
469*4882a593Smuzhiyun  * @ci: the controller
470*4882a593Smuzhiyun  *
471*4882a593Smuzhiyun  * This function returns an error code
472*4882a593Smuzhiyun  */
hw_device_reset(struct ci_hdrc * ci)473*4882a593Smuzhiyun int hw_device_reset(struct ci_hdrc *ci)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	int ret;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	/* should flush & stop before reset */
478*4882a593Smuzhiyun 	hw_write(ci, OP_ENDPTFLUSH, ~0, ~0);
479*4882a593Smuzhiyun 	hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	ret = hw_controller_reset(ci);
482*4882a593Smuzhiyun 	if (ret) {
483*4882a593Smuzhiyun 		dev_err(ci->dev, "error resetting controller, ret=%d\n", ret);
484*4882a593Smuzhiyun 		return ret;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (ci->platdata->notify_event) {
488*4882a593Smuzhiyun 		ret = ci->platdata->notify_event(ci,
489*4882a593Smuzhiyun 			CI_HDRC_CONTROLLER_RESET_EVENT);
490*4882a593Smuzhiyun 		if (ret)
491*4882a593Smuzhiyun 			return ret;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* USBMODE should be configured step by step */
495*4882a593Smuzhiyun 	hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
496*4882a593Smuzhiyun 	hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_DC);
497*4882a593Smuzhiyun 	/* HW >= 2.3 */
498*4882a593Smuzhiyun 	hw_write(ci, OP_USBMODE, USBMODE_SLOM, USBMODE_SLOM);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (hw_read(ci, OP_USBMODE, USBMODE_CM) != USBMODE_CM_DC) {
501*4882a593Smuzhiyun 		dev_err(ci->dev, "cannot enter in %s device mode\n",
502*4882a593Smuzhiyun 			ci_role(ci)->name);
503*4882a593Smuzhiyun 		dev_err(ci->dev, "lpm = %i\n", ci->hw_bank.lpm);
504*4882a593Smuzhiyun 		return -ENODEV;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	ci_platform_configure(ci);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
ci_irq_handler(int irq,void * data)512*4882a593Smuzhiyun static irqreturn_t ci_irq_handler(int irq, void *data)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct ci_hdrc *ci = data;
515*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
516*4882a593Smuzhiyun 	u32 otgsc = 0;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (ci->in_lpm) {
519*4882a593Smuzhiyun 		disable_irq_nosync(irq);
520*4882a593Smuzhiyun 		ci->wakeup_int = true;
521*4882a593Smuzhiyun 		pm_runtime_get(ci->dev);
522*4882a593Smuzhiyun 		return IRQ_HANDLED;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (ci->is_otg) {
526*4882a593Smuzhiyun 		otgsc = hw_read_otgsc(ci, ~0);
527*4882a593Smuzhiyun 		if (ci_otg_is_fsm_mode(ci)) {
528*4882a593Smuzhiyun 			ret = ci_otg_fsm_irq(ci);
529*4882a593Smuzhiyun 			if (ret == IRQ_HANDLED)
530*4882a593Smuzhiyun 				return ret;
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/*
535*4882a593Smuzhiyun 	 * Handle id change interrupt, it indicates device/host function
536*4882a593Smuzhiyun 	 * switch.
537*4882a593Smuzhiyun 	 */
538*4882a593Smuzhiyun 	if (ci->is_otg && (otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS)) {
539*4882a593Smuzhiyun 		ci->id_event = true;
540*4882a593Smuzhiyun 		/* Clear ID change irq status */
541*4882a593Smuzhiyun 		hw_write_otgsc(ci, OTGSC_IDIS, OTGSC_IDIS);
542*4882a593Smuzhiyun 		ci_otg_queue_work(ci);
543*4882a593Smuzhiyun 		return IRQ_HANDLED;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/*
547*4882a593Smuzhiyun 	 * Handle vbus change interrupt, it indicates device connection
548*4882a593Smuzhiyun 	 * and disconnection events.
549*4882a593Smuzhiyun 	 */
550*4882a593Smuzhiyun 	if (ci->is_otg && (otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS)) {
551*4882a593Smuzhiyun 		ci->b_sess_valid_event = true;
552*4882a593Smuzhiyun 		/* Clear BSV irq */
553*4882a593Smuzhiyun 		hw_write_otgsc(ci, OTGSC_BSVIS, OTGSC_BSVIS);
554*4882a593Smuzhiyun 		ci_otg_queue_work(ci);
555*4882a593Smuzhiyun 		return IRQ_HANDLED;
556*4882a593Smuzhiyun 	}
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Handle device/host interrupt */
559*4882a593Smuzhiyun 	if (ci->role != CI_ROLE_END)
560*4882a593Smuzhiyun 		ret = ci_role(ci)->irq(ci);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	return ret;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
ci_irq(struct ci_hdrc * ci)565*4882a593Smuzhiyun static void ci_irq(struct ci_hdrc *ci)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	unsigned long flags;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	local_irq_save(flags);
570*4882a593Smuzhiyun 	ci_irq_handler(ci->irq, ci);
571*4882a593Smuzhiyun 	local_irq_restore(flags);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
ci_cable_notifier(struct notifier_block * nb,unsigned long event,void * ptr)574*4882a593Smuzhiyun static int ci_cable_notifier(struct notifier_block *nb, unsigned long event,
575*4882a593Smuzhiyun 			     void *ptr)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	struct ci_hdrc_cable *cbl = container_of(nb, struct ci_hdrc_cable, nb);
578*4882a593Smuzhiyun 	struct ci_hdrc *ci = cbl->ci;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	cbl->connected = event;
581*4882a593Smuzhiyun 	cbl->changed = true;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	ci_irq(ci);
584*4882a593Smuzhiyun 	return NOTIFY_DONE;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
ci_usb_role_switch_get(struct usb_role_switch * sw)587*4882a593Smuzhiyun static enum usb_role ci_usb_role_switch_get(struct usb_role_switch *sw)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct ci_hdrc *ci = usb_role_switch_get_drvdata(sw);
590*4882a593Smuzhiyun 	enum usb_role role;
591*4882a593Smuzhiyun 	unsigned long flags;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	spin_lock_irqsave(&ci->lock, flags);
594*4882a593Smuzhiyun 	role = ci_role_to_usb_role(ci);
595*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ci->lock, flags);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return role;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
ci_usb_role_switch_set(struct usb_role_switch * sw,enum usb_role role)600*4882a593Smuzhiyun static int ci_usb_role_switch_set(struct usb_role_switch *sw,
601*4882a593Smuzhiyun 				  enum usb_role role)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	struct ci_hdrc *ci = usb_role_switch_get_drvdata(sw);
604*4882a593Smuzhiyun 	struct ci_hdrc_cable *cable = NULL;
605*4882a593Smuzhiyun 	enum usb_role current_role = ci_role_to_usb_role(ci);
606*4882a593Smuzhiyun 	enum ci_role ci_role = usb_role_to_ci_role(role);
607*4882a593Smuzhiyun 	unsigned long flags;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if ((ci_role != CI_ROLE_END && !ci->roles[ci_role]) ||
610*4882a593Smuzhiyun 	    (current_role == role))
611*4882a593Smuzhiyun 		return 0;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	pm_runtime_get_sync(ci->dev);
614*4882a593Smuzhiyun 	/* Stop current role */
615*4882a593Smuzhiyun 	spin_lock_irqsave(&ci->lock, flags);
616*4882a593Smuzhiyun 	if (current_role == USB_ROLE_DEVICE)
617*4882a593Smuzhiyun 		cable = &ci->platdata->vbus_extcon;
618*4882a593Smuzhiyun 	else if (current_role == USB_ROLE_HOST)
619*4882a593Smuzhiyun 		cable = &ci->platdata->id_extcon;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (cable) {
622*4882a593Smuzhiyun 		cable->changed = true;
623*4882a593Smuzhiyun 		cable->connected = false;
624*4882a593Smuzhiyun 		ci_irq(ci);
625*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ci->lock, flags);
626*4882a593Smuzhiyun 		if (ci->wq && role != USB_ROLE_NONE)
627*4882a593Smuzhiyun 			flush_workqueue(ci->wq);
628*4882a593Smuzhiyun 		spin_lock_irqsave(&ci->lock, flags);
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	cable = NULL;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* Start target role */
634*4882a593Smuzhiyun 	if (role == USB_ROLE_DEVICE)
635*4882a593Smuzhiyun 		cable = &ci->platdata->vbus_extcon;
636*4882a593Smuzhiyun 	else if (role == USB_ROLE_HOST)
637*4882a593Smuzhiyun 		cable = &ci->platdata->id_extcon;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (cable) {
640*4882a593Smuzhiyun 		cable->changed = true;
641*4882a593Smuzhiyun 		cable->connected = true;
642*4882a593Smuzhiyun 		ci_irq(ci);
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ci->lock, flags);
645*4882a593Smuzhiyun 	pm_runtime_put_sync(ci->dev);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static struct usb_role_switch_desc ci_role_switch = {
651*4882a593Smuzhiyun 	.set = ci_usb_role_switch_set,
652*4882a593Smuzhiyun 	.get = ci_usb_role_switch_get,
653*4882a593Smuzhiyun 	.allow_userspace_control = true,
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun 
ci_get_platdata(struct device * dev,struct ci_hdrc_platform_data * platdata)656*4882a593Smuzhiyun static int ci_get_platdata(struct device *dev,
657*4882a593Smuzhiyun 		struct ci_hdrc_platform_data *platdata)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	struct extcon_dev *ext_vbus, *ext_id;
660*4882a593Smuzhiyun 	struct ci_hdrc_cable *cable;
661*4882a593Smuzhiyun 	int ret;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (!platdata->phy_mode)
664*4882a593Smuzhiyun 		platdata->phy_mode = of_usb_get_phy_mode(dev->of_node);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (!platdata->dr_mode)
667*4882a593Smuzhiyun 		platdata->dr_mode = usb_get_dr_mode(dev);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (platdata->dr_mode == USB_DR_MODE_UNKNOWN)
670*4882a593Smuzhiyun 		platdata->dr_mode = USB_DR_MODE_OTG;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	if (platdata->dr_mode != USB_DR_MODE_PERIPHERAL) {
673*4882a593Smuzhiyun 		/* Get the vbus regulator */
674*4882a593Smuzhiyun 		platdata->reg_vbus = devm_regulator_get_optional(dev, "vbus");
675*4882a593Smuzhiyun 		if (PTR_ERR(platdata->reg_vbus) == -EPROBE_DEFER) {
676*4882a593Smuzhiyun 			return -EPROBE_DEFER;
677*4882a593Smuzhiyun 		} else if (PTR_ERR(platdata->reg_vbus) == -ENODEV) {
678*4882a593Smuzhiyun 			/* no vbus regulator is needed */
679*4882a593Smuzhiyun 			platdata->reg_vbus = NULL;
680*4882a593Smuzhiyun 		} else if (IS_ERR(platdata->reg_vbus)) {
681*4882a593Smuzhiyun 			dev_err(dev, "Getting regulator error: %ld\n",
682*4882a593Smuzhiyun 				PTR_ERR(platdata->reg_vbus));
683*4882a593Smuzhiyun 			return PTR_ERR(platdata->reg_vbus);
684*4882a593Smuzhiyun 		}
685*4882a593Smuzhiyun 		/* Get TPL support */
686*4882a593Smuzhiyun 		if (!platdata->tpl_support)
687*4882a593Smuzhiyun 			platdata->tpl_support =
688*4882a593Smuzhiyun 				of_usb_host_tpl_support(dev->of_node);
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (platdata->dr_mode == USB_DR_MODE_OTG) {
692*4882a593Smuzhiyun 		/* We can support HNP and SRP of OTG 2.0 */
693*4882a593Smuzhiyun 		platdata->ci_otg_caps.otg_rev = 0x0200;
694*4882a593Smuzhiyun 		platdata->ci_otg_caps.hnp_support = true;
695*4882a593Smuzhiyun 		platdata->ci_otg_caps.srp_support = true;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		/* Update otg capabilities by DT properties */
698*4882a593Smuzhiyun 		ret = of_usb_update_otg_caps(dev->of_node,
699*4882a593Smuzhiyun 					&platdata->ci_otg_caps);
700*4882a593Smuzhiyun 		if (ret)
701*4882a593Smuzhiyun 			return ret;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (usb_get_maximum_speed(dev) == USB_SPEED_FULL)
705*4882a593Smuzhiyun 		platdata->flags |= CI_HDRC_FORCE_FULLSPEED;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	of_property_read_u32(dev->of_node, "phy-clkgate-delay-us",
708*4882a593Smuzhiyun 				     &platdata->phy_clkgate_delay_us);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	platdata->itc_setting = 1;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	of_property_read_u32(dev->of_node, "itc-setting",
713*4882a593Smuzhiyun 					&platdata->itc_setting);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	ret = of_property_read_u32(dev->of_node, "ahb-burst-config",
716*4882a593Smuzhiyun 				&platdata->ahb_burst_config);
717*4882a593Smuzhiyun 	if (!ret) {
718*4882a593Smuzhiyun 		platdata->flags |= CI_HDRC_OVERRIDE_AHB_BURST;
719*4882a593Smuzhiyun 	} else if (ret != -EINVAL) {
720*4882a593Smuzhiyun 		dev_err(dev, "failed to get ahb-burst-config\n");
721*4882a593Smuzhiyun 		return ret;
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	ret = of_property_read_u32(dev->of_node, "tx-burst-size-dword",
725*4882a593Smuzhiyun 				&platdata->tx_burst_size);
726*4882a593Smuzhiyun 	if (!ret) {
727*4882a593Smuzhiyun 		platdata->flags |= CI_HDRC_OVERRIDE_TX_BURST;
728*4882a593Smuzhiyun 	} else if (ret != -EINVAL) {
729*4882a593Smuzhiyun 		dev_err(dev, "failed to get tx-burst-size-dword\n");
730*4882a593Smuzhiyun 		return ret;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	ret = of_property_read_u32(dev->of_node, "rx-burst-size-dword",
734*4882a593Smuzhiyun 				&platdata->rx_burst_size);
735*4882a593Smuzhiyun 	if (!ret) {
736*4882a593Smuzhiyun 		platdata->flags |= CI_HDRC_OVERRIDE_RX_BURST;
737*4882a593Smuzhiyun 	} else if (ret != -EINVAL) {
738*4882a593Smuzhiyun 		dev_err(dev, "failed to get rx-burst-size-dword\n");
739*4882a593Smuzhiyun 		return ret;
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (of_find_property(dev->of_node, "non-zero-ttctrl-ttha", NULL))
743*4882a593Smuzhiyun 		platdata->flags |= CI_HDRC_SET_NON_ZERO_TTHA;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	ext_id = ERR_PTR(-ENODEV);
746*4882a593Smuzhiyun 	ext_vbus = ERR_PTR(-ENODEV);
747*4882a593Smuzhiyun 	if (of_property_read_bool(dev->of_node, "extcon")) {
748*4882a593Smuzhiyun 		/* Each one of them is not mandatory */
749*4882a593Smuzhiyun 		ext_vbus = extcon_get_edev_by_phandle(dev, 0);
750*4882a593Smuzhiyun 		if (IS_ERR(ext_vbus) && PTR_ERR(ext_vbus) != -ENODEV)
751*4882a593Smuzhiyun 			return PTR_ERR(ext_vbus);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		ext_id = extcon_get_edev_by_phandle(dev, 1);
754*4882a593Smuzhiyun 		if (IS_ERR(ext_id) && PTR_ERR(ext_id) != -ENODEV)
755*4882a593Smuzhiyun 			return PTR_ERR(ext_id);
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	cable = &platdata->vbus_extcon;
759*4882a593Smuzhiyun 	cable->nb.notifier_call = ci_cable_notifier;
760*4882a593Smuzhiyun 	cable->edev = ext_vbus;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (!IS_ERR(ext_vbus)) {
763*4882a593Smuzhiyun 		ret = extcon_get_state(cable->edev, EXTCON_USB);
764*4882a593Smuzhiyun 		if (ret)
765*4882a593Smuzhiyun 			cable->connected = true;
766*4882a593Smuzhiyun 		else
767*4882a593Smuzhiyun 			cable->connected = false;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	cable = &platdata->id_extcon;
771*4882a593Smuzhiyun 	cable->nb.notifier_call = ci_cable_notifier;
772*4882a593Smuzhiyun 	cable->edev = ext_id;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	if (!IS_ERR(ext_id)) {
775*4882a593Smuzhiyun 		ret = extcon_get_state(cable->edev, EXTCON_USB_HOST);
776*4882a593Smuzhiyun 		if (ret)
777*4882a593Smuzhiyun 			cable->connected = true;
778*4882a593Smuzhiyun 		else
779*4882a593Smuzhiyun 			cable->connected = false;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (device_property_read_bool(dev, "usb-role-switch"))
783*4882a593Smuzhiyun 		ci_role_switch.fwnode = dev->fwnode;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	platdata->pctl = devm_pinctrl_get(dev);
786*4882a593Smuzhiyun 	if (!IS_ERR(platdata->pctl)) {
787*4882a593Smuzhiyun 		struct pinctrl_state *p;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		p = pinctrl_lookup_state(platdata->pctl, "default");
790*4882a593Smuzhiyun 		if (!IS_ERR(p))
791*4882a593Smuzhiyun 			platdata->pins_default = p;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		p = pinctrl_lookup_state(platdata->pctl, "host");
794*4882a593Smuzhiyun 		if (!IS_ERR(p))
795*4882a593Smuzhiyun 			platdata->pins_host = p;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		p = pinctrl_lookup_state(platdata->pctl, "device");
798*4882a593Smuzhiyun 		if (!IS_ERR(p))
799*4882a593Smuzhiyun 			platdata->pins_device = p;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
ci_extcon_register(struct ci_hdrc * ci)805*4882a593Smuzhiyun static int ci_extcon_register(struct ci_hdrc *ci)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct ci_hdrc_cable *id, *vbus;
808*4882a593Smuzhiyun 	int ret;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	id = &ci->platdata->id_extcon;
811*4882a593Smuzhiyun 	id->ci = ci;
812*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(id->edev)) {
813*4882a593Smuzhiyun 		ret = devm_extcon_register_notifier(ci->dev, id->edev,
814*4882a593Smuzhiyun 						EXTCON_USB_HOST, &id->nb);
815*4882a593Smuzhiyun 		if (ret < 0) {
816*4882a593Smuzhiyun 			dev_err(ci->dev, "register ID failed\n");
817*4882a593Smuzhiyun 			return ret;
818*4882a593Smuzhiyun 		}
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	vbus = &ci->platdata->vbus_extcon;
822*4882a593Smuzhiyun 	vbus->ci = ci;
823*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(vbus->edev)) {
824*4882a593Smuzhiyun 		ret = devm_extcon_register_notifier(ci->dev, vbus->edev,
825*4882a593Smuzhiyun 						EXTCON_USB, &vbus->nb);
826*4882a593Smuzhiyun 		if (ret < 0) {
827*4882a593Smuzhiyun 			dev_err(ci->dev, "register VBUS failed\n");
828*4882a593Smuzhiyun 			return ret;
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun static DEFINE_IDA(ci_ida);
836*4882a593Smuzhiyun 
ci_hdrc_add_device(struct device * dev,struct resource * res,int nres,struct ci_hdrc_platform_data * platdata)837*4882a593Smuzhiyun struct platform_device *ci_hdrc_add_device(struct device *dev,
838*4882a593Smuzhiyun 			struct resource *res, int nres,
839*4882a593Smuzhiyun 			struct ci_hdrc_platform_data *platdata)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct platform_device *pdev;
842*4882a593Smuzhiyun 	int id, ret;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	ret = ci_get_platdata(dev, platdata);
845*4882a593Smuzhiyun 	if (ret)
846*4882a593Smuzhiyun 		return ERR_PTR(ret);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	id = ida_simple_get(&ci_ida, 0, 0, GFP_KERNEL);
849*4882a593Smuzhiyun 	if (id < 0)
850*4882a593Smuzhiyun 		return ERR_PTR(id);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	pdev = platform_device_alloc("ci_hdrc", id);
853*4882a593Smuzhiyun 	if (!pdev) {
854*4882a593Smuzhiyun 		ret = -ENOMEM;
855*4882a593Smuzhiyun 		goto put_id;
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	pdev->dev.parent = dev;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	ret = platform_device_add_resources(pdev, res, nres);
861*4882a593Smuzhiyun 	if (ret)
862*4882a593Smuzhiyun 		goto err;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	ret = platform_device_add_data(pdev, platdata, sizeof(*platdata));
865*4882a593Smuzhiyun 	if (ret)
866*4882a593Smuzhiyun 		goto err;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	ret = platform_device_add(pdev);
869*4882a593Smuzhiyun 	if (ret)
870*4882a593Smuzhiyun 		goto err;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	return pdev;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun err:
875*4882a593Smuzhiyun 	platform_device_put(pdev);
876*4882a593Smuzhiyun put_id:
877*4882a593Smuzhiyun 	ida_simple_remove(&ci_ida, id);
878*4882a593Smuzhiyun 	return ERR_PTR(ret);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ci_hdrc_add_device);
881*4882a593Smuzhiyun 
ci_hdrc_remove_device(struct platform_device * pdev)882*4882a593Smuzhiyun void ci_hdrc_remove_device(struct platform_device *pdev)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	int id = pdev->id;
885*4882a593Smuzhiyun 	platform_device_unregister(pdev);
886*4882a593Smuzhiyun 	ida_simple_remove(&ci_ida, id);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ci_hdrc_remove_device);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun /**
891*4882a593Smuzhiyun  * ci_hdrc_query_available_role: get runtime available operation mode
892*4882a593Smuzhiyun  *
893*4882a593Smuzhiyun  * The glue layer can get current operation mode (host/peripheral/otg)
894*4882a593Smuzhiyun  * This function should be called after ci core device has created.
895*4882a593Smuzhiyun  *
896*4882a593Smuzhiyun  * @pdev: the platform device of ci core.
897*4882a593Smuzhiyun  *
898*4882a593Smuzhiyun  * Return runtime usb_dr_mode.
899*4882a593Smuzhiyun  */
ci_hdrc_query_available_role(struct platform_device * pdev)900*4882a593Smuzhiyun enum usb_dr_mode ci_hdrc_query_available_role(struct platform_device *pdev)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	struct ci_hdrc *ci = platform_get_drvdata(pdev);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (!ci)
905*4882a593Smuzhiyun 		return USB_DR_MODE_UNKNOWN;
906*4882a593Smuzhiyun 	if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET])
907*4882a593Smuzhiyun 		return USB_DR_MODE_OTG;
908*4882a593Smuzhiyun 	else if (ci->roles[CI_ROLE_HOST])
909*4882a593Smuzhiyun 		return USB_DR_MODE_HOST;
910*4882a593Smuzhiyun 	else if (ci->roles[CI_ROLE_GADGET])
911*4882a593Smuzhiyun 		return USB_DR_MODE_PERIPHERAL;
912*4882a593Smuzhiyun 	else
913*4882a593Smuzhiyun 		return USB_DR_MODE_UNKNOWN;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ci_hdrc_query_available_role);
916*4882a593Smuzhiyun 
ci_role_destroy(struct ci_hdrc * ci)917*4882a593Smuzhiyun static inline void ci_role_destroy(struct ci_hdrc *ci)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	ci_hdrc_gadget_destroy(ci);
920*4882a593Smuzhiyun 	ci_hdrc_host_destroy(ci);
921*4882a593Smuzhiyun 	if (ci->is_otg && ci->roles[CI_ROLE_GADGET])
922*4882a593Smuzhiyun 		ci_hdrc_otg_destroy(ci);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
ci_get_otg_capable(struct ci_hdrc * ci)925*4882a593Smuzhiyun static void ci_get_otg_capable(struct ci_hdrc *ci)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	if (ci->platdata->flags & CI_HDRC_DUAL_ROLE_NOT_OTG)
928*4882a593Smuzhiyun 		ci->is_otg = false;
929*4882a593Smuzhiyun 	else
930*4882a593Smuzhiyun 		ci->is_otg = (hw_read(ci, CAP_DCCPARAMS,
931*4882a593Smuzhiyun 				DCCPARAMS_DC | DCCPARAMS_HC)
932*4882a593Smuzhiyun 					== (DCCPARAMS_DC | DCCPARAMS_HC));
933*4882a593Smuzhiyun 	if (ci->is_otg) {
934*4882a593Smuzhiyun 		dev_dbg(ci->dev, "It is OTG capable controller\n");
935*4882a593Smuzhiyun 		/* Disable and clear all OTG irq */
936*4882a593Smuzhiyun 		hw_write_otgsc(ci, OTGSC_INT_EN_BITS | OTGSC_INT_STATUS_BITS,
937*4882a593Smuzhiyun 							OTGSC_INT_STATUS_BITS);
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
role_show(struct device * dev,struct device_attribute * attr,char * buf)941*4882a593Smuzhiyun static ssize_t role_show(struct device *dev, struct device_attribute *attr,
942*4882a593Smuzhiyun 			  char *buf)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	struct ci_hdrc *ci = dev_get_drvdata(dev);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	if (ci->role != CI_ROLE_END)
947*4882a593Smuzhiyun 		return sprintf(buf, "%s\n", ci_role(ci)->name);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
role_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t n)952*4882a593Smuzhiyun static ssize_t role_store(struct device *dev,
953*4882a593Smuzhiyun 		struct device_attribute *attr, const char *buf, size_t n)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	struct ci_hdrc *ci = dev_get_drvdata(dev);
956*4882a593Smuzhiyun 	enum ci_role role;
957*4882a593Smuzhiyun 	int ret;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (!(ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET])) {
960*4882a593Smuzhiyun 		dev_warn(dev, "Current configuration is not dual-role, quit\n");
961*4882a593Smuzhiyun 		return -EPERM;
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	for (role = CI_ROLE_HOST; role < CI_ROLE_END; role++)
965*4882a593Smuzhiyun 		if (!strncmp(buf, ci->roles[role]->name,
966*4882a593Smuzhiyun 			     strlen(ci->roles[role]->name)))
967*4882a593Smuzhiyun 			break;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	if (role == CI_ROLE_END || role == ci->role)
970*4882a593Smuzhiyun 		return -EINVAL;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
973*4882a593Smuzhiyun 	disable_irq(ci->irq);
974*4882a593Smuzhiyun 	ci_role_stop(ci);
975*4882a593Smuzhiyun 	ret = ci_role_start(ci, role);
976*4882a593Smuzhiyun 	if (!ret && ci->role == CI_ROLE_GADGET)
977*4882a593Smuzhiyun 		ci_handle_vbus_change(ci);
978*4882a593Smuzhiyun 	enable_irq(ci->irq);
979*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	return (ret == 0) ? n : ret;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun static DEVICE_ATTR_RW(role);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static struct attribute *ci_attrs[] = {
986*4882a593Smuzhiyun 	&dev_attr_role.attr,
987*4882a593Smuzhiyun 	NULL,
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun ATTRIBUTE_GROUPS(ci);
990*4882a593Smuzhiyun 
ci_hdrc_probe(struct platform_device * pdev)991*4882a593Smuzhiyun static int ci_hdrc_probe(struct platform_device *pdev)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	struct device	*dev = &pdev->dev;
994*4882a593Smuzhiyun 	struct ci_hdrc	*ci;
995*4882a593Smuzhiyun 	struct resource	*res;
996*4882a593Smuzhiyun 	void __iomem	*base;
997*4882a593Smuzhiyun 	int		ret;
998*4882a593Smuzhiyun 	enum usb_dr_mode dr_mode;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (!dev_get_platdata(dev)) {
1001*4882a593Smuzhiyun 		dev_err(dev, "platform data missing\n");
1002*4882a593Smuzhiyun 		return -ENODEV;
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1006*4882a593Smuzhiyun 	base = devm_ioremap_resource(dev, res);
1007*4882a593Smuzhiyun 	if (IS_ERR(base))
1008*4882a593Smuzhiyun 		return PTR_ERR(base);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	ci = devm_kzalloc(dev, sizeof(*ci), GFP_KERNEL);
1011*4882a593Smuzhiyun 	if (!ci)
1012*4882a593Smuzhiyun 		return -ENOMEM;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	spin_lock_init(&ci->lock);
1015*4882a593Smuzhiyun 	ci->dev = dev;
1016*4882a593Smuzhiyun 	ci->platdata = dev_get_platdata(dev);
1017*4882a593Smuzhiyun 	ci->imx28_write_fix = !!(ci->platdata->flags &
1018*4882a593Smuzhiyun 		CI_HDRC_IMX28_WRITE_FIX);
1019*4882a593Smuzhiyun 	ci->supports_runtime_pm = !!(ci->platdata->flags &
1020*4882a593Smuzhiyun 		CI_HDRC_SUPPORTS_RUNTIME_PM);
1021*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ci);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	ret = hw_device_init(ci, base);
1024*4882a593Smuzhiyun 	if (ret < 0) {
1025*4882a593Smuzhiyun 		dev_err(dev, "can't initialize hardware\n");
1026*4882a593Smuzhiyun 		return -ENODEV;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	ret = ci_ulpi_init(ci);
1030*4882a593Smuzhiyun 	if (ret)
1031*4882a593Smuzhiyun 		return ret;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (ci->platdata->phy) {
1034*4882a593Smuzhiyun 		ci->phy = ci->platdata->phy;
1035*4882a593Smuzhiyun 	} else if (ci->platdata->usb_phy) {
1036*4882a593Smuzhiyun 		ci->usb_phy = ci->platdata->usb_phy;
1037*4882a593Smuzhiyun 	} else {
1038*4882a593Smuzhiyun 		/* Look for a generic PHY first */
1039*4882a593Smuzhiyun 		ci->phy = devm_phy_get(dev->parent, "usb-phy");
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 		if (PTR_ERR(ci->phy) == -EPROBE_DEFER) {
1042*4882a593Smuzhiyun 			ret = -EPROBE_DEFER;
1043*4882a593Smuzhiyun 			goto ulpi_exit;
1044*4882a593Smuzhiyun 		} else if (IS_ERR(ci->phy)) {
1045*4882a593Smuzhiyun 			ci->phy = NULL;
1046*4882a593Smuzhiyun 		}
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 		/* Look for a legacy USB PHY from device-tree next */
1049*4882a593Smuzhiyun 		if (!ci->phy) {
1050*4882a593Smuzhiyun 			ci->usb_phy = devm_usb_get_phy_by_phandle(dev->parent,
1051*4882a593Smuzhiyun 								  "phys", 0);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 			if (PTR_ERR(ci->usb_phy) == -EPROBE_DEFER) {
1054*4882a593Smuzhiyun 				ret = -EPROBE_DEFER;
1055*4882a593Smuzhiyun 				goto ulpi_exit;
1056*4882a593Smuzhiyun 			} else if (IS_ERR(ci->usb_phy)) {
1057*4882a593Smuzhiyun 				ci->usb_phy = NULL;
1058*4882a593Smuzhiyun 			}
1059*4882a593Smuzhiyun 		}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 		/* Look for any registered legacy USB PHY as last resort */
1062*4882a593Smuzhiyun 		if (!ci->phy && !ci->usb_phy) {
1063*4882a593Smuzhiyun 			ci->usb_phy = devm_usb_get_phy(dev->parent,
1064*4882a593Smuzhiyun 						       USB_PHY_TYPE_USB2);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 			if (PTR_ERR(ci->usb_phy) == -EPROBE_DEFER) {
1067*4882a593Smuzhiyun 				ret = -EPROBE_DEFER;
1068*4882a593Smuzhiyun 				goto ulpi_exit;
1069*4882a593Smuzhiyun 			} else if (IS_ERR(ci->usb_phy)) {
1070*4882a593Smuzhiyun 				ci->usb_phy = NULL;
1071*4882a593Smuzhiyun 			}
1072*4882a593Smuzhiyun 		}
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 		/* No USB PHY was found in the end */
1075*4882a593Smuzhiyun 		if (!ci->phy && !ci->usb_phy) {
1076*4882a593Smuzhiyun 			ret = -ENXIO;
1077*4882a593Smuzhiyun 			goto ulpi_exit;
1078*4882a593Smuzhiyun 		}
1079*4882a593Smuzhiyun 	}
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	ret = ci_usb_phy_init(ci);
1082*4882a593Smuzhiyun 	if (ret) {
1083*4882a593Smuzhiyun 		dev_err(dev, "unable to init phy: %d\n", ret);
1084*4882a593Smuzhiyun 		return ret;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	ci->hw_bank.phys = res->start;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	ci->irq = platform_get_irq(pdev, 0);
1090*4882a593Smuzhiyun 	if (ci->irq < 0) {
1091*4882a593Smuzhiyun 		ret = ci->irq;
1092*4882a593Smuzhiyun 		goto deinit_phy;
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	ci_get_otg_capable(ci);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	dr_mode = ci->platdata->dr_mode;
1098*4882a593Smuzhiyun 	/* initialize role(s) before the interrupt is requested */
1099*4882a593Smuzhiyun 	if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_HOST) {
1100*4882a593Smuzhiyun 		ret = ci_hdrc_host_init(ci);
1101*4882a593Smuzhiyun 		if (ret) {
1102*4882a593Smuzhiyun 			if (ret == -ENXIO)
1103*4882a593Smuzhiyun 				dev_info(dev, "doesn't support host\n");
1104*4882a593Smuzhiyun 			else
1105*4882a593Smuzhiyun 				goto deinit_phy;
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_PERIPHERAL) {
1110*4882a593Smuzhiyun 		ret = ci_hdrc_gadget_init(ci);
1111*4882a593Smuzhiyun 		if (ret) {
1112*4882a593Smuzhiyun 			if (ret == -ENXIO)
1113*4882a593Smuzhiyun 				dev_info(dev, "doesn't support gadget\n");
1114*4882a593Smuzhiyun 			else
1115*4882a593Smuzhiyun 				goto deinit_host;
1116*4882a593Smuzhiyun 		}
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	if (!ci->roles[CI_ROLE_HOST] && !ci->roles[CI_ROLE_GADGET]) {
1120*4882a593Smuzhiyun 		dev_err(dev, "no supported roles\n");
1121*4882a593Smuzhiyun 		ret = -ENODEV;
1122*4882a593Smuzhiyun 		goto deinit_gadget;
1123*4882a593Smuzhiyun 	}
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	if (ci->is_otg && ci->roles[CI_ROLE_GADGET]) {
1126*4882a593Smuzhiyun 		ret = ci_hdrc_otg_init(ci);
1127*4882a593Smuzhiyun 		if (ret) {
1128*4882a593Smuzhiyun 			dev_err(dev, "init otg fails, ret = %d\n", ret);
1129*4882a593Smuzhiyun 			goto deinit_gadget;
1130*4882a593Smuzhiyun 		}
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	if (ci_role_switch.fwnode) {
1134*4882a593Smuzhiyun 		ci_role_switch.driver_data = ci;
1135*4882a593Smuzhiyun 		ci->role_switch = usb_role_switch_register(dev,
1136*4882a593Smuzhiyun 					&ci_role_switch);
1137*4882a593Smuzhiyun 		if (IS_ERR(ci->role_switch)) {
1138*4882a593Smuzhiyun 			ret = PTR_ERR(ci->role_switch);
1139*4882a593Smuzhiyun 			goto deinit_otg;
1140*4882a593Smuzhiyun 		}
1141*4882a593Smuzhiyun 	}
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET]) {
1144*4882a593Smuzhiyun 		if (ci->is_otg) {
1145*4882a593Smuzhiyun 			ci->role = ci_otg_role(ci);
1146*4882a593Smuzhiyun 			/* Enable ID change irq */
1147*4882a593Smuzhiyun 			hw_write_otgsc(ci, OTGSC_IDIE, OTGSC_IDIE);
1148*4882a593Smuzhiyun 		} else {
1149*4882a593Smuzhiyun 			/*
1150*4882a593Smuzhiyun 			 * If the controller is not OTG capable, but support
1151*4882a593Smuzhiyun 			 * role switch, the defalt role is gadget, and the
1152*4882a593Smuzhiyun 			 * user can switch it through debugfs.
1153*4882a593Smuzhiyun 			 */
1154*4882a593Smuzhiyun 			ci->role = CI_ROLE_GADGET;
1155*4882a593Smuzhiyun 		}
1156*4882a593Smuzhiyun 	} else {
1157*4882a593Smuzhiyun 		ci->role = ci->roles[CI_ROLE_HOST]
1158*4882a593Smuzhiyun 			? CI_ROLE_HOST
1159*4882a593Smuzhiyun 			: CI_ROLE_GADGET;
1160*4882a593Smuzhiyun 	}
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if (!ci_otg_is_fsm_mode(ci)) {
1163*4882a593Smuzhiyun 		/* only update vbus status for peripheral */
1164*4882a593Smuzhiyun 		if (ci->role == CI_ROLE_GADGET) {
1165*4882a593Smuzhiyun 			/* Pull down DP for possible charger detection */
1166*4882a593Smuzhiyun 			hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
1167*4882a593Smuzhiyun 			ci_handle_vbus_change(ci);
1168*4882a593Smuzhiyun 		}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 		ret = ci_role_start(ci, ci->role);
1171*4882a593Smuzhiyun 		if (ret) {
1172*4882a593Smuzhiyun 			dev_err(dev, "can't start %s role\n",
1173*4882a593Smuzhiyun 						ci_role(ci)->name);
1174*4882a593Smuzhiyun 			goto stop;
1175*4882a593Smuzhiyun 		}
1176*4882a593Smuzhiyun 	}
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	ret = devm_request_irq(dev, ci->irq, ci_irq_handler, IRQF_SHARED,
1179*4882a593Smuzhiyun 			ci->platdata->name, ci);
1180*4882a593Smuzhiyun 	if (ret)
1181*4882a593Smuzhiyun 		goto stop;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	ret = ci_extcon_register(ci);
1184*4882a593Smuzhiyun 	if (ret)
1185*4882a593Smuzhiyun 		goto stop;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	if (ci->supports_runtime_pm) {
1188*4882a593Smuzhiyun 		pm_runtime_set_active(&pdev->dev);
1189*4882a593Smuzhiyun 		pm_runtime_enable(&pdev->dev);
1190*4882a593Smuzhiyun 		pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
1191*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ci->dev);
1192*4882a593Smuzhiyun 		pm_runtime_use_autosuspend(&pdev->dev);
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	if (ci_otg_is_fsm_mode(ci))
1196*4882a593Smuzhiyun 		ci_hdrc_otg_fsm_start(ci);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	device_set_wakeup_capable(&pdev->dev, true);
1199*4882a593Smuzhiyun 	dbg_create_files(ci);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	return 0;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun stop:
1204*4882a593Smuzhiyun 	if (ci->role_switch)
1205*4882a593Smuzhiyun 		usb_role_switch_unregister(ci->role_switch);
1206*4882a593Smuzhiyun deinit_otg:
1207*4882a593Smuzhiyun 	if (ci->is_otg && ci->roles[CI_ROLE_GADGET])
1208*4882a593Smuzhiyun 		ci_hdrc_otg_destroy(ci);
1209*4882a593Smuzhiyun deinit_gadget:
1210*4882a593Smuzhiyun 	ci_hdrc_gadget_destroy(ci);
1211*4882a593Smuzhiyun deinit_host:
1212*4882a593Smuzhiyun 	ci_hdrc_host_destroy(ci);
1213*4882a593Smuzhiyun deinit_phy:
1214*4882a593Smuzhiyun 	ci_usb_phy_exit(ci);
1215*4882a593Smuzhiyun ulpi_exit:
1216*4882a593Smuzhiyun 	ci_ulpi_exit(ci);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	return ret;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
ci_hdrc_remove(struct platform_device * pdev)1221*4882a593Smuzhiyun static int ci_hdrc_remove(struct platform_device *pdev)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	struct ci_hdrc *ci = platform_get_drvdata(pdev);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (ci->role_switch)
1226*4882a593Smuzhiyun 		usb_role_switch_unregister(ci->role_switch);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	if (ci->supports_runtime_pm) {
1229*4882a593Smuzhiyun 		pm_runtime_get_sync(&pdev->dev);
1230*4882a593Smuzhiyun 		pm_runtime_disable(&pdev->dev);
1231*4882a593Smuzhiyun 		pm_runtime_put_noidle(&pdev->dev);
1232*4882a593Smuzhiyun 	}
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	dbg_remove_files(ci);
1235*4882a593Smuzhiyun 	ci_role_destroy(ci);
1236*4882a593Smuzhiyun 	ci_hdrc_enter_lpm(ci, true);
1237*4882a593Smuzhiyun 	ci_usb_phy_exit(ci);
1238*4882a593Smuzhiyun 	ci_ulpi_exit(ci);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	return 0;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun #ifdef CONFIG_PM
1244*4882a593Smuzhiyun /* Prepare wakeup by SRP before suspend */
ci_otg_fsm_suspend_for_srp(struct ci_hdrc * ci)1245*4882a593Smuzhiyun static void ci_otg_fsm_suspend_for_srp(struct ci_hdrc *ci)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1248*4882a593Smuzhiyun 				!hw_read_otgsc(ci, OTGSC_ID)) {
1249*4882a593Smuzhiyun 		hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_PP,
1250*4882a593Smuzhiyun 								PORTSC_PP);
1251*4882a593Smuzhiyun 		hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_WKCN,
1252*4882a593Smuzhiyun 								PORTSC_WKCN);
1253*4882a593Smuzhiyun 	}
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun /* Handle SRP when wakeup by data pulse */
ci_otg_fsm_wakeup_by_srp(struct ci_hdrc * ci)1257*4882a593Smuzhiyun static void ci_otg_fsm_wakeup_by_srp(struct ci_hdrc *ci)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1260*4882a593Smuzhiyun 		(ci->fsm.a_bus_drop == 1) && (ci->fsm.a_bus_req == 0)) {
1261*4882a593Smuzhiyun 		if (!hw_read_otgsc(ci, OTGSC_ID)) {
1262*4882a593Smuzhiyun 			ci->fsm.a_srp_det = 1;
1263*4882a593Smuzhiyun 			ci->fsm.a_bus_drop = 0;
1264*4882a593Smuzhiyun 		} else {
1265*4882a593Smuzhiyun 			ci->fsm.id = 1;
1266*4882a593Smuzhiyun 		}
1267*4882a593Smuzhiyun 		ci_otg_queue_work(ci);
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun 
ci_controller_suspend(struct ci_hdrc * ci)1271*4882a593Smuzhiyun static void ci_controller_suspend(struct ci_hdrc *ci)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun 	disable_irq(ci->irq);
1274*4882a593Smuzhiyun 	ci_hdrc_enter_lpm(ci, true);
1275*4882a593Smuzhiyun 	if (ci->platdata->phy_clkgate_delay_us)
1276*4882a593Smuzhiyun 		usleep_range(ci->platdata->phy_clkgate_delay_us,
1277*4882a593Smuzhiyun 			     ci->platdata->phy_clkgate_delay_us + 50);
1278*4882a593Smuzhiyun 	usb_phy_set_suspend(ci->usb_phy, 1);
1279*4882a593Smuzhiyun 	ci->in_lpm = true;
1280*4882a593Smuzhiyun 	enable_irq(ci->irq);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun /*
1284*4882a593Smuzhiyun  * Handle the wakeup interrupt triggered by extcon connector
1285*4882a593Smuzhiyun  * We need to call ci_irq again for extcon since the first
1286*4882a593Smuzhiyun  * interrupt (wakeup int) only let the controller be out of
1287*4882a593Smuzhiyun  * low power mode, but not handle any interrupts.
1288*4882a593Smuzhiyun  */
ci_extcon_wakeup_int(struct ci_hdrc * ci)1289*4882a593Smuzhiyun static void ci_extcon_wakeup_int(struct ci_hdrc *ci)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	struct ci_hdrc_cable *cable_id, *cable_vbus;
1292*4882a593Smuzhiyun 	u32 otgsc = hw_read_otgsc(ci, ~0);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	cable_id = &ci->platdata->id_extcon;
1295*4882a593Smuzhiyun 	cable_vbus = &ci->platdata->vbus_extcon;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	if (!IS_ERR(cable_id->edev) && ci->is_otg &&
1298*4882a593Smuzhiyun 		(otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS))
1299*4882a593Smuzhiyun 		ci_irq(ci);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	if (!IS_ERR(cable_vbus->edev) && ci->is_otg &&
1302*4882a593Smuzhiyun 		(otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS))
1303*4882a593Smuzhiyun 		ci_irq(ci);
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
ci_controller_resume(struct device * dev)1306*4882a593Smuzhiyun static int ci_controller_resume(struct device *dev)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	struct ci_hdrc *ci = dev_get_drvdata(dev);
1309*4882a593Smuzhiyun 	int ret;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	dev_dbg(dev, "at %s\n", __func__);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	if (!ci->in_lpm) {
1314*4882a593Smuzhiyun 		WARN_ON(1);
1315*4882a593Smuzhiyun 		return 0;
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	ci_hdrc_enter_lpm(ci, false);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	ret = ci_ulpi_resume(ci);
1321*4882a593Smuzhiyun 	if (ret)
1322*4882a593Smuzhiyun 		return ret;
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	if (ci->usb_phy) {
1325*4882a593Smuzhiyun 		usb_phy_set_suspend(ci->usb_phy, 0);
1326*4882a593Smuzhiyun 		usb_phy_set_wakeup(ci->usb_phy, false);
1327*4882a593Smuzhiyun 		hw_wait_phy_stable();
1328*4882a593Smuzhiyun 	}
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	ci->in_lpm = false;
1331*4882a593Smuzhiyun 	if (ci->wakeup_int) {
1332*4882a593Smuzhiyun 		ci->wakeup_int = false;
1333*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ci->dev);
1334*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ci->dev);
1335*4882a593Smuzhiyun 		enable_irq(ci->irq);
1336*4882a593Smuzhiyun 		if (ci_otg_is_fsm_mode(ci))
1337*4882a593Smuzhiyun 			ci_otg_fsm_wakeup_by_srp(ci);
1338*4882a593Smuzhiyun 		ci_extcon_wakeup_int(ci);
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	return 0;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ci_suspend(struct device * dev)1345*4882a593Smuzhiyun static int ci_suspend(struct device *dev)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	struct ci_hdrc *ci = dev_get_drvdata(dev);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	if (ci->wq)
1350*4882a593Smuzhiyun 		flush_workqueue(ci->wq);
1351*4882a593Smuzhiyun 	/*
1352*4882a593Smuzhiyun 	 * Controller needs to be active during suspend, otherwise the core
1353*4882a593Smuzhiyun 	 * may run resume when the parent is at suspend if other driver's
1354*4882a593Smuzhiyun 	 * suspend fails, it occurs before parent's suspend has not started,
1355*4882a593Smuzhiyun 	 * but the core suspend has finished.
1356*4882a593Smuzhiyun 	 */
1357*4882a593Smuzhiyun 	if (ci->in_lpm)
1358*4882a593Smuzhiyun 		pm_runtime_resume(dev);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	if (ci->in_lpm) {
1361*4882a593Smuzhiyun 		WARN_ON(1);
1362*4882a593Smuzhiyun 		return 0;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (device_may_wakeup(dev)) {
1366*4882a593Smuzhiyun 		if (ci_otg_is_fsm_mode(ci))
1367*4882a593Smuzhiyun 			ci_otg_fsm_suspend_for_srp(ci);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 		usb_phy_set_wakeup(ci->usb_phy, true);
1370*4882a593Smuzhiyun 		enable_irq_wake(ci->irq);
1371*4882a593Smuzhiyun 	}
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	ci_controller_suspend(ci);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	return 0;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun 
ci_resume(struct device * dev)1378*4882a593Smuzhiyun static int ci_resume(struct device *dev)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun 	struct ci_hdrc *ci = dev_get_drvdata(dev);
1381*4882a593Smuzhiyun 	int ret;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
1384*4882a593Smuzhiyun 		disable_irq_wake(ci->irq);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	ret = ci_controller_resume(dev);
1387*4882a593Smuzhiyun 	if (ret)
1388*4882a593Smuzhiyun 		return ret;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	if (ci->supports_runtime_pm) {
1391*4882a593Smuzhiyun 		pm_runtime_disable(dev);
1392*4882a593Smuzhiyun 		pm_runtime_set_active(dev);
1393*4882a593Smuzhiyun 		pm_runtime_enable(dev);
1394*4882a593Smuzhiyun 	}
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	return ret;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1399*4882a593Smuzhiyun 
ci_runtime_suspend(struct device * dev)1400*4882a593Smuzhiyun static int ci_runtime_suspend(struct device *dev)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun 	struct ci_hdrc *ci = dev_get_drvdata(dev);
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	dev_dbg(dev, "at %s\n", __func__);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	if (ci->in_lpm) {
1407*4882a593Smuzhiyun 		WARN_ON(1);
1408*4882a593Smuzhiyun 		return 0;
1409*4882a593Smuzhiyun 	}
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	if (ci_otg_is_fsm_mode(ci))
1412*4882a593Smuzhiyun 		ci_otg_fsm_suspend_for_srp(ci);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	usb_phy_set_wakeup(ci->usb_phy, true);
1415*4882a593Smuzhiyun 	ci_controller_suspend(ci);
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	return 0;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
ci_runtime_resume(struct device * dev)1420*4882a593Smuzhiyun static int ci_runtime_resume(struct device *dev)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun 	return ci_controller_resume(dev);
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun #endif /* CONFIG_PM */
1426*4882a593Smuzhiyun static const struct dev_pm_ops ci_pm_ops = {
1427*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(ci_suspend, ci_resume)
1428*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(ci_runtime_suspend, ci_runtime_resume, NULL)
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun static struct platform_driver ci_hdrc_driver = {
1432*4882a593Smuzhiyun 	.probe	= ci_hdrc_probe,
1433*4882a593Smuzhiyun 	.remove	= ci_hdrc_remove,
1434*4882a593Smuzhiyun 	.driver	= {
1435*4882a593Smuzhiyun 		.name	= "ci_hdrc",
1436*4882a593Smuzhiyun 		.pm	= &ci_pm_ops,
1437*4882a593Smuzhiyun 		.dev_groups = ci_groups,
1438*4882a593Smuzhiyun 	},
1439*4882a593Smuzhiyun };
1440*4882a593Smuzhiyun 
ci_hdrc_platform_register(void)1441*4882a593Smuzhiyun static int __init ci_hdrc_platform_register(void)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	ci_hdrc_host_driver_init();
1444*4882a593Smuzhiyun 	return platform_driver_register(&ci_hdrc_driver);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun module_init(ci_hdrc_platform_register);
1447*4882a593Smuzhiyun 
ci_hdrc_platform_unregister(void)1448*4882a593Smuzhiyun static void __exit ci_hdrc_platform_unregister(void)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun 	platform_driver_unregister(&ci_hdrc_driver);
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun module_exit(ci_hdrc_platform_unregister);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun MODULE_ALIAS("platform:ci_hdrc");
1455*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1456*4882a593Smuzhiyun MODULE_AUTHOR("David Lopo <dlopo@chipidea.mips.com>");
1457*4882a593Smuzhiyun MODULE_DESCRIPTION("ChipIdea HDRC Driver");
1458