1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * USBSS device controller driver header file 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2018-2019 Cadence. 6*4882a593Smuzhiyun * Copyright (C) 2017-2018 NXP 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Author: Pawel Laszczak <pawell@cadence.com> 9*4882a593Smuzhiyun * Pawel Jez <pjez@cadence.com> 10*4882a593Smuzhiyun * Peter Chen <peter.chen@nxp.com> 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun #ifndef __LINUX_CDNS3_GADGET 13*4882a593Smuzhiyun #define __LINUX_CDNS3_GADGET 14*4882a593Smuzhiyun #include <linux/usb/gadget.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* 17*4882a593Smuzhiyun * USBSS-DEV register interface. 18*4882a593Smuzhiyun * This corresponds to the USBSS Device Controller Interface 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /** 22*4882a593Smuzhiyun * struct cdns3_usb_regs - device controller registers. 23*4882a593Smuzhiyun * @usb_conf: Global Configuration. 24*4882a593Smuzhiyun * @usb_sts: Global Status. 25*4882a593Smuzhiyun * @usb_cmd: Global Command. 26*4882a593Smuzhiyun * @usb_itpn: ITP/SOF number. 27*4882a593Smuzhiyun * @usb_lpm: Global Command. 28*4882a593Smuzhiyun * @usb_ien: USB Interrupt Enable. 29*4882a593Smuzhiyun * @usb_ists: USB Interrupt Status. 30*4882a593Smuzhiyun * @ep_sel: Endpoint Select. 31*4882a593Smuzhiyun * @ep_traddr: Endpoint Transfer Ring Address. 32*4882a593Smuzhiyun * @ep_cfg: Endpoint Configuration. 33*4882a593Smuzhiyun * @ep_cmd: Endpoint Command. 34*4882a593Smuzhiyun * @ep_sts: Endpoint Status. 35*4882a593Smuzhiyun * @ep_sts_sid: Endpoint Status. 36*4882a593Smuzhiyun * @ep_sts_en: Endpoint Status Enable. 37*4882a593Smuzhiyun * @drbl: Doorbell. 38*4882a593Smuzhiyun * @ep_ien: EP Interrupt Enable. 39*4882a593Smuzhiyun * @ep_ists: EP Interrupt Status. 40*4882a593Smuzhiyun * @usb_pwr: Global Power Configuration. 41*4882a593Smuzhiyun * @usb_conf2: Global Configuration 2. 42*4882a593Smuzhiyun * @usb_cap1: Capability 1. 43*4882a593Smuzhiyun * @usb_cap2: Capability 2. 44*4882a593Smuzhiyun * @usb_cap3: Capability 3. 45*4882a593Smuzhiyun * @usb_cap4: Capability 4. 46*4882a593Smuzhiyun * @usb_cap5: Capability 5. 47*4882a593Smuzhiyun * @usb_cap6: Capability 6. 48*4882a593Smuzhiyun * @usb_cpkt1: Custom Packet 1. 49*4882a593Smuzhiyun * @usb_cpkt2: Custom Packet 2. 50*4882a593Smuzhiyun * @usb_cpkt3: Custom Packet 3. 51*4882a593Smuzhiyun * @ep_dma_ext_addr: Upper address for DMA operations. 52*4882a593Smuzhiyun * @buf_addr: Address for On-chip Buffer operations. 53*4882a593Smuzhiyun * @buf_data: Data for On-chip Buffer operations. 54*4882a593Smuzhiyun * @buf_ctrl: On-chip Buffer Access Control. 55*4882a593Smuzhiyun * @dtrans: DMA Transfer Mode. 56*4882a593Smuzhiyun * @tdl_from_trb: Source of TD Configuration. 57*4882a593Smuzhiyun * @tdl_beh: TDL Behavior Configuration. 58*4882a593Smuzhiyun * @ep_tdl: Endpoint TDL. 59*4882a593Smuzhiyun * @tdl_beh2: TDL Behavior 2 Configuration. 60*4882a593Smuzhiyun * @dma_adv_td: DMA Advance TD Configuration. 61*4882a593Smuzhiyun * @reserved1: Reserved. 62*4882a593Smuzhiyun * @cfg_regs: Configuration. 63*4882a593Smuzhiyun * @reserved2: Reserved. 64*4882a593Smuzhiyun * @dma_axi_ctrl: AXI Control. 65*4882a593Smuzhiyun * @dma_axi_id: AXI ID register. 66*4882a593Smuzhiyun * @dma_axi_cap: AXI Capability. 67*4882a593Smuzhiyun * @dma_axi_ctrl0: AXI Control 0. 68*4882a593Smuzhiyun * @dma_axi_ctrl1: AXI Control 1. 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun struct cdns3_usb_regs { 71*4882a593Smuzhiyun __le32 usb_conf; 72*4882a593Smuzhiyun __le32 usb_sts; 73*4882a593Smuzhiyun __le32 usb_cmd; 74*4882a593Smuzhiyun __le32 usb_itpn; 75*4882a593Smuzhiyun __le32 usb_lpm; 76*4882a593Smuzhiyun __le32 usb_ien; 77*4882a593Smuzhiyun __le32 usb_ists; 78*4882a593Smuzhiyun __le32 ep_sel; 79*4882a593Smuzhiyun __le32 ep_traddr; 80*4882a593Smuzhiyun __le32 ep_cfg; 81*4882a593Smuzhiyun __le32 ep_cmd; 82*4882a593Smuzhiyun __le32 ep_sts; 83*4882a593Smuzhiyun __le32 ep_sts_sid; 84*4882a593Smuzhiyun __le32 ep_sts_en; 85*4882a593Smuzhiyun __le32 drbl; 86*4882a593Smuzhiyun __le32 ep_ien; 87*4882a593Smuzhiyun __le32 ep_ists; 88*4882a593Smuzhiyun __le32 usb_pwr; 89*4882a593Smuzhiyun __le32 usb_conf2; 90*4882a593Smuzhiyun __le32 usb_cap1; 91*4882a593Smuzhiyun __le32 usb_cap2; 92*4882a593Smuzhiyun __le32 usb_cap3; 93*4882a593Smuzhiyun __le32 usb_cap4; 94*4882a593Smuzhiyun __le32 usb_cap5; 95*4882a593Smuzhiyun __le32 usb_cap6; 96*4882a593Smuzhiyun __le32 usb_cpkt1; 97*4882a593Smuzhiyun __le32 usb_cpkt2; 98*4882a593Smuzhiyun __le32 usb_cpkt3; 99*4882a593Smuzhiyun __le32 ep_dma_ext_addr; 100*4882a593Smuzhiyun __le32 buf_addr; 101*4882a593Smuzhiyun __le32 buf_data; 102*4882a593Smuzhiyun __le32 buf_ctrl; 103*4882a593Smuzhiyun __le32 dtrans; 104*4882a593Smuzhiyun __le32 tdl_from_trb; 105*4882a593Smuzhiyun __le32 tdl_beh; 106*4882a593Smuzhiyun __le32 ep_tdl; 107*4882a593Smuzhiyun __le32 tdl_beh2; 108*4882a593Smuzhiyun __le32 dma_adv_td; 109*4882a593Smuzhiyun __le32 reserved1[26]; 110*4882a593Smuzhiyun __le32 cfg_reg1; 111*4882a593Smuzhiyun __le32 dbg_link1; 112*4882a593Smuzhiyun __le32 dbg_link2; 113*4882a593Smuzhiyun __le32 cfg_regs[74]; 114*4882a593Smuzhiyun __le32 reserved2[51]; 115*4882a593Smuzhiyun __le32 dma_axi_ctrl; 116*4882a593Smuzhiyun __le32 dma_axi_id; 117*4882a593Smuzhiyun __le32 dma_axi_cap; 118*4882a593Smuzhiyun __le32 dma_axi_ctrl0; 119*4882a593Smuzhiyun __le32 dma_axi_ctrl1; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* USB_CONF - bitmasks */ 123*4882a593Smuzhiyun /* Reset USB device configuration. */ 124*4882a593Smuzhiyun #define USB_CONF_CFGRST BIT(0) 125*4882a593Smuzhiyun /* Set Configuration. */ 126*4882a593Smuzhiyun #define USB_CONF_CFGSET BIT(1) 127*4882a593Smuzhiyun /* Disconnect USB device in SuperSpeed. */ 128*4882a593Smuzhiyun #define USB_CONF_USB3DIS BIT(3) 129*4882a593Smuzhiyun /* Disconnect USB device in HS/FS */ 130*4882a593Smuzhiyun #define USB_CONF_USB2DIS BIT(4) 131*4882a593Smuzhiyun /* Little Endian access - default */ 132*4882a593Smuzhiyun #define USB_CONF_LENDIAN BIT(5) 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * Big Endian access. Driver assume that byte order for 135*4882a593Smuzhiyun * SFRs access always is as Little Endian so this bit 136*4882a593Smuzhiyun * is not used. 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun #define USB_CONF_BENDIAN BIT(6) 139*4882a593Smuzhiyun /* Device software reset. */ 140*4882a593Smuzhiyun #define USB_CONF_SWRST BIT(7) 141*4882a593Smuzhiyun /* Singular DMA transfer mode. Only for VER < DEV_VER_V3*/ 142*4882a593Smuzhiyun #define USB_CONF_DSING BIT(8) 143*4882a593Smuzhiyun /* Multiple DMA transfers mode. Only for VER < DEV_VER_V3 */ 144*4882a593Smuzhiyun #define USB_CONF_DMULT BIT(9) 145*4882a593Smuzhiyun /* DMA clock turn-off enable. */ 146*4882a593Smuzhiyun #define USB_CONF_DMAOFFEN BIT(10) 147*4882a593Smuzhiyun /* DMA clock turn-off disable. */ 148*4882a593Smuzhiyun #define USB_CONF_DMAOFFDS BIT(11) 149*4882a593Smuzhiyun /* Clear Force Full Speed. */ 150*4882a593Smuzhiyun #define USB_CONF_CFORCE_FS BIT(12) 151*4882a593Smuzhiyun /* Set Force Full Speed. */ 152*4882a593Smuzhiyun #define USB_CONF_SFORCE_FS BIT(13) 153*4882a593Smuzhiyun /* Device enable. */ 154*4882a593Smuzhiyun #define USB_CONF_DEVEN BIT(14) 155*4882a593Smuzhiyun /* Device disable. */ 156*4882a593Smuzhiyun #define USB_CONF_DEVDS BIT(15) 157*4882a593Smuzhiyun /* L1 LPM state entry enable (used in HS/FS mode). */ 158*4882a593Smuzhiyun #define USB_CONF_L1EN BIT(16) 159*4882a593Smuzhiyun /* L1 LPM state entry disable (used in HS/FS mode). */ 160*4882a593Smuzhiyun #define USB_CONF_L1DS BIT(17) 161*4882a593Smuzhiyun /* USB 2.0 clock gate disable. */ 162*4882a593Smuzhiyun #define USB_CONF_CLK2OFFEN BIT(18) 163*4882a593Smuzhiyun /* USB 2.0 clock gate enable. */ 164*4882a593Smuzhiyun #define USB_CONF_CLK2OFFDS BIT(19) 165*4882a593Smuzhiyun /* L0 LPM state entry request (used in HS/FS mode). */ 166*4882a593Smuzhiyun #define USB_CONF_LGO_L0 BIT(20) 167*4882a593Smuzhiyun /* USB 3.0 clock gate disable. */ 168*4882a593Smuzhiyun #define USB_CONF_CLK3OFFEN BIT(21) 169*4882a593Smuzhiyun /* USB 3.0 clock gate enable. */ 170*4882a593Smuzhiyun #define USB_CONF_CLK3OFFDS BIT(22) 171*4882a593Smuzhiyun /* Bit 23 is reserved*/ 172*4882a593Smuzhiyun /* U1 state entry enable (used in SS mode). */ 173*4882a593Smuzhiyun #define USB_CONF_U1EN BIT(24) 174*4882a593Smuzhiyun /* U1 state entry disable (used in SS mode). */ 175*4882a593Smuzhiyun #define USB_CONF_U1DS BIT(25) 176*4882a593Smuzhiyun /* U2 state entry enable (used in SS mode). */ 177*4882a593Smuzhiyun #define USB_CONF_U2EN BIT(26) 178*4882a593Smuzhiyun /* U2 state entry disable (used in SS mode). */ 179*4882a593Smuzhiyun #define USB_CONF_U2DS BIT(27) 180*4882a593Smuzhiyun /* U0 state entry request (used in SS mode). */ 181*4882a593Smuzhiyun #define USB_CONF_LGO_U0 BIT(28) 182*4882a593Smuzhiyun /* U1 state entry request (used in SS mode). */ 183*4882a593Smuzhiyun #define USB_CONF_LGO_U1 BIT(29) 184*4882a593Smuzhiyun /* U2 state entry request (used in SS mode). */ 185*4882a593Smuzhiyun #define USB_CONF_LGO_U2 BIT(30) 186*4882a593Smuzhiyun /* SS.Inactive state entry request (used in SS mode) */ 187*4882a593Smuzhiyun #define USB_CONF_LGO_SSINACT BIT(31) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* USB_STS - bitmasks */ 190*4882a593Smuzhiyun /* 191*4882a593Smuzhiyun * Configuration status. 192*4882a593Smuzhiyun * 1 - device is in the configured state. 193*4882a593Smuzhiyun * 0 - device is not configured. 194*4882a593Smuzhiyun */ 195*4882a593Smuzhiyun #define USB_STS_CFGSTS_MASK BIT(0) 196*4882a593Smuzhiyun #define USB_STS_CFGSTS(p) ((p) & USB_STS_CFGSTS_MASK) 197*4882a593Smuzhiyun /* 198*4882a593Smuzhiyun * On-chip memory overflow. 199*4882a593Smuzhiyun * 0 - On-chip memory status OK. 200*4882a593Smuzhiyun * 1 - On-chip memory overflow. 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun #define USB_STS_OV_MASK BIT(1) 203*4882a593Smuzhiyun #define USB_STS_OV(p) ((p) & USB_STS_OV_MASK) 204*4882a593Smuzhiyun /* 205*4882a593Smuzhiyun * SuperSpeed connection status. 206*4882a593Smuzhiyun * 0 - USB in SuperSpeed mode disconnected. 207*4882a593Smuzhiyun * 1 - USB in SuperSpeed mode connected. 208*4882a593Smuzhiyun */ 209*4882a593Smuzhiyun #define USB_STS_USB3CONS_MASK BIT(2) 210*4882a593Smuzhiyun #define USB_STS_USB3CONS(p) ((p) & USB_STS_USB3CONS_MASK) 211*4882a593Smuzhiyun /* 212*4882a593Smuzhiyun * DMA transfer configuration status. 213*4882a593Smuzhiyun * 0 - single request. 214*4882a593Smuzhiyun * 1 - multiple TRB chain 215*4882a593Smuzhiyun * Supported only for controller version < DEV_VER_V3 216*4882a593Smuzhiyun */ 217*4882a593Smuzhiyun #define USB_STS_DTRANS_MASK BIT(3) 218*4882a593Smuzhiyun #define USB_STS_DTRANS(p) ((p) & USB_STS_DTRANS_MASK) 219*4882a593Smuzhiyun /* 220*4882a593Smuzhiyun * Device speed. 221*4882a593Smuzhiyun * 0 - Undefined (value after reset). 222*4882a593Smuzhiyun * 1 - Low speed 223*4882a593Smuzhiyun * 2 - Full speed 224*4882a593Smuzhiyun * 3 - High speed 225*4882a593Smuzhiyun * 4 - Super speed 226*4882a593Smuzhiyun */ 227*4882a593Smuzhiyun #define USB_STS_USBSPEED_MASK GENMASK(6, 4) 228*4882a593Smuzhiyun #define USB_STS_USBSPEED(p) (((p) & USB_STS_USBSPEED_MASK) >> 4) 229*4882a593Smuzhiyun #define USB_STS_LS (0x1 << 4) 230*4882a593Smuzhiyun #define USB_STS_FS (0x2 << 4) 231*4882a593Smuzhiyun #define USB_STS_HS (0x3 << 4) 232*4882a593Smuzhiyun #define USB_STS_SS (0x4 << 4) 233*4882a593Smuzhiyun #define DEV_UNDEFSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == (0x0 << 4)) 234*4882a593Smuzhiyun #define DEV_LOWSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_LS) 235*4882a593Smuzhiyun #define DEV_FULLSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_FS) 236*4882a593Smuzhiyun #define DEV_HIGHSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_HS) 237*4882a593Smuzhiyun #define DEV_SUPERSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_SS) 238*4882a593Smuzhiyun /* 239*4882a593Smuzhiyun * Endianness for SFR access. 240*4882a593Smuzhiyun * 0 - Little Endian order (default after hardware reset). 241*4882a593Smuzhiyun * 1 - Big Endian order 242*4882a593Smuzhiyun */ 243*4882a593Smuzhiyun #define USB_STS_ENDIAN_MASK BIT(7) 244*4882a593Smuzhiyun #define USB_STS_ENDIAN(p) ((p) & USB_STS_ENDIAN_MASK) 245*4882a593Smuzhiyun /* 246*4882a593Smuzhiyun * HS/FS clock turn-off status. 247*4882a593Smuzhiyun * 0 - hsfs clock is always on. 248*4882a593Smuzhiyun * 1 - hsfs clock turn-off in L2 (HS/FS mode) is enabled 249*4882a593Smuzhiyun * (default after hardware reset). 250*4882a593Smuzhiyun */ 251*4882a593Smuzhiyun #define USB_STS_CLK2OFF_MASK BIT(8) 252*4882a593Smuzhiyun #define USB_STS_CLK2OFF(p) ((p) & USB_STS_CLK2OFF_MASK) 253*4882a593Smuzhiyun /* 254*4882a593Smuzhiyun * PCLK clock turn-off status. 255*4882a593Smuzhiyun * 0 - pclk clock is always on. 256*4882a593Smuzhiyun * 1 - pclk clock turn-off in U3 (SS mode) is enabled 257*4882a593Smuzhiyun * (default after hardware reset). 258*4882a593Smuzhiyun */ 259*4882a593Smuzhiyun #define USB_STS_CLK3OFF_MASK BIT(9) 260*4882a593Smuzhiyun #define USB_STS_CLK3OFF(p) ((p) & USB_STS_CLK3OFF_MASK) 261*4882a593Smuzhiyun /* 262*4882a593Smuzhiyun * Controller in reset state. 263*4882a593Smuzhiyun * 0 - Internal reset is active. 264*4882a593Smuzhiyun * 1 - Internal reset is not active and controller is fully operational. 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyun #define USB_STS_IN_RST_MASK BIT(10) 267*4882a593Smuzhiyun #define USB_STS_IN_RST(p) ((p) & USB_STS_IN_RST_MASK) 268*4882a593Smuzhiyun /* 269*4882a593Smuzhiyun * Status of the "TDL calculation basing on TRB" feature. 270*4882a593Smuzhiyun * 0 - disabled 271*4882a593Smuzhiyun * 1 - enabled 272*4882a593Smuzhiyun * Supported only for DEV_VER_V2 controller version. 273*4882a593Smuzhiyun */ 274*4882a593Smuzhiyun #define USB_STS_TDL_TRB_ENABLED BIT(11) 275*4882a593Smuzhiyun /* 276*4882a593Smuzhiyun * Device enable Status. 277*4882a593Smuzhiyun * 0 - USB device is disabled (VBUS input is disconnected from internal logic). 278*4882a593Smuzhiyun * 1 - USB device is enabled (VBUS input is connected to the internal logic). 279*4882a593Smuzhiyun */ 280*4882a593Smuzhiyun #define USB_STS_DEVS_MASK BIT(14) 281*4882a593Smuzhiyun #define USB_STS_DEVS(p) ((p) & USB_STS_DEVS_MASK) 282*4882a593Smuzhiyun /* 283*4882a593Smuzhiyun * Address status. 284*4882a593Smuzhiyun * 0 - USB device is default state. 285*4882a593Smuzhiyun * 1 - USB device is at least in address state. 286*4882a593Smuzhiyun */ 287*4882a593Smuzhiyun #define USB_STS_ADDRESSED_MASK BIT(15) 288*4882a593Smuzhiyun #define USB_STS_ADDRESSED(p) ((p) & USB_STS_ADDRESSED_MASK) 289*4882a593Smuzhiyun /* 290*4882a593Smuzhiyun * L1 LPM state enable status (used in HS/FS mode). 291*4882a593Smuzhiyun * 0 - Entering to L1 LPM state disabled. 292*4882a593Smuzhiyun * 1 - Entering to L1 LPM state enabled. 293*4882a593Smuzhiyun */ 294*4882a593Smuzhiyun #define USB_STS_L1ENS_MASK BIT(16) 295*4882a593Smuzhiyun #define USB_STS_L1ENS(p) ((p) & USB_STS_L1ENS_MASK) 296*4882a593Smuzhiyun /* 297*4882a593Smuzhiyun * Internal VBUS connection status (used both in HS/FS and SS mode). 298*4882a593Smuzhiyun * 0 - internal VBUS is not detected. 299*4882a593Smuzhiyun * 1 - internal VBUS is detected. 300*4882a593Smuzhiyun */ 301*4882a593Smuzhiyun #define USB_STS_VBUSS_MASK BIT(17) 302*4882a593Smuzhiyun #define USB_STS_VBUSS(p) ((p) & USB_STS_VBUSS_MASK) 303*4882a593Smuzhiyun /* 304*4882a593Smuzhiyun * HS/FS LPM state (used in FS/HS mode). 305*4882a593Smuzhiyun * 0 - L0 State 306*4882a593Smuzhiyun * 1 - L1 State 307*4882a593Smuzhiyun * 2 - L2 State 308*4882a593Smuzhiyun * 3 - L3 State 309*4882a593Smuzhiyun */ 310*4882a593Smuzhiyun #define USB_STS_LPMST_MASK GENMASK(19, 18) 311*4882a593Smuzhiyun #define DEV_L0_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x0 << 18)) 312*4882a593Smuzhiyun #define DEV_L1_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x1 << 18)) 313*4882a593Smuzhiyun #define DEV_L2_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x2 << 18)) 314*4882a593Smuzhiyun #define DEV_L3_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x3 << 18)) 315*4882a593Smuzhiyun /* 316*4882a593Smuzhiyun * Disable HS status (used in FS/HS mode). 317*4882a593Smuzhiyun * 0 - the disconnect bit for HS/FS mode is set . 318*4882a593Smuzhiyun * 1 - the disconnect bit for HS/FS mode is not set. 319*4882a593Smuzhiyun */ 320*4882a593Smuzhiyun #define USB_STS_USB2CONS_MASK BIT(20) 321*4882a593Smuzhiyun #define USB_STS_USB2CONS(p) ((p) & USB_STS_USB2CONS_MASK) 322*4882a593Smuzhiyun /* 323*4882a593Smuzhiyun * HS/FS mode connection status (used in FS/HS mode). 324*4882a593Smuzhiyun * 0 - High Speed operations in USB2.0 (FS/HS) mode not disabled. 325*4882a593Smuzhiyun * 1 - High Speed operations in USB2.0 (FS/HS). 326*4882a593Smuzhiyun */ 327*4882a593Smuzhiyun #define USB_STS_DISABLE_HS_MASK BIT(21) 328*4882a593Smuzhiyun #define USB_STS_DISABLE_HS(p) ((p) & USB_STS_DISABLE_HS_MASK) 329*4882a593Smuzhiyun /* 330*4882a593Smuzhiyun * U1 state enable status (used in SS mode). 331*4882a593Smuzhiyun * 0 - Entering to U1 state disabled. 332*4882a593Smuzhiyun * 1 - Entering to U1 state enabled. 333*4882a593Smuzhiyun */ 334*4882a593Smuzhiyun #define USB_STS_U1ENS_MASK BIT(24) 335*4882a593Smuzhiyun #define USB_STS_U1ENS(p) ((p) & USB_STS_U1ENS_MASK) 336*4882a593Smuzhiyun /* 337*4882a593Smuzhiyun * U2 state enable status (used in SS mode). 338*4882a593Smuzhiyun * 0 - Entering to U2 state disabled. 339*4882a593Smuzhiyun * 1 - Entering to U2 state enabled. 340*4882a593Smuzhiyun */ 341*4882a593Smuzhiyun #define USB_STS_U2ENS_MASK BIT(25) 342*4882a593Smuzhiyun #define USB_STS_U2ENS(p) ((p) & USB_STS_U2ENS_MASK) 343*4882a593Smuzhiyun /* 344*4882a593Smuzhiyun * SuperSpeed Link LTSSM state. This field reflects USBSS-DEV current 345*4882a593Smuzhiyun * SuperSpeed link state 346*4882a593Smuzhiyun */ 347*4882a593Smuzhiyun #define USB_STS_LST_MASK GENMASK(29, 26) 348*4882a593Smuzhiyun #define DEV_LST_U0 (((p) & USB_STS_LST_MASK) == (0x0 << 26)) 349*4882a593Smuzhiyun #define DEV_LST_U1 (((p) & USB_STS_LST_MASK) == (0x1 << 26)) 350*4882a593Smuzhiyun #define DEV_LST_U2 (((p) & USB_STS_LST_MASK) == (0x2 << 26)) 351*4882a593Smuzhiyun #define DEV_LST_U3 (((p) & USB_STS_LST_MASK) == (0x3 << 26)) 352*4882a593Smuzhiyun #define DEV_LST_DISABLED (((p) & USB_STS_LST_MASK) == (0x4 << 26)) 353*4882a593Smuzhiyun #define DEV_LST_RXDETECT (((p) & USB_STS_LST_MASK) == (0x5 << 26)) 354*4882a593Smuzhiyun #define DEV_LST_INACTIVE (((p) & USB_STS_LST_MASK) == (0x6 << 26)) 355*4882a593Smuzhiyun #define DEV_LST_POLLING (((p) & USB_STS_LST_MASK) == (0x7 << 26)) 356*4882a593Smuzhiyun #define DEV_LST_RECOVERY (((p) & USB_STS_LST_MASK) == (0x8 << 26)) 357*4882a593Smuzhiyun #define DEV_LST_HOT_RESET (((p) & USB_STS_LST_MASK) == (0x9 << 26)) 358*4882a593Smuzhiyun #define DEV_LST_COMP_MODE (((p) & USB_STS_LST_MASK) == (0xa << 26)) 359*4882a593Smuzhiyun #define DEV_LST_LB_STATE (((p) & USB_STS_LST_MASK) == (0xb << 26)) 360*4882a593Smuzhiyun /* 361*4882a593Smuzhiyun * DMA clock turn-off status. 362*4882a593Smuzhiyun * 0 - DMA clock is always on (default after hardware reset). 363*4882a593Smuzhiyun * 1 - DMA clock turn-off in U1, U2 and U3 (SS mode) is enabled. 364*4882a593Smuzhiyun */ 365*4882a593Smuzhiyun #define USB_STS_DMAOFF_MASK BIT(30) 366*4882a593Smuzhiyun #define USB_STS_DMAOFF(p) ((p) & USB_STS_DMAOFF_MASK) 367*4882a593Smuzhiyun /* 368*4882a593Smuzhiyun * SFR Endian status. 369*4882a593Smuzhiyun * 0 - Little Endian order (default after hardware reset). 370*4882a593Smuzhiyun * 1 - Big Endian order. 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun #define USB_STS_ENDIAN2_MASK BIT(31) 373*4882a593Smuzhiyun #define USB_STS_ENDIAN2(p) ((p) & USB_STS_ENDIAN2_MASK) 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* USB_CMD - bitmasks */ 376*4882a593Smuzhiyun /* Set Function Address */ 377*4882a593Smuzhiyun #define USB_CMD_SET_ADDR BIT(0) 378*4882a593Smuzhiyun /* 379*4882a593Smuzhiyun * Function Address This field is saved to the device only when the field 380*4882a593Smuzhiyun * SET_ADDR is set '1 ' during write to USB_CMD register. 381*4882a593Smuzhiyun * Software is responsible for entering the address of the device during 382*4882a593Smuzhiyun * SET_ADDRESS request service. This field should be set immediately after 383*4882a593Smuzhiyun * the SETUP packet is decoded, and prior to confirmation of the status phase 384*4882a593Smuzhiyun */ 385*4882a593Smuzhiyun #define USB_CMD_FADDR_MASK GENMASK(7, 1) 386*4882a593Smuzhiyun #define USB_CMD_FADDR(p) (((p) << 1) & USB_CMD_FADDR_MASK) 387*4882a593Smuzhiyun /* Send Function Wake Device Notification TP (used only in SS mode). */ 388*4882a593Smuzhiyun #define USB_CMD_SDNFW BIT(8) 389*4882a593Smuzhiyun /* Set Test Mode (used only in HS/FS mode). */ 390*4882a593Smuzhiyun #define USB_CMD_STMODE BIT(9) 391*4882a593Smuzhiyun /* Test mode selector (used only in HS/FS mode) */ 392*4882a593Smuzhiyun #define USB_STS_TMODE_SEL_MASK GENMASK(11, 10) 393*4882a593Smuzhiyun #define USB_STS_TMODE_SEL(p) (((p) << 10) & USB_STS_TMODE_SEL_MASK) 394*4882a593Smuzhiyun /* 395*4882a593Smuzhiyun * Send Latency Tolerance Message Device Notification TP (used only 396*4882a593Smuzhiyun * in SS mode). 397*4882a593Smuzhiyun */ 398*4882a593Smuzhiyun #define USB_CMD_SDNLTM BIT(12) 399*4882a593Smuzhiyun /* Send Custom Transaction Packet (used only in SS mode) */ 400*4882a593Smuzhiyun #define USB_CMD_SPKT BIT(13) 401*4882a593Smuzhiyun /*Device Notification 'Function Wake' - Interface value (only in SS mode. */ 402*4882a593Smuzhiyun #define USB_CMD_DNFW_INT_MASK GENMASK(23, 16) 403*4882a593Smuzhiyun #define USB_STS_DNFW_INT(p) (((p) << 16) & USB_CMD_DNFW_INT_MASK) 404*4882a593Smuzhiyun /* 405*4882a593Smuzhiyun * Device Notification 'Latency Tolerance Message' -373 BELT value [7:0] 406*4882a593Smuzhiyun * (used only in SS mode). 407*4882a593Smuzhiyun */ 408*4882a593Smuzhiyun #define USB_CMD_DNLTM_BELT_MASK GENMASK(27, 16) 409*4882a593Smuzhiyun #define USB_STS_DNLTM_BELT(p) (((p) << 16) & USB_CMD_DNLTM_BELT_MASK) 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun /* USB_ITPN - bitmasks */ 412*4882a593Smuzhiyun /* 413*4882a593Smuzhiyun * ITP(SS) / SOF (HS/FS) number 414*4882a593Smuzhiyun * In SS mode this field represent number of last ITP received from host. 415*4882a593Smuzhiyun * In HS/FS mode this field represent number of last SOF received from host. 416*4882a593Smuzhiyun */ 417*4882a593Smuzhiyun #define USB_ITPN_MASK GENMASK(13, 0) 418*4882a593Smuzhiyun #define USB_ITPN(p) ((p) & USB_ITPN_MASK) 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* USB_LPM - bitmasks */ 421*4882a593Smuzhiyun /* Host Initiated Resume Duration. */ 422*4882a593Smuzhiyun #define USB_LPM_HIRD_MASK GENMASK(3, 0) 423*4882a593Smuzhiyun #define USB_LPM_HIRD(p) ((p) & USB_LPM_HIRD_MASK) 424*4882a593Smuzhiyun /* Remote Wakeup Enable (bRemoteWake). */ 425*4882a593Smuzhiyun #define USB_LPM_BRW BIT(4) 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun /* USB_IEN - bitmasks */ 428*4882a593Smuzhiyun /* SS connection interrupt enable */ 429*4882a593Smuzhiyun #define USB_IEN_CONIEN BIT(0) 430*4882a593Smuzhiyun /* SS disconnection interrupt enable. */ 431*4882a593Smuzhiyun #define USB_IEN_DISIEN BIT(1) 432*4882a593Smuzhiyun /* USB SS warm reset interrupt enable. */ 433*4882a593Smuzhiyun #define USB_IEN_UWRESIEN BIT(2) 434*4882a593Smuzhiyun /* USB SS hot reset interrupt enable */ 435*4882a593Smuzhiyun #define USB_IEN_UHRESIEN BIT(3) 436*4882a593Smuzhiyun /* SS link U3 state enter interrupt enable (suspend).*/ 437*4882a593Smuzhiyun #define USB_IEN_U3ENTIEN BIT(4) 438*4882a593Smuzhiyun /* SS link U3 state exit interrupt enable (wakeup). */ 439*4882a593Smuzhiyun #define USB_IEN_U3EXTIEN BIT(5) 440*4882a593Smuzhiyun /* SS link U2 state enter interrupt enable.*/ 441*4882a593Smuzhiyun #define USB_IEN_U2ENTIEN BIT(6) 442*4882a593Smuzhiyun /* SS link U2 state exit interrupt enable.*/ 443*4882a593Smuzhiyun #define USB_IEN_U2EXTIEN BIT(7) 444*4882a593Smuzhiyun /* SS link U1 state enter interrupt enable.*/ 445*4882a593Smuzhiyun #define USB_IEN_U1ENTIEN BIT(8) 446*4882a593Smuzhiyun /* SS link U1 state exit interrupt enable.*/ 447*4882a593Smuzhiyun #define USB_IEN_U1EXTIEN BIT(9) 448*4882a593Smuzhiyun /* ITP/SOF packet detected interrupt enable.*/ 449*4882a593Smuzhiyun #define USB_IEN_ITPIEN BIT(10) 450*4882a593Smuzhiyun /* Wakeup interrupt enable.*/ 451*4882a593Smuzhiyun #define USB_IEN_WAKEIEN BIT(11) 452*4882a593Smuzhiyun /* Send Custom Packet interrupt enable.*/ 453*4882a593Smuzhiyun #define USB_IEN_SPKTIEN BIT(12) 454*4882a593Smuzhiyun /* HS/FS mode connection interrupt enable.*/ 455*4882a593Smuzhiyun #define USB_IEN_CON2IEN BIT(16) 456*4882a593Smuzhiyun /* HS/FS mode disconnection interrupt enable.*/ 457*4882a593Smuzhiyun #define USB_IEN_DIS2IEN BIT(17) 458*4882a593Smuzhiyun /* USB reset (HS/FS mode) interrupt enable.*/ 459*4882a593Smuzhiyun #define USB_IEN_U2RESIEN BIT(18) 460*4882a593Smuzhiyun /* LPM L2 state enter interrupt enable.*/ 461*4882a593Smuzhiyun #define USB_IEN_L2ENTIEN BIT(20) 462*4882a593Smuzhiyun /* LPM L2 state exit interrupt enable.*/ 463*4882a593Smuzhiyun #define USB_IEN_L2EXTIEN BIT(21) 464*4882a593Smuzhiyun /* LPM L1 state enter interrupt enable.*/ 465*4882a593Smuzhiyun #define USB_IEN_L1ENTIEN BIT(24) 466*4882a593Smuzhiyun /* LPM L1 state exit interrupt enable.*/ 467*4882a593Smuzhiyun #define USB_IEN_L1EXTIEN BIT(25) 468*4882a593Smuzhiyun /* Configuration reset interrupt enable.*/ 469*4882a593Smuzhiyun #define USB_IEN_CFGRESIEN BIT(26) 470*4882a593Smuzhiyun /* Start of the USB SS warm reset interrupt enable.*/ 471*4882a593Smuzhiyun #define USB_IEN_UWRESSIEN BIT(28) 472*4882a593Smuzhiyun /* End of the USB SS warm reset interrupt enable.*/ 473*4882a593Smuzhiyun #define USB_IEN_UWRESEIEN BIT(29) 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #define USB_IEN_INIT (USB_IEN_U2RESIEN | USB_ISTS_DIS2I | USB_IEN_CON2IEN \ 476*4882a593Smuzhiyun | USB_IEN_UHRESIEN | USB_IEN_UWRESIEN | USB_IEN_DISIEN \ 477*4882a593Smuzhiyun | USB_IEN_CONIEN | USB_IEN_U3EXTIEN | USB_IEN_L2ENTIEN \ 478*4882a593Smuzhiyun | USB_IEN_L2EXTIEN | USB_IEN_L1ENTIEN | USB_IEN_U3ENTIEN) 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun /* USB_ISTS - bitmasks */ 481*4882a593Smuzhiyun /* SS Connection detected. */ 482*4882a593Smuzhiyun #define USB_ISTS_CONI BIT(0) 483*4882a593Smuzhiyun /* SS Disconnection detected. */ 484*4882a593Smuzhiyun #define USB_ISTS_DISI BIT(1) 485*4882a593Smuzhiyun /* UUSB warm reset detectede. */ 486*4882a593Smuzhiyun #define USB_ISTS_UWRESI BIT(2) 487*4882a593Smuzhiyun /* USB hot reset detected. */ 488*4882a593Smuzhiyun #define USB_ISTS_UHRESI BIT(3) 489*4882a593Smuzhiyun /* U3 link state enter detected (suspend).*/ 490*4882a593Smuzhiyun #define USB_ISTS_U3ENTI BIT(4) 491*4882a593Smuzhiyun /* U3 link state exit detected (wakeup). */ 492*4882a593Smuzhiyun #define USB_ISTS_U3EXTI BIT(5) 493*4882a593Smuzhiyun /* U2 link state enter detected.*/ 494*4882a593Smuzhiyun #define USB_ISTS_U2ENTI BIT(6) 495*4882a593Smuzhiyun /* U2 link state exit detected.*/ 496*4882a593Smuzhiyun #define USB_ISTS_U2EXTI BIT(7) 497*4882a593Smuzhiyun /* U1 link state enter detected.*/ 498*4882a593Smuzhiyun #define USB_ISTS_U1ENTI BIT(8) 499*4882a593Smuzhiyun /* U1 link state exit detected.*/ 500*4882a593Smuzhiyun #define USB_ISTS_U1EXTI BIT(9) 501*4882a593Smuzhiyun /* ITP/SOF packet detected.*/ 502*4882a593Smuzhiyun #define USB_ISTS_ITPI BIT(10) 503*4882a593Smuzhiyun /* Wakeup detected.*/ 504*4882a593Smuzhiyun #define USB_ISTS_WAKEI BIT(11) 505*4882a593Smuzhiyun /* Send Custom Packet detected.*/ 506*4882a593Smuzhiyun #define USB_ISTS_SPKTI BIT(12) 507*4882a593Smuzhiyun /* HS/FS mode connection detected.*/ 508*4882a593Smuzhiyun #define USB_ISTS_CON2I BIT(16) 509*4882a593Smuzhiyun /* HS/FS mode disconnection detected.*/ 510*4882a593Smuzhiyun #define USB_ISTS_DIS2I BIT(17) 511*4882a593Smuzhiyun /* USB reset (HS/FS mode) detected.*/ 512*4882a593Smuzhiyun #define USB_ISTS_U2RESI BIT(18) 513*4882a593Smuzhiyun /* LPM L2 state enter detected.*/ 514*4882a593Smuzhiyun #define USB_ISTS_L2ENTI BIT(20) 515*4882a593Smuzhiyun /* LPM L2 state exit detected.*/ 516*4882a593Smuzhiyun #define USB_ISTS_L2EXTI BIT(21) 517*4882a593Smuzhiyun /* LPM L1 state enter detected.*/ 518*4882a593Smuzhiyun #define USB_ISTS_L1ENTI BIT(24) 519*4882a593Smuzhiyun /* LPM L1 state exit detected.*/ 520*4882a593Smuzhiyun #define USB_ISTS_L1EXTI BIT(25) 521*4882a593Smuzhiyun /* USB configuration reset detected.*/ 522*4882a593Smuzhiyun #define USB_ISTS_CFGRESI BIT(26) 523*4882a593Smuzhiyun /* Start of the USB warm reset detected.*/ 524*4882a593Smuzhiyun #define USB_ISTS_UWRESSI BIT(28) 525*4882a593Smuzhiyun /* End of the USB warm reset detected.*/ 526*4882a593Smuzhiyun #define USB_ISTS_UWRESEI BIT(29) 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun /* USB_SEL - bitmasks */ 529*4882a593Smuzhiyun #define EP_SEL_EPNO_MASK GENMASK(3, 0) 530*4882a593Smuzhiyun /* Endpoint number. */ 531*4882a593Smuzhiyun #define EP_SEL_EPNO(p) ((p) & EP_SEL_EPNO_MASK) 532*4882a593Smuzhiyun /* Endpoint direction bit - 0 - OUT, 1 - IN. */ 533*4882a593Smuzhiyun #define EP_SEL_DIR BIT(7) 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #define select_ep_in(nr) (EP_SEL_EPNO(p) | EP_SEL_DIR) 536*4882a593Smuzhiyun #define select_ep_out (EP_SEL_EPNO(p)) 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun /* EP_TRADDR - bitmasks */ 539*4882a593Smuzhiyun /* Transfer Ring address. */ 540*4882a593Smuzhiyun #define EP_TRADDR_TRADDR(p) ((p)) 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun /* EP_CFG - bitmasks */ 543*4882a593Smuzhiyun /* Endpoint enable */ 544*4882a593Smuzhiyun #define EP_CFG_ENABLE BIT(0) 545*4882a593Smuzhiyun /* 546*4882a593Smuzhiyun * Endpoint type. 547*4882a593Smuzhiyun * 1 - isochronous 548*4882a593Smuzhiyun * 2 - bulk 549*4882a593Smuzhiyun * 3 - interrupt 550*4882a593Smuzhiyun */ 551*4882a593Smuzhiyun #define EP_CFG_EPTYPE_MASK GENMASK(2, 1) 552*4882a593Smuzhiyun #define EP_CFG_EPTYPE(p) (((p) << 1) & EP_CFG_EPTYPE_MASK) 553*4882a593Smuzhiyun /* Stream support enable (only in SS mode). */ 554*4882a593Smuzhiyun #define EP_CFG_STREAM_EN BIT(3) 555*4882a593Smuzhiyun /* TDL check (only in SS mode for BULK EP). */ 556*4882a593Smuzhiyun #define EP_CFG_TDL_CHK BIT(4) 557*4882a593Smuzhiyun /* SID check (only in SS mode for BULK OUT EP). */ 558*4882a593Smuzhiyun #define EP_CFG_SID_CHK BIT(5) 559*4882a593Smuzhiyun /* DMA transfer endianness. */ 560*4882a593Smuzhiyun #define EP_CFG_EPENDIAN BIT(7) 561*4882a593Smuzhiyun /* Max burst size (used only in SS mode). */ 562*4882a593Smuzhiyun #define EP_CFG_MAXBURST_MASK GENMASK(11, 8) 563*4882a593Smuzhiyun #define EP_CFG_MAXBURST(p) (((p) << 8) & EP_CFG_MAXBURST_MASK) 564*4882a593Smuzhiyun /* ISO max burst. */ 565*4882a593Smuzhiyun #define EP_CFG_MULT_MASK GENMASK(15, 14) 566*4882a593Smuzhiyun #define EP_CFG_MULT(p) (((p) << 14) & EP_CFG_MULT_MASK) 567*4882a593Smuzhiyun /* ISO max burst. */ 568*4882a593Smuzhiyun #define EP_CFG_MAXPKTSIZE_MASK GENMASK(26, 16) 569*4882a593Smuzhiyun #define EP_CFG_MAXPKTSIZE(p) (((p) << 16) & EP_CFG_MAXPKTSIZE_MASK) 570*4882a593Smuzhiyun /* Max number of buffered packets. */ 571*4882a593Smuzhiyun #define EP_CFG_BUFFERING_MASK GENMASK(31, 27) 572*4882a593Smuzhiyun #define EP_CFG_BUFFERING(p) (((p) << 27) & EP_CFG_BUFFERING_MASK) 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun /* EP_CMD - bitmasks */ 575*4882a593Smuzhiyun /* Endpoint reset. */ 576*4882a593Smuzhiyun #define EP_CMD_EPRST BIT(0) 577*4882a593Smuzhiyun /* Endpoint STALL set. */ 578*4882a593Smuzhiyun #define EP_CMD_SSTALL BIT(1) 579*4882a593Smuzhiyun /* Endpoint STALL clear. */ 580*4882a593Smuzhiyun #define EP_CMD_CSTALL BIT(2) 581*4882a593Smuzhiyun /* Send ERDY TP. */ 582*4882a593Smuzhiyun #define EP_CMD_ERDY BIT(3) 583*4882a593Smuzhiyun /* Request complete. */ 584*4882a593Smuzhiyun #define EP_CMD_REQ_CMPL BIT(5) 585*4882a593Smuzhiyun /* Transfer descriptor ready. */ 586*4882a593Smuzhiyun #define EP_CMD_DRDY BIT(6) 587*4882a593Smuzhiyun /* Data flush. */ 588*4882a593Smuzhiyun #define EP_CMD_DFLUSH BIT(7) 589*4882a593Smuzhiyun /* 590*4882a593Smuzhiyun * Transfer Descriptor Length write (used only for Bulk Stream capable 591*4882a593Smuzhiyun * endpoints in SS mode). 592*4882a593Smuzhiyun * Bit Removed from DEV_VER_V3 controller version. 593*4882a593Smuzhiyun */ 594*4882a593Smuzhiyun #define EP_CMD_STDL BIT(8) 595*4882a593Smuzhiyun /* 596*4882a593Smuzhiyun * Transfer Descriptor Length (used only in SS mode for bulk endpoints). 597*4882a593Smuzhiyun * Bits Removed from DEV_VER_V3 controller version. 598*4882a593Smuzhiyun */ 599*4882a593Smuzhiyun #define EP_CMD_TDL_MASK GENMASK(15, 9) 600*4882a593Smuzhiyun #define EP_CMD_TDL_SET(p) (((p) << 9) & EP_CMD_TDL_MASK) 601*4882a593Smuzhiyun #define EP_CMD_TDL_GET(p) (((p) & EP_CMD_TDL_MASK) >> 9) 602*4882a593Smuzhiyun #define EP_CMD_TDL_MAX (EP_CMD_TDL_MASK >> 9) 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun /* ERDY Stream ID value (used in SS mode). */ 605*4882a593Smuzhiyun #define EP_CMD_ERDY_SID_MASK GENMASK(31, 16) 606*4882a593Smuzhiyun #define EP_CMD_ERDY_SID(p) (((p) << 16) & EP_CMD_ERDY_SID_MASK) 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun /* EP_STS - bitmasks */ 609*4882a593Smuzhiyun /* Setup transfer complete. */ 610*4882a593Smuzhiyun #define EP_STS_SETUP BIT(0) 611*4882a593Smuzhiyun /* Endpoint STALL status. */ 612*4882a593Smuzhiyun #define EP_STS_STALL(p) ((p) & BIT(1)) 613*4882a593Smuzhiyun /* Interrupt On Complete. */ 614*4882a593Smuzhiyun #define EP_STS_IOC BIT(2) 615*4882a593Smuzhiyun /* Interrupt on Short Packet. */ 616*4882a593Smuzhiyun #define EP_STS_ISP BIT(3) 617*4882a593Smuzhiyun /* Transfer descriptor missing. */ 618*4882a593Smuzhiyun #define EP_STS_DESCMIS BIT(4) 619*4882a593Smuzhiyun /* Stream Rejected (used only in SS mode) */ 620*4882a593Smuzhiyun #define EP_STS_STREAMR BIT(5) 621*4882a593Smuzhiyun /* EXIT from MOVE DATA State (used only for stream transfers in SS mode). */ 622*4882a593Smuzhiyun #define EP_STS_MD_EXIT BIT(6) 623*4882a593Smuzhiyun /* TRB error. */ 624*4882a593Smuzhiyun #define EP_STS_TRBERR BIT(7) 625*4882a593Smuzhiyun /* Not ready (used only in SS mode). */ 626*4882a593Smuzhiyun #define EP_STS_NRDY BIT(8) 627*4882a593Smuzhiyun /* DMA busy bit. */ 628*4882a593Smuzhiyun #define EP_STS_DBUSY BIT(9) 629*4882a593Smuzhiyun /* Endpoint Buffer Empty */ 630*4882a593Smuzhiyun #define EP_STS_BUFFEMPTY(p) ((p) & BIT(10)) 631*4882a593Smuzhiyun /* Current Cycle Status */ 632*4882a593Smuzhiyun #define EP_STS_CCS(p) ((p) & BIT(11)) 633*4882a593Smuzhiyun /* Prime (used only in SS mode. */ 634*4882a593Smuzhiyun #define EP_STS_PRIME BIT(12) 635*4882a593Smuzhiyun /* Stream error (used only in SS mode). */ 636*4882a593Smuzhiyun #define EP_STS_SIDERR BIT(13) 637*4882a593Smuzhiyun /* OUT size mismatch. */ 638*4882a593Smuzhiyun #define EP_STS_OUTSMM BIT(14) 639*4882a593Smuzhiyun /* ISO transmission error. */ 640*4882a593Smuzhiyun #define EP_STS_ISOERR BIT(15) 641*4882a593Smuzhiyun /* Host Packet Pending (only for SS mode). */ 642*4882a593Smuzhiyun #define EP_STS_HOSTPP(p) ((p) & BIT(16)) 643*4882a593Smuzhiyun /* Stream Protocol State Machine State (only for Bulk stream endpoints). */ 644*4882a593Smuzhiyun #define EP_STS_SPSMST_MASK GENMASK(18, 17) 645*4882a593Smuzhiyun #define EP_STS_SPSMST_DISABLED(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 646*4882a593Smuzhiyun #define EP_STS_SPSMST_IDLE(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 647*4882a593Smuzhiyun #define EP_STS_SPSMST_START_STREAM(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 648*4882a593Smuzhiyun #define EP_STS_SPSMST_MOVE_DATA(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 649*4882a593Smuzhiyun /* Interrupt On Transfer complete. */ 650*4882a593Smuzhiyun #define EP_STS_IOT BIT(19) 651*4882a593Smuzhiyun /* OUT queue endpoint number. */ 652*4882a593Smuzhiyun #define EP_STS_OUTQ_NO_MASK GENMASK(27, 24) 653*4882a593Smuzhiyun #define EP_STS_OUTQ_NO(p) (((p) & EP_STS_OUTQ_NO_MASK) >> 24) 654*4882a593Smuzhiyun /* OUT queue valid flag. */ 655*4882a593Smuzhiyun #define EP_STS_OUTQ_VAL_MASK BIT(28) 656*4882a593Smuzhiyun #define EP_STS_OUTQ_VAL(p) ((p) & EP_STS_OUTQ_VAL_MASK) 657*4882a593Smuzhiyun /* SETUP WAIT. */ 658*4882a593Smuzhiyun #define EP_STS_STPWAIT BIT(31) 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun /* EP_STS_SID - bitmasks */ 661*4882a593Smuzhiyun /* Stream ID (used only in SS mode). */ 662*4882a593Smuzhiyun #define EP_STS_SID_MASK GENMASK(15, 0) 663*4882a593Smuzhiyun #define EP_STS_SID(p) ((p) & EP_STS_SID_MASK) 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun /* EP_STS_EN - bitmasks */ 666*4882a593Smuzhiyun /* SETUP interrupt enable. */ 667*4882a593Smuzhiyun #define EP_STS_EN_SETUPEN BIT(0) 668*4882a593Smuzhiyun /* OUT transfer missing descriptor enable. */ 669*4882a593Smuzhiyun #define EP_STS_EN_DESCMISEN BIT(4) 670*4882a593Smuzhiyun /* Stream Rejected enable. */ 671*4882a593Smuzhiyun #define EP_STS_EN_STREAMREN BIT(5) 672*4882a593Smuzhiyun /* Move Data Exit enable.*/ 673*4882a593Smuzhiyun #define EP_STS_EN_MD_EXITEN BIT(6) 674*4882a593Smuzhiyun /* TRB enable. */ 675*4882a593Smuzhiyun #define EP_STS_EN_TRBERREN BIT(7) 676*4882a593Smuzhiyun /* NRDY enable. */ 677*4882a593Smuzhiyun #define EP_STS_EN_NRDYEN BIT(8) 678*4882a593Smuzhiyun /* Prime enable. */ 679*4882a593Smuzhiyun #define EP_STS_EN_PRIMEEEN BIT(12) 680*4882a593Smuzhiyun /* Stream error enable. */ 681*4882a593Smuzhiyun #define EP_STS_EN_SIDERREN BIT(13) 682*4882a593Smuzhiyun /* OUT size mismatch enable. */ 683*4882a593Smuzhiyun #define EP_STS_EN_OUTSMMEN BIT(14) 684*4882a593Smuzhiyun /* ISO transmission error enable. */ 685*4882a593Smuzhiyun #define EP_STS_EN_ISOERREN BIT(15) 686*4882a593Smuzhiyun /* Interrupt on Transmission complete enable. */ 687*4882a593Smuzhiyun #define EP_STS_EN_IOTEN BIT(19) 688*4882a593Smuzhiyun /* Setup Wait interrupt enable. */ 689*4882a593Smuzhiyun #define EP_STS_EN_STPWAITEN BIT(31) 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun /* DRBL- bitmasks */ 692*4882a593Smuzhiyun #define DB_VALUE_BY_INDEX(index) (1 << (index)) 693*4882a593Smuzhiyun #define DB_VALUE_EP0_OUT BIT(0) 694*4882a593Smuzhiyun #define DB_VALUE_EP0_IN BIT(16) 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun /* EP_IEN - bitmasks */ 697*4882a593Smuzhiyun #define EP_IEN(index) (1 << (index)) 698*4882a593Smuzhiyun #define EP_IEN_EP_OUT0 BIT(0) 699*4882a593Smuzhiyun #define EP_IEN_EP_IN0 BIT(16) 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun /* EP_ISTS - bitmasks */ 702*4882a593Smuzhiyun #define EP_ISTS(index) (1 << (index)) 703*4882a593Smuzhiyun #define EP_ISTS_EP_OUT0 BIT(0) 704*4882a593Smuzhiyun #define EP_ISTS_EP_IN0 BIT(16) 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun /* USB_PWR- bitmasks */ 707*4882a593Smuzhiyun /*Power Shut Off capability enable*/ 708*4882a593Smuzhiyun #define PUSB_PWR_PSO_EN BIT(0) 709*4882a593Smuzhiyun /*Power Shut Off capability disable*/ 710*4882a593Smuzhiyun #define PUSB_PWR_PSO_DS BIT(1) 711*4882a593Smuzhiyun /* 712*4882a593Smuzhiyun * Enables turning-off Reference Clock. 713*4882a593Smuzhiyun * This bit is optional and implemented only when support for OTG is 714*4882a593Smuzhiyun * implemented (indicated by OTG_READY bit set to '1'). 715*4882a593Smuzhiyun */ 716*4882a593Smuzhiyun #define PUSB_PWR_STB_CLK_SWITCH_EN BIT(8) 717*4882a593Smuzhiyun /* 718*4882a593Smuzhiyun * Status bit indicating that operation required by STB_CLK_SWITCH_EN write 719*4882a593Smuzhiyun * is completed 720*4882a593Smuzhiyun */ 721*4882a593Smuzhiyun #define PUSB_PWR_STB_CLK_SWITCH_DONE BIT(9) 722*4882a593Smuzhiyun /* This bit informs if Fast Registers Access is enabled. */ 723*4882a593Smuzhiyun #define PUSB_PWR_FST_REG_ACCESS_STAT BIT(30) 724*4882a593Smuzhiyun /* Fast Registers Access Enable. */ 725*4882a593Smuzhiyun #define PUSB_PWR_FST_REG_ACCESS BIT(31) 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun /* USB_CONF2- bitmasks */ 728*4882a593Smuzhiyun /* 729*4882a593Smuzhiyun * Writing 1 disables TDL calculation basing on TRB feature in controller 730*4882a593Smuzhiyun * for DMULT mode. 731*4882a593Smuzhiyun * Bit supported only for DEV_VER_V2 version. 732*4882a593Smuzhiyun */ 733*4882a593Smuzhiyun #define USB_CONF2_DIS_TDL_TRB BIT(1) 734*4882a593Smuzhiyun /* 735*4882a593Smuzhiyun * Writing 1 enables TDL calculation basing on TRB feature in controller 736*4882a593Smuzhiyun * for DMULT mode. 737*4882a593Smuzhiyun * Bit supported only for DEV_VER_V2 version. 738*4882a593Smuzhiyun */ 739*4882a593Smuzhiyun #define USB_CONF2_EN_TDL_TRB BIT(2) 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun /* USB_CAP1- bitmasks */ 742*4882a593Smuzhiyun /* 743*4882a593Smuzhiyun * SFR Interface type 744*4882a593Smuzhiyun * These field reflects type of SFR interface implemented: 745*4882a593Smuzhiyun * 0x0 - OCP 746*4882a593Smuzhiyun * 0x1 - AHB, 747*4882a593Smuzhiyun * 0x2 - PLB 748*4882a593Smuzhiyun * 0x3 - AXI 749*4882a593Smuzhiyun * 0x4-0xF - reserved 750*4882a593Smuzhiyun */ 751*4882a593Smuzhiyun #define USB_CAP1_SFR_TYPE_MASK GENMASK(3, 0) 752*4882a593Smuzhiyun #define DEV_SFR_TYPE_OCP(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x0) 753*4882a593Smuzhiyun #define DEV_SFR_TYPE_AHB(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x1) 754*4882a593Smuzhiyun #define DEV_SFR_TYPE_PLB(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x2) 755*4882a593Smuzhiyun #define DEV_SFR_TYPE_AXI(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x3) 756*4882a593Smuzhiyun /* 757*4882a593Smuzhiyun * SFR Interface width 758*4882a593Smuzhiyun * These field reflects width of SFR interface implemented: 759*4882a593Smuzhiyun * 0x0 - 8 bit interface, 760*4882a593Smuzhiyun * 0x1 - 16 bit interface, 761*4882a593Smuzhiyun * 0x2 - 32 bit interface 762*4882a593Smuzhiyun * 0x3 - 64 bit interface 763*4882a593Smuzhiyun * 0x4-0xF - reserved 764*4882a593Smuzhiyun */ 765*4882a593Smuzhiyun #define USB_CAP1_SFR_WIDTH_MASK GENMASK(7, 4) 766*4882a593Smuzhiyun #define DEV_SFR_WIDTH_8(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x0 << 4)) 767*4882a593Smuzhiyun #define DEV_SFR_WIDTH_16(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x1 << 4)) 768*4882a593Smuzhiyun #define DEV_SFR_WIDTH_32(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x2 << 4)) 769*4882a593Smuzhiyun #define DEV_SFR_WIDTH_64(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x3 << 4)) 770*4882a593Smuzhiyun /* 771*4882a593Smuzhiyun * DMA Interface type 772*4882a593Smuzhiyun * These field reflects type of DMA interface implemented: 773*4882a593Smuzhiyun * 0x0 - OCP 774*4882a593Smuzhiyun * 0x1 - AHB, 775*4882a593Smuzhiyun * 0x2 - PLB 776*4882a593Smuzhiyun * 0x3 - AXI 777*4882a593Smuzhiyun * 0x4-0xF - reserved 778*4882a593Smuzhiyun */ 779*4882a593Smuzhiyun #define USB_CAP1_DMA_TYPE_MASK GENMASK(11, 8) 780*4882a593Smuzhiyun #define DEV_DMA_TYPE_OCP(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x0 << 8)) 781*4882a593Smuzhiyun #define DEV_DMA_TYPE_AHB(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x1 << 8)) 782*4882a593Smuzhiyun #define DEV_DMA_TYPE_PLB(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x2 << 8)) 783*4882a593Smuzhiyun #define DEV_DMA_TYPE_AXI(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x3 << 8)) 784*4882a593Smuzhiyun /* 785*4882a593Smuzhiyun * DMA Interface width 786*4882a593Smuzhiyun * These field reflects width of DMA interface implemented: 787*4882a593Smuzhiyun * 0x0 - reserved, 788*4882a593Smuzhiyun * 0x1 - reserved, 789*4882a593Smuzhiyun * 0x2 - 32 bit interface 790*4882a593Smuzhiyun * 0x3 - 64 bit interface 791*4882a593Smuzhiyun * 0x4-0xF - reserved 792*4882a593Smuzhiyun */ 793*4882a593Smuzhiyun #define USB_CAP1_DMA_WIDTH_MASK GENMASK(15, 12) 794*4882a593Smuzhiyun #define DEV_DMA_WIDTH_32(p) (((p) & USB_CAP1_DMA_WIDTH_MASK) == (0x2 << 12)) 795*4882a593Smuzhiyun #define DEV_DMA_WIDTH_64(p) (((p) & USB_CAP1_DMA_WIDTH_MASK) == (0x3 << 12)) 796*4882a593Smuzhiyun /* 797*4882a593Smuzhiyun * USB3 PHY Interface type 798*4882a593Smuzhiyun * These field reflects type of USB3 PHY interface implemented: 799*4882a593Smuzhiyun * 0x0 - USB PIPE, 800*4882a593Smuzhiyun * 0x1 - RMMI, 801*4882a593Smuzhiyun * 0x2-0xF - reserved 802*4882a593Smuzhiyun */ 803*4882a593Smuzhiyun #define USB_CAP1_U3PHY_TYPE_MASK GENMASK(19, 16) 804*4882a593Smuzhiyun #define DEV_U3PHY_PIPE(p) (((p) & USB_CAP1_U3PHY_TYPE_MASK) == (0x0 << 16)) 805*4882a593Smuzhiyun #define DEV_U3PHY_RMMI(p) (((p) & USB_CAP1_U3PHY_TYPE_MASK) == (0x1 << 16)) 806*4882a593Smuzhiyun /* 807*4882a593Smuzhiyun * USB3 PHY Interface width 808*4882a593Smuzhiyun * These field reflects width of USB3 PHY interface implemented: 809*4882a593Smuzhiyun * 0x0 - 8 bit PIPE interface, 810*4882a593Smuzhiyun * 0x1 - 16 bit PIPE interface, 811*4882a593Smuzhiyun * 0x2 - 32 bit PIPE interface, 812*4882a593Smuzhiyun * 0x3 - 64 bit PIPE interface 813*4882a593Smuzhiyun * 0x4-0xF - reserved 814*4882a593Smuzhiyun * Note: When SSIC interface is implemented this field shows the width of 815*4882a593Smuzhiyun * internal PIPE interface. The RMMI interface is always 20bit wide. 816*4882a593Smuzhiyun */ 817*4882a593Smuzhiyun #define USB_CAP1_U3PHY_WIDTH_MASK GENMASK(23, 20) 818*4882a593Smuzhiyun #define DEV_U3PHY_WIDTH_8(p) \ 819*4882a593Smuzhiyun (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x0 << 20)) 820*4882a593Smuzhiyun #define DEV_U3PHY_WIDTH_16(p) \ 821*4882a593Smuzhiyun (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x1 << 16)) 822*4882a593Smuzhiyun #define DEV_U3PHY_WIDTH_32(p) \ 823*4882a593Smuzhiyun (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x2 << 20)) 824*4882a593Smuzhiyun #define DEV_U3PHY_WIDTH_64(p) \ 825*4882a593Smuzhiyun (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x3 << 16)) 826*4882a593Smuzhiyun 827*4882a593Smuzhiyun /* 828*4882a593Smuzhiyun * USB2 PHY Interface enable 829*4882a593Smuzhiyun * These field informs if USB2 PHY interface is implemented: 830*4882a593Smuzhiyun * 0x0 - interface NOT implemented, 831*4882a593Smuzhiyun * 0x1 - interface implemented 832*4882a593Smuzhiyun */ 833*4882a593Smuzhiyun #define USB_CAP1_U2PHY_EN(p) ((p) & BIT(24)) 834*4882a593Smuzhiyun /* 835*4882a593Smuzhiyun * USB2 PHY Interface type 836*4882a593Smuzhiyun * These field reflects type of USB2 PHY interface implemented: 837*4882a593Smuzhiyun * 0x0 - UTMI, 838*4882a593Smuzhiyun * 0x1 - ULPI 839*4882a593Smuzhiyun */ 840*4882a593Smuzhiyun #define DEV_U2PHY_ULPI(p) ((p) & BIT(25)) 841*4882a593Smuzhiyun /* 842*4882a593Smuzhiyun * USB2 PHY Interface width 843*4882a593Smuzhiyun * These field reflects width of USB2 PHY interface implemented: 844*4882a593Smuzhiyun * 0x0 - 8 bit interface, 845*4882a593Smuzhiyun * 0x1 - 16 bit interface, 846*4882a593Smuzhiyun * Note: The ULPI interface is always 8bit wide. 847*4882a593Smuzhiyun */ 848*4882a593Smuzhiyun #define DEV_U2PHY_WIDTH_16(p) ((p) & BIT(26)) 849*4882a593Smuzhiyun /* 850*4882a593Smuzhiyun * OTG Ready 851*4882a593Smuzhiyun * 0x0 - pure device mode 852*4882a593Smuzhiyun * 0x1 - some features and ports for CDNS USB OTG controller are implemented. 853*4882a593Smuzhiyun */ 854*4882a593Smuzhiyun #define USB_CAP1_OTG_READY(p) ((p) & BIT(27)) 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun /* 857*4882a593Smuzhiyun * When set, indicates that controller supports automatic internal TDL 858*4882a593Smuzhiyun * calculation basing on the size provided in TRB (TRB[22:17]) for DMULT mode 859*4882a593Smuzhiyun * Supported only for DEV_VER_V2 controller version. 860*4882a593Smuzhiyun */ 861*4882a593Smuzhiyun #define USB_CAP1_TDL_FROM_TRB(p) ((p) & BIT(28)) 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun /* USB_CAP2- bitmasks */ 864*4882a593Smuzhiyun /* 865*4882a593Smuzhiyun * The actual size of the connected On-chip RAM memory in kB: 866*4882a593Smuzhiyun * - 0 means 256 kB (max supported mem size) 867*4882a593Smuzhiyun * - value other than 0 reflects the mem size in kB 868*4882a593Smuzhiyun */ 869*4882a593Smuzhiyun #define USB_CAP2_ACTUAL_MEM_SIZE(p) ((p) & GENMASK(7, 0)) 870*4882a593Smuzhiyun /* 871*4882a593Smuzhiyun * Max supported mem size 872*4882a593Smuzhiyun * These field reflects width of on-chip RAM address bus width, 873*4882a593Smuzhiyun * which determines max supported mem size: 874*4882a593Smuzhiyun * 0x0-0x7 - reserved, 875*4882a593Smuzhiyun * 0x8 - support for 4kB mem, 876*4882a593Smuzhiyun * 0x9 - support for 8kB mem, 877*4882a593Smuzhiyun * 0xA - support for 16kB mem, 878*4882a593Smuzhiyun * 0xB - support for 32kB mem, 879*4882a593Smuzhiyun * 0xC - support for 64kB mem, 880*4882a593Smuzhiyun * 0xD - support for 128kB mem, 881*4882a593Smuzhiyun * 0xE - support for 256kB mem, 882*4882a593Smuzhiyun * 0xF - reserved 883*4882a593Smuzhiyun */ 884*4882a593Smuzhiyun #define USB_CAP2_MAX_MEM_SIZE(p) ((p) & GENMASK(11, 8)) 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun /* USB_CAP3- bitmasks */ 887*4882a593Smuzhiyun #define EP_IS_IMPLEMENTED(reg, index) ((reg) & (1 << (index))) 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun /* USB_CAP4- bitmasks */ 890*4882a593Smuzhiyun #define EP_SUPPORT_ISO(reg, index) ((reg) & (1 << (index))) 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun /* USB_CAP5- bitmasks */ 893*4882a593Smuzhiyun #define EP_SUPPORT_STREAM(reg, index) ((reg) & (1 << (index))) 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /* USB_CAP6- bitmasks */ 896*4882a593Smuzhiyun /* The USBSS-DEV Controller Internal build number. */ 897*4882a593Smuzhiyun #define GET_DEV_BASE_VERSION(p) ((p) & GENMASK(23, 0)) 898*4882a593Smuzhiyun /* The USBSS-DEV Controller version number. */ 899*4882a593Smuzhiyun #define GET_DEV_CUSTOM_VERSION(p) ((p) & GENMASK(31, 24)) 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun #define DEV_VER_NXP_V1 0x00024502 902*4882a593Smuzhiyun #define DEV_VER_TI_V1 0x00024509 903*4882a593Smuzhiyun #define DEV_VER_V2 0x0002450C 904*4882a593Smuzhiyun #define DEV_VER_V3 0x0002450d 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun /* DBG_LINK1- bitmasks */ 907*4882a593Smuzhiyun /* 908*4882a593Smuzhiyun * LFPS_MIN_DET_U1_EXIT value This parameter configures the minimum 909*4882a593Smuzhiyun * time required for decoding the received LFPS as an LFPS.U1_Exit. 910*4882a593Smuzhiyun */ 911*4882a593Smuzhiyun #define DBG_LINK1_LFPS_MIN_DET_U1_EXIT(p) ((p) & GENMASK(7, 0)) 912*4882a593Smuzhiyun /* 913*4882a593Smuzhiyun * LFPS_MIN_GEN_U1_EXIT value This parameter configures the minimum time for 914*4882a593Smuzhiyun * phytxelecidle deassertion when LFPS.U1_Exit 915*4882a593Smuzhiyun */ 916*4882a593Smuzhiyun #define DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_MASK GENMASK(15, 8) 917*4882a593Smuzhiyun #define DBG_LINK1_LFPS_MIN_GEN_U1_EXIT(p) (((p) << 8) & GENMASK(15, 8)) 918*4882a593Smuzhiyun /* 919*4882a593Smuzhiyun * RXDET_BREAK_DIS value This parameter configures terminating the Far-end 920*4882a593Smuzhiyun * Receiver termination detection sequence: 921*4882a593Smuzhiyun * 0: it is possible that USBSS_DEV will terminate Farend receiver 922*4882a593Smuzhiyun * termination detection sequence 923*4882a593Smuzhiyun * 1: USBSS_DEV will not terminate Far-end receiver termination 924*4882a593Smuzhiyun * detection sequence 925*4882a593Smuzhiyun */ 926*4882a593Smuzhiyun #define DBG_LINK1_RXDET_BREAK_DIS BIT(16) 927*4882a593Smuzhiyun /* LFPS_GEN_PING value This parameter configures the LFPS.Ping generation */ 928*4882a593Smuzhiyun #define DBG_LINK1_LFPS_GEN_PING(p) (((p) << 17) & GENMASK(21, 17)) 929*4882a593Smuzhiyun /* 930*4882a593Smuzhiyun * Set the LFPS_MIN_DET_U1_EXIT value Writing '1' to this bit writes the 931*4882a593Smuzhiyun * LFPS_MIN_DET_U1_EXIT field value to the device. This bit is automatically 932*4882a593Smuzhiyun * cleared. Writing '0' has no effect 933*4882a593Smuzhiyun */ 934*4882a593Smuzhiyun #define DBG_LINK1_LFPS_MIN_DET_U1_EXIT_SET BIT(24) 935*4882a593Smuzhiyun /* 936*4882a593Smuzhiyun * Set the LFPS_MIN_GEN_U1_EXIT value. Writing '1' to this bit writes the 937*4882a593Smuzhiyun * LFPS_MIN_GEN_U1_EXIT field value to the device. This bit is automatically 938*4882a593Smuzhiyun * cleared. Writing '0' has no effect 939*4882a593Smuzhiyun */ 940*4882a593Smuzhiyun #define DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_SET BIT(25) 941*4882a593Smuzhiyun /* 942*4882a593Smuzhiyun * Set the RXDET_BREAK_DIS value Writing '1' to this bit writes 943*4882a593Smuzhiyun * the RXDET_BREAK_DIS field value to the device. This bit is automatically 944*4882a593Smuzhiyun * cleared. Writing '0' has no effect 945*4882a593Smuzhiyun */ 946*4882a593Smuzhiyun #define DBG_LINK1_RXDET_BREAK_DIS_SET BIT(26) 947*4882a593Smuzhiyun /* 948*4882a593Smuzhiyun * Set the LFPS_GEN_PING_SET value Writing '1' to this bit writes 949*4882a593Smuzhiyun * the LFPS_GEN_PING field value to the device. This bit is automatically 950*4882a593Smuzhiyun * cleared. Writing '0' has no effect." 951*4882a593Smuzhiyun */ 952*4882a593Smuzhiyun #define DBG_LINK1_LFPS_GEN_PING_SET BIT(27) 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun /* DMA_AXI_CTRL- bitmasks */ 955*4882a593Smuzhiyun /* The mawprot pin configuration. */ 956*4882a593Smuzhiyun #define DMA_AXI_CTRL_MARPROT(p) ((p) & GENMASK(2, 0)) 957*4882a593Smuzhiyun /* The marprot pin configuration. */ 958*4882a593Smuzhiyun #define DMA_AXI_CTRL_MAWPROT(p) (((p) & GENMASK(2, 0)) << 16) 959*4882a593Smuzhiyun #define DMA_AXI_CTRL_NON_SECURE 0x02 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun #define gadget_to_cdns3_device(g) (container_of(g, struct cdns3_device, gadget)) 962*4882a593Smuzhiyun 963*4882a593Smuzhiyun #define ep_to_cdns3_ep(ep) (container_of(ep, struct cdns3_endpoint, endpoint)) 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/ 966*4882a593Smuzhiyun /* 967*4882a593Smuzhiyun * USBSS-DEV DMA interface. 968*4882a593Smuzhiyun */ 969*4882a593Smuzhiyun #define TRBS_PER_SEGMENT 600 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun #define ISO_MAX_INTERVAL 10 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun #define MAX_TRB_LENGTH BIT(16) 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun #if TRBS_PER_SEGMENT < 2 976*4882a593Smuzhiyun #error "Incorrect TRBS_PER_SEGMENT. Minimal Transfer Ring size is 2." 977*4882a593Smuzhiyun #endif 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun #define TRBS_PER_STREAM_SEGMENT 2 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun #if TRBS_PER_STREAM_SEGMENT < 2 982*4882a593Smuzhiyun #error "Incorrect TRBS_PER_STREAMS_SEGMENT. Minimal Transfer Ring size is 2." 983*4882a593Smuzhiyun #endif 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun /* 986*4882a593Smuzhiyun *Only for ISOC endpoints - maximum number of TRBs is calculated as 987*4882a593Smuzhiyun * pow(2, bInterval-1) * number of usb requests. It is limitation made by 988*4882a593Smuzhiyun * driver to save memory. Controller must prepare TRB for each ITP even 989*4882a593Smuzhiyun * if bInterval > 1. It's the reason why driver needs so many TRBs for 990*4882a593Smuzhiyun * isochronous endpoints. 991*4882a593Smuzhiyun */ 992*4882a593Smuzhiyun #define TRBS_PER_ISOC_SEGMENT (ISO_MAX_INTERVAL * 8) 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun #define GET_TRBS_PER_SEGMENT(ep_type) ((ep_type) == USB_ENDPOINT_XFER_ISOC ? \ 995*4882a593Smuzhiyun TRBS_PER_ISOC_SEGMENT : TRBS_PER_SEGMENT) 996*4882a593Smuzhiyun /** 997*4882a593Smuzhiyun * struct cdns3_trb - represent Transfer Descriptor block. 998*4882a593Smuzhiyun * @buffer: pointer to buffer data 999*4882a593Smuzhiyun * @length: length of data 1000*4882a593Smuzhiyun * @control: control flags. 1001*4882a593Smuzhiyun * 1002*4882a593Smuzhiyun * This structure describes transfer block serviced by DMA module. 1003*4882a593Smuzhiyun */ 1004*4882a593Smuzhiyun struct cdns3_trb { 1005*4882a593Smuzhiyun __le32 buffer; 1006*4882a593Smuzhiyun __le32 length; 1007*4882a593Smuzhiyun __le32 control; 1008*4882a593Smuzhiyun }; 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun #define TRB_SIZE (sizeof(struct cdns3_trb)) 1011*4882a593Smuzhiyun #define TRB_RING_SIZE (TRB_SIZE * TRBS_PER_SEGMENT) 1012*4882a593Smuzhiyun #define TRB_STREAM_RING_SIZE (TRB_SIZE * TRBS_PER_STREAM_SEGMENT) 1013*4882a593Smuzhiyun #define TRB_ISO_RING_SIZE (TRB_SIZE * TRBS_PER_ISOC_SEGMENT) 1014*4882a593Smuzhiyun #define TRB_CTRL_RING_SIZE (TRB_SIZE * 2) 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun /* TRB bit mask */ 1017*4882a593Smuzhiyun #define TRB_TYPE_BITMASK GENMASK(15, 10) 1018*4882a593Smuzhiyun #define TRB_TYPE(p) ((p) << 10) 1019*4882a593Smuzhiyun #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10) 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun /* TRB type IDs */ 1022*4882a593Smuzhiyun /* bulk, interrupt, isoc , and control data stage */ 1023*4882a593Smuzhiyun #define TRB_NORMAL 1 1024*4882a593Smuzhiyun /* TRB for linking ring segments */ 1025*4882a593Smuzhiyun #define TRB_LINK 6 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun /* Cycle bit - indicates TRB ownership by driver or hw*/ 1028*4882a593Smuzhiyun #define TRB_CYCLE BIT(0) 1029*4882a593Smuzhiyun /* 1030*4882a593Smuzhiyun * When set to '1', the device will toggle its interpretation of the Cycle bit 1031*4882a593Smuzhiyun */ 1032*4882a593Smuzhiyun #define TRB_TOGGLE BIT(1) 1033*4882a593Smuzhiyun /* 1034*4882a593Smuzhiyun * The controller will set it if OUTSMM (OUT size mismatch) is detected, 1035*4882a593Smuzhiyun * this bit is for normal TRB 1036*4882a593Smuzhiyun */ 1037*4882a593Smuzhiyun #define TRB_SMM BIT(1) 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun /* 1040*4882a593Smuzhiyun * Short Packet (SP). OUT EPs at DMULT=1 only. Indicates if the TRB was 1041*4882a593Smuzhiyun * processed while USB short packet was received. No more buffers defined by 1042*4882a593Smuzhiyun * the TD will be used. DMA will automatically advance to next TD. 1043*4882a593Smuzhiyun * - Shall be set to 0 by Software when putting TRB on the Transfer Ring 1044*4882a593Smuzhiyun * - Shall be set to 1 by Controller when Short Packet condition for this TRB 1045*4882a593Smuzhiyun * is detected independent if ISP is set or not. 1046*4882a593Smuzhiyun */ 1047*4882a593Smuzhiyun #define TRB_SP BIT(1) 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun /* Interrupt on short packet*/ 1050*4882a593Smuzhiyun #define TRB_ISP BIT(2) 1051*4882a593Smuzhiyun /*Setting this bit enables FIFO DMA operation mode*/ 1052*4882a593Smuzhiyun #define TRB_FIFO_MODE BIT(3) 1053*4882a593Smuzhiyun /* Set PCIe no snoop attribute */ 1054*4882a593Smuzhiyun #define TRB_CHAIN BIT(4) 1055*4882a593Smuzhiyun /* Interrupt on completion */ 1056*4882a593Smuzhiyun #define TRB_IOC BIT(5) 1057*4882a593Smuzhiyun 1058*4882a593Smuzhiyun /* stream ID bitmasks. */ 1059*4882a593Smuzhiyun #define TRB_STREAM_ID_BITMASK GENMASK(31, 16) 1060*4882a593Smuzhiyun #define TRB_STREAM_ID(p) ((p) << 16) 1061*4882a593Smuzhiyun #define TRB_FIELD_TO_STREAMID(p) (((p) & TRB_STREAM_ID_BITMASK) >> 16) 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun /* Size of TD expressed in USB packets for HS/FS mode. */ 1064*4882a593Smuzhiyun #define TRB_TDL_HS_SIZE(p) (((p) << 16) & GENMASK(31, 16)) 1065*4882a593Smuzhiyun #define TRB_TDL_HS_SIZE_GET(p) (((p) & GENMASK(31, 16)) >> 16) 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun /* transfer_len bitmasks. */ 1068*4882a593Smuzhiyun #define TRB_LEN(p) ((p) & GENMASK(16, 0)) 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun /* Size of TD expressed in USB packets for SS mode. */ 1071*4882a593Smuzhiyun #define TRB_TDL_SS_SIZE(p) (((p) << 17) & GENMASK(23, 17)) 1072*4882a593Smuzhiyun #define TRB_TDL_SS_SIZE_GET(p) (((p) & GENMASK(23, 17)) >> 17) 1073*4882a593Smuzhiyun 1074*4882a593Smuzhiyun /* transfer_len bitmasks - bits 31:24 */ 1075*4882a593Smuzhiyun #define TRB_BURST_LEN(p) ((unsigned int)((p) << 24) & GENMASK(31, 24)) 1076*4882a593Smuzhiyun #define TRB_BURST_LEN_GET(p) (((p) & GENMASK(31, 24)) >> 24) 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun /* Data buffer pointer bitmasks*/ 1079*4882a593Smuzhiyun #define TRB_BUFFER(p) ((p) & GENMASK(31, 0)) 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/ 1082*4882a593Smuzhiyun /* Driver numeric constants */ 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun /* Such declaration should be added to ch9.h */ 1085*4882a593Smuzhiyun #define USB_DEVICE_MAX_ADDRESS 127 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun /* Endpoint init values */ 1088*4882a593Smuzhiyun #define CDNS3_EP_MAX_PACKET_LIMIT 1024 1089*4882a593Smuzhiyun #define CDNS3_EP_MAX_STREAMS 15 1090*4882a593Smuzhiyun #define CDNS3_EP0_MAX_PACKET_LIMIT 512 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun /* All endpoints including EP0 */ 1093*4882a593Smuzhiyun #define CDNS3_ENDPOINTS_MAX_COUNT 32 1094*4882a593Smuzhiyun #define CDNS3_EP_ZLP_BUF_SIZE 1024 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun #define CDNS3_EP_BUF_SIZE 4 /* KB */ 1097*4882a593Smuzhiyun #define CDNS3_EP_ISO_HS_MULT 3 1098*4882a593Smuzhiyun #define CDNS3_EP_ISO_SS_BURST 3 1099*4882a593Smuzhiyun #define CDNS3_MAX_NUM_DESCMISS_BUF 32 1100*4882a593Smuzhiyun #define CDNS3_DESCMIS_BUF_SIZE 2048 /* Bytes */ 1101*4882a593Smuzhiyun #define CDNS3_WA2_NUM_BUFFERS 128 1102*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/ 1103*4882a593Smuzhiyun /* Used structs */ 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun struct cdns3_device; 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun /** 1108*4882a593Smuzhiyun * struct cdns3_endpoint - extended device side representation of USB endpoint. 1109*4882a593Smuzhiyun * @endpoint: usb endpoint 1110*4882a593Smuzhiyun * @pending_req_list: list of requests queuing on transfer ring. 1111*4882a593Smuzhiyun * @deferred_req_list: list of requests waiting for queuing on transfer ring. 1112*4882a593Smuzhiyun * @wa2_descmiss_req_list: list of requests internally allocated by driver. 1113*4882a593Smuzhiyun * @trb_pool: transfer ring - array of transaction buffers 1114*4882a593Smuzhiyun * @trb_pool_dma: dma address of transfer ring 1115*4882a593Smuzhiyun * @cdns3_dev: device associated with this endpoint 1116*4882a593Smuzhiyun * @name: a human readable name e.g. ep1out 1117*4882a593Smuzhiyun * @flags: specify the current state of endpoint 1118*4882a593Smuzhiyun * @descmis_req: internal transfer object used for getting data from on-chip 1119*4882a593Smuzhiyun * buffer. It can happen only if function driver doesn't send usb_request 1120*4882a593Smuzhiyun * object on time. 1121*4882a593Smuzhiyun * @dir: endpoint direction 1122*4882a593Smuzhiyun * @num: endpoint number (1 - 15) 1123*4882a593Smuzhiyun * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK 1124*4882a593Smuzhiyun * @interval: interval between packets used for ISOC endpoint. 1125*4882a593Smuzhiyun * @free_trbs: number of free TRBs in transfer ring 1126*4882a593Smuzhiyun * @num_trbs: number of all TRBs in transfer ring 1127*4882a593Smuzhiyun * @alloc_ring_size: size of the allocated TRB ring 1128*4882a593Smuzhiyun * @pcs: producer cycle state 1129*4882a593Smuzhiyun * @ccs: consumer cycle state 1130*4882a593Smuzhiyun * @enqueue: enqueue index in transfer ring 1131*4882a593Smuzhiyun * @dequeue: dequeue index in transfer ring 1132*4882a593Smuzhiyun * @trb_burst_size: number of burst used in trb. 1133*4882a593Smuzhiyun */ 1134*4882a593Smuzhiyun struct cdns3_endpoint { 1135*4882a593Smuzhiyun struct usb_ep endpoint; 1136*4882a593Smuzhiyun struct list_head pending_req_list; 1137*4882a593Smuzhiyun struct list_head deferred_req_list; 1138*4882a593Smuzhiyun struct list_head wa2_descmiss_req_list; 1139*4882a593Smuzhiyun int wa2_counter; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun struct cdns3_trb *trb_pool; 1142*4882a593Smuzhiyun dma_addr_t trb_pool_dma; 1143*4882a593Smuzhiyun 1144*4882a593Smuzhiyun struct cdns3_device *cdns3_dev; 1145*4882a593Smuzhiyun char name[20]; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun #define EP_ENABLED BIT(0) 1148*4882a593Smuzhiyun #define EP_STALLED BIT(1) 1149*4882a593Smuzhiyun #define EP_STALL_PENDING BIT(2) 1150*4882a593Smuzhiyun #define EP_WEDGE BIT(3) 1151*4882a593Smuzhiyun #define EP_TRANSFER_STARTED BIT(4) 1152*4882a593Smuzhiyun #define EP_UPDATE_EP_TRBADDR BIT(5) 1153*4882a593Smuzhiyun #define EP_PENDING_REQUEST BIT(6) 1154*4882a593Smuzhiyun #define EP_RING_FULL BIT(7) 1155*4882a593Smuzhiyun #define EP_CLAIMED BIT(8) 1156*4882a593Smuzhiyun #define EP_DEFERRED_DRDY BIT(9) 1157*4882a593Smuzhiyun #define EP_QUIRK_ISO_OUT_EN BIT(10) 1158*4882a593Smuzhiyun #define EP_QUIRK_END_TRANSFER BIT(11) 1159*4882a593Smuzhiyun #define EP_QUIRK_EXTRA_BUF_DET BIT(12) 1160*4882a593Smuzhiyun #define EP_QUIRK_EXTRA_BUF_EN BIT(13) 1161*4882a593Smuzhiyun #define EP_TDLCHK_EN BIT(15) 1162*4882a593Smuzhiyun #define EP_CONFIGURED BIT(16) 1163*4882a593Smuzhiyun u32 flags; 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun struct cdns3_request *descmis_req; 1166*4882a593Smuzhiyun 1167*4882a593Smuzhiyun u8 dir; 1168*4882a593Smuzhiyun u8 num; 1169*4882a593Smuzhiyun u8 type; 1170*4882a593Smuzhiyun int interval; 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun int free_trbs; 1173*4882a593Smuzhiyun int num_trbs; 1174*4882a593Smuzhiyun int alloc_ring_size; 1175*4882a593Smuzhiyun u8 pcs; 1176*4882a593Smuzhiyun u8 ccs; 1177*4882a593Smuzhiyun int enqueue; 1178*4882a593Smuzhiyun int dequeue; 1179*4882a593Smuzhiyun u8 trb_burst_size; 1180*4882a593Smuzhiyun 1181*4882a593Smuzhiyun unsigned int wa1_set:1; 1182*4882a593Smuzhiyun struct cdns3_trb *wa1_trb; 1183*4882a593Smuzhiyun unsigned int wa1_trb_index; 1184*4882a593Smuzhiyun unsigned int wa1_cycle_bit:1; 1185*4882a593Smuzhiyun 1186*4882a593Smuzhiyun /* Stream related */ 1187*4882a593Smuzhiyun unsigned int use_streams:1; 1188*4882a593Smuzhiyun unsigned int prime_flag:1; 1189*4882a593Smuzhiyun u32 ep_sts_pending; 1190*4882a593Smuzhiyun u16 last_stream_id; 1191*4882a593Smuzhiyun u16 pending_tdl; 1192*4882a593Smuzhiyun unsigned int stream_sg_idx; 1193*4882a593Smuzhiyun }; 1194*4882a593Smuzhiyun 1195*4882a593Smuzhiyun /** 1196*4882a593Smuzhiyun * struct cdns3_aligned_buf - represent aligned buffer used for DMA transfer 1197*4882a593Smuzhiyun * @buf: aligned to 8 bytes data buffer. Buffer address used in 1198*4882a593Smuzhiyun * TRB shall be aligned to 8. 1199*4882a593Smuzhiyun * @dma: dma address 1200*4882a593Smuzhiyun * @size: size of buffer 1201*4882a593Smuzhiyun * @in_use: inform if this buffer is associated with usb_request 1202*4882a593Smuzhiyun * @list: used to adding instance of this object to list 1203*4882a593Smuzhiyun */ 1204*4882a593Smuzhiyun struct cdns3_aligned_buf { 1205*4882a593Smuzhiyun void *buf; 1206*4882a593Smuzhiyun dma_addr_t dma; 1207*4882a593Smuzhiyun u32 size; 1208*4882a593Smuzhiyun unsigned in_use:1; 1209*4882a593Smuzhiyun struct list_head list; 1210*4882a593Smuzhiyun }; 1211*4882a593Smuzhiyun 1212*4882a593Smuzhiyun /** 1213*4882a593Smuzhiyun * struct cdns3_request - extended device side representation of usb_request 1214*4882a593Smuzhiyun * object . 1215*4882a593Smuzhiyun * @request: generic usb_request object describing single I/O request. 1216*4882a593Smuzhiyun * @priv_ep: extended representation of usb_ep object 1217*4882a593Smuzhiyun * @trb: the first TRB association with this request 1218*4882a593Smuzhiyun * @start_trb: number of the first TRB in transfer ring 1219*4882a593Smuzhiyun * @end_trb: number of the last TRB in transfer ring 1220*4882a593Smuzhiyun * @aligned_buf: object holds information about aligned buffer associated whit 1221*4882a593Smuzhiyun * this endpoint 1222*4882a593Smuzhiyun * @flags: flag specifying special usage of request 1223*4882a593Smuzhiyun * @list: used by internally allocated request to add to wa2_descmiss_req_list. 1224*4882a593Smuzhiyun * @finished_trb: number of trb has already finished per request 1225*4882a593Smuzhiyun * @num_of_trb: how many trbs in this request 1226*4882a593Smuzhiyun */ 1227*4882a593Smuzhiyun struct cdns3_request { 1228*4882a593Smuzhiyun struct usb_request request; 1229*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep; 1230*4882a593Smuzhiyun struct cdns3_trb *trb; 1231*4882a593Smuzhiyun int start_trb; 1232*4882a593Smuzhiyun int end_trb; 1233*4882a593Smuzhiyun struct cdns3_aligned_buf *aligned_buf; 1234*4882a593Smuzhiyun #define REQUEST_PENDING BIT(0) 1235*4882a593Smuzhiyun #define REQUEST_INTERNAL BIT(1) 1236*4882a593Smuzhiyun #define REQUEST_INTERNAL_CH BIT(2) 1237*4882a593Smuzhiyun #define REQUEST_ZLP BIT(3) 1238*4882a593Smuzhiyun #define REQUEST_UNALIGNED BIT(4) 1239*4882a593Smuzhiyun u32 flags; 1240*4882a593Smuzhiyun struct list_head list; 1241*4882a593Smuzhiyun int finished_trb; 1242*4882a593Smuzhiyun int num_of_trb; 1243*4882a593Smuzhiyun }; 1244*4882a593Smuzhiyun 1245*4882a593Smuzhiyun #define to_cdns3_request(r) (container_of(r, struct cdns3_request, request)) 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun /*Stages used during enumeration process.*/ 1248*4882a593Smuzhiyun #define CDNS3_SETUP_STAGE 0x0 1249*4882a593Smuzhiyun #define CDNS3_DATA_STAGE 0x1 1250*4882a593Smuzhiyun #define CDNS3_STATUS_STAGE 0x2 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun /** 1253*4882a593Smuzhiyun * struct cdns3_device - represent USB device. 1254*4882a593Smuzhiyun * @dev: pointer to device structure associated whit this controller 1255*4882a593Smuzhiyun * @sysdev: pointer to the DMA capable device 1256*4882a593Smuzhiyun * @gadget: device side representation of the peripheral controller 1257*4882a593Smuzhiyun * @gadget_driver: pointer to the gadget driver 1258*4882a593Smuzhiyun * @dev_ver: device controller version. 1259*4882a593Smuzhiyun * @lock: for synchronizing 1260*4882a593Smuzhiyun * @regs: base address for device side registers 1261*4882a593Smuzhiyun * @setup_buf: used while processing usb control requests 1262*4882a593Smuzhiyun * @setup_dma: dma address for setup_buf 1263*4882a593Smuzhiyun * @zlp_buf - zlp buffer 1264*4882a593Smuzhiyun * @ep0_stage: ep0 stage during enumeration process. 1265*4882a593Smuzhiyun * @ep0_data_dir: direction for control transfer 1266*4882a593Smuzhiyun * @eps: array of pointers to all endpoints with exclusion ep0 1267*4882a593Smuzhiyun * @aligned_buf_list: list of aligned buffers internally allocated by driver 1268*4882a593Smuzhiyun * @aligned_buf_wq: workqueue freeing no longer used aligned buf. 1269*4882a593Smuzhiyun * @selected_ep: actually selected endpoint. It's used only to improve 1270*4882a593Smuzhiyun * performance. 1271*4882a593Smuzhiyun * @isoch_delay: value from Set Isoch Delay request. Only valid on SS/SSP. 1272*4882a593Smuzhiyun * @u1_allowed: allow device transition to u1 state 1273*4882a593Smuzhiyun * @u2_allowed: allow device transition to u2 state 1274*4882a593Smuzhiyun * @is_selfpowered: device is self powered 1275*4882a593Smuzhiyun * @setup_pending: setup packet is processing by gadget driver 1276*4882a593Smuzhiyun * @hw_configured_flag: hardware endpoint configuration was set. 1277*4882a593Smuzhiyun * @wake_up_flag: allow device to remote up the host 1278*4882a593Smuzhiyun * @status_completion_no_call: indicate that driver is waiting for status s 1279*4882a593Smuzhiyun * stage completion. It's used in deferred SET_CONFIGURATION request. 1280*4882a593Smuzhiyun * @onchip_buffers: number of available on-chip buffers. 1281*4882a593Smuzhiyun * @onchip_used_size: actual size of on-chip memory assigned to endpoints. 1282*4882a593Smuzhiyun * @pending_status_wq: workqueue handling status stage for deferred requests. 1283*4882a593Smuzhiyun * @pending_status_request: request for which status stage was deferred 1284*4882a593Smuzhiyun */ 1285*4882a593Smuzhiyun struct cdns3_device { 1286*4882a593Smuzhiyun struct device *dev; 1287*4882a593Smuzhiyun struct device *sysdev; 1288*4882a593Smuzhiyun 1289*4882a593Smuzhiyun struct usb_gadget gadget; 1290*4882a593Smuzhiyun struct usb_gadget_driver *gadget_driver; 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun #define CDNS_REVISION_V0 0x00024501 1293*4882a593Smuzhiyun #define CDNS_REVISION_V1 0x00024509 1294*4882a593Smuzhiyun u32 dev_ver; 1295*4882a593Smuzhiyun 1296*4882a593Smuzhiyun /* generic spin-lock for drivers */ 1297*4882a593Smuzhiyun spinlock_t lock; 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun struct cdns3_usb_regs __iomem *regs; 1300*4882a593Smuzhiyun 1301*4882a593Smuzhiyun struct usb_ctrlrequest *setup_buf; 1302*4882a593Smuzhiyun dma_addr_t setup_dma; 1303*4882a593Smuzhiyun void *zlp_buf; 1304*4882a593Smuzhiyun 1305*4882a593Smuzhiyun u8 ep0_stage; 1306*4882a593Smuzhiyun int ep0_data_dir; 1307*4882a593Smuzhiyun 1308*4882a593Smuzhiyun struct cdns3_endpoint *eps[CDNS3_ENDPOINTS_MAX_COUNT]; 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun struct list_head aligned_buf_list; 1311*4882a593Smuzhiyun struct work_struct aligned_buf_wq; 1312*4882a593Smuzhiyun 1313*4882a593Smuzhiyun u32 selected_ep; 1314*4882a593Smuzhiyun u16 isoch_delay; 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun unsigned wait_for_setup:1; 1317*4882a593Smuzhiyun unsigned u1_allowed:1; 1318*4882a593Smuzhiyun unsigned u2_allowed:1; 1319*4882a593Smuzhiyun unsigned is_selfpowered:1; 1320*4882a593Smuzhiyun unsigned setup_pending:1; 1321*4882a593Smuzhiyun unsigned hw_configured_flag:1; 1322*4882a593Smuzhiyun unsigned wake_up_flag:1; 1323*4882a593Smuzhiyun unsigned status_completion_no_call:1; 1324*4882a593Smuzhiyun unsigned using_streams:1; 1325*4882a593Smuzhiyun int out_mem_is_allocated; 1326*4882a593Smuzhiyun 1327*4882a593Smuzhiyun struct work_struct pending_status_wq; 1328*4882a593Smuzhiyun struct usb_request *pending_status_request; 1329*4882a593Smuzhiyun 1330*4882a593Smuzhiyun /*in KB */ 1331*4882a593Smuzhiyun u16 onchip_buffers; 1332*4882a593Smuzhiyun u16 onchip_used_size; 1333*4882a593Smuzhiyun }; 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun void cdns3_set_register_bit(void __iomem *ptr, u32 mask); 1336*4882a593Smuzhiyun dma_addr_t cdns3_trb_virt_to_dma(struct cdns3_endpoint *priv_ep, 1337*4882a593Smuzhiyun struct cdns3_trb *trb); 1338*4882a593Smuzhiyun enum usb_device_speed cdns3_get_speed(struct cdns3_device *priv_dev); 1339*4882a593Smuzhiyun void cdns3_pending_setup_status_handler(struct work_struct *work); 1340*4882a593Smuzhiyun void cdns3_hw_reset_eps_config(struct cdns3_device *priv_dev); 1341*4882a593Smuzhiyun void cdns3_set_hw_configuration(struct cdns3_device *priv_dev); 1342*4882a593Smuzhiyun void cdns3_select_ep(struct cdns3_device *priv_dev, u32 ep); 1343*4882a593Smuzhiyun void cdns3_allow_enable_l1(struct cdns3_device *priv_dev, int enable); 1344*4882a593Smuzhiyun struct usb_request *cdns3_next_request(struct list_head *list); 1345*4882a593Smuzhiyun void cdns3_rearm_transfer(struct cdns3_endpoint *priv_ep, u8 rearm); 1346*4882a593Smuzhiyun int cdns3_allocate_trb_pool(struct cdns3_endpoint *priv_ep); 1347*4882a593Smuzhiyun u8 cdns3_ep_addr_to_index(u8 ep_addr); 1348*4882a593Smuzhiyun int cdns3_gadget_ep_set_wedge(struct usb_ep *ep); 1349*4882a593Smuzhiyun int cdns3_gadget_ep_set_halt(struct usb_ep *ep, int value); 1350*4882a593Smuzhiyun void __cdns3_gadget_ep_set_halt(struct cdns3_endpoint *priv_ep); 1351*4882a593Smuzhiyun int __cdns3_gadget_ep_clear_halt(struct cdns3_endpoint *priv_ep); 1352*4882a593Smuzhiyun struct usb_request *cdns3_gadget_ep_alloc_request(struct usb_ep *ep, 1353*4882a593Smuzhiyun gfp_t gfp_flags); 1354*4882a593Smuzhiyun void cdns3_gadget_ep_free_request(struct usb_ep *ep, 1355*4882a593Smuzhiyun struct usb_request *request); 1356*4882a593Smuzhiyun int cdns3_gadget_ep_dequeue(struct usb_ep *ep, struct usb_request *request); 1357*4882a593Smuzhiyun void cdns3_gadget_giveback(struct cdns3_endpoint *priv_ep, 1358*4882a593Smuzhiyun struct cdns3_request *priv_req, 1359*4882a593Smuzhiyun int status); 1360*4882a593Smuzhiyun 1361*4882a593Smuzhiyun int cdns3_init_ep0(struct cdns3_device *priv_dev, 1362*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep); 1363*4882a593Smuzhiyun void cdns3_ep0_config(struct cdns3_device *priv_dev); 1364*4882a593Smuzhiyun int cdns3_ep_config(struct cdns3_endpoint *priv_ep, bool enable); 1365*4882a593Smuzhiyun void cdns3_check_ep0_interrupt_proceed(struct cdns3_device *priv_dev, int dir); 1366*4882a593Smuzhiyun int __cdns3_gadget_wakeup(struct cdns3_device *priv_dev); 1367*4882a593Smuzhiyun 1368*4882a593Smuzhiyun #endif /* __LINUX_CDNS3_GADGET */ 1369