1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Cadence USBSS DRD Driver - gadget side.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018-2019 Cadence Design Systems.
6*4882a593Smuzhiyun * Copyright (C) 2017-2018 NXP
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Authors: Pawel Jez <pjez@cadence.com>,
9*4882a593Smuzhiyun * Pawel Laszczak <pawell@cadence.com>
10*4882a593Smuzhiyun * Peter Chen <peter.chen@nxp.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun * Work around 1:
15*4882a593Smuzhiyun * At some situations, the controller may get stale data address in TRB
16*4882a593Smuzhiyun * at below sequences:
17*4882a593Smuzhiyun * 1. Controller read TRB includes data address
18*4882a593Smuzhiyun * 2. Software updates TRBs includes data address and Cycle bit
19*4882a593Smuzhiyun * 3. Controller read TRB which includes Cycle bit
20*4882a593Smuzhiyun * 4. DMA run with stale data address
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * To fix this problem, driver needs to make the first TRB in TD as invalid.
23*4882a593Smuzhiyun * After preparing all TRBs driver needs to check the position of DMA and
24*4882a593Smuzhiyun * if the DMA point to the first just added TRB and doorbell is 1,
25*4882a593Smuzhiyun * then driver must defer making this TRB as valid. This TRB will be make
26*4882a593Smuzhiyun * as valid during adding next TRB only if DMA is stopped or at TRBERR
27*4882a593Smuzhiyun * interrupt.
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * Issue has been fixed in DEV_VER_V3 version of controller.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * Work around 2:
32*4882a593Smuzhiyun * Controller for OUT endpoints has shared on-chip buffers for all incoming
33*4882a593Smuzhiyun * packets, including ep0out. It's FIFO buffer, so packets must be handle by DMA
34*4882a593Smuzhiyun * in correct order. If the first packet in the buffer will not be handled,
35*4882a593Smuzhiyun * then the following packets directed for other endpoints and functions
36*4882a593Smuzhiyun * will be blocked.
37*4882a593Smuzhiyun * Additionally the packets directed to one endpoint can block entire on-chip
38*4882a593Smuzhiyun * buffers. In this case transfer to other endpoints also will blocked.
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * To resolve this issue after raising the descriptor missing interrupt
41*4882a593Smuzhiyun * driver prepares internal usb_request object and use it to arm DMA transfer.
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * The problematic situation was observed in case when endpoint has been enabled
44*4882a593Smuzhiyun * but no usb_request were queued. Driver try detects such endpoints and will
45*4882a593Smuzhiyun * use this workaround only for these endpoint.
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * Driver use limited number of buffer. This number can be set by macro
48*4882a593Smuzhiyun * CDNS3_WA2_NUM_BUFFERS.
49*4882a593Smuzhiyun *
50*4882a593Smuzhiyun * Such blocking situation was observed on ACM gadget. For this function
51*4882a593Smuzhiyun * host send OUT data packet but ACM function is not prepared for this packet.
52*4882a593Smuzhiyun * It's cause that buffer placed in on chip memory block transfer to other
53*4882a593Smuzhiyun * endpoints.
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun * Issue has been fixed in DEV_VER_V2 version of controller.
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #include <linux/dma-mapping.h>
60*4882a593Smuzhiyun #include <linux/usb/gadget.h>
61*4882a593Smuzhiyun #include <linux/module.h>
62*4882a593Smuzhiyun #include <linux/iopoll.h>
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #include "core.h"
65*4882a593Smuzhiyun #include "gadget-export.h"
66*4882a593Smuzhiyun #include "gadget.h"
67*4882a593Smuzhiyun #include "trace.h"
68*4882a593Smuzhiyun #include "drd.h"
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static int __cdns3_gadget_ep_queue(struct usb_ep *ep,
71*4882a593Smuzhiyun struct usb_request *request,
72*4882a593Smuzhiyun gfp_t gfp_flags);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static int cdns3_ep_run_transfer(struct cdns3_endpoint *priv_ep,
75*4882a593Smuzhiyun struct usb_request *request);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static int cdns3_ep_run_stream_transfer(struct cdns3_endpoint *priv_ep,
78*4882a593Smuzhiyun struct usb_request *request);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /**
81*4882a593Smuzhiyun * cdns3_clear_register_bit - clear bit in given register.
82*4882a593Smuzhiyun * @ptr: address of device controller register to be read and changed
83*4882a593Smuzhiyun * @mask: bits requested to clar
84*4882a593Smuzhiyun */
cdns3_clear_register_bit(void __iomem * ptr,u32 mask)85*4882a593Smuzhiyun static void cdns3_clear_register_bit(void __iomem *ptr, u32 mask)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun mask = readl(ptr) & ~mask;
88*4882a593Smuzhiyun writel(mask, ptr);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun * cdns3_set_register_bit - set bit in given register.
93*4882a593Smuzhiyun * @ptr: address of device controller register to be read and changed
94*4882a593Smuzhiyun * @mask: bits requested to set
95*4882a593Smuzhiyun */
cdns3_set_register_bit(void __iomem * ptr,u32 mask)96*4882a593Smuzhiyun void cdns3_set_register_bit(void __iomem *ptr, u32 mask)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun mask = readl(ptr) | mask;
99*4882a593Smuzhiyun writel(mask, ptr);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun * cdns3_ep_addr_to_index - Macro converts endpoint address to
104*4882a593Smuzhiyun * index of endpoint object in cdns3_device.eps[] container
105*4882a593Smuzhiyun * @ep_addr: endpoint address for which endpoint object is required
106*4882a593Smuzhiyun *
107*4882a593Smuzhiyun */
cdns3_ep_addr_to_index(u8 ep_addr)108*4882a593Smuzhiyun u8 cdns3_ep_addr_to_index(u8 ep_addr)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun return (((ep_addr & 0x7F)) + ((ep_addr & USB_DIR_IN) ? 16 : 0));
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
cdns3_get_dma_pos(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)113*4882a593Smuzhiyun static int cdns3_get_dma_pos(struct cdns3_device *priv_dev,
114*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun int dma_index;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun dma_index = readl(&priv_dev->regs->ep_traddr) - priv_ep->trb_pool_dma;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return dma_index / TRB_SIZE;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /**
124*4882a593Smuzhiyun * cdns3_next_request - returns next request from list
125*4882a593Smuzhiyun * @list: list containing requests
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun * Returns request or NULL if no requests in list
128*4882a593Smuzhiyun */
cdns3_next_request(struct list_head * list)129*4882a593Smuzhiyun struct usb_request *cdns3_next_request(struct list_head *list)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun return list_first_entry_or_null(list, struct usb_request, list);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /**
135*4882a593Smuzhiyun * cdns3_next_align_buf - returns next buffer from list
136*4882a593Smuzhiyun * @list: list containing buffers
137*4882a593Smuzhiyun *
138*4882a593Smuzhiyun * Returns buffer or NULL if no buffers in list
139*4882a593Smuzhiyun */
cdns3_next_align_buf(struct list_head * list)140*4882a593Smuzhiyun static struct cdns3_aligned_buf *cdns3_next_align_buf(struct list_head *list)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return list_first_entry_or_null(list, struct cdns3_aligned_buf, list);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * cdns3_next_priv_request - returns next request from list
147*4882a593Smuzhiyun * @list: list containing requests
148*4882a593Smuzhiyun *
149*4882a593Smuzhiyun * Returns request or NULL if no requests in list
150*4882a593Smuzhiyun */
cdns3_next_priv_request(struct list_head * list)151*4882a593Smuzhiyun static struct cdns3_request *cdns3_next_priv_request(struct list_head *list)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun return list_first_entry_or_null(list, struct cdns3_request, list);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /**
157*4882a593Smuzhiyun * select_ep - selects endpoint
158*4882a593Smuzhiyun * @priv_dev: extended gadget object
159*4882a593Smuzhiyun * @ep: endpoint address
160*4882a593Smuzhiyun */
cdns3_select_ep(struct cdns3_device * priv_dev,u32 ep)161*4882a593Smuzhiyun void cdns3_select_ep(struct cdns3_device *priv_dev, u32 ep)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun if (priv_dev->selected_ep == ep)
164*4882a593Smuzhiyun return;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun priv_dev->selected_ep = ep;
167*4882a593Smuzhiyun writel(ep, &priv_dev->regs->ep_sel);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /**
171*4882a593Smuzhiyun * cdns3_get_tdl - gets current tdl for selected endpoint.
172*4882a593Smuzhiyun * @priv_dev: extended gadget object
173*4882a593Smuzhiyun *
174*4882a593Smuzhiyun * Before calling this function the appropriate endpoint must
175*4882a593Smuzhiyun * be selected by means of cdns3_select_ep function.
176*4882a593Smuzhiyun */
cdns3_get_tdl(struct cdns3_device * priv_dev)177*4882a593Smuzhiyun static int cdns3_get_tdl(struct cdns3_device *priv_dev)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V3)
180*4882a593Smuzhiyun return EP_CMD_TDL_GET(readl(&priv_dev->regs->ep_cmd));
181*4882a593Smuzhiyun else
182*4882a593Smuzhiyun return readl(&priv_dev->regs->ep_tdl);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
cdns3_trb_virt_to_dma(struct cdns3_endpoint * priv_ep,struct cdns3_trb * trb)185*4882a593Smuzhiyun dma_addr_t cdns3_trb_virt_to_dma(struct cdns3_endpoint *priv_ep,
186*4882a593Smuzhiyun struct cdns3_trb *trb)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun u32 offset = (char *)trb - (char *)priv_ep->trb_pool;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return priv_ep->trb_pool_dma + offset;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
cdns3_ring_size(struct cdns3_endpoint * priv_ep)193*4882a593Smuzhiyun static int cdns3_ring_size(struct cdns3_endpoint *priv_ep)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun switch (priv_ep->type) {
196*4882a593Smuzhiyun case USB_ENDPOINT_XFER_ISOC:
197*4882a593Smuzhiyun return TRB_ISO_RING_SIZE;
198*4882a593Smuzhiyun case USB_ENDPOINT_XFER_CONTROL:
199*4882a593Smuzhiyun return TRB_CTRL_RING_SIZE;
200*4882a593Smuzhiyun default:
201*4882a593Smuzhiyun if (priv_ep->use_streams)
202*4882a593Smuzhiyun return TRB_STREAM_RING_SIZE;
203*4882a593Smuzhiyun else
204*4882a593Smuzhiyun return TRB_RING_SIZE;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
cdns3_free_trb_pool(struct cdns3_endpoint * priv_ep)208*4882a593Smuzhiyun static void cdns3_free_trb_pool(struct cdns3_endpoint *priv_ep)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (priv_ep->trb_pool) {
213*4882a593Smuzhiyun dma_free_coherent(priv_dev->sysdev,
214*4882a593Smuzhiyun cdns3_ring_size(priv_ep),
215*4882a593Smuzhiyun priv_ep->trb_pool, priv_ep->trb_pool_dma);
216*4882a593Smuzhiyun priv_ep->trb_pool = NULL;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun * cdns3_allocate_trb_pool - Allocates TRB's pool for selected endpoint
222*4882a593Smuzhiyun * @priv_ep: endpoint object
223*4882a593Smuzhiyun *
224*4882a593Smuzhiyun * Function will return 0 on success or -ENOMEM on allocation error
225*4882a593Smuzhiyun */
cdns3_allocate_trb_pool(struct cdns3_endpoint * priv_ep)226*4882a593Smuzhiyun int cdns3_allocate_trb_pool(struct cdns3_endpoint *priv_ep)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
229*4882a593Smuzhiyun int ring_size = cdns3_ring_size(priv_ep);
230*4882a593Smuzhiyun int num_trbs = ring_size / TRB_SIZE;
231*4882a593Smuzhiyun struct cdns3_trb *link_trb;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (priv_ep->trb_pool && priv_ep->alloc_ring_size < ring_size)
234*4882a593Smuzhiyun cdns3_free_trb_pool(priv_ep);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (!priv_ep->trb_pool) {
237*4882a593Smuzhiyun priv_ep->trb_pool = dma_alloc_coherent(priv_dev->sysdev,
238*4882a593Smuzhiyun ring_size,
239*4882a593Smuzhiyun &priv_ep->trb_pool_dma,
240*4882a593Smuzhiyun GFP_DMA32 | GFP_ATOMIC);
241*4882a593Smuzhiyun if (!priv_ep->trb_pool)
242*4882a593Smuzhiyun return -ENOMEM;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun priv_ep->alloc_ring_size = ring_size;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun memset(priv_ep->trb_pool, 0, ring_size);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun priv_ep->num_trbs = num_trbs;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (!priv_ep->num)
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Initialize the last TRB as Link TRB */
255*4882a593Smuzhiyun link_trb = (priv_ep->trb_pool + (priv_ep->num_trbs - 1));
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (priv_ep->use_streams) {
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * For stream capable endpoints driver use single correct TRB.
260*4882a593Smuzhiyun * The last trb has zeroed cycle bit
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun link_trb->control = 0;
263*4882a593Smuzhiyun } else {
264*4882a593Smuzhiyun link_trb->buffer = cpu_to_le32(TRB_BUFFER(priv_ep->trb_pool_dma));
265*4882a593Smuzhiyun link_trb->control = cpu_to_le32(TRB_CYCLE | TRB_TYPE(TRB_LINK) | TRB_TOGGLE);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /**
271*4882a593Smuzhiyun * cdns3_ep_stall_flush - Stalls and flushes selected endpoint
272*4882a593Smuzhiyun * @priv_ep: endpoint object
273*4882a593Smuzhiyun *
274*4882a593Smuzhiyun * Endpoint must be selected before call to this function
275*4882a593Smuzhiyun */
cdns3_ep_stall_flush(struct cdns3_endpoint * priv_ep)276*4882a593Smuzhiyun static void cdns3_ep_stall_flush(struct cdns3_endpoint *priv_ep)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
279*4882a593Smuzhiyun int val;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun trace_cdns3_halt(priv_ep, 1, 1);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun writel(EP_CMD_DFLUSH | EP_CMD_ERDY | EP_CMD_SSTALL,
284*4882a593Smuzhiyun &priv_dev->regs->ep_cmd);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* wait for DFLUSH cleared */
287*4882a593Smuzhiyun readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
288*4882a593Smuzhiyun !(val & EP_CMD_DFLUSH), 1, 1000);
289*4882a593Smuzhiyun priv_ep->flags |= EP_STALLED;
290*4882a593Smuzhiyun priv_ep->flags &= ~EP_STALL_PENDING;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /**
294*4882a593Smuzhiyun * cdns3_hw_reset_eps_config - reset endpoints configuration kept by controller.
295*4882a593Smuzhiyun * @priv_dev: extended gadget object
296*4882a593Smuzhiyun */
cdns3_hw_reset_eps_config(struct cdns3_device * priv_dev)297*4882a593Smuzhiyun void cdns3_hw_reset_eps_config(struct cdns3_device *priv_dev)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun int i;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun writel(USB_CONF_CFGRST, &priv_dev->regs->usb_conf);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun cdns3_allow_enable_l1(priv_dev, 0);
304*4882a593Smuzhiyun priv_dev->hw_configured_flag = 0;
305*4882a593Smuzhiyun priv_dev->onchip_used_size = 0;
306*4882a593Smuzhiyun priv_dev->out_mem_is_allocated = 0;
307*4882a593Smuzhiyun priv_dev->wait_for_setup = 0;
308*4882a593Smuzhiyun priv_dev->using_streams = 0;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun for (i = 0; i < CDNS3_ENDPOINTS_MAX_COUNT; i++)
311*4882a593Smuzhiyun if (priv_dev->eps[i])
312*4882a593Smuzhiyun priv_dev->eps[i]->flags &= ~EP_CONFIGURED;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /**
316*4882a593Smuzhiyun * cdns3_ep_inc_trb - increment a trb index.
317*4882a593Smuzhiyun * @index: Pointer to the TRB index to increment.
318*4882a593Smuzhiyun * @cs: Cycle state
319*4882a593Smuzhiyun * @trb_in_seg: number of TRBs in segment
320*4882a593Smuzhiyun *
321*4882a593Smuzhiyun * The index should never point to the link TRB. After incrementing,
322*4882a593Smuzhiyun * if it is point to the link TRB, wrap around to the beginning and revert
323*4882a593Smuzhiyun * cycle state bit The
324*4882a593Smuzhiyun * link TRB is always at the last TRB entry.
325*4882a593Smuzhiyun */
cdns3_ep_inc_trb(int * index,u8 * cs,int trb_in_seg)326*4882a593Smuzhiyun static void cdns3_ep_inc_trb(int *index, u8 *cs, int trb_in_seg)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun (*index)++;
329*4882a593Smuzhiyun if (*index == (trb_in_seg - 1)) {
330*4882a593Smuzhiyun *index = 0;
331*4882a593Smuzhiyun *cs ^= 1;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /**
336*4882a593Smuzhiyun * cdns3_ep_inc_enq - increment endpoint's enqueue pointer
337*4882a593Smuzhiyun * @priv_ep: The endpoint whose enqueue pointer we're incrementing
338*4882a593Smuzhiyun */
cdns3_ep_inc_enq(struct cdns3_endpoint * priv_ep)339*4882a593Smuzhiyun static void cdns3_ep_inc_enq(struct cdns3_endpoint *priv_ep)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun priv_ep->free_trbs--;
342*4882a593Smuzhiyun cdns3_ep_inc_trb(&priv_ep->enqueue, &priv_ep->pcs, priv_ep->num_trbs);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /**
346*4882a593Smuzhiyun * cdns3_ep_inc_deq - increment endpoint's dequeue pointer
347*4882a593Smuzhiyun * @priv_ep: The endpoint whose dequeue pointer we're incrementing
348*4882a593Smuzhiyun */
cdns3_ep_inc_deq(struct cdns3_endpoint * priv_ep)349*4882a593Smuzhiyun static void cdns3_ep_inc_deq(struct cdns3_endpoint *priv_ep)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun priv_ep->free_trbs++;
352*4882a593Smuzhiyun cdns3_ep_inc_trb(&priv_ep->dequeue, &priv_ep->ccs, priv_ep->num_trbs);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /**
356*4882a593Smuzhiyun * cdns3_allow_enable_l1 - enable/disable permits to transition to L1.
357*4882a593Smuzhiyun * @priv_dev: Extended gadget object
358*4882a593Smuzhiyun * @enable: Enable/disable permit to transition to L1.
359*4882a593Smuzhiyun *
360*4882a593Smuzhiyun * If bit USB_CONF_L1EN is set and device receive Extended Token packet,
361*4882a593Smuzhiyun * then controller answer with ACK handshake.
362*4882a593Smuzhiyun * If bit USB_CONF_L1DS is set and device receive Extended Token packet,
363*4882a593Smuzhiyun * then controller answer with NYET handshake.
364*4882a593Smuzhiyun */
cdns3_allow_enable_l1(struct cdns3_device * priv_dev,int enable)365*4882a593Smuzhiyun void cdns3_allow_enable_l1(struct cdns3_device *priv_dev, int enable)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun if (enable)
368*4882a593Smuzhiyun writel(USB_CONF_L1EN, &priv_dev->regs->usb_conf);
369*4882a593Smuzhiyun else
370*4882a593Smuzhiyun writel(USB_CONF_L1DS, &priv_dev->regs->usb_conf);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
cdns3_get_speed(struct cdns3_device * priv_dev)373*4882a593Smuzhiyun enum usb_device_speed cdns3_get_speed(struct cdns3_device *priv_dev)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun u32 reg;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun reg = readl(&priv_dev->regs->usb_sts);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (DEV_SUPERSPEED(reg))
380*4882a593Smuzhiyun return USB_SPEED_SUPER;
381*4882a593Smuzhiyun else if (DEV_HIGHSPEED(reg))
382*4882a593Smuzhiyun return USB_SPEED_HIGH;
383*4882a593Smuzhiyun else if (DEV_FULLSPEED(reg))
384*4882a593Smuzhiyun return USB_SPEED_FULL;
385*4882a593Smuzhiyun else if (DEV_LOWSPEED(reg))
386*4882a593Smuzhiyun return USB_SPEED_LOW;
387*4882a593Smuzhiyun return USB_SPEED_UNKNOWN;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /**
391*4882a593Smuzhiyun * cdns3_start_all_request - add to ring all request not started
392*4882a593Smuzhiyun * @priv_dev: Extended gadget object
393*4882a593Smuzhiyun * @priv_ep: The endpoint for whom request will be started.
394*4882a593Smuzhiyun *
395*4882a593Smuzhiyun * Returns return ENOMEM if transfer ring i not enough TRBs to start
396*4882a593Smuzhiyun * all requests.
397*4882a593Smuzhiyun */
cdns3_start_all_request(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)398*4882a593Smuzhiyun static int cdns3_start_all_request(struct cdns3_device *priv_dev,
399*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct usb_request *request;
402*4882a593Smuzhiyun int ret = 0;
403*4882a593Smuzhiyun u8 pending_empty = list_empty(&priv_ep->pending_req_list);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * If the last pending transfer is INTERNAL
407*4882a593Smuzhiyun * OR streams are enabled for this endpoint
408*4882a593Smuzhiyun * do NOT start new transfer till the last one is pending
409*4882a593Smuzhiyun */
410*4882a593Smuzhiyun if (!pending_empty) {
411*4882a593Smuzhiyun struct cdns3_request *priv_req;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun request = cdns3_next_request(&priv_ep->pending_req_list);
414*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
415*4882a593Smuzhiyun if ((priv_req->flags & REQUEST_INTERNAL) ||
416*4882a593Smuzhiyun (priv_ep->flags & EP_TDLCHK_EN) ||
417*4882a593Smuzhiyun priv_ep->use_streams) {
418*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "Blocking external request\n");
419*4882a593Smuzhiyun return ret;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun while (!list_empty(&priv_ep->deferred_req_list)) {
424*4882a593Smuzhiyun request = cdns3_next_request(&priv_ep->deferred_req_list);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (!priv_ep->use_streams) {
427*4882a593Smuzhiyun ret = cdns3_ep_run_transfer(priv_ep, request);
428*4882a593Smuzhiyun } else {
429*4882a593Smuzhiyun priv_ep->stream_sg_idx = 0;
430*4882a593Smuzhiyun ret = cdns3_ep_run_stream_transfer(priv_ep, request);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun if (ret)
433*4882a593Smuzhiyun return ret;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun list_del(&request->list);
436*4882a593Smuzhiyun list_add_tail(&request->list,
437*4882a593Smuzhiyun &priv_ep->pending_req_list);
438*4882a593Smuzhiyun if (request->stream_id != 0 || (priv_ep->flags & EP_TDLCHK_EN))
439*4882a593Smuzhiyun break;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun priv_ep->flags &= ~EP_RING_FULL;
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun * WA2: Set flag for all not ISOC OUT endpoints. If this flag is set
448*4882a593Smuzhiyun * driver try to detect whether endpoint need additional internal
449*4882a593Smuzhiyun * buffer for unblocking on-chip FIFO buffer. This flag will be cleared
450*4882a593Smuzhiyun * if before first DESCMISS interrupt the DMA will be armed.
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun #define cdns3_wa2_enable_detection(priv_dev, priv_ep, reg) do { \
453*4882a593Smuzhiyun if (!priv_ep->dir && priv_ep->type != USB_ENDPOINT_XFER_ISOC) { \
454*4882a593Smuzhiyun priv_ep->flags |= EP_QUIRK_EXTRA_BUF_DET; \
455*4882a593Smuzhiyun (reg) |= EP_STS_EN_DESCMISEN; \
456*4882a593Smuzhiyun } } while (0)
457*4882a593Smuzhiyun
__cdns3_descmiss_copy_data(struct usb_request * request,struct usb_request * descmiss_req)458*4882a593Smuzhiyun static void __cdns3_descmiss_copy_data(struct usb_request *request,
459*4882a593Smuzhiyun struct usb_request *descmiss_req)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun int length = request->actual + descmiss_req->actual;
462*4882a593Smuzhiyun struct scatterlist *s = request->sg;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (!s) {
465*4882a593Smuzhiyun if (length <= request->length) {
466*4882a593Smuzhiyun memcpy(&((u8 *)request->buf)[request->actual],
467*4882a593Smuzhiyun descmiss_req->buf,
468*4882a593Smuzhiyun descmiss_req->actual);
469*4882a593Smuzhiyun request->actual = length;
470*4882a593Smuzhiyun } else {
471*4882a593Smuzhiyun /* It should never occures */
472*4882a593Smuzhiyun request->status = -ENOMEM;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun } else {
475*4882a593Smuzhiyun if (length <= sg_dma_len(s)) {
476*4882a593Smuzhiyun void *p = phys_to_virt(sg_dma_address(s));
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun memcpy(&((u8 *)p)[request->actual],
479*4882a593Smuzhiyun descmiss_req->buf,
480*4882a593Smuzhiyun descmiss_req->actual);
481*4882a593Smuzhiyun request->actual = length;
482*4882a593Smuzhiyun } else {
483*4882a593Smuzhiyun request->status = -ENOMEM;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /**
489*4882a593Smuzhiyun * cdns3_wa2_descmiss_copy_data copy data from internal requests to
490*4882a593Smuzhiyun * request queued by class driver.
491*4882a593Smuzhiyun * @priv_ep: extended endpoint object
492*4882a593Smuzhiyun * @request: request object
493*4882a593Smuzhiyun */
cdns3_wa2_descmiss_copy_data(struct cdns3_endpoint * priv_ep,struct usb_request * request)494*4882a593Smuzhiyun static void cdns3_wa2_descmiss_copy_data(struct cdns3_endpoint *priv_ep,
495*4882a593Smuzhiyun struct usb_request *request)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct usb_request *descmiss_req;
498*4882a593Smuzhiyun struct cdns3_request *descmiss_priv_req;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun while (!list_empty(&priv_ep->wa2_descmiss_req_list)) {
501*4882a593Smuzhiyun int chunk_end;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun descmiss_priv_req =
504*4882a593Smuzhiyun cdns3_next_priv_request(&priv_ep->wa2_descmiss_req_list);
505*4882a593Smuzhiyun descmiss_req = &descmiss_priv_req->request;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* driver can't touch pending request */
508*4882a593Smuzhiyun if (descmiss_priv_req->flags & REQUEST_PENDING)
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun chunk_end = descmiss_priv_req->flags & REQUEST_INTERNAL_CH;
512*4882a593Smuzhiyun request->status = descmiss_req->status;
513*4882a593Smuzhiyun __cdns3_descmiss_copy_data(request, descmiss_req);
514*4882a593Smuzhiyun list_del_init(&descmiss_priv_req->list);
515*4882a593Smuzhiyun kfree(descmiss_req->buf);
516*4882a593Smuzhiyun cdns3_gadget_ep_free_request(&priv_ep->endpoint, descmiss_req);
517*4882a593Smuzhiyun --priv_ep->wa2_counter;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (!chunk_end)
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
cdns3_wa2_gadget_giveback(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req)524*4882a593Smuzhiyun static struct usb_request *cdns3_wa2_gadget_giveback(struct cdns3_device *priv_dev,
525*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep,
526*4882a593Smuzhiyun struct cdns3_request *priv_req)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN &&
529*4882a593Smuzhiyun priv_req->flags & REQUEST_INTERNAL) {
530*4882a593Smuzhiyun struct usb_request *req;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun req = cdns3_next_request(&priv_ep->deferred_req_list);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun priv_ep->descmis_req = NULL;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (!req)
537*4882a593Smuzhiyun return NULL;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* unmap the gadget request before copying data */
540*4882a593Smuzhiyun usb_gadget_unmap_request_by_dev(priv_dev->sysdev, req,
541*4882a593Smuzhiyun priv_ep->dir);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun cdns3_wa2_descmiss_copy_data(priv_ep, req);
544*4882a593Smuzhiyun if (!(priv_ep->flags & EP_QUIRK_END_TRANSFER) &&
545*4882a593Smuzhiyun req->length != req->actual) {
546*4882a593Smuzhiyun /* wait for next part of transfer */
547*4882a593Smuzhiyun /* re-map the gadget request buffer*/
548*4882a593Smuzhiyun usb_gadget_map_request_by_dev(priv_dev->sysdev, req,
549*4882a593Smuzhiyun usb_endpoint_dir_in(priv_ep->endpoint.desc));
550*4882a593Smuzhiyun return NULL;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (req->status == -EINPROGRESS)
554*4882a593Smuzhiyun req->status = 0;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun list_del_init(&req->list);
557*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
558*4882a593Smuzhiyun return req;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun return &priv_req->request;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
cdns3_wa2_gadget_ep_queue(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req)564*4882a593Smuzhiyun static int cdns3_wa2_gadget_ep_queue(struct cdns3_device *priv_dev,
565*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep,
566*4882a593Smuzhiyun struct cdns3_request *priv_req)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun int deferred = 0;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun * If transfer was queued before DESCMISS appear than we
572*4882a593Smuzhiyun * can disable handling of DESCMISS interrupt. Driver assumes that it
573*4882a593Smuzhiyun * can disable special treatment for this endpoint.
574*4882a593Smuzhiyun */
575*4882a593Smuzhiyun if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_DET) {
576*4882a593Smuzhiyun u32 reg;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun cdns3_select_ep(priv_dev, priv_ep->num | priv_ep->dir);
579*4882a593Smuzhiyun priv_ep->flags &= ~EP_QUIRK_EXTRA_BUF_DET;
580*4882a593Smuzhiyun reg = readl(&priv_dev->regs->ep_sts_en);
581*4882a593Smuzhiyun reg &= ~EP_STS_EN_DESCMISEN;
582*4882a593Smuzhiyun trace_cdns3_wa2(priv_ep, "workaround disabled\n");
583*4882a593Smuzhiyun writel(reg, &priv_dev->regs->ep_sts_en);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN) {
587*4882a593Smuzhiyun u8 pending_empty = list_empty(&priv_ep->pending_req_list);
588*4882a593Smuzhiyun u8 descmiss_empty = list_empty(&priv_ep->wa2_descmiss_req_list);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /*
591*4882a593Smuzhiyun * DESCMISS transfer has been finished, so data will be
592*4882a593Smuzhiyun * directly copied from internal allocated usb_request
593*4882a593Smuzhiyun * objects.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun if (pending_empty && !descmiss_empty &&
596*4882a593Smuzhiyun !(priv_req->flags & REQUEST_INTERNAL)) {
597*4882a593Smuzhiyun cdns3_wa2_descmiss_copy_data(priv_ep,
598*4882a593Smuzhiyun &priv_req->request);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun trace_cdns3_wa2(priv_ep, "get internal stored data");
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun list_add_tail(&priv_req->request.list,
603*4882a593Smuzhiyun &priv_ep->pending_req_list);
604*4882a593Smuzhiyun cdns3_gadget_giveback(priv_ep, priv_req,
605*4882a593Smuzhiyun priv_req->request.status);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun * Intentionally driver returns positive value as
609*4882a593Smuzhiyun * correct value. It informs that transfer has
610*4882a593Smuzhiyun * been finished.
611*4882a593Smuzhiyun */
612*4882a593Smuzhiyun return EINPROGRESS;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun * Driver will wait for completion DESCMISS transfer,
617*4882a593Smuzhiyun * before starts new, not DESCMISS transfer.
618*4882a593Smuzhiyun */
619*4882a593Smuzhiyun if (!pending_empty && !descmiss_empty) {
620*4882a593Smuzhiyun trace_cdns3_wa2(priv_ep, "wait for pending transfer\n");
621*4882a593Smuzhiyun deferred = 1;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (priv_req->flags & REQUEST_INTERNAL)
625*4882a593Smuzhiyun list_add_tail(&priv_req->list,
626*4882a593Smuzhiyun &priv_ep->wa2_descmiss_req_list);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return deferred;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
cdns3_wa2_remove_old_request(struct cdns3_endpoint * priv_ep)632*4882a593Smuzhiyun static void cdns3_wa2_remove_old_request(struct cdns3_endpoint *priv_ep)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun struct cdns3_request *priv_req;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun while (!list_empty(&priv_ep->wa2_descmiss_req_list)) {
637*4882a593Smuzhiyun u8 chain;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun priv_req = cdns3_next_priv_request(&priv_ep->wa2_descmiss_req_list);
640*4882a593Smuzhiyun chain = !!(priv_req->flags & REQUEST_INTERNAL_CH);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun trace_cdns3_wa2(priv_ep, "removes eldest request");
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun kfree(priv_req->request.buf);
645*4882a593Smuzhiyun list_del_init(&priv_req->list);
646*4882a593Smuzhiyun cdns3_gadget_ep_free_request(&priv_ep->endpoint,
647*4882a593Smuzhiyun &priv_req->request);
648*4882a593Smuzhiyun --priv_ep->wa2_counter;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (!chain)
651*4882a593Smuzhiyun break;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /**
656*4882a593Smuzhiyun * cdns3_wa2_descmissing_packet - handles descriptor missing event.
657*4882a593Smuzhiyun * @priv_ep: extended gadget object
658*4882a593Smuzhiyun *
659*4882a593Smuzhiyun * This function is used only for WA2. For more information see Work around 2
660*4882a593Smuzhiyun * description.
661*4882a593Smuzhiyun */
cdns3_wa2_descmissing_packet(struct cdns3_endpoint * priv_ep)662*4882a593Smuzhiyun static void cdns3_wa2_descmissing_packet(struct cdns3_endpoint *priv_ep)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun struct cdns3_request *priv_req;
665*4882a593Smuzhiyun struct usb_request *request;
666*4882a593Smuzhiyun u8 pending_empty = list_empty(&priv_ep->pending_req_list);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* check for pending transfer */
669*4882a593Smuzhiyun if (!pending_empty) {
670*4882a593Smuzhiyun trace_cdns3_wa2(priv_ep, "Ignoring Descriptor missing IRQ\n");
671*4882a593Smuzhiyun return;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_DET) {
675*4882a593Smuzhiyun priv_ep->flags &= ~EP_QUIRK_EXTRA_BUF_DET;
676*4882a593Smuzhiyun priv_ep->flags |= EP_QUIRK_EXTRA_BUF_EN;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun trace_cdns3_wa2(priv_ep, "Description Missing detected\n");
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (priv_ep->wa2_counter >= CDNS3_WA2_NUM_BUFFERS) {
682*4882a593Smuzhiyun trace_cdns3_wa2(priv_ep, "WA2 overflow\n");
683*4882a593Smuzhiyun cdns3_wa2_remove_old_request(priv_ep);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun request = cdns3_gadget_ep_alloc_request(&priv_ep->endpoint,
687*4882a593Smuzhiyun GFP_ATOMIC);
688*4882a593Smuzhiyun if (!request)
689*4882a593Smuzhiyun goto err;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
692*4882a593Smuzhiyun priv_req->flags |= REQUEST_INTERNAL;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* if this field is still assigned it indicate that transfer related
695*4882a593Smuzhiyun * with this request has not been finished yet. Driver in this
696*4882a593Smuzhiyun * case simply allocate next request and assign flag REQUEST_INTERNAL_CH
697*4882a593Smuzhiyun * flag to previous one. It will indicate that current request is
698*4882a593Smuzhiyun * part of the previous one.
699*4882a593Smuzhiyun */
700*4882a593Smuzhiyun if (priv_ep->descmis_req)
701*4882a593Smuzhiyun priv_ep->descmis_req->flags |= REQUEST_INTERNAL_CH;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun priv_req->request.buf = kzalloc(CDNS3_DESCMIS_BUF_SIZE,
704*4882a593Smuzhiyun GFP_ATOMIC);
705*4882a593Smuzhiyun priv_ep->wa2_counter++;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (!priv_req->request.buf) {
708*4882a593Smuzhiyun cdns3_gadget_ep_free_request(&priv_ep->endpoint, request);
709*4882a593Smuzhiyun goto err;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun priv_req->request.length = CDNS3_DESCMIS_BUF_SIZE;
713*4882a593Smuzhiyun priv_ep->descmis_req = priv_req;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun __cdns3_gadget_ep_queue(&priv_ep->endpoint,
716*4882a593Smuzhiyun &priv_ep->descmis_req->request,
717*4882a593Smuzhiyun GFP_ATOMIC);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun err:
722*4882a593Smuzhiyun dev_err(priv_ep->cdns3_dev->dev,
723*4882a593Smuzhiyun "Failed: No sufficient memory for DESCMIS\n");
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
cdns3_wa2_reset_tdl(struct cdns3_device * priv_dev)726*4882a593Smuzhiyun static void cdns3_wa2_reset_tdl(struct cdns3_device *priv_dev)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun u16 tdl = EP_CMD_TDL_GET(readl(&priv_dev->regs->ep_cmd));
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (tdl) {
731*4882a593Smuzhiyun u16 reset_val = EP_CMD_TDL_MAX + 1 - tdl;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun writel(EP_CMD_TDL_SET(reset_val) | EP_CMD_STDL,
734*4882a593Smuzhiyun &priv_dev->regs->ep_cmd);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
cdns3_wa2_check_outq_status(struct cdns3_device * priv_dev)738*4882a593Smuzhiyun static void cdns3_wa2_check_outq_status(struct cdns3_device *priv_dev)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun u32 ep_sts_reg;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* select EP0-out */
743*4882a593Smuzhiyun cdns3_select_ep(priv_dev, 0);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun ep_sts_reg = readl(&priv_dev->regs->ep_sts);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (EP_STS_OUTQ_VAL(ep_sts_reg)) {
748*4882a593Smuzhiyun u32 outq_ep_num = EP_STS_OUTQ_NO(ep_sts_reg);
749*4882a593Smuzhiyun struct cdns3_endpoint *outq_ep = priv_dev->eps[outq_ep_num];
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if ((outq_ep->flags & EP_ENABLED) && !(outq_ep->use_streams) &&
752*4882a593Smuzhiyun outq_ep->type != USB_ENDPOINT_XFER_ISOC && outq_ep_num) {
753*4882a593Smuzhiyun u8 pending_empty = list_empty(&outq_ep->pending_req_list);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if ((outq_ep->flags & EP_QUIRK_EXTRA_BUF_DET) ||
756*4882a593Smuzhiyun (outq_ep->flags & EP_QUIRK_EXTRA_BUF_EN) ||
757*4882a593Smuzhiyun !pending_empty) {
758*4882a593Smuzhiyun } else {
759*4882a593Smuzhiyun u32 ep_sts_en_reg;
760*4882a593Smuzhiyun u32 ep_cmd_reg;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun cdns3_select_ep(priv_dev, outq_ep->num |
763*4882a593Smuzhiyun outq_ep->dir);
764*4882a593Smuzhiyun ep_sts_en_reg = readl(&priv_dev->regs->ep_sts_en);
765*4882a593Smuzhiyun ep_cmd_reg = readl(&priv_dev->regs->ep_cmd);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun outq_ep->flags |= EP_TDLCHK_EN;
768*4882a593Smuzhiyun cdns3_set_register_bit(&priv_dev->regs->ep_cfg,
769*4882a593Smuzhiyun EP_CFG_TDL_CHK);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun cdns3_wa2_enable_detection(priv_dev, outq_ep,
772*4882a593Smuzhiyun ep_sts_en_reg);
773*4882a593Smuzhiyun writel(ep_sts_en_reg,
774*4882a593Smuzhiyun &priv_dev->regs->ep_sts_en);
775*4882a593Smuzhiyun /* reset tdl value to zero */
776*4882a593Smuzhiyun cdns3_wa2_reset_tdl(priv_dev);
777*4882a593Smuzhiyun /*
778*4882a593Smuzhiyun * Memory barrier - Reset tdl before ringing the
779*4882a593Smuzhiyun * doorbell.
780*4882a593Smuzhiyun */
781*4882a593Smuzhiyun wmb();
782*4882a593Smuzhiyun if (EP_CMD_DRDY & ep_cmd_reg) {
783*4882a593Smuzhiyun trace_cdns3_wa2(outq_ep, "Enabling WA2 skipping doorbell\n");
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun } else {
786*4882a593Smuzhiyun trace_cdns3_wa2(outq_ep, "Enabling WA2 ringing doorbell\n");
787*4882a593Smuzhiyun /*
788*4882a593Smuzhiyun * ring doorbell to generate DESCMIS irq
789*4882a593Smuzhiyun */
790*4882a593Smuzhiyun writel(EP_CMD_DRDY,
791*4882a593Smuzhiyun &priv_dev->regs->ep_cmd);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /**
799*4882a593Smuzhiyun * cdns3_gadget_giveback - call struct usb_request's ->complete callback
800*4882a593Smuzhiyun * @priv_ep: The endpoint to whom the request belongs to
801*4882a593Smuzhiyun * @priv_req: The request we're giving back
802*4882a593Smuzhiyun * @status: completion code for the request
803*4882a593Smuzhiyun *
804*4882a593Smuzhiyun * Must be called with controller's lock held and interrupts disabled. This
805*4882a593Smuzhiyun * function will unmap @req and call its ->complete() callback to notify upper
806*4882a593Smuzhiyun * layers that it has completed.
807*4882a593Smuzhiyun */
cdns3_gadget_giveback(struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req,int status)808*4882a593Smuzhiyun void cdns3_gadget_giveback(struct cdns3_endpoint *priv_ep,
809*4882a593Smuzhiyun struct cdns3_request *priv_req,
810*4882a593Smuzhiyun int status)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
813*4882a593Smuzhiyun struct usb_request *request = &priv_req->request;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun list_del_init(&request->list);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (request->status == -EINPROGRESS)
818*4882a593Smuzhiyun request->status = status;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun usb_gadget_unmap_request_by_dev(priv_dev->sysdev, request,
821*4882a593Smuzhiyun priv_ep->dir);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if ((priv_req->flags & REQUEST_UNALIGNED) &&
824*4882a593Smuzhiyun priv_ep->dir == USB_DIR_OUT && !request->status)
825*4882a593Smuzhiyun memcpy(request->buf, priv_req->aligned_buf->buf,
826*4882a593Smuzhiyun request->length);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun priv_req->flags &= ~(REQUEST_PENDING | REQUEST_UNALIGNED);
829*4882a593Smuzhiyun /* All TRBs have finished, clear the counter */
830*4882a593Smuzhiyun priv_req->finished_trb = 0;
831*4882a593Smuzhiyun trace_cdns3_gadget_giveback(priv_req);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V2) {
834*4882a593Smuzhiyun request = cdns3_wa2_gadget_giveback(priv_dev, priv_ep,
835*4882a593Smuzhiyun priv_req);
836*4882a593Smuzhiyun if (!request)
837*4882a593Smuzhiyun return;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (request->complete) {
841*4882a593Smuzhiyun spin_unlock(&priv_dev->lock);
842*4882a593Smuzhiyun usb_gadget_giveback_request(&priv_ep->endpoint,
843*4882a593Smuzhiyun request);
844*4882a593Smuzhiyun spin_lock(&priv_dev->lock);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (request->buf == priv_dev->zlp_buf)
848*4882a593Smuzhiyun cdns3_gadget_ep_free_request(&priv_ep->endpoint, request);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
cdns3_wa1_restore_cycle_bit(struct cdns3_endpoint * priv_ep)851*4882a593Smuzhiyun static void cdns3_wa1_restore_cycle_bit(struct cdns3_endpoint *priv_ep)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun /* Work around for stale data address in TRB*/
854*4882a593Smuzhiyun if (priv_ep->wa1_set) {
855*4882a593Smuzhiyun trace_cdns3_wa1(priv_ep, "restore cycle bit");
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun priv_ep->wa1_set = 0;
858*4882a593Smuzhiyun priv_ep->wa1_trb_index = 0xFFFF;
859*4882a593Smuzhiyun if (priv_ep->wa1_cycle_bit) {
860*4882a593Smuzhiyun priv_ep->wa1_trb->control =
861*4882a593Smuzhiyun priv_ep->wa1_trb->control | cpu_to_le32(0x1);
862*4882a593Smuzhiyun } else {
863*4882a593Smuzhiyun priv_ep->wa1_trb->control =
864*4882a593Smuzhiyun priv_ep->wa1_trb->control & cpu_to_le32(~0x1);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
cdns3_free_aligned_request_buf(struct work_struct * work)869*4882a593Smuzhiyun static void cdns3_free_aligned_request_buf(struct work_struct *work)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct cdns3_device *priv_dev = container_of(work, struct cdns3_device,
872*4882a593Smuzhiyun aligned_buf_wq);
873*4882a593Smuzhiyun struct cdns3_aligned_buf *buf, *tmp;
874*4882a593Smuzhiyun unsigned long flags;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun list_for_each_entry_safe(buf, tmp, &priv_dev->aligned_buf_list, list) {
879*4882a593Smuzhiyun if (!buf->in_use) {
880*4882a593Smuzhiyun list_del(&buf->list);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /*
883*4882a593Smuzhiyun * Re-enable interrupts to free DMA capable memory.
884*4882a593Smuzhiyun * Driver can't free this memory with disabled
885*4882a593Smuzhiyun * interrupts.
886*4882a593Smuzhiyun */
887*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
888*4882a593Smuzhiyun dma_free_coherent(priv_dev->sysdev, buf->size,
889*4882a593Smuzhiyun buf->buf, buf->dma);
890*4882a593Smuzhiyun kfree(buf);
891*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
cdns3_prepare_aligned_request_buf(struct cdns3_request * priv_req)898*4882a593Smuzhiyun static int cdns3_prepare_aligned_request_buf(struct cdns3_request *priv_req)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep = priv_req->priv_ep;
901*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
902*4882a593Smuzhiyun struct cdns3_aligned_buf *buf;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* check if buffer is aligned to 8. */
905*4882a593Smuzhiyun if (!((uintptr_t)priv_req->request.buf & 0x7))
906*4882a593Smuzhiyun return 0;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun buf = priv_req->aligned_buf;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (!buf || priv_req->request.length > buf->size) {
911*4882a593Smuzhiyun buf = kzalloc(sizeof(*buf), GFP_ATOMIC);
912*4882a593Smuzhiyun if (!buf)
913*4882a593Smuzhiyun return -ENOMEM;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun buf->size = priv_req->request.length;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun buf->buf = dma_alloc_coherent(priv_dev->sysdev,
918*4882a593Smuzhiyun buf->size,
919*4882a593Smuzhiyun &buf->dma,
920*4882a593Smuzhiyun GFP_ATOMIC);
921*4882a593Smuzhiyun if (!buf->buf) {
922*4882a593Smuzhiyun kfree(buf);
923*4882a593Smuzhiyun return -ENOMEM;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun if (priv_req->aligned_buf) {
927*4882a593Smuzhiyun trace_cdns3_free_aligned_request(priv_req);
928*4882a593Smuzhiyun priv_req->aligned_buf->in_use = 0;
929*4882a593Smuzhiyun queue_work(system_freezable_wq,
930*4882a593Smuzhiyun &priv_dev->aligned_buf_wq);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun buf->in_use = 1;
934*4882a593Smuzhiyun priv_req->aligned_buf = buf;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun list_add_tail(&buf->list,
937*4882a593Smuzhiyun &priv_dev->aligned_buf_list);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (priv_ep->dir == USB_DIR_IN) {
941*4882a593Smuzhiyun memcpy(buf->buf, priv_req->request.buf,
942*4882a593Smuzhiyun priv_req->request.length);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun priv_req->flags |= REQUEST_UNALIGNED;
946*4882a593Smuzhiyun trace_cdns3_prepare_aligned_request(priv_req);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun return 0;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
cdns3_wa1_update_guard(struct cdns3_endpoint * priv_ep,struct cdns3_trb * trb)951*4882a593Smuzhiyun static int cdns3_wa1_update_guard(struct cdns3_endpoint *priv_ep,
952*4882a593Smuzhiyun struct cdns3_trb *trb)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (!priv_ep->wa1_set) {
957*4882a593Smuzhiyun u32 doorbell;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (doorbell) {
962*4882a593Smuzhiyun priv_ep->wa1_cycle_bit = priv_ep->pcs ? TRB_CYCLE : 0;
963*4882a593Smuzhiyun priv_ep->wa1_set = 1;
964*4882a593Smuzhiyun priv_ep->wa1_trb = trb;
965*4882a593Smuzhiyun priv_ep->wa1_trb_index = priv_ep->enqueue;
966*4882a593Smuzhiyun trace_cdns3_wa1(priv_ep, "set guard");
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun return 1;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
cdns3_wa1_tray_restore_cycle_bit(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)973*4882a593Smuzhiyun static void cdns3_wa1_tray_restore_cycle_bit(struct cdns3_device *priv_dev,
974*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun int dma_index;
977*4882a593Smuzhiyun u32 doorbell;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
980*4882a593Smuzhiyun dma_index = cdns3_get_dma_pos(priv_dev, priv_ep);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun if (!doorbell || dma_index != priv_ep->wa1_trb_index)
983*4882a593Smuzhiyun cdns3_wa1_restore_cycle_bit(priv_ep);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
cdns3_ep_run_stream_transfer(struct cdns3_endpoint * priv_ep,struct usb_request * request)986*4882a593Smuzhiyun static int cdns3_ep_run_stream_transfer(struct cdns3_endpoint *priv_ep,
987*4882a593Smuzhiyun struct usb_request *request)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
990*4882a593Smuzhiyun struct cdns3_request *priv_req;
991*4882a593Smuzhiyun struct cdns3_trb *trb;
992*4882a593Smuzhiyun dma_addr_t trb_dma;
993*4882a593Smuzhiyun int address;
994*4882a593Smuzhiyun u32 control;
995*4882a593Smuzhiyun u32 length;
996*4882a593Smuzhiyun u32 tdl;
997*4882a593Smuzhiyun unsigned int sg_idx = priv_ep->stream_sg_idx;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
1000*4882a593Smuzhiyun address = priv_ep->endpoint.desc->bEndpointAddress;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun priv_ep->flags |= EP_PENDING_REQUEST;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* must allocate buffer aligned to 8 */
1005*4882a593Smuzhiyun if (priv_req->flags & REQUEST_UNALIGNED)
1006*4882a593Smuzhiyun trb_dma = priv_req->aligned_buf->dma;
1007*4882a593Smuzhiyun else
1008*4882a593Smuzhiyun trb_dma = request->dma;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* For stream capable endpoints driver use only single TD. */
1011*4882a593Smuzhiyun trb = priv_ep->trb_pool + priv_ep->enqueue;
1012*4882a593Smuzhiyun priv_req->start_trb = priv_ep->enqueue;
1013*4882a593Smuzhiyun priv_req->end_trb = priv_req->start_trb;
1014*4882a593Smuzhiyun priv_req->trb = trb;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun cdns3_select_ep(priv_ep->cdns3_dev, address);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun control = TRB_TYPE(TRB_NORMAL) | TRB_CYCLE |
1019*4882a593Smuzhiyun TRB_STREAM_ID(priv_req->request.stream_id) | TRB_ISP;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (!request->num_sgs) {
1022*4882a593Smuzhiyun trb->buffer = cpu_to_le32(TRB_BUFFER(trb_dma));
1023*4882a593Smuzhiyun length = request->length;
1024*4882a593Smuzhiyun } else {
1025*4882a593Smuzhiyun trb->buffer = cpu_to_le32(TRB_BUFFER(request->sg[sg_idx].dma_address));
1026*4882a593Smuzhiyun length = request->sg[sg_idx].length;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun tdl = DIV_ROUND_UP(length, priv_ep->endpoint.maxpacket);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun trb->length = cpu_to_le32(TRB_BURST_LEN(16) | TRB_LEN(length));
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /*
1034*4882a593Smuzhiyun * For DEV_VER_V2 controller version we have enabled
1035*4882a593Smuzhiyun * USB_CONF2_EN_TDL_TRB in DMULT configuration.
1036*4882a593Smuzhiyun * This enables TDL calculation based on TRB, hence setting TDL in TRB.
1037*4882a593Smuzhiyun */
1038*4882a593Smuzhiyun if (priv_dev->dev_ver >= DEV_VER_V2) {
1039*4882a593Smuzhiyun if (priv_dev->gadget.speed == USB_SPEED_SUPER)
1040*4882a593Smuzhiyun trb->length |= cpu_to_le32(TRB_TDL_SS_SIZE(tdl));
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun priv_req->flags |= REQUEST_PENDING;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun trb->control = cpu_to_le32(control);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun trace_cdns3_prepare_trb(priv_ep, priv_req->trb);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun * Memory barrier - Cycle Bit must be set before trb->length and
1050*4882a593Smuzhiyun * trb->buffer fields.
1051*4882a593Smuzhiyun */
1052*4882a593Smuzhiyun wmb();
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* always first element */
1055*4882a593Smuzhiyun writel(EP_TRADDR_TRADDR(priv_ep->trb_pool_dma),
1056*4882a593Smuzhiyun &priv_dev->regs->ep_traddr);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (!(priv_ep->flags & EP_STALLED)) {
1059*4882a593Smuzhiyun trace_cdns3_ring(priv_ep);
1060*4882a593Smuzhiyun /*clearing TRBERR and EP_STS_DESCMIS before seting DRDY*/
1061*4882a593Smuzhiyun writel(EP_STS_TRBERR | EP_STS_DESCMIS, &priv_dev->regs->ep_sts);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun priv_ep->prime_flag = false;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /*
1066*4882a593Smuzhiyun * Controller version DEV_VER_V2 tdl calculation
1067*4882a593Smuzhiyun * is based on TRB
1068*4882a593Smuzhiyun */
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V2)
1071*4882a593Smuzhiyun writel(EP_CMD_TDL_SET(tdl) | EP_CMD_STDL,
1072*4882a593Smuzhiyun &priv_dev->regs->ep_cmd);
1073*4882a593Smuzhiyun else if (priv_dev->dev_ver > DEV_VER_V2)
1074*4882a593Smuzhiyun writel(tdl, &priv_dev->regs->ep_tdl);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun priv_ep->last_stream_id = priv_req->request.stream_id;
1077*4882a593Smuzhiyun writel(EP_CMD_DRDY, &priv_dev->regs->ep_cmd);
1078*4882a593Smuzhiyun writel(EP_CMD_ERDY_SID(priv_req->request.stream_id) |
1079*4882a593Smuzhiyun EP_CMD_ERDY, &priv_dev->regs->ep_cmd);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun trace_cdns3_doorbell_epx(priv_ep->name,
1082*4882a593Smuzhiyun readl(&priv_dev->regs->ep_traddr));
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* WORKAROUND for transition to L0 */
1086*4882a593Smuzhiyun __cdns3_gadget_wakeup(priv_dev);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun return 0;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
cdns3_rearm_drdy_if_needed(struct cdns3_endpoint * priv_ep)1091*4882a593Smuzhiyun static void cdns3_rearm_drdy_if_needed(struct cdns3_endpoint *priv_ep)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V3)
1096*4882a593Smuzhiyun return;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (readl(&priv_dev->regs->ep_sts) & EP_STS_TRBERR) {
1099*4882a593Smuzhiyun writel(EP_STS_TRBERR, &priv_dev->regs->ep_sts);
1100*4882a593Smuzhiyun writel(EP_CMD_DRDY, &priv_dev->regs->ep_cmd);
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun /**
1105*4882a593Smuzhiyun * cdns3_ep_run_transfer - start transfer on no-default endpoint hardware
1106*4882a593Smuzhiyun * @priv_ep: endpoint object
1107*4882a593Smuzhiyun * @request: request object
1108*4882a593Smuzhiyun *
1109*4882a593Smuzhiyun * Returns zero on success or negative value on failure
1110*4882a593Smuzhiyun */
cdns3_ep_run_transfer(struct cdns3_endpoint * priv_ep,struct usb_request * request)1111*4882a593Smuzhiyun static int cdns3_ep_run_transfer(struct cdns3_endpoint *priv_ep,
1112*4882a593Smuzhiyun struct usb_request *request)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1115*4882a593Smuzhiyun struct cdns3_request *priv_req;
1116*4882a593Smuzhiyun struct cdns3_trb *trb;
1117*4882a593Smuzhiyun struct cdns3_trb *link_trb = NULL;
1118*4882a593Smuzhiyun dma_addr_t trb_dma;
1119*4882a593Smuzhiyun u32 togle_pcs = 1;
1120*4882a593Smuzhiyun int sg_iter = 0;
1121*4882a593Smuzhiyun int num_trb;
1122*4882a593Smuzhiyun int address;
1123*4882a593Smuzhiyun u32 control;
1124*4882a593Smuzhiyun int pcs;
1125*4882a593Smuzhiyun u16 total_tdl = 0;
1126*4882a593Smuzhiyun struct scatterlist *s = NULL;
1127*4882a593Smuzhiyun bool sg_supported = !!(request->num_mapped_sgs);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC)
1130*4882a593Smuzhiyun num_trb = priv_ep->interval;
1131*4882a593Smuzhiyun else
1132*4882a593Smuzhiyun num_trb = sg_supported ? request->num_mapped_sgs : 1;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (num_trb > priv_ep->free_trbs) {
1135*4882a593Smuzhiyun priv_ep->flags |= EP_RING_FULL;
1136*4882a593Smuzhiyun return -ENOBUFS;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
1140*4882a593Smuzhiyun address = priv_ep->endpoint.desc->bEndpointAddress;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun priv_ep->flags |= EP_PENDING_REQUEST;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* must allocate buffer aligned to 8 */
1145*4882a593Smuzhiyun if (priv_req->flags & REQUEST_UNALIGNED)
1146*4882a593Smuzhiyun trb_dma = priv_req->aligned_buf->dma;
1147*4882a593Smuzhiyun else
1148*4882a593Smuzhiyun trb_dma = request->dma;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun trb = priv_ep->trb_pool + priv_ep->enqueue;
1151*4882a593Smuzhiyun priv_req->start_trb = priv_ep->enqueue;
1152*4882a593Smuzhiyun priv_req->trb = trb;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun cdns3_select_ep(priv_ep->cdns3_dev, address);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* prepare ring */
1157*4882a593Smuzhiyun if ((priv_ep->enqueue + num_trb) >= (priv_ep->num_trbs - 1)) {
1158*4882a593Smuzhiyun int doorbell, dma_index;
1159*4882a593Smuzhiyun u32 ch_bit = 0;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
1162*4882a593Smuzhiyun dma_index = cdns3_get_dma_pos(priv_dev, priv_ep);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* Driver can't update LINK TRB if it is current processed. */
1165*4882a593Smuzhiyun if (doorbell && dma_index == priv_ep->num_trbs - 1) {
1166*4882a593Smuzhiyun priv_ep->flags |= EP_DEFERRED_DRDY;
1167*4882a593Smuzhiyun return -ENOBUFS;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /*updating C bt in Link TRB before starting DMA*/
1171*4882a593Smuzhiyun link_trb = priv_ep->trb_pool + (priv_ep->num_trbs - 1);
1172*4882a593Smuzhiyun /*
1173*4882a593Smuzhiyun * For TRs size equal 2 enabling TRB_CHAIN for epXin causes
1174*4882a593Smuzhiyun * that DMA stuck at the LINK TRB.
1175*4882a593Smuzhiyun * On the other hand, removing TRB_CHAIN for longer TRs for
1176*4882a593Smuzhiyun * epXout cause that DMA stuck after handling LINK TRB.
1177*4882a593Smuzhiyun * To eliminate this strange behavioral driver set TRB_CHAIN
1178*4882a593Smuzhiyun * bit only for TR size > 2.
1179*4882a593Smuzhiyun */
1180*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC ||
1181*4882a593Smuzhiyun TRBS_PER_SEGMENT > 2)
1182*4882a593Smuzhiyun ch_bit = TRB_CHAIN;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun link_trb->control = cpu_to_le32(((priv_ep->pcs) ? TRB_CYCLE : 0) |
1185*4882a593Smuzhiyun TRB_TYPE(TRB_LINK) | TRB_TOGGLE | ch_bit);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun if (priv_dev->dev_ver <= DEV_VER_V2)
1189*4882a593Smuzhiyun togle_pcs = cdns3_wa1_update_guard(priv_ep, trb);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (sg_supported)
1192*4882a593Smuzhiyun s = request->sg;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /* set incorrect Cycle Bit for first trb*/
1195*4882a593Smuzhiyun control = priv_ep->pcs ? 0 : TRB_CYCLE;
1196*4882a593Smuzhiyun trb->length = 0;
1197*4882a593Smuzhiyun if (priv_dev->dev_ver >= DEV_VER_V2) {
1198*4882a593Smuzhiyun u16 td_size;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun td_size = DIV_ROUND_UP(request->length,
1201*4882a593Smuzhiyun priv_ep->endpoint.maxpacket);
1202*4882a593Smuzhiyun if (priv_dev->gadget.speed == USB_SPEED_SUPER)
1203*4882a593Smuzhiyun trb->length = TRB_TDL_SS_SIZE(td_size);
1204*4882a593Smuzhiyun else
1205*4882a593Smuzhiyun control |= TRB_TDL_HS_SIZE(td_size);
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun do {
1209*4882a593Smuzhiyun u32 length;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun /* fill TRB */
1212*4882a593Smuzhiyun control |= TRB_TYPE(TRB_NORMAL);
1213*4882a593Smuzhiyun if (sg_supported) {
1214*4882a593Smuzhiyun trb->buffer = cpu_to_le32(TRB_BUFFER(sg_dma_address(s)));
1215*4882a593Smuzhiyun length = sg_dma_len(s);
1216*4882a593Smuzhiyun } else {
1217*4882a593Smuzhiyun trb->buffer = cpu_to_le32(TRB_BUFFER(trb_dma));
1218*4882a593Smuzhiyun length = request->length;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun if (priv_ep->flags & EP_TDLCHK_EN)
1222*4882a593Smuzhiyun total_tdl += DIV_ROUND_UP(length,
1223*4882a593Smuzhiyun priv_ep->endpoint.maxpacket);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun trb->length |= cpu_to_le32(TRB_BURST_LEN(priv_ep->trb_burst_size) |
1226*4882a593Smuzhiyun TRB_LEN(length));
1227*4882a593Smuzhiyun pcs = priv_ep->pcs ? TRB_CYCLE : 0;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun /*
1230*4882a593Smuzhiyun * first trb should be prepared as last to avoid processing
1231*4882a593Smuzhiyun * transfer to early
1232*4882a593Smuzhiyun */
1233*4882a593Smuzhiyun if (sg_iter != 0)
1234*4882a593Smuzhiyun control |= pcs;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC && !priv_ep->dir) {
1237*4882a593Smuzhiyun control |= TRB_IOC | TRB_ISP;
1238*4882a593Smuzhiyun } else {
1239*4882a593Smuzhiyun /* for last element in TD or in SG list */
1240*4882a593Smuzhiyun if (sg_iter == (num_trb - 1) && sg_iter != 0)
1241*4882a593Smuzhiyun control |= pcs | TRB_IOC | TRB_ISP;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun if (sg_iter)
1245*4882a593Smuzhiyun trb->control = cpu_to_le32(control);
1246*4882a593Smuzhiyun else
1247*4882a593Smuzhiyun priv_req->trb->control = cpu_to_le32(control);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if (sg_supported) {
1250*4882a593Smuzhiyun trb->control |= TRB_ISP;
1251*4882a593Smuzhiyun /* Don't set chain bit for last TRB */
1252*4882a593Smuzhiyun if (sg_iter < num_trb - 1)
1253*4882a593Smuzhiyun trb->control |= TRB_CHAIN;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun s = sg_next(s);
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun control = 0;
1259*4882a593Smuzhiyun ++sg_iter;
1260*4882a593Smuzhiyun priv_req->end_trb = priv_ep->enqueue;
1261*4882a593Smuzhiyun cdns3_ep_inc_enq(priv_ep);
1262*4882a593Smuzhiyun trb = priv_ep->trb_pool + priv_ep->enqueue;
1263*4882a593Smuzhiyun trb->length = 0;
1264*4882a593Smuzhiyun } while (sg_iter < num_trb);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun trb = priv_req->trb;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun priv_req->flags |= REQUEST_PENDING;
1269*4882a593Smuzhiyun priv_req->num_of_trb = num_trb;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (sg_iter == 1)
1272*4882a593Smuzhiyun trb->control |= cpu_to_le32(TRB_IOC | TRB_ISP);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V2 &&
1275*4882a593Smuzhiyun (priv_ep->flags & EP_TDLCHK_EN)) {
1276*4882a593Smuzhiyun u16 tdl = total_tdl;
1277*4882a593Smuzhiyun u16 old_tdl = EP_CMD_TDL_GET(readl(&priv_dev->regs->ep_cmd));
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (tdl > EP_CMD_TDL_MAX) {
1280*4882a593Smuzhiyun tdl = EP_CMD_TDL_MAX;
1281*4882a593Smuzhiyun priv_ep->pending_tdl = total_tdl - EP_CMD_TDL_MAX;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun if (old_tdl < tdl) {
1285*4882a593Smuzhiyun tdl -= old_tdl;
1286*4882a593Smuzhiyun writel(EP_CMD_TDL_SET(tdl) | EP_CMD_STDL,
1287*4882a593Smuzhiyun &priv_dev->regs->ep_cmd);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /*
1292*4882a593Smuzhiyun * Memory barrier - cycle bit must be set before other filds in trb.
1293*4882a593Smuzhiyun */
1294*4882a593Smuzhiyun wmb();
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* give the TD to the consumer*/
1297*4882a593Smuzhiyun if (togle_pcs)
1298*4882a593Smuzhiyun trb->control = trb->control ^ cpu_to_le32(1);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun if (priv_dev->dev_ver <= DEV_VER_V2)
1301*4882a593Smuzhiyun cdns3_wa1_tray_restore_cycle_bit(priv_dev, priv_ep);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun if (num_trb > 1) {
1304*4882a593Smuzhiyun int i = 0;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun while (i < num_trb) {
1307*4882a593Smuzhiyun trace_cdns3_prepare_trb(priv_ep, trb + i);
1308*4882a593Smuzhiyun if (trb + i == link_trb) {
1309*4882a593Smuzhiyun trb = priv_ep->trb_pool;
1310*4882a593Smuzhiyun num_trb = num_trb - i;
1311*4882a593Smuzhiyun i = 0;
1312*4882a593Smuzhiyun } else {
1313*4882a593Smuzhiyun i++;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun } else {
1317*4882a593Smuzhiyun trace_cdns3_prepare_trb(priv_ep, priv_req->trb);
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /*
1321*4882a593Smuzhiyun * Memory barrier - Cycle Bit must be set before trb->length and
1322*4882a593Smuzhiyun * trb->buffer fields.
1323*4882a593Smuzhiyun */
1324*4882a593Smuzhiyun wmb();
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /*
1327*4882a593Smuzhiyun * For DMULT mode we can set address to transfer ring only once after
1328*4882a593Smuzhiyun * enabling endpoint.
1329*4882a593Smuzhiyun */
1330*4882a593Smuzhiyun if (priv_ep->flags & EP_UPDATE_EP_TRBADDR) {
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun * Until SW is not ready to handle the OUT transfer the ISO OUT
1333*4882a593Smuzhiyun * Endpoint should be disabled (EP_CFG.ENABLE = 0).
1334*4882a593Smuzhiyun * EP_CFG_ENABLE must be set before updating ep_traddr.
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC && !priv_ep->dir &&
1337*4882a593Smuzhiyun !(priv_ep->flags & EP_QUIRK_ISO_OUT_EN)) {
1338*4882a593Smuzhiyun priv_ep->flags |= EP_QUIRK_ISO_OUT_EN;
1339*4882a593Smuzhiyun cdns3_set_register_bit(&priv_dev->regs->ep_cfg,
1340*4882a593Smuzhiyun EP_CFG_ENABLE);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun writel(EP_TRADDR_TRADDR(priv_ep->trb_pool_dma +
1344*4882a593Smuzhiyun priv_req->start_trb * TRB_SIZE),
1345*4882a593Smuzhiyun &priv_dev->regs->ep_traddr);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun priv_ep->flags &= ~EP_UPDATE_EP_TRBADDR;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun if (!priv_ep->wa1_set && !(priv_ep->flags & EP_STALLED)) {
1351*4882a593Smuzhiyun trace_cdns3_ring(priv_ep);
1352*4882a593Smuzhiyun /*clearing TRBERR and EP_STS_DESCMIS before seting DRDY*/
1353*4882a593Smuzhiyun writel(EP_STS_TRBERR | EP_STS_DESCMIS, &priv_dev->regs->ep_sts);
1354*4882a593Smuzhiyun writel(EP_CMD_DRDY, &priv_dev->regs->ep_cmd);
1355*4882a593Smuzhiyun cdns3_rearm_drdy_if_needed(priv_ep);
1356*4882a593Smuzhiyun trace_cdns3_doorbell_epx(priv_ep->name,
1357*4882a593Smuzhiyun readl(&priv_dev->regs->ep_traddr));
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun /* WORKAROUND for transition to L0 */
1361*4882a593Smuzhiyun __cdns3_gadget_wakeup(priv_dev);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun return 0;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
cdns3_set_hw_configuration(struct cdns3_device * priv_dev)1366*4882a593Smuzhiyun void cdns3_set_hw_configuration(struct cdns3_device *priv_dev)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
1369*4882a593Smuzhiyun struct usb_ep *ep;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun if (priv_dev->hw_configured_flag)
1372*4882a593Smuzhiyun return;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun writel(USB_CONF_CFGSET, &priv_dev->regs->usb_conf);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun cdns3_set_register_bit(&priv_dev->regs->usb_conf,
1377*4882a593Smuzhiyun USB_CONF_U1EN | USB_CONF_U2EN);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun priv_dev->hw_configured_flag = 1;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun list_for_each_entry(ep, &priv_dev->gadget.ep_list, ep_list) {
1382*4882a593Smuzhiyun if (ep->enabled) {
1383*4882a593Smuzhiyun priv_ep = ep_to_cdns3_ep(ep);
1384*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun cdns3_allow_enable_l1(priv_dev, 1);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /**
1392*4882a593Smuzhiyun * cdns3_trb_handled - check whether trb has been handled by DMA
1393*4882a593Smuzhiyun *
1394*4882a593Smuzhiyun * @priv_ep: extended endpoint object.
1395*4882a593Smuzhiyun * @priv_req: request object for checking
1396*4882a593Smuzhiyun *
1397*4882a593Smuzhiyun * Endpoint must be selected before invoking this function.
1398*4882a593Smuzhiyun *
1399*4882a593Smuzhiyun * Returns false if request has not been handled by DMA, else returns true.
1400*4882a593Smuzhiyun *
1401*4882a593Smuzhiyun * SR - start ring
1402*4882a593Smuzhiyun * ER - end ring
1403*4882a593Smuzhiyun * DQ = priv_ep->dequeue - dequeue position
1404*4882a593Smuzhiyun * EQ = priv_ep->enqueue - enqueue position
1405*4882a593Smuzhiyun * ST = priv_req->start_trb - index of first TRB in transfer ring
1406*4882a593Smuzhiyun * ET = priv_req->end_trb - index of last TRB in transfer ring
1407*4882a593Smuzhiyun * CI = current_index - index of processed TRB by DMA.
1408*4882a593Smuzhiyun *
1409*4882a593Smuzhiyun * As first step, we check if the TRB between the ST and ET.
1410*4882a593Smuzhiyun * Then, we check if cycle bit for index priv_ep->dequeue
1411*4882a593Smuzhiyun * is correct.
1412*4882a593Smuzhiyun *
1413*4882a593Smuzhiyun * some rules:
1414*4882a593Smuzhiyun * 1. priv_ep->dequeue never equals to current_index.
1415*4882a593Smuzhiyun * 2 priv_ep->enqueue never exceed priv_ep->dequeue
1416*4882a593Smuzhiyun * 3. exception: priv_ep->enqueue == priv_ep->dequeue
1417*4882a593Smuzhiyun * and priv_ep->free_trbs is zero.
1418*4882a593Smuzhiyun * This case indicate that TR is full.
1419*4882a593Smuzhiyun *
1420*4882a593Smuzhiyun * At below two cases, the request have been handled.
1421*4882a593Smuzhiyun * Case 1 - priv_ep->dequeue < current_index
1422*4882a593Smuzhiyun * SR ... EQ ... DQ ... CI ... ER
1423*4882a593Smuzhiyun * SR ... DQ ... CI ... EQ ... ER
1424*4882a593Smuzhiyun *
1425*4882a593Smuzhiyun * Case 2 - priv_ep->dequeue > current_index
1426*4882a593Smuzhiyun * This situation takes place when CI go through the LINK TRB at the end of
1427*4882a593Smuzhiyun * transfer ring.
1428*4882a593Smuzhiyun * SR ... CI ... EQ ... DQ ... ER
1429*4882a593Smuzhiyun */
cdns3_trb_handled(struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req)1430*4882a593Smuzhiyun static bool cdns3_trb_handled(struct cdns3_endpoint *priv_ep,
1431*4882a593Smuzhiyun struct cdns3_request *priv_req)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1434*4882a593Smuzhiyun struct cdns3_trb *trb;
1435*4882a593Smuzhiyun int current_index = 0;
1436*4882a593Smuzhiyun int handled = 0;
1437*4882a593Smuzhiyun int doorbell;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun current_index = cdns3_get_dma_pos(priv_dev, priv_ep);
1440*4882a593Smuzhiyun doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* current trb doesn't belong to this request */
1443*4882a593Smuzhiyun if (priv_req->start_trb < priv_req->end_trb) {
1444*4882a593Smuzhiyun if (priv_ep->dequeue > priv_req->end_trb)
1445*4882a593Smuzhiyun goto finish;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun if (priv_ep->dequeue < priv_req->start_trb)
1448*4882a593Smuzhiyun goto finish;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun if ((priv_req->start_trb > priv_req->end_trb) &&
1452*4882a593Smuzhiyun (priv_ep->dequeue > priv_req->end_trb) &&
1453*4882a593Smuzhiyun (priv_ep->dequeue < priv_req->start_trb))
1454*4882a593Smuzhiyun goto finish;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if ((priv_req->start_trb == priv_req->end_trb) &&
1457*4882a593Smuzhiyun (priv_ep->dequeue != priv_req->end_trb))
1458*4882a593Smuzhiyun goto finish;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun trb = &priv_ep->trb_pool[priv_ep->dequeue];
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if ((le32_to_cpu(trb->control) & TRB_CYCLE) != priv_ep->ccs)
1463*4882a593Smuzhiyun goto finish;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun if (doorbell == 1 && current_index == priv_ep->dequeue)
1466*4882a593Smuzhiyun goto finish;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun /* The corner case for TRBS_PER_SEGMENT equal 2). */
1469*4882a593Smuzhiyun if (TRBS_PER_SEGMENT == 2 && priv_ep->type != USB_ENDPOINT_XFER_ISOC) {
1470*4882a593Smuzhiyun handled = 1;
1471*4882a593Smuzhiyun goto finish;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun if (priv_ep->enqueue == priv_ep->dequeue &&
1475*4882a593Smuzhiyun priv_ep->free_trbs == 0) {
1476*4882a593Smuzhiyun handled = 1;
1477*4882a593Smuzhiyun } else if (priv_ep->dequeue < current_index) {
1478*4882a593Smuzhiyun if ((current_index == (priv_ep->num_trbs - 1)) &&
1479*4882a593Smuzhiyun !priv_ep->dequeue)
1480*4882a593Smuzhiyun goto finish;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun handled = 1;
1483*4882a593Smuzhiyun } else if (priv_ep->dequeue > current_index) {
1484*4882a593Smuzhiyun handled = 1;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun finish:
1488*4882a593Smuzhiyun trace_cdns3_request_handled(priv_req, current_index, handled);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun return handled;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
cdns3_transfer_completed(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)1493*4882a593Smuzhiyun static void cdns3_transfer_completed(struct cdns3_device *priv_dev,
1494*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun struct cdns3_request *priv_req;
1497*4882a593Smuzhiyun struct usb_request *request;
1498*4882a593Smuzhiyun struct cdns3_trb *trb;
1499*4882a593Smuzhiyun bool request_handled = false;
1500*4882a593Smuzhiyun bool transfer_end = false;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun while (!list_empty(&priv_ep->pending_req_list)) {
1503*4882a593Smuzhiyun request = cdns3_next_request(&priv_ep->pending_req_list);
1504*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun trb = priv_ep->trb_pool + priv_ep->dequeue;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* The TRB was changed as link TRB, and the request was handled at ep_dequeue */
1509*4882a593Smuzhiyun while (TRB_FIELD_TO_TYPE(le32_to_cpu(trb->control)) == TRB_LINK) {
1510*4882a593Smuzhiyun trace_cdns3_complete_trb(priv_ep, trb);
1511*4882a593Smuzhiyun cdns3_ep_inc_deq(priv_ep);
1512*4882a593Smuzhiyun trb = priv_ep->trb_pool + priv_ep->dequeue;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun if (!request->stream_id) {
1516*4882a593Smuzhiyun /* Re-select endpoint. It could be changed by other CPU
1517*4882a593Smuzhiyun * during handling usb_gadget_giveback_request.
1518*4882a593Smuzhiyun */
1519*4882a593Smuzhiyun cdns3_select_ep(priv_dev, priv_ep->endpoint.address);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun while (cdns3_trb_handled(priv_ep, priv_req)) {
1522*4882a593Smuzhiyun priv_req->finished_trb++;
1523*4882a593Smuzhiyun if (priv_req->finished_trb >= priv_req->num_of_trb)
1524*4882a593Smuzhiyun request_handled = true;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun trb = priv_ep->trb_pool + priv_ep->dequeue;
1527*4882a593Smuzhiyun trace_cdns3_complete_trb(priv_ep, trb);
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun if (!transfer_end)
1530*4882a593Smuzhiyun request->actual +=
1531*4882a593Smuzhiyun TRB_LEN(le32_to_cpu(trb->length));
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun if (priv_req->num_of_trb > 1 &&
1534*4882a593Smuzhiyun le32_to_cpu(trb->control) & TRB_SMM &&
1535*4882a593Smuzhiyun le32_to_cpu(trb->control) & TRB_CHAIN)
1536*4882a593Smuzhiyun transfer_end = true;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun cdns3_ep_inc_deq(priv_ep);
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun if (request_handled) {
1542*4882a593Smuzhiyun cdns3_gadget_giveback(priv_ep, priv_req, 0);
1543*4882a593Smuzhiyun request_handled = false;
1544*4882a593Smuzhiyun transfer_end = false;
1545*4882a593Smuzhiyun } else {
1546*4882a593Smuzhiyun goto prepare_next_td;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun if (priv_ep->type != USB_ENDPOINT_XFER_ISOC &&
1550*4882a593Smuzhiyun TRBS_PER_SEGMENT == 2)
1551*4882a593Smuzhiyun break;
1552*4882a593Smuzhiyun } else {
1553*4882a593Smuzhiyun /* Re-select endpoint. It could be changed by other CPU
1554*4882a593Smuzhiyun * during handling usb_gadget_giveback_request.
1555*4882a593Smuzhiyun */
1556*4882a593Smuzhiyun cdns3_select_ep(priv_dev, priv_ep->endpoint.address);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun trb = priv_ep->trb_pool;
1559*4882a593Smuzhiyun trace_cdns3_complete_trb(priv_ep, trb);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (trb != priv_req->trb)
1562*4882a593Smuzhiyun dev_warn(priv_dev->dev,
1563*4882a593Smuzhiyun "request_trb=0x%p, queue_trb=0x%p\n",
1564*4882a593Smuzhiyun priv_req->trb, trb);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun request->actual += TRB_LEN(le32_to_cpu(trb->length));
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (!request->num_sgs ||
1569*4882a593Smuzhiyun (request->num_sgs == (priv_ep->stream_sg_idx + 1))) {
1570*4882a593Smuzhiyun priv_ep->stream_sg_idx = 0;
1571*4882a593Smuzhiyun cdns3_gadget_giveback(priv_ep, priv_req, 0);
1572*4882a593Smuzhiyun } else {
1573*4882a593Smuzhiyun priv_ep->stream_sg_idx++;
1574*4882a593Smuzhiyun cdns3_ep_run_stream_transfer(priv_ep, request);
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun break;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun priv_ep->flags &= ~EP_PENDING_REQUEST;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun prepare_next_td:
1582*4882a593Smuzhiyun if (!(priv_ep->flags & EP_STALLED) &&
1583*4882a593Smuzhiyun !(priv_ep->flags & EP_STALL_PENDING))
1584*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
cdns3_rearm_transfer(struct cdns3_endpoint * priv_ep,u8 rearm)1587*4882a593Smuzhiyun void cdns3_rearm_transfer(struct cdns3_endpoint *priv_ep, u8 rearm)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun cdns3_wa1_restore_cycle_bit(priv_ep);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (rearm) {
1594*4882a593Smuzhiyun trace_cdns3_ring(priv_ep);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* Cycle Bit must be updated before arming DMA. */
1597*4882a593Smuzhiyun wmb();
1598*4882a593Smuzhiyun writel(EP_CMD_DRDY, &priv_dev->regs->ep_cmd);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun __cdns3_gadget_wakeup(priv_dev);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun trace_cdns3_doorbell_epx(priv_ep->name,
1603*4882a593Smuzhiyun readl(&priv_dev->regs->ep_traddr));
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
cdns3_reprogram_tdl(struct cdns3_endpoint * priv_ep)1607*4882a593Smuzhiyun static void cdns3_reprogram_tdl(struct cdns3_endpoint *priv_ep)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun u16 tdl = priv_ep->pending_tdl;
1610*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun if (tdl > EP_CMD_TDL_MAX) {
1613*4882a593Smuzhiyun tdl = EP_CMD_TDL_MAX;
1614*4882a593Smuzhiyun priv_ep->pending_tdl -= EP_CMD_TDL_MAX;
1615*4882a593Smuzhiyun } else {
1616*4882a593Smuzhiyun priv_ep->pending_tdl = 0;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun writel(EP_CMD_TDL_SET(tdl) | EP_CMD_STDL, &priv_dev->regs->ep_cmd);
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /**
1623*4882a593Smuzhiyun * cdns3_check_ep_interrupt_proceed - Processes interrupt related to endpoint
1624*4882a593Smuzhiyun * @priv_ep: endpoint object
1625*4882a593Smuzhiyun *
1626*4882a593Smuzhiyun * Returns 0
1627*4882a593Smuzhiyun */
cdns3_check_ep_interrupt_proceed(struct cdns3_endpoint * priv_ep)1628*4882a593Smuzhiyun static int cdns3_check_ep_interrupt_proceed(struct cdns3_endpoint *priv_ep)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1631*4882a593Smuzhiyun u32 ep_sts_reg;
1632*4882a593Smuzhiyun struct usb_request *deferred_request;
1633*4882a593Smuzhiyun struct usb_request *pending_request;
1634*4882a593Smuzhiyun u32 tdl = 0;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun cdns3_select_ep(priv_dev, priv_ep->endpoint.address);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun trace_cdns3_epx_irq(priv_dev, priv_ep);
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun ep_sts_reg = readl(&priv_dev->regs->ep_sts);
1641*4882a593Smuzhiyun writel(ep_sts_reg, &priv_dev->regs->ep_sts);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun if ((ep_sts_reg & EP_STS_PRIME) && priv_ep->use_streams) {
1644*4882a593Smuzhiyun bool dbusy = !!(ep_sts_reg & EP_STS_DBUSY);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun tdl = cdns3_get_tdl(priv_dev);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun /*
1649*4882a593Smuzhiyun * Continue the previous transfer:
1650*4882a593Smuzhiyun * There is some racing between ERDY and PRIME. The device send
1651*4882a593Smuzhiyun * ERDY and almost in the same time Host send PRIME. It cause
1652*4882a593Smuzhiyun * that host ignore the ERDY packet and driver has to send it
1653*4882a593Smuzhiyun * again.
1654*4882a593Smuzhiyun */
1655*4882a593Smuzhiyun if (tdl && (dbusy || !EP_STS_BUFFEMPTY(ep_sts_reg) ||
1656*4882a593Smuzhiyun EP_STS_HOSTPP(ep_sts_reg))) {
1657*4882a593Smuzhiyun writel(EP_CMD_ERDY |
1658*4882a593Smuzhiyun EP_CMD_ERDY_SID(priv_ep->last_stream_id),
1659*4882a593Smuzhiyun &priv_dev->regs->ep_cmd);
1660*4882a593Smuzhiyun ep_sts_reg &= ~(EP_STS_MD_EXIT | EP_STS_IOC);
1661*4882a593Smuzhiyun } else {
1662*4882a593Smuzhiyun priv_ep->prime_flag = true;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun pending_request = cdns3_next_request(&priv_ep->pending_req_list);
1665*4882a593Smuzhiyun deferred_request = cdns3_next_request(&priv_ep->deferred_req_list);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun if (deferred_request && !pending_request) {
1668*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun if (ep_sts_reg & EP_STS_TRBERR) {
1674*4882a593Smuzhiyun if (priv_ep->flags & EP_STALL_PENDING &&
1675*4882a593Smuzhiyun !(ep_sts_reg & EP_STS_DESCMIS &&
1676*4882a593Smuzhiyun priv_dev->dev_ver < DEV_VER_V2)) {
1677*4882a593Smuzhiyun cdns3_ep_stall_flush(priv_ep);
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun /*
1681*4882a593Smuzhiyun * For isochronous transfer driver completes request on
1682*4882a593Smuzhiyun * IOC or on TRBERR. IOC appears only when device receive
1683*4882a593Smuzhiyun * OUT data packet. If host disable stream or lost some packet
1684*4882a593Smuzhiyun * then the only way to finish all queued transfer is to do it
1685*4882a593Smuzhiyun * on TRBERR event.
1686*4882a593Smuzhiyun */
1687*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC &&
1688*4882a593Smuzhiyun !priv_ep->wa1_set) {
1689*4882a593Smuzhiyun if (!priv_ep->dir) {
1690*4882a593Smuzhiyun u32 ep_cfg = readl(&priv_dev->regs->ep_cfg);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun ep_cfg &= ~EP_CFG_ENABLE;
1693*4882a593Smuzhiyun writel(ep_cfg, &priv_dev->regs->ep_cfg);
1694*4882a593Smuzhiyun priv_ep->flags &= ~EP_QUIRK_ISO_OUT_EN;
1695*4882a593Smuzhiyun priv_ep->flags |= EP_UPDATE_EP_TRBADDR;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun cdns3_transfer_completed(priv_dev, priv_ep);
1698*4882a593Smuzhiyun } else if (!(priv_ep->flags & EP_STALLED) &&
1699*4882a593Smuzhiyun !(priv_ep->flags & EP_STALL_PENDING)) {
1700*4882a593Smuzhiyun if (priv_ep->flags & EP_DEFERRED_DRDY) {
1701*4882a593Smuzhiyun priv_ep->flags &= ~EP_DEFERRED_DRDY;
1702*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
1703*4882a593Smuzhiyun } else {
1704*4882a593Smuzhiyun cdns3_rearm_transfer(priv_ep,
1705*4882a593Smuzhiyun priv_ep->wa1_set);
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun if ((ep_sts_reg & EP_STS_IOC) || (ep_sts_reg & EP_STS_ISP) ||
1711*4882a593Smuzhiyun (ep_sts_reg & EP_STS_IOT)) {
1712*4882a593Smuzhiyun if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN) {
1713*4882a593Smuzhiyun if (ep_sts_reg & EP_STS_ISP)
1714*4882a593Smuzhiyun priv_ep->flags |= EP_QUIRK_END_TRANSFER;
1715*4882a593Smuzhiyun else
1716*4882a593Smuzhiyun priv_ep->flags &= ~EP_QUIRK_END_TRANSFER;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun if (!priv_ep->use_streams) {
1720*4882a593Smuzhiyun if ((ep_sts_reg & EP_STS_IOC) ||
1721*4882a593Smuzhiyun (ep_sts_reg & EP_STS_ISP)) {
1722*4882a593Smuzhiyun cdns3_transfer_completed(priv_dev, priv_ep);
1723*4882a593Smuzhiyun } else if ((priv_ep->flags & EP_TDLCHK_EN) &
1724*4882a593Smuzhiyun priv_ep->pending_tdl) {
1725*4882a593Smuzhiyun /* handle IOT with pending tdl */
1726*4882a593Smuzhiyun cdns3_reprogram_tdl(priv_ep);
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun } else if (priv_ep->dir == USB_DIR_OUT) {
1729*4882a593Smuzhiyun priv_ep->ep_sts_pending |= ep_sts_reg;
1730*4882a593Smuzhiyun } else if (ep_sts_reg & EP_STS_IOT) {
1731*4882a593Smuzhiyun cdns3_transfer_completed(priv_dev, priv_ep);
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun /*
1736*4882a593Smuzhiyun * MD_EXIT interrupt sets when stream capable endpoint exits
1737*4882a593Smuzhiyun * from MOVE DATA state of Bulk IN/OUT stream protocol state machine
1738*4882a593Smuzhiyun */
1739*4882a593Smuzhiyun if (priv_ep->dir == USB_DIR_OUT && (ep_sts_reg & EP_STS_MD_EXIT) &&
1740*4882a593Smuzhiyun (priv_ep->ep_sts_pending & EP_STS_IOT) && priv_ep->use_streams) {
1741*4882a593Smuzhiyun priv_ep->ep_sts_pending = 0;
1742*4882a593Smuzhiyun cdns3_transfer_completed(priv_dev, priv_ep);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun /*
1746*4882a593Smuzhiyun * WA2: this condition should only be meet when
1747*4882a593Smuzhiyun * priv_ep->flags & EP_QUIRK_EXTRA_BUF_DET or
1748*4882a593Smuzhiyun * priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN.
1749*4882a593Smuzhiyun * In other cases this interrupt will be disabled.
1750*4882a593Smuzhiyun */
1751*4882a593Smuzhiyun if (ep_sts_reg & EP_STS_DESCMIS && priv_dev->dev_ver < DEV_VER_V2 &&
1752*4882a593Smuzhiyun !(priv_ep->flags & EP_STALLED))
1753*4882a593Smuzhiyun cdns3_wa2_descmissing_packet(priv_ep);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun return 0;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun
cdns3_disconnect_gadget(struct cdns3_device * priv_dev)1758*4882a593Smuzhiyun static void cdns3_disconnect_gadget(struct cdns3_device *priv_dev)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun if (priv_dev->gadget_driver && priv_dev->gadget_driver->disconnect)
1761*4882a593Smuzhiyun priv_dev->gadget_driver->disconnect(&priv_dev->gadget);
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun /**
1765*4882a593Smuzhiyun * cdns3_check_usb_interrupt_proceed - Processes interrupt related to device
1766*4882a593Smuzhiyun * @priv_dev: extended gadget object
1767*4882a593Smuzhiyun * @usb_ists: bitmap representation of device's reported interrupts
1768*4882a593Smuzhiyun * (usb_ists register value)
1769*4882a593Smuzhiyun */
cdns3_check_usb_interrupt_proceed(struct cdns3_device * priv_dev,u32 usb_ists)1770*4882a593Smuzhiyun static void cdns3_check_usb_interrupt_proceed(struct cdns3_device *priv_dev,
1771*4882a593Smuzhiyun u32 usb_ists)
1772*4882a593Smuzhiyun __must_hold(&priv_dev->lock)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun int speed = 0;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun trace_cdns3_usb_irq(priv_dev, usb_ists);
1777*4882a593Smuzhiyun if (usb_ists & USB_ISTS_L1ENTI) {
1778*4882a593Smuzhiyun /*
1779*4882a593Smuzhiyun * WORKAROUND: CDNS3 controller has issue with hardware resuming
1780*4882a593Smuzhiyun * from L1. To fix it, if any DMA transfer is pending driver
1781*4882a593Smuzhiyun * must starts driving resume signal immediately.
1782*4882a593Smuzhiyun */
1783*4882a593Smuzhiyun if (readl(&priv_dev->regs->drbl))
1784*4882a593Smuzhiyun __cdns3_gadget_wakeup(priv_dev);
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* Connection detected */
1788*4882a593Smuzhiyun if (usb_ists & (USB_ISTS_CON2I | USB_ISTS_CONI)) {
1789*4882a593Smuzhiyun speed = cdns3_get_speed(priv_dev);
1790*4882a593Smuzhiyun priv_dev->gadget.speed = speed;
1791*4882a593Smuzhiyun usb_gadget_set_state(&priv_dev->gadget, USB_STATE_POWERED);
1792*4882a593Smuzhiyun cdns3_ep0_config(priv_dev);
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun /* Disconnection detected */
1796*4882a593Smuzhiyun if (usb_ists & (USB_ISTS_DIS2I | USB_ISTS_DISI)) {
1797*4882a593Smuzhiyun spin_unlock(&priv_dev->lock);
1798*4882a593Smuzhiyun cdns3_disconnect_gadget(priv_dev);
1799*4882a593Smuzhiyun spin_lock(&priv_dev->lock);
1800*4882a593Smuzhiyun priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
1801*4882a593Smuzhiyun usb_gadget_set_state(&priv_dev->gadget, USB_STATE_NOTATTACHED);
1802*4882a593Smuzhiyun cdns3_hw_reset_eps_config(priv_dev);
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun if (usb_ists & (USB_ISTS_L2ENTI | USB_ISTS_U3ENTI)) {
1806*4882a593Smuzhiyun if (priv_dev->gadget_driver &&
1807*4882a593Smuzhiyun priv_dev->gadget_driver->suspend) {
1808*4882a593Smuzhiyun spin_unlock(&priv_dev->lock);
1809*4882a593Smuzhiyun priv_dev->gadget_driver->suspend(&priv_dev->gadget);
1810*4882a593Smuzhiyun spin_lock(&priv_dev->lock);
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun if (usb_ists & (USB_ISTS_L2EXTI | USB_ISTS_U3EXTI)) {
1815*4882a593Smuzhiyun if (priv_dev->gadget_driver &&
1816*4882a593Smuzhiyun priv_dev->gadget_driver->resume) {
1817*4882a593Smuzhiyun spin_unlock(&priv_dev->lock);
1818*4882a593Smuzhiyun priv_dev->gadget_driver->resume(&priv_dev->gadget);
1819*4882a593Smuzhiyun spin_lock(&priv_dev->lock);
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun /* reset*/
1824*4882a593Smuzhiyun if (usb_ists & (USB_ISTS_UWRESI | USB_ISTS_UHRESI | USB_ISTS_U2RESI)) {
1825*4882a593Smuzhiyun if (priv_dev->gadget_driver) {
1826*4882a593Smuzhiyun spin_unlock(&priv_dev->lock);
1827*4882a593Smuzhiyun usb_gadget_udc_reset(&priv_dev->gadget,
1828*4882a593Smuzhiyun priv_dev->gadget_driver);
1829*4882a593Smuzhiyun spin_lock(&priv_dev->lock);
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun /*read again to check the actual speed*/
1832*4882a593Smuzhiyun speed = cdns3_get_speed(priv_dev);
1833*4882a593Smuzhiyun priv_dev->gadget.speed = speed;
1834*4882a593Smuzhiyun cdns3_hw_reset_eps_config(priv_dev);
1835*4882a593Smuzhiyun cdns3_ep0_config(priv_dev);
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /**
1841*4882a593Smuzhiyun * cdns3_device_irq_handler- interrupt handler for device part of controller
1842*4882a593Smuzhiyun *
1843*4882a593Smuzhiyun * @irq: irq number for cdns3 core device
1844*4882a593Smuzhiyun * @data: structure of cdns3
1845*4882a593Smuzhiyun *
1846*4882a593Smuzhiyun * Returns IRQ_HANDLED or IRQ_NONE
1847*4882a593Smuzhiyun */
cdns3_device_irq_handler(int irq,void * data)1848*4882a593Smuzhiyun static irqreturn_t cdns3_device_irq_handler(int irq, void *data)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun struct cdns3_device *priv_dev = data;
1851*4882a593Smuzhiyun struct cdns3 *cdns = dev_get_drvdata(priv_dev->dev);
1852*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1853*4882a593Smuzhiyun u32 reg;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun if (cdns->in_lpm)
1856*4882a593Smuzhiyun return ret;
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun /* check USB device interrupt */
1859*4882a593Smuzhiyun reg = readl(&priv_dev->regs->usb_ists);
1860*4882a593Smuzhiyun if (reg) {
1861*4882a593Smuzhiyun /* After masking interrupts the new interrupts won't be
1862*4882a593Smuzhiyun * reported in usb_ists/ep_ists. In order to not lose some
1863*4882a593Smuzhiyun * of them driver disables only detected interrupts.
1864*4882a593Smuzhiyun * They will be enabled ASAP after clearing source of
1865*4882a593Smuzhiyun * interrupt. This an unusual behavior only applies to
1866*4882a593Smuzhiyun * usb_ists register.
1867*4882a593Smuzhiyun */
1868*4882a593Smuzhiyun reg = ~reg & readl(&priv_dev->regs->usb_ien);
1869*4882a593Smuzhiyun /* mask deferred interrupt. */
1870*4882a593Smuzhiyun writel(reg, &priv_dev->regs->usb_ien);
1871*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun /* check endpoint interrupt */
1875*4882a593Smuzhiyun reg = readl(&priv_dev->regs->ep_ists);
1876*4882a593Smuzhiyun if (reg) {
1877*4882a593Smuzhiyun writel(0, &priv_dev->regs->ep_ien);
1878*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun return ret;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun /**
1885*4882a593Smuzhiyun * cdns3_device_thread_irq_handler- interrupt handler for device part
1886*4882a593Smuzhiyun * of controller
1887*4882a593Smuzhiyun *
1888*4882a593Smuzhiyun * @irq: irq number for cdns3 core device
1889*4882a593Smuzhiyun * @data: structure of cdns3
1890*4882a593Smuzhiyun *
1891*4882a593Smuzhiyun * Returns IRQ_HANDLED or IRQ_NONE
1892*4882a593Smuzhiyun */
cdns3_device_thread_irq_handler(int irq,void * data)1893*4882a593Smuzhiyun static irqreturn_t cdns3_device_thread_irq_handler(int irq, void *data)
1894*4882a593Smuzhiyun {
1895*4882a593Smuzhiyun struct cdns3_device *priv_dev = data;
1896*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1897*4882a593Smuzhiyun unsigned long flags;
1898*4882a593Smuzhiyun unsigned int bit;
1899*4882a593Smuzhiyun unsigned long reg;
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun reg = readl(&priv_dev->regs->usb_ists);
1904*4882a593Smuzhiyun if (reg) {
1905*4882a593Smuzhiyun writel(reg, &priv_dev->regs->usb_ists);
1906*4882a593Smuzhiyun writel(USB_IEN_INIT, &priv_dev->regs->usb_ien);
1907*4882a593Smuzhiyun cdns3_check_usb_interrupt_proceed(priv_dev, reg);
1908*4882a593Smuzhiyun ret = IRQ_HANDLED;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun reg = readl(&priv_dev->regs->ep_ists);
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun /* handle default endpoint OUT */
1914*4882a593Smuzhiyun if (reg & EP_ISTS_EP_OUT0) {
1915*4882a593Smuzhiyun cdns3_check_ep0_interrupt_proceed(priv_dev, USB_DIR_OUT);
1916*4882a593Smuzhiyun ret = IRQ_HANDLED;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /* handle default endpoint IN */
1920*4882a593Smuzhiyun if (reg & EP_ISTS_EP_IN0) {
1921*4882a593Smuzhiyun cdns3_check_ep0_interrupt_proceed(priv_dev, USB_DIR_IN);
1922*4882a593Smuzhiyun ret = IRQ_HANDLED;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun /* check if interrupt from non default endpoint, if no exit */
1926*4882a593Smuzhiyun reg &= ~(EP_ISTS_EP_OUT0 | EP_ISTS_EP_IN0);
1927*4882a593Smuzhiyun if (!reg)
1928*4882a593Smuzhiyun goto irqend;
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun for_each_set_bit(bit, ®,
1931*4882a593Smuzhiyun sizeof(u32) * BITS_PER_BYTE) {
1932*4882a593Smuzhiyun cdns3_check_ep_interrupt_proceed(priv_dev->eps[bit]);
1933*4882a593Smuzhiyun ret = IRQ_HANDLED;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V2 && priv_dev->using_streams)
1937*4882a593Smuzhiyun cdns3_wa2_check_outq_status(priv_dev);
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun irqend:
1940*4882a593Smuzhiyun writel(~0, &priv_dev->regs->ep_ien);
1941*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun return ret;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun /**
1947*4882a593Smuzhiyun * cdns3_ep_onchip_buffer_reserve - Try to reserve onchip buf for EP
1948*4882a593Smuzhiyun *
1949*4882a593Smuzhiyun * The real reservation will occur during write to EP_CFG register,
1950*4882a593Smuzhiyun * this function is used to check if the 'size' reservation is allowed.
1951*4882a593Smuzhiyun *
1952*4882a593Smuzhiyun * @priv_dev: extended gadget object
1953*4882a593Smuzhiyun * @size: the size (KB) for EP would like to allocate
1954*4882a593Smuzhiyun * @is_in: endpoint direction
1955*4882a593Smuzhiyun *
1956*4882a593Smuzhiyun * Return 0 if the required size can met or negative value on failure
1957*4882a593Smuzhiyun */
cdns3_ep_onchip_buffer_reserve(struct cdns3_device * priv_dev,int size,int is_in)1958*4882a593Smuzhiyun static int cdns3_ep_onchip_buffer_reserve(struct cdns3_device *priv_dev,
1959*4882a593Smuzhiyun int size, int is_in)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun int remained;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun /* 2KB are reserved for EP0*/
1964*4882a593Smuzhiyun remained = priv_dev->onchip_buffers - priv_dev->onchip_used_size - 2;
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun if (is_in) {
1967*4882a593Smuzhiyun if (remained < size)
1968*4882a593Smuzhiyun return -EPERM;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun priv_dev->onchip_used_size += size;
1971*4882a593Smuzhiyun } else {
1972*4882a593Smuzhiyun int required;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun /**
1975*4882a593Smuzhiyun * ALL OUT EPs are shared the same chunk onchip memory, so
1976*4882a593Smuzhiyun * driver checks if it already has assigned enough buffers
1977*4882a593Smuzhiyun */
1978*4882a593Smuzhiyun if (priv_dev->out_mem_is_allocated >= size)
1979*4882a593Smuzhiyun return 0;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun required = size - priv_dev->out_mem_is_allocated;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun if (required > remained)
1984*4882a593Smuzhiyun return -EPERM;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun priv_dev->out_mem_is_allocated += required;
1987*4882a593Smuzhiyun priv_dev->onchip_used_size += required;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun return 0;
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
cdns3_configure_dmult(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)1993*4882a593Smuzhiyun static void cdns3_configure_dmult(struct cdns3_device *priv_dev,
1994*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun struct cdns3_usb_regs __iomem *regs = priv_dev->regs;
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun /* For dev_ver > DEV_VER_V2 DMULT is configured per endpoint */
1999*4882a593Smuzhiyun if (priv_dev->dev_ver <= DEV_VER_V2)
2000*4882a593Smuzhiyun writel(USB_CONF_DMULT, ®s->usb_conf);
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun if (priv_dev->dev_ver == DEV_VER_V2)
2003*4882a593Smuzhiyun writel(USB_CONF2_EN_TDL_TRB, ®s->usb_conf2);
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun if (priv_dev->dev_ver >= DEV_VER_V3 && priv_ep) {
2006*4882a593Smuzhiyun u32 mask;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (priv_ep->dir)
2009*4882a593Smuzhiyun mask = BIT(priv_ep->num + 16);
2010*4882a593Smuzhiyun else
2011*4882a593Smuzhiyun mask = BIT(priv_ep->num);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun if (priv_ep->type != USB_ENDPOINT_XFER_ISOC && !priv_ep->dir) {
2014*4882a593Smuzhiyun cdns3_set_register_bit(®s->tdl_from_trb, mask);
2015*4882a593Smuzhiyun cdns3_set_register_bit(®s->tdl_beh, mask);
2016*4882a593Smuzhiyun cdns3_set_register_bit(®s->tdl_beh2, mask);
2017*4882a593Smuzhiyun cdns3_set_register_bit(®s->dma_adv_td, mask);
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC && !priv_ep->dir)
2021*4882a593Smuzhiyun cdns3_set_register_bit(®s->tdl_from_trb, mask);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun cdns3_set_register_bit(®s->dtrans, mask);
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun /**
2028*4882a593Smuzhiyun * cdns3_ep_config Configure hardware endpoint
2029*4882a593Smuzhiyun * @priv_ep: extended endpoint object
2030*4882a593Smuzhiyun * @enable: set EP_CFG_ENABLE bit in ep_cfg register.
2031*4882a593Smuzhiyun */
cdns3_ep_config(struct cdns3_endpoint * priv_ep,bool enable)2032*4882a593Smuzhiyun int cdns3_ep_config(struct cdns3_endpoint *priv_ep, bool enable)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun bool is_iso_ep = (priv_ep->type == USB_ENDPOINT_XFER_ISOC);
2035*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2036*4882a593Smuzhiyun u32 bEndpointAddress = priv_ep->num | priv_ep->dir;
2037*4882a593Smuzhiyun u32 max_packet_size = 0;
2038*4882a593Smuzhiyun u8 maxburst = 0;
2039*4882a593Smuzhiyun u32 ep_cfg = 0;
2040*4882a593Smuzhiyun u8 buffering;
2041*4882a593Smuzhiyun u8 mult = 0;
2042*4882a593Smuzhiyun int ret;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun buffering = CDNS3_EP_BUF_SIZE - 1;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun cdns3_configure_dmult(priv_dev, priv_ep);
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun switch (priv_ep->type) {
2049*4882a593Smuzhiyun case USB_ENDPOINT_XFER_INT:
2050*4882a593Smuzhiyun ep_cfg = EP_CFG_EPTYPE(USB_ENDPOINT_XFER_INT);
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun if (priv_dev->dev_ver >= DEV_VER_V2 && !priv_ep->dir)
2053*4882a593Smuzhiyun ep_cfg |= EP_CFG_TDL_CHK;
2054*4882a593Smuzhiyun break;
2055*4882a593Smuzhiyun case USB_ENDPOINT_XFER_BULK:
2056*4882a593Smuzhiyun ep_cfg = EP_CFG_EPTYPE(USB_ENDPOINT_XFER_BULK);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun if (priv_dev->dev_ver >= DEV_VER_V2 && !priv_ep->dir)
2059*4882a593Smuzhiyun ep_cfg |= EP_CFG_TDL_CHK;
2060*4882a593Smuzhiyun break;
2061*4882a593Smuzhiyun default:
2062*4882a593Smuzhiyun ep_cfg = EP_CFG_EPTYPE(USB_ENDPOINT_XFER_ISOC);
2063*4882a593Smuzhiyun mult = CDNS3_EP_ISO_HS_MULT - 1;
2064*4882a593Smuzhiyun buffering = mult + 1;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun switch (priv_dev->gadget.speed) {
2068*4882a593Smuzhiyun case USB_SPEED_FULL:
2069*4882a593Smuzhiyun max_packet_size = is_iso_ep ? 1023 : 64;
2070*4882a593Smuzhiyun break;
2071*4882a593Smuzhiyun case USB_SPEED_HIGH:
2072*4882a593Smuzhiyun max_packet_size = is_iso_ep ? 1024 : 512;
2073*4882a593Smuzhiyun break;
2074*4882a593Smuzhiyun case USB_SPEED_SUPER:
2075*4882a593Smuzhiyun /* It's limitation that driver assumes in driver. */
2076*4882a593Smuzhiyun mult = 0;
2077*4882a593Smuzhiyun max_packet_size = 1024;
2078*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC) {
2079*4882a593Smuzhiyun maxburst = CDNS3_EP_ISO_SS_BURST - 1;
2080*4882a593Smuzhiyun buffering = (mult + 1) *
2081*4882a593Smuzhiyun (maxburst + 1);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun if (priv_ep->interval > 1)
2084*4882a593Smuzhiyun buffering++;
2085*4882a593Smuzhiyun } else {
2086*4882a593Smuzhiyun maxburst = CDNS3_EP_BUF_SIZE - 1;
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun break;
2089*4882a593Smuzhiyun default:
2090*4882a593Smuzhiyun /* all other speed are not supported */
2091*4882a593Smuzhiyun return -EINVAL;
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun if (max_packet_size == 1024)
2095*4882a593Smuzhiyun priv_ep->trb_burst_size = 128;
2096*4882a593Smuzhiyun else if (max_packet_size >= 512)
2097*4882a593Smuzhiyun priv_ep->trb_burst_size = 64;
2098*4882a593Smuzhiyun else
2099*4882a593Smuzhiyun priv_ep->trb_burst_size = 16;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun /* onchip buffer is only allocated before configuration */
2102*4882a593Smuzhiyun if (!priv_dev->hw_configured_flag) {
2103*4882a593Smuzhiyun ret = cdns3_ep_onchip_buffer_reserve(priv_dev, buffering + 1,
2104*4882a593Smuzhiyun !!priv_ep->dir);
2105*4882a593Smuzhiyun if (ret) {
2106*4882a593Smuzhiyun dev_err(priv_dev->dev, "onchip mem is full, ep is invalid\n");
2107*4882a593Smuzhiyun return ret;
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun if (enable)
2112*4882a593Smuzhiyun ep_cfg |= EP_CFG_ENABLE;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun if (priv_ep->use_streams && priv_dev->gadget.speed >= USB_SPEED_SUPER) {
2115*4882a593Smuzhiyun if (priv_dev->dev_ver >= DEV_VER_V3) {
2116*4882a593Smuzhiyun u32 mask = BIT(priv_ep->num + (priv_ep->dir ? 16 : 0));
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun /*
2119*4882a593Smuzhiyun * Stream capable endpoints are handled by using ep_tdl
2120*4882a593Smuzhiyun * register. Other endpoints use TDL from TRB feature.
2121*4882a593Smuzhiyun */
2122*4882a593Smuzhiyun cdns3_clear_register_bit(&priv_dev->regs->tdl_from_trb,
2123*4882a593Smuzhiyun mask);
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun /* Enable Stream Bit TDL chk and SID chk */
2127*4882a593Smuzhiyun ep_cfg |= EP_CFG_STREAM_EN | EP_CFG_TDL_CHK | EP_CFG_SID_CHK;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun ep_cfg |= EP_CFG_MAXPKTSIZE(max_packet_size) |
2131*4882a593Smuzhiyun EP_CFG_MULT(mult) |
2132*4882a593Smuzhiyun EP_CFG_BUFFERING(buffering) |
2133*4882a593Smuzhiyun EP_CFG_MAXBURST(maxburst);
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun cdns3_select_ep(priv_dev, bEndpointAddress);
2136*4882a593Smuzhiyun writel(ep_cfg, &priv_dev->regs->ep_cfg);
2137*4882a593Smuzhiyun priv_ep->flags |= EP_CONFIGURED;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "Configure %s: with val %08x\n",
2140*4882a593Smuzhiyun priv_ep->name, ep_cfg);
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun return 0;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun /* Find correct direction for HW endpoint according to description */
cdns3_ep_dir_is_correct(struct usb_endpoint_descriptor * desc,struct cdns3_endpoint * priv_ep)2146*4882a593Smuzhiyun static int cdns3_ep_dir_is_correct(struct usb_endpoint_descriptor *desc,
2147*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun return (priv_ep->endpoint.caps.dir_in && usb_endpoint_dir_in(desc)) ||
2150*4882a593Smuzhiyun (priv_ep->endpoint.caps.dir_out && usb_endpoint_dir_out(desc));
2151*4882a593Smuzhiyun }
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun static struct
cdns3_find_available_ep(struct cdns3_device * priv_dev,struct usb_endpoint_descriptor * desc)2154*4882a593Smuzhiyun cdns3_endpoint *cdns3_find_available_ep(struct cdns3_device *priv_dev,
2155*4882a593Smuzhiyun struct usb_endpoint_descriptor *desc)
2156*4882a593Smuzhiyun {
2157*4882a593Smuzhiyun struct usb_ep *ep;
2158*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun list_for_each_entry(ep, &priv_dev->gadget.ep_list, ep_list) {
2161*4882a593Smuzhiyun unsigned long num;
2162*4882a593Smuzhiyun int ret;
2163*4882a593Smuzhiyun /* ep name pattern likes epXin or epXout */
2164*4882a593Smuzhiyun char c[2] = {ep->name[2], '\0'};
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun ret = kstrtoul(c, 10, &num);
2167*4882a593Smuzhiyun if (ret)
2168*4882a593Smuzhiyun return ERR_PTR(ret);
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun priv_ep = ep_to_cdns3_ep(ep);
2171*4882a593Smuzhiyun if (cdns3_ep_dir_is_correct(desc, priv_ep)) {
2172*4882a593Smuzhiyun if (!(priv_ep->flags & EP_CLAIMED)) {
2173*4882a593Smuzhiyun priv_ep->num = num;
2174*4882a593Smuzhiyun return priv_ep;
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun /*
2183*4882a593Smuzhiyun * Cadence IP has one limitation that all endpoints must be configured
2184*4882a593Smuzhiyun * (Type & MaxPacketSize) before setting configuration through hardware
2185*4882a593Smuzhiyun * register, it means we can't change endpoints configuration after
2186*4882a593Smuzhiyun * set_configuration.
2187*4882a593Smuzhiyun *
2188*4882a593Smuzhiyun * This function set EP_CLAIMED flag which is added when the gadget driver
2189*4882a593Smuzhiyun * uses usb_ep_autoconfig to configure specific endpoint;
2190*4882a593Smuzhiyun * When the udc driver receives set_configurion request,
2191*4882a593Smuzhiyun * it goes through all claimed endpoints, and configure all endpoints
2192*4882a593Smuzhiyun * accordingly.
2193*4882a593Smuzhiyun *
2194*4882a593Smuzhiyun * At usb_ep_ops.enable/disable, we only enable and disable endpoint through
2195*4882a593Smuzhiyun * ep_cfg register which can be changed after set_configuration, and do
2196*4882a593Smuzhiyun * some software operation accordingly.
2197*4882a593Smuzhiyun */
2198*4882a593Smuzhiyun static struct
cdns3_gadget_match_ep(struct usb_gadget * gadget,struct usb_endpoint_descriptor * desc,struct usb_ss_ep_comp_descriptor * comp_desc)2199*4882a593Smuzhiyun usb_ep *cdns3_gadget_match_ep(struct usb_gadget *gadget,
2200*4882a593Smuzhiyun struct usb_endpoint_descriptor *desc,
2201*4882a593Smuzhiyun struct usb_ss_ep_comp_descriptor *comp_desc)
2202*4882a593Smuzhiyun {
2203*4882a593Smuzhiyun struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2204*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
2205*4882a593Smuzhiyun unsigned long flags;
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun priv_ep = cdns3_find_available_ep(priv_dev, desc);
2208*4882a593Smuzhiyun if (IS_ERR(priv_ep)) {
2209*4882a593Smuzhiyun dev_err(priv_dev->dev, "no available ep\n");
2210*4882a593Smuzhiyun return NULL;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "match endpoint: %s\n", priv_ep->name);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2216*4882a593Smuzhiyun priv_ep->endpoint.desc = desc;
2217*4882a593Smuzhiyun priv_ep->dir = usb_endpoint_dir_in(desc) ? USB_DIR_IN : USB_DIR_OUT;
2218*4882a593Smuzhiyun priv_ep->type = usb_endpoint_type(desc);
2219*4882a593Smuzhiyun priv_ep->flags |= EP_CLAIMED;
2220*4882a593Smuzhiyun priv_ep->interval = desc->bInterval ? BIT(desc->bInterval - 1) : 0;
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2223*4882a593Smuzhiyun return &priv_ep->endpoint;
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun /**
2227*4882a593Smuzhiyun * cdns3_gadget_ep_alloc_request Allocates request
2228*4882a593Smuzhiyun * @ep: endpoint object associated with request
2229*4882a593Smuzhiyun * @gfp_flags: gfp flags
2230*4882a593Smuzhiyun *
2231*4882a593Smuzhiyun * Returns allocated request address, NULL on allocation error
2232*4882a593Smuzhiyun */
cdns3_gadget_ep_alloc_request(struct usb_ep * ep,gfp_t gfp_flags)2233*4882a593Smuzhiyun struct usb_request *cdns3_gadget_ep_alloc_request(struct usb_ep *ep,
2234*4882a593Smuzhiyun gfp_t gfp_flags)
2235*4882a593Smuzhiyun {
2236*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
2237*4882a593Smuzhiyun struct cdns3_request *priv_req;
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun priv_req = kzalloc(sizeof(*priv_req), gfp_flags);
2240*4882a593Smuzhiyun if (!priv_req)
2241*4882a593Smuzhiyun return NULL;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun priv_req->priv_ep = priv_ep;
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun trace_cdns3_alloc_request(priv_req);
2246*4882a593Smuzhiyun return &priv_req->request;
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun /**
2250*4882a593Smuzhiyun * cdns3_gadget_ep_free_request Free memory occupied by request
2251*4882a593Smuzhiyun * @ep: endpoint object associated with request
2252*4882a593Smuzhiyun * @request: request to free memory
2253*4882a593Smuzhiyun */
cdns3_gadget_ep_free_request(struct usb_ep * ep,struct usb_request * request)2254*4882a593Smuzhiyun void cdns3_gadget_ep_free_request(struct usb_ep *ep,
2255*4882a593Smuzhiyun struct usb_request *request)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun struct cdns3_request *priv_req = to_cdns3_request(request);
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun if (priv_req->aligned_buf)
2260*4882a593Smuzhiyun priv_req->aligned_buf->in_use = 0;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun trace_cdns3_free_request(priv_req);
2263*4882a593Smuzhiyun kfree(priv_req);
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun /**
2267*4882a593Smuzhiyun * cdns3_gadget_ep_enable Enable endpoint
2268*4882a593Smuzhiyun * @ep: endpoint object
2269*4882a593Smuzhiyun * @desc: endpoint descriptor
2270*4882a593Smuzhiyun *
2271*4882a593Smuzhiyun * Returns 0 on success, error code elsewhere
2272*4882a593Smuzhiyun */
cdns3_gadget_ep_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)2273*4882a593Smuzhiyun static int cdns3_gadget_ep_enable(struct usb_ep *ep,
2274*4882a593Smuzhiyun const struct usb_endpoint_descriptor *desc)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
2277*4882a593Smuzhiyun struct cdns3_device *priv_dev;
2278*4882a593Smuzhiyun const struct usb_ss_ep_comp_descriptor *comp_desc;
2279*4882a593Smuzhiyun u32 reg = EP_STS_EN_TRBERREN;
2280*4882a593Smuzhiyun u32 bEndpointAddress;
2281*4882a593Smuzhiyun unsigned long flags;
2282*4882a593Smuzhiyun int enable = 1;
2283*4882a593Smuzhiyun int ret = 0;
2284*4882a593Smuzhiyun int val;
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun if (!ep) {
2287*4882a593Smuzhiyun pr_debug("usbss: ep not configured?\n");
2288*4882a593Smuzhiyun return -EINVAL;
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun priv_ep = ep_to_cdns3_ep(ep);
2292*4882a593Smuzhiyun priv_dev = priv_ep->cdns3_dev;
2293*4882a593Smuzhiyun comp_desc = priv_ep->endpoint.comp_desc;
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun if (!desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
2296*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "usbss: invalid parameters\n");
2297*4882a593Smuzhiyun return -EINVAL;
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun if (!desc->wMaxPacketSize) {
2301*4882a593Smuzhiyun dev_err(priv_dev->dev, "usbss: missing wMaxPacketSize\n");
2302*4882a593Smuzhiyun return -EINVAL;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun if (dev_WARN_ONCE(priv_dev->dev, priv_ep->flags & EP_ENABLED,
2306*4882a593Smuzhiyun "%s is already enabled\n", priv_ep->name))
2307*4882a593Smuzhiyun return 0;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun priv_ep->endpoint.desc = desc;
2312*4882a593Smuzhiyun priv_ep->type = usb_endpoint_type(desc);
2313*4882a593Smuzhiyun priv_ep->interval = desc->bInterval ? BIT(desc->bInterval - 1) : 0;
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun if (priv_ep->interval > ISO_MAX_INTERVAL &&
2316*4882a593Smuzhiyun priv_ep->type == USB_ENDPOINT_XFER_ISOC) {
2317*4882a593Smuzhiyun dev_err(priv_dev->dev, "Driver is limited to %d period\n",
2318*4882a593Smuzhiyun ISO_MAX_INTERVAL);
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun ret = -EINVAL;
2321*4882a593Smuzhiyun goto exit;
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun bEndpointAddress = priv_ep->num | priv_ep->dir;
2325*4882a593Smuzhiyun cdns3_select_ep(priv_dev, bEndpointAddress);
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun /*
2328*4882a593Smuzhiyun * For some versions of controller at some point during ISO OUT traffic
2329*4882a593Smuzhiyun * DMA reads Transfer Ring for the EP which has never got doorbell.
2330*4882a593Smuzhiyun * This issue was detected only on simulation, but to avoid this issue
2331*4882a593Smuzhiyun * driver add protection against it. To fix it driver enable ISO OUT
2332*4882a593Smuzhiyun * endpoint before setting DRBL. This special treatment of ISO OUT
2333*4882a593Smuzhiyun * endpoints are recommended by controller specification.
2334*4882a593Smuzhiyun */
2335*4882a593Smuzhiyun if (priv_ep->type == USB_ENDPOINT_XFER_ISOC && !priv_ep->dir)
2336*4882a593Smuzhiyun enable = 0;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
2339*4882a593Smuzhiyun /*
2340*4882a593Smuzhiyun * Enable stream support (SS mode) related interrupts
2341*4882a593Smuzhiyun * in EP_STS_EN Register
2342*4882a593Smuzhiyun */
2343*4882a593Smuzhiyun if (priv_dev->gadget.speed >= USB_SPEED_SUPER) {
2344*4882a593Smuzhiyun reg |= EP_STS_EN_IOTEN | EP_STS_EN_PRIMEEEN |
2345*4882a593Smuzhiyun EP_STS_EN_SIDERREN | EP_STS_EN_MD_EXITEN |
2346*4882a593Smuzhiyun EP_STS_EN_STREAMREN;
2347*4882a593Smuzhiyun priv_ep->use_streams = true;
2348*4882a593Smuzhiyun ret = cdns3_ep_config(priv_ep, enable);
2349*4882a593Smuzhiyun priv_dev->using_streams |= true;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun } else {
2352*4882a593Smuzhiyun ret = cdns3_ep_config(priv_ep, enable);
2353*4882a593Smuzhiyun }
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun if (ret)
2356*4882a593Smuzhiyun goto exit;
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun ret = cdns3_allocate_trb_pool(priv_ep);
2359*4882a593Smuzhiyun if (ret)
2360*4882a593Smuzhiyun goto exit;
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun bEndpointAddress = priv_ep->num | priv_ep->dir;
2363*4882a593Smuzhiyun cdns3_select_ep(priv_dev, bEndpointAddress);
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun trace_cdns3_gadget_ep_enable(priv_ep);
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun writel(EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
2370*4882a593Smuzhiyun !(val & (EP_CMD_CSTALL | EP_CMD_EPRST)),
2371*4882a593Smuzhiyun 1, 1000);
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun if (unlikely(ret)) {
2374*4882a593Smuzhiyun cdns3_free_trb_pool(priv_ep);
2375*4882a593Smuzhiyun ret = -EINVAL;
2376*4882a593Smuzhiyun goto exit;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun /* enable interrupt for selected endpoint */
2380*4882a593Smuzhiyun cdns3_set_register_bit(&priv_dev->regs->ep_ien,
2381*4882a593Smuzhiyun BIT(cdns3_ep_addr_to_index(bEndpointAddress)));
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V2)
2384*4882a593Smuzhiyun cdns3_wa2_enable_detection(priv_dev, priv_ep, reg);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun writel(reg, &priv_dev->regs->ep_sts_en);
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun ep->desc = desc;
2389*4882a593Smuzhiyun priv_ep->flags &= ~(EP_PENDING_REQUEST | EP_STALLED | EP_STALL_PENDING |
2390*4882a593Smuzhiyun EP_QUIRK_ISO_OUT_EN | EP_QUIRK_EXTRA_BUF_EN);
2391*4882a593Smuzhiyun priv_ep->flags |= EP_ENABLED | EP_UPDATE_EP_TRBADDR;
2392*4882a593Smuzhiyun priv_ep->wa1_set = 0;
2393*4882a593Smuzhiyun priv_ep->enqueue = 0;
2394*4882a593Smuzhiyun priv_ep->dequeue = 0;
2395*4882a593Smuzhiyun reg = readl(&priv_dev->regs->ep_sts);
2396*4882a593Smuzhiyun priv_ep->pcs = !!EP_STS_CCS(reg);
2397*4882a593Smuzhiyun priv_ep->ccs = !!EP_STS_CCS(reg);
2398*4882a593Smuzhiyun /* one TRB is reserved for link TRB used in DMULT mode*/
2399*4882a593Smuzhiyun priv_ep->free_trbs = priv_ep->num_trbs - 1;
2400*4882a593Smuzhiyun exit:
2401*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun return ret;
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun /**
2407*4882a593Smuzhiyun * cdns3_gadget_ep_disable Disable endpoint
2408*4882a593Smuzhiyun * @ep: endpoint object
2409*4882a593Smuzhiyun *
2410*4882a593Smuzhiyun * Returns 0 on success, error code elsewhere
2411*4882a593Smuzhiyun */
cdns3_gadget_ep_disable(struct usb_ep * ep)2412*4882a593Smuzhiyun static int cdns3_gadget_ep_disable(struct usb_ep *ep)
2413*4882a593Smuzhiyun {
2414*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
2415*4882a593Smuzhiyun struct cdns3_request *priv_req;
2416*4882a593Smuzhiyun struct cdns3_device *priv_dev;
2417*4882a593Smuzhiyun struct usb_request *request;
2418*4882a593Smuzhiyun unsigned long flags;
2419*4882a593Smuzhiyun int ret = 0;
2420*4882a593Smuzhiyun u32 ep_cfg;
2421*4882a593Smuzhiyun int val;
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun if (!ep) {
2424*4882a593Smuzhiyun pr_err("usbss: invalid parameters\n");
2425*4882a593Smuzhiyun return -EINVAL;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun priv_ep = ep_to_cdns3_ep(ep);
2429*4882a593Smuzhiyun priv_dev = priv_ep->cdns3_dev;
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun if (dev_WARN_ONCE(priv_dev->dev, !(priv_ep->flags & EP_ENABLED),
2432*4882a593Smuzhiyun "%s is already disabled\n", priv_ep->name))
2433*4882a593Smuzhiyun return 0;
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun trace_cdns3_gadget_ep_disable(priv_ep);
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun cdns3_select_ep(priv_dev, ep->desc->bEndpointAddress);
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun ep_cfg = readl(&priv_dev->regs->ep_cfg);
2442*4882a593Smuzhiyun ep_cfg &= ~EP_CFG_ENABLE;
2443*4882a593Smuzhiyun writel(ep_cfg, &priv_dev->regs->ep_cfg);
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun /**
2446*4882a593Smuzhiyun * Driver needs some time before resetting endpoint.
2447*4882a593Smuzhiyun * It need waits for clearing DBUSY bit or for timeout expired.
2448*4882a593Smuzhiyun * 10us is enough time for controller to stop transfer.
2449*4882a593Smuzhiyun */
2450*4882a593Smuzhiyun readl_poll_timeout_atomic(&priv_dev->regs->ep_sts, val,
2451*4882a593Smuzhiyun !(val & EP_STS_DBUSY), 1, 10);
2452*4882a593Smuzhiyun writel(EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
2455*4882a593Smuzhiyun !(val & (EP_CMD_CSTALL | EP_CMD_EPRST)),
2456*4882a593Smuzhiyun 1, 1000);
2457*4882a593Smuzhiyun if (unlikely(ret))
2458*4882a593Smuzhiyun dev_err(priv_dev->dev, "Timeout: %s resetting failed.\n",
2459*4882a593Smuzhiyun priv_ep->name);
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun while (!list_empty(&priv_ep->pending_req_list)) {
2462*4882a593Smuzhiyun request = cdns3_next_request(&priv_ep->pending_req_list);
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun cdns3_gadget_giveback(priv_ep, to_cdns3_request(request),
2465*4882a593Smuzhiyun -ESHUTDOWN);
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun while (!list_empty(&priv_ep->wa2_descmiss_req_list)) {
2469*4882a593Smuzhiyun priv_req = cdns3_next_priv_request(&priv_ep->wa2_descmiss_req_list);
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun kfree(priv_req->request.buf);
2472*4882a593Smuzhiyun cdns3_gadget_ep_free_request(&priv_ep->endpoint,
2473*4882a593Smuzhiyun &priv_req->request);
2474*4882a593Smuzhiyun list_del_init(&priv_req->list);
2475*4882a593Smuzhiyun --priv_ep->wa2_counter;
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun while (!list_empty(&priv_ep->deferred_req_list)) {
2479*4882a593Smuzhiyun request = cdns3_next_request(&priv_ep->deferred_req_list);
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun cdns3_gadget_giveback(priv_ep, to_cdns3_request(request),
2482*4882a593Smuzhiyun -ESHUTDOWN);
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun priv_ep->descmis_req = NULL;
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun ep->desc = NULL;
2488*4882a593Smuzhiyun priv_ep->flags &= ~EP_ENABLED;
2489*4882a593Smuzhiyun priv_ep->use_streams = false;
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun return ret;
2494*4882a593Smuzhiyun }
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun /**
2497*4882a593Smuzhiyun * cdns3_gadget_ep_queue Transfer data on endpoint
2498*4882a593Smuzhiyun * @ep: endpoint object
2499*4882a593Smuzhiyun * @request: request object
2500*4882a593Smuzhiyun * @gfp_flags: gfp flags
2501*4882a593Smuzhiyun *
2502*4882a593Smuzhiyun * Returns 0 on success, error code elsewhere
2503*4882a593Smuzhiyun */
__cdns3_gadget_ep_queue(struct usb_ep * ep,struct usb_request * request,gfp_t gfp_flags)2504*4882a593Smuzhiyun static int __cdns3_gadget_ep_queue(struct usb_ep *ep,
2505*4882a593Smuzhiyun struct usb_request *request,
2506*4882a593Smuzhiyun gfp_t gfp_flags)
2507*4882a593Smuzhiyun {
2508*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
2509*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2510*4882a593Smuzhiyun struct cdns3_request *priv_req;
2511*4882a593Smuzhiyun int ret = 0;
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun request->actual = 0;
2514*4882a593Smuzhiyun request->status = -EINPROGRESS;
2515*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
2516*4882a593Smuzhiyun trace_cdns3_ep_queue(priv_req);
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun if (priv_dev->dev_ver < DEV_VER_V2) {
2519*4882a593Smuzhiyun ret = cdns3_wa2_gadget_ep_queue(priv_dev, priv_ep,
2520*4882a593Smuzhiyun priv_req);
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun if (ret == EINPROGRESS)
2523*4882a593Smuzhiyun return 0;
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun ret = cdns3_prepare_aligned_request_buf(priv_req);
2527*4882a593Smuzhiyun if (ret < 0)
2528*4882a593Smuzhiyun return ret;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun ret = usb_gadget_map_request_by_dev(priv_dev->sysdev, request,
2531*4882a593Smuzhiyun usb_endpoint_dir_in(ep->desc));
2532*4882a593Smuzhiyun if (ret)
2533*4882a593Smuzhiyun return ret;
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun list_add_tail(&request->list, &priv_ep->deferred_req_list);
2536*4882a593Smuzhiyun
2537*4882a593Smuzhiyun /*
2538*4882a593Smuzhiyun * For stream capable endpoint if prime irq flag is set then only start
2539*4882a593Smuzhiyun * request.
2540*4882a593Smuzhiyun * If hardware endpoint configuration has not been set yet then
2541*4882a593Smuzhiyun * just queue request in deferred list. Transfer will be started in
2542*4882a593Smuzhiyun * cdns3_set_hw_configuration.
2543*4882a593Smuzhiyun */
2544*4882a593Smuzhiyun if (!request->stream_id) {
2545*4882a593Smuzhiyun if (priv_dev->hw_configured_flag &&
2546*4882a593Smuzhiyun !(priv_ep->flags & EP_STALLED) &&
2547*4882a593Smuzhiyun !(priv_ep->flags & EP_STALL_PENDING))
2548*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
2549*4882a593Smuzhiyun } else {
2550*4882a593Smuzhiyun if (priv_dev->hw_configured_flag && priv_ep->prime_flag)
2551*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun return 0;
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun
cdns3_gadget_ep_queue(struct usb_ep * ep,struct usb_request * request,gfp_t gfp_flags)2557*4882a593Smuzhiyun static int cdns3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
2558*4882a593Smuzhiyun gfp_t gfp_flags)
2559*4882a593Smuzhiyun {
2560*4882a593Smuzhiyun struct usb_request *zlp_request;
2561*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
2562*4882a593Smuzhiyun struct cdns3_device *priv_dev;
2563*4882a593Smuzhiyun unsigned long flags;
2564*4882a593Smuzhiyun int ret;
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun if (!request || !ep)
2567*4882a593Smuzhiyun return -EINVAL;
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun priv_ep = ep_to_cdns3_ep(ep);
2570*4882a593Smuzhiyun priv_dev = priv_ep->cdns3_dev;
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun ret = __cdns3_gadget_ep_queue(ep, request, gfp_flags);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun if (ret == 0 && request->zero && request->length &&
2577*4882a593Smuzhiyun (request->length % ep->maxpacket == 0)) {
2578*4882a593Smuzhiyun struct cdns3_request *priv_req;
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun zlp_request = cdns3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
2581*4882a593Smuzhiyun zlp_request->buf = priv_dev->zlp_buf;
2582*4882a593Smuzhiyun zlp_request->length = 0;
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun priv_req = to_cdns3_request(zlp_request);
2585*4882a593Smuzhiyun priv_req->flags |= REQUEST_ZLP;
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "Queuing ZLP for endpoint: %s\n",
2588*4882a593Smuzhiyun priv_ep->name);
2589*4882a593Smuzhiyun ret = __cdns3_gadget_ep_queue(ep, zlp_request, gfp_flags);
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2593*4882a593Smuzhiyun return ret;
2594*4882a593Smuzhiyun }
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun /**
2597*4882a593Smuzhiyun * cdns3_gadget_ep_dequeue Remove request from transfer queue
2598*4882a593Smuzhiyun * @ep: endpoint object associated with request
2599*4882a593Smuzhiyun * @request: request object
2600*4882a593Smuzhiyun *
2601*4882a593Smuzhiyun * Returns 0 on success, error code elsewhere
2602*4882a593Smuzhiyun */
cdns3_gadget_ep_dequeue(struct usb_ep * ep,struct usb_request * request)2603*4882a593Smuzhiyun int cdns3_gadget_ep_dequeue(struct usb_ep *ep,
2604*4882a593Smuzhiyun struct usb_request *request)
2605*4882a593Smuzhiyun {
2606*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
2607*4882a593Smuzhiyun struct cdns3_device *priv_dev;
2608*4882a593Smuzhiyun struct usb_request *req, *req_temp;
2609*4882a593Smuzhiyun struct cdns3_request *priv_req;
2610*4882a593Smuzhiyun struct cdns3_trb *link_trb;
2611*4882a593Smuzhiyun u8 req_on_hw_ring = 0;
2612*4882a593Smuzhiyun unsigned long flags;
2613*4882a593Smuzhiyun int ret = 0;
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun if (!ep || !request || !ep->desc)
2616*4882a593Smuzhiyun return -EINVAL;
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun priv_dev = priv_ep->cdns3_dev;
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun trace_cdns3_ep_dequeue(priv_req);
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun cdns3_select_ep(priv_dev, ep->desc->bEndpointAddress);
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun list_for_each_entry_safe(req, req_temp, &priv_ep->pending_req_list,
2629*4882a593Smuzhiyun list) {
2630*4882a593Smuzhiyun if (request == req) {
2631*4882a593Smuzhiyun req_on_hw_ring = 1;
2632*4882a593Smuzhiyun goto found;
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun }
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun list_for_each_entry_safe(req, req_temp, &priv_ep->deferred_req_list,
2637*4882a593Smuzhiyun list) {
2638*4882a593Smuzhiyun if (request == req)
2639*4882a593Smuzhiyun goto found;
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun goto not_found;
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun found:
2645*4882a593Smuzhiyun link_trb = priv_req->trb;
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun /* Update ring only if removed request is on pending_req_list list */
2648*4882a593Smuzhiyun if (req_on_hw_ring && link_trb) {
2649*4882a593Smuzhiyun link_trb->buffer = cpu_to_le32(TRB_BUFFER(priv_ep->trb_pool_dma +
2650*4882a593Smuzhiyun ((priv_req->end_trb + 1) * TRB_SIZE)));
2651*4882a593Smuzhiyun link_trb->control = cpu_to_le32((le32_to_cpu(link_trb->control) & TRB_CYCLE) |
2652*4882a593Smuzhiyun TRB_TYPE(TRB_LINK) | TRB_CHAIN);
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun if (priv_ep->wa1_trb == priv_req->trb)
2655*4882a593Smuzhiyun cdns3_wa1_restore_cycle_bit(priv_ep);
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun cdns3_gadget_giveback(priv_ep, priv_req, -ECONNRESET);
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun not_found:
2661*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2662*4882a593Smuzhiyun return ret;
2663*4882a593Smuzhiyun }
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun /**
2666*4882a593Smuzhiyun * __cdns3_gadget_ep_set_halt Sets stall on selected endpoint
2667*4882a593Smuzhiyun * Should be called after acquiring spin_lock and selecting ep
2668*4882a593Smuzhiyun * @priv_ep: endpoint object to set stall on.
2669*4882a593Smuzhiyun */
__cdns3_gadget_ep_set_halt(struct cdns3_endpoint * priv_ep)2670*4882a593Smuzhiyun void __cdns3_gadget_ep_set_halt(struct cdns3_endpoint *priv_ep)
2671*4882a593Smuzhiyun {
2672*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun trace_cdns3_halt(priv_ep, 1, 0);
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun if (!(priv_ep->flags & EP_STALLED)) {
2677*4882a593Smuzhiyun u32 ep_sts_reg = readl(&priv_dev->regs->ep_sts);
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun if (!(ep_sts_reg & EP_STS_DBUSY))
2680*4882a593Smuzhiyun cdns3_ep_stall_flush(priv_ep);
2681*4882a593Smuzhiyun else
2682*4882a593Smuzhiyun priv_ep->flags |= EP_STALL_PENDING;
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun }
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun /**
2687*4882a593Smuzhiyun * __cdns3_gadget_ep_clear_halt Clears stall on selected endpoint
2688*4882a593Smuzhiyun * Should be called after acquiring spin_lock and selecting ep
2689*4882a593Smuzhiyun * @priv_ep: endpoint object to clear stall on
2690*4882a593Smuzhiyun */
__cdns3_gadget_ep_clear_halt(struct cdns3_endpoint * priv_ep)2691*4882a593Smuzhiyun int __cdns3_gadget_ep_clear_halt(struct cdns3_endpoint *priv_ep)
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2694*4882a593Smuzhiyun struct usb_request *request;
2695*4882a593Smuzhiyun struct cdns3_request *priv_req;
2696*4882a593Smuzhiyun struct cdns3_trb *trb = NULL;
2697*4882a593Smuzhiyun struct cdns3_trb trb_tmp;
2698*4882a593Smuzhiyun int ret;
2699*4882a593Smuzhiyun int val;
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun trace_cdns3_halt(priv_ep, 0, 0);
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun request = cdns3_next_request(&priv_ep->pending_req_list);
2704*4882a593Smuzhiyun if (request) {
2705*4882a593Smuzhiyun priv_req = to_cdns3_request(request);
2706*4882a593Smuzhiyun trb = priv_req->trb;
2707*4882a593Smuzhiyun if (trb) {
2708*4882a593Smuzhiyun trb_tmp = *trb;
2709*4882a593Smuzhiyun trb->control = trb->control ^ cpu_to_le32(TRB_CYCLE);
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun writel(EP_CMD_CSTALL | EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun /* wait for EPRST cleared */
2716*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
2717*4882a593Smuzhiyun !(val & EP_CMD_EPRST), 1, 100);
2718*4882a593Smuzhiyun if (ret)
2719*4882a593Smuzhiyun return -EINVAL;
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun priv_ep->flags &= ~(EP_STALLED | EP_STALL_PENDING);
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun if (request) {
2724*4882a593Smuzhiyun if (trb)
2725*4882a593Smuzhiyun *trb = trb_tmp;
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun cdns3_rearm_transfer(priv_ep, 1);
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun cdns3_start_all_request(priv_dev, priv_ep);
2731*4882a593Smuzhiyun return ret;
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun /**
2735*4882a593Smuzhiyun * cdns3_gadget_ep_set_halt Sets/clears stall on selected endpoint
2736*4882a593Smuzhiyun * @ep: endpoint object to set/clear stall on
2737*4882a593Smuzhiyun * @value: 1 for set stall, 0 for clear stall
2738*4882a593Smuzhiyun *
2739*4882a593Smuzhiyun * Returns 0 on success, error code elsewhere
2740*4882a593Smuzhiyun */
cdns3_gadget_ep_set_halt(struct usb_ep * ep,int value)2741*4882a593Smuzhiyun int cdns3_gadget_ep_set_halt(struct usb_ep *ep, int value)
2742*4882a593Smuzhiyun {
2743*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
2744*4882a593Smuzhiyun struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2745*4882a593Smuzhiyun unsigned long flags;
2746*4882a593Smuzhiyun int ret = 0;
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun if (!(priv_ep->flags & EP_ENABLED))
2749*4882a593Smuzhiyun return -EPERM;
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun cdns3_select_ep(priv_dev, ep->desc->bEndpointAddress);
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun if (!value) {
2756*4882a593Smuzhiyun priv_ep->flags &= ~EP_WEDGE;
2757*4882a593Smuzhiyun ret = __cdns3_gadget_ep_clear_halt(priv_ep);
2758*4882a593Smuzhiyun } else {
2759*4882a593Smuzhiyun __cdns3_gadget_ep_set_halt(priv_ep);
2760*4882a593Smuzhiyun }
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun return ret;
2765*4882a593Smuzhiyun }
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun extern const struct usb_ep_ops cdns3_gadget_ep0_ops;
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun static const struct usb_ep_ops cdns3_gadget_ep_ops = {
2770*4882a593Smuzhiyun .enable = cdns3_gadget_ep_enable,
2771*4882a593Smuzhiyun .disable = cdns3_gadget_ep_disable,
2772*4882a593Smuzhiyun .alloc_request = cdns3_gadget_ep_alloc_request,
2773*4882a593Smuzhiyun .free_request = cdns3_gadget_ep_free_request,
2774*4882a593Smuzhiyun .queue = cdns3_gadget_ep_queue,
2775*4882a593Smuzhiyun .dequeue = cdns3_gadget_ep_dequeue,
2776*4882a593Smuzhiyun .set_halt = cdns3_gadget_ep_set_halt,
2777*4882a593Smuzhiyun .set_wedge = cdns3_gadget_ep_set_wedge,
2778*4882a593Smuzhiyun };
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun /**
2781*4882a593Smuzhiyun * cdns3_gadget_get_frame Returns number of actual ITP frame
2782*4882a593Smuzhiyun * @gadget: gadget object
2783*4882a593Smuzhiyun *
2784*4882a593Smuzhiyun * Returns number of actual ITP frame
2785*4882a593Smuzhiyun */
cdns3_gadget_get_frame(struct usb_gadget * gadget)2786*4882a593Smuzhiyun static int cdns3_gadget_get_frame(struct usb_gadget *gadget)
2787*4882a593Smuzhiyun {
2788*4882a593Smuzhiyun struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun return readl(&priv_dev->regs->usb_itpn);
2791*4882a593Smuzhiyun }
2792*4882a593Smuzhiyun
__cdns3_gadget_wakeup(struct cdns3_device * priv_dev)2793*4882a593Smuzhiyun int __cdns3_gadget_wakeup(struct cdns3_device *priv_dev)
2794*4882a593Smuzhiyun {
2795*4882a593Smuzhiyun enum usb_device_speed speed;
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun speed = cdns3_get_speed(priv_dev);
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun if (speed >= USB_SPEED_SUPER)
2800*4882a593Smuzhiyun return 0;
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun /* Start driving resume signaling to indicate remote wakeup. */
2803*4882a593Smuzhiyun writel(USB_CONF_LGO_L0, &priv_dev->regs->usb_conf);
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun return 0;
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun
cdns3_gadget_wakeup(struct usb_gadget * gadget)2808*4882a593Smuzhiyun static int cdns3_gadget_wakeup(struct usb_gadget *gadget)
2809*4882a593Smuzhiyun {
2810*4882a593Smuzhiyun struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2811*4882a593Smuzhiyun unsigned long flags;
2812*4882a593Smuzhiyun int ret = 0;
2813*4882a593Smuzhiyun
2814*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2815*4882a593Smuzhiyun ret = __cdns3_gadget_wakeup(priv_dev);
2816*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2817*4882a593Smuzhiyun return ret;
2818*4882a593Smuzhiyun }
2819*4882a593Smuzhiyun
cdns3_gadget_set_selfpowered(struct usb_gadget * gadget,int is_selfpowered)2820*4882a593Smuzhiyun static int cdns3_gadget_set_selfpowered(struct usb_gadget *gadget,
2821*4882a593Smuzhiyun int is_selfpowered)
2822*4882a593Smuzhiyun {
2823*4882a593Smuzhiyun struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2824*4882a593Smuzhiyun unsigned long flags;
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2827*4882a593Smuzhiyun priv_dev->is_selfpowered = !!is_selfpowered;
2828*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2829*4882a593Smuzhiyun return 0;
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun
cdns3_gadget_pullup(struct usb_gadget * gadget,int is_on)2832*4882a593Smuzhiyun static int cdns3_gadget_pullup(struct usb_gadget *gadget, int is_on)
2833*4882a593Smuzhiyun {
2834*4882a593Smuzhiyun struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun if (is_on) {
2837*4882a593Smuzhiyun writel(USB_CONF_DEVEN, &priv_dev->regs->usb_conf);
2838*4882a593Smuzhiyun } else {
2839*4882a593Smuzhiyun writel(~0, &priv_dev->regs->ep_ists);
2840*4882a593Smuzhiyun writel(~0, &priv_dev->regs->usb_ists);
2841*4882a593Smuzhiyun writel(USB_CONF_DEVDS, &priv_dev->regs->usb_conf);
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun return 0;
2845*4882a593Smuzhiyun }
2846*4882a593Smuzhiyun
cdns3_gadget_config(struct cdns3_device * priv_dev)2847*4882a593Smuzhiyun static void cdns3_gadget_config(struct cdns3_device *priv_dev)
2848*4882a593Smuzhiyun {
2849*4882a593Smuzhiyun struct cdns3_usb_regs __iomem *regs = priv_dev->regs;
2850*4882a593Smuzhiyun u32 reg;
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun cdns3_ep0_config(priv_dev);
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun /* enable interrupts for endpoint 0 (in and out) */
2855*4882a593Smuzhiyun writel(EP_IEN_EP_OUT0 | EP_IEN_EP_IN0, ®s->ep_ien);
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun /*
2858*4882a593Smuzhiyun * Driver needs to modify LFPS minimal U1 Exit time for DEV_VER_TI_V1
2859*4882a593Smuzhiyun * revision of controller.
2860*4882a593Smuzhiyun */
2861*4882a593Smuzhiyun if (priv_dev->dev_ver == DEV_VER_TI_V1) {
2862*4882a593Smuzhiyun reg = readl(®s->dbg_link1);
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun reg &= ~DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_MASK;
2865*4882a593Smuzhiyun reg |= DBG_LINK1_LFPS_MIN_GEN_U1_EXIT(0x55) |
2866*4882a593Smuzhiyun DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_SET;
2867*4882a593Smuzhiyun writel(reg, ®s->dbg_link1);
2868*4882a593Smuzhiyun }
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun /*
2871*4882a593Smuzhiyun * By default some platforms has set protected access to memory.
2872*4882a593Smuzhiyun * This cause problem with cache, so driver restore non-secure
2873*4882a593Smuzhiyun * access to memory.
2874*4882a593Smuzhiyun */
2875*4882a593Smuzhiyun reg = readl(®s->dma_axi_ctrl);
2876*4882a593Smuzhiyun reg |= DMA_AXI_CTRL_MARPROT(DMA_AXI_CTRL_NON_SECURE) |
2877*4882a593Smuzhiyun DMA_AXI_CTRL_MAWPROT(DMA_AXI_CTRL_NON_SECURE);
2878*4882a593Smuzhiyun writel(reg, ®s->dma_axi_ctrl);
2879*4882a593Smuzhiyun
2880*4882a593Smuzhiyun /* enable generic interrupt*/
2881*4882a593Smuzhiyun writel(USB_IEN_INIT, ®s->usb_ien);
2882*4882a593Smuzhiyun writel(USB_CONF_CLK2OFFDS | USB_CONF_L1DS, ®s->usb_conf);
2883*4882a593Smuzhiyun /* keep Fast Access bit */
2884*4882a593Smuzhiyun writel(PUSB_PWR_FST_REG_ACCESS, &priv_dev->regs->usb_pwr);
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun cdns3_configure_dmult(priv_dev, NULL);
2887*4882a593Smuzhiyun }
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun /**
2890*4882a593Smuzhiyun * cdns3_gadget_udc_start Gadget start
2891*4882a593Smuzhiyun * @gadget: gadget object
2892*4882a593Smuzhiyun * @driver: driver which operates on this gadget
2893*4882a593Smuzhiyun *
2894*4882a593Smuzhiyun * Returns 0 on success, error code elsewhere
2895*4882a593Smuzhiyun */
cdns3_gadget_udc_start(struct usb_gadget * gadget,struct usb_gadget_driver * driver)2896*4882a593Smuzhiyun static int cdns3_gadget_udc_start(struct usb_gadget *gadget,
2897*4882a593Smuzhiyun struct usb_gadget_driver *driver)
2898*4882a593Smuzhiyun {
2899*4882a593Smuzhiyun struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2900*4882a593Smuzhiyun unsigned long flags;
2901*4882a593Smuzhiyun enum usb_device_speed max_speed = driver->max_speed;
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun spin_lock_irqsave(&priv_dev->lock, flags);
2904*4882a593Smuzhiyun priv_dev->gadget_driver = driver;
2905*4882a593Smuzhiyun
2906*4882a593Smuzhiyun /* limit speed if necessary */
2907*4882a593Smuzhiyun max_speed = min(driver->max_speed, gadget->max_speed);
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun switch (max_speed) {
2910*4882a593Smuzhiyun case USB_SPEED_FULL:
2911*4882a593Smuzhiyun writel(USB_CONF_SFORCE_FS, &priv_dev->regs->usb_conf);
2912*4882a593Smuzhiyun writel(USB_CONF_USB3DIS, &priv_dev->regs->usb_conf);
2913*4882a593Smuzhiyun break;
2914*4882a593Smuzhiyun case USB_SPEED_HIGH:
2915*4882a593Smuzhiyun writel(USB_CONF_USB3DIS, &priv_dev->regs->usb_conf);
2916*4882a593Smuzhiyun break;
2917*4882a593Smuzhiyun case USB_SPEED_SUPER:
2918*4882a593Smuzhiyun break;
2919*4882a593Smuzhiyun default:
2920*4882a593Smuzhiyun dev_err(priv_dev->dev,
2921*4882a593Smuzhiyun "invalid maximum_speed parameter %d\n",
2922*4882a593Smuzhiyun max_speed);
2923*4882a593Smuzhiyun fallthrough;
2924*4882a593Smuzhiyun case USB_SPEED_UNKNOWN:
2925*4882a593Smuzhiyun /* default to superspeed */
2926*4882a593Smuzhiyun max_speed = USB_SPEED_SUPER;
2927*4882a593Smuzhiyun break;
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun cdns3_gadget_config(priv_dev);
2931*4882a593Smuzhiyun spin_unlock_irqrestore(&priv_dev->lock, flags);
2932*4882a593Smuzhiyun return 0;
2933*4882a593Smuzhiyun }
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun /**
2936*4882a593Smuzhiyun * cdns3_gadget_udc_stop Stops gadget
2937*4882a593Smuzhiyun * @gadget: gadget object
2938*4882a593Smuzhiyun *
2939*4882a593Smuzhiyun * Returns 0
2940*4882a593Smuzhiyun */
cdns3_gadget_udc_stop(struct usb_gadget * gadget)2941*4882a593Smuzhiyun static int cdns3_gadget_udc_stop(struct usb_gadget *gadget)
2942*4882a593Smuzhiyun {
2943*4882a593Smuzhiyun struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2944*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
2945*4882a593Smuzhiyun u32 bEndpointAddress;
2946*4882a593Smuzhiyun struct usb_ep *ep;
2947*4882a593Smuzhiyun int val;
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun priv_dev->gadget_driver = NULL;
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun priv_dev->onchip_used_size = 0;
2952*4882a593Smuzhiyun priv_dev->out_mem_is_allocated = 0;
2953*4882a593Smuzhiyun priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun list_for_each_entry(ep, &priv_dev->gadget.ep_list, ep_list) {
2956*4882a593Smuzhiyun priv_ep = ep_to_cdns3_ep(ep);
2957*4882a593Smuzhiyun bEndpointAddress = priv_ep->num | priv_ep->dir;
2958*4882a593Smuzhiyun cdns3_select_ep(priv_dev, bEndpointAddress);
2959*4882a593Smuzhiyun writel(EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
2960*4882a593Smuzhiyun readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
2961*4882a593Smuzhiyun !(val & EP_CMD_EPRST), 1, 100);
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun priv_ep->flags &= ~EP_CLAIMED;
2964*4882a593Smuzhiyun }
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun /* disable interrupt for device */
2967*4882a593Smuzhiyun writel(0, &priv_dev->regs->usb_ien);
2968*4882a593Smuzhiyun writel(0, &priv_dev->regs->usb_pwr);
2969*4882a593Smuzhiyun writel(USB_CONF_DEVDS, &priv_dev->regs->usb_conf);
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun return 0;
2972*4882a593Smuzhiyun }
2973*4882a593Smuzhiyun
2974*4882a593Smuzhiyun static const struct usb_gadget_ops cdns3_gadget_ops = {
2975*4882a593Smuzhiyun .get_frame = cdns3_gadget_get_frame,
2976*4882a593Smuzhiyun .wakeup = cdns3_gadget_wakeup,
2977*4882a593Smuzhiyun .set_selfpowered = cdns3_gadget_set_selfpowered,
2978*4882a593Smuzhiyun .pullup = cdns3_gadget_pullup,
2979*4882a593Smuzhiyun .udc_start = cdns3_gadget_udc_start,
2980*4882a593Smuzhiyun .udc_stop = cdns3_gadget_udc_stop,
2981*4882a593Smuzhiyun .match_ep = cdns3_gadget_match_ep,
2982*4882a593Smuzhiyun };
2983*4882a593Smuzhiyun
cdns3_free_all_eps(struct cdns3_device * priv_dev)2984*4882a593Smuzhiyun static void cdns3_free_all_eps(struct cdns3_device *priv_dev)
2985*4882a593Smuzhiyun {
2986*4882a593Smuzhiyun int i;
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun /* ep0 OUT point to ep0 IN. */
2989*4882a593Smuzhiyun priv_dev->eps[16] = NULL;
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun for (i = 0; i < CDNS3_ENDPOINTS_MAX_COUNT; i++)
2992*4882a593Smuzhiyun if (priv_dev->eps[i]) {
2993*4882a593Smuzhiyun cdns3_free_trb_pool(priv_dev->eps[i]);
2994*4882a593Smuzhiyun devm_kfree(priv_dev->dev, priv_dev->eps[i]);
2995*4882a593Smuzhiyun }
2996*4882a593Smuzhiyun }
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun /**
2999*4882a593Smuzhiyun * cdns3_init_eps Initializes software endpoints of gadget
3000*4882a593Smuzhiyun * @priv_dev: extended gadget object
3001*4882a593Smuzhiyun *
3002*4882a593Smuzhiyun * Returns 0 on success, error code elsewhere
3003*4882a593Smuzhiyun */
cdns3_init_eps(struct cdns3_device * priv_dev)3004*4882a593Smuzhiyun static int cdns3_init_eps(struct cdns3_device *priv_dev)
3005*4882a593Smuzhiyun {
3006*4882a593Smuzhiyun u32 ep_enabled_reg, iso_ep_reg;
3007*4882a593Smuzhiyun struct cdns3_endpoint *priv_ep;
3008*4882a593Smuzhiyun int ep_dir, ep_number;
3009*4882a593Smuzhiyun u32 ep_mask;
3010*4882a593Smuzhiyun int ret = 0;
3011*4882a593Smuzhiyun int i;
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun /* Read it from USB_CAP3 to USB_CAP5 */
3014*4882a593Smuzhiyun ep_enabled_reg = readl(&priv_dev->regs->usb_cap3);
3015*4882a593Smuzhiyun iso_ep_reg = readl(&priv_dev->regs->usb_cap4);
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "Initializing non-zero endpoints\n");
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun for (i = 0; i < CDNS3_ENDPOINTS_MAX_COUNT; i++) {
3020*4882a593Smuzhiyun ep_dir = i >> 4; /* i div 16 */
3021*4882a593Smuzhiyun ep_number = i & 0xF; /* i % 16 */
3022*4882a593Smuzhiyun ep_mask = BIT(i);
3023*4882a593Smuzhiyun
3024*4882a593Smuzhiyun if (!(ep_enabled_reg & ep_mask))
3025*4882a593Smuzhiyun continue;
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun if (ep_dir && !ep_number) {
3028*4882a593Smuzhiyun priv_dev->eps[i] = priv_dev->eps[0];
3029*4882a593Smuzhiyun continue;
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun priv_ep = devm_kzalloc(priv_dev->dev, sizeof(*priv_ep),
3033*4882a593Smuzhiyun GFP_KERNEL);
3034*4882a593Smuzhiyun if (!priv_ep)
3035*4882a593Smuzhiyun goto err;
3036*4882a593Smuzhiyun
3037*4882a593Smuzhiyun /* set parent of endpoint object */
3038*4882a593Smuzhiyun priv_ep->cdns3_dev = priv_dev;
3039*4882a593Smuzhiyun priv_dev->eps[i] = priv_ep;
3040*4882a593Smuzhiyun priv_ep->num = ep_number;
3041*4882a593Smuzhiyun priv_ep->dir = ep_dir ? USB_DIR_IN : USB_DIR_OUT;
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun if (!ep_number) {
3044*4882a593Smuzhiyun ret = cdns3_init_ep0(priv_dev, priv_ep);
3045*4882a593Smuzhiyun if (ret) {
3046*4882a593Smuzhiyun dev_err(priv_dev->dev, "Failed to init ep0\n");
3047*4882a593Smuzhiyun goto err;
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun } else {
3050*4882a593Smuzhiyun snprintf(priv_ep->name, sizeof(priv_ep->name), "ep%d%s",
3051*4882a593Smuzhiyun ep_number, !!ep_dir ? "in" : "out");
3052*4882a593Smuzhiyun priv_ep->endpoint.name = priv_ep->name;
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun usb_ep_set_maxpacket_limit(&priv_ep->endpoint,
3055*4882a593Smuzhiyun CDNS3_EP_MAX_PACKET_LIMIT);
3056*4882a593Smuzhiyun priv_ep->endpoint.max_streams = CDNS3_EP_MAX_STREAMS;
3057*4882a593Smuzhiyun priv_ep->endpoint.ops = &cdns3_gadget_ep_ops;
3058*4882a593Smuzhiyun if (ep_dir)
3059*4882a593Smuzhiyun priv_ep->endpoint.caps.dir_in = 1;
3060*4882a593Smuzhiyun else
3061*4882a593Smuzhiyun priv_ep->endpoint.caps.dir_out = 1;
3062*4882a593Smuzhiyun
3063*4882a593Smuzhiyun if (iso_ep_reg & ep_mask)
3064*4882a593Smuzhiyun priv_ep->endpoint.caps.type_iso = 1;
3065*4882a593Smuzhiyun
3066*4882a593Smuzhiyun priv_ep->endpoint.caps.type_bulk = 1;
3067*4882a593Smuzhiyun priv_ep->endpoint.caps.type_int = 1;
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun list_add_tail(&priv_ep->endpoint.ep_list,
3070*4882a593Smuzhiyun &priv_dev->gadget.ep_list);
3071*4882a593Smuzhiyun }
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun priv_ep->flags = 0;
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "Initialized %s support: %s %s\n",
3076*4882a593Smuzhiyun priv_ep->name,
3077*4882a593Smuzhiyun priv_ep->endpoint.caps.type_bulk ? "BULK, INT" : "",
3078*4882a593Smuzhiyun priv_ep->endpoint.caps.type_iso ? "ISO" : "");
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun INIT_LIST_HEAD(&priv_ep->pending_req_list);
3081*4882a593Smuzhiyun INIT_LIST_HEAD(&priv_ep->deferred_req_list);
3082*4882a593Smuzhiyun INIT_LIST_HEAD(&priv_ep->wa2_descmiss_req_list);
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun return 0;
3086*4882a593Smuzhiyun err:
3087*4882a593Smuzhiyun cdns3_free_all_eps(priv_dev);
3088*4882a593Smuzhiyun return -ENOMEM;
3089*4882a593Smuzhiyun }
3090*4882a593Smuzhiyun
cdns3_gadget_release(struct device * dev)3091*4882a593Smuzhiyun static void cdns3_gadget_release(struct device *dev)
3092*4882a593Smuzhiyun {
3093*4882a593Smuzhiyun struct cdns3_device *priv_dev = container_of(dev,
3094*4882a593Smuzhiyun struct cdns3_device, gadget.dev);
3095*4882a593Smuzhiyun
3096*4882a593Smuzhiyun kfree(priv_dev);
3097*4882a593Smuzhiyun }
3098*4882a593Smuzhiyun
cdns3_gadget_exit(struct cdns3 * cdns)3099*4882a593Smuzhiyun void cdns3_gadget_exit(struct cdns3 *cdns)
3100*4882a593Smuzhiyun {
3101*4882a593Smuzhiyun struct cdns3_device *priv_dev;
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun priv_dev = cdns->gadget_dev;
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun pm_runtime_mark_last_busy(cdns->dev);
3107*4882a593Smuzhiyun pm_runtime_put_autosuspend(cdns->dev);
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun usb_del_gadget(&priv_dev->gadget);
3110*4882a593Smuzhiyun devm_free_irq(cdns->dev, cdns->dev_irq, priv_dev);
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun cdns3_free_all_eps(priv_dev);
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun while (!list_empty(&priv_dev->aligned_buf_list)) {
3115*4882a593Smuzhiyun struct cdns3_aligned_buf *buf;
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun buf = cdns3_next_align_buf(&priv_dev->aligned_buf_list);
3118*4882a593Smuzhiyun dma_free_coherent(priv_dev->sysdev, buf->size,
3119*4882a593Smuzhiyun buf->buf,
3120*4882a593Smuzhiyun buf->dma);
3121*4882a593Smuzhiyun
3122*4882a593Smuzhiyun list_del(&buf->list);
3123*4882a593Smuzhiyun kfree(buf);
3124*4882a593Smuzhiyun }
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun dma_free_coherent(priv_dev->sysdev, 8, priv_dev->setup_buf,
3127*4882a593Smuzhiyun priv_dev->setup_dma);
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun kfree(priv_dev->zlp_buf);
3130*4882a593Smuzhiyun usb_put_gadget(&priv_dev->gadget);
3131*4882a593Smuzhiyun cdns->gadget_dev = NULL;
3132*4882a593Smuzhiyun cdns3_drd_gadget_off(cdns);
3133*4882a593Smuzhiyun }
3134*4882a593Smuzhiyun
cdns3_gadget_start(struct cdns3 * cdns)3135*4882a593Smuzhiyun static int cdns3_gadget_start(struct cdns3 *cdns)
3136*4882a593Smuzhiyun {
3137*4882a593Smuzhiyun struct cdns3_device *priv_dev;
3138*4882a593Smuzhiyun u32 max_speed;
3139*4882a593Smuzhiyun int ret;
3140*4882a593Smuzhiyun
3141*4882a593Smuzhiyun priv_dev = kzalloc(sizeof(*priv_dev), GFP_KERNEL);
3142*4882a593Smuzhiyun if (!priv_dev)
3143*4882a593Smuzhiyun return -ENOMEM;
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun usb_initialize_gadget(cdns->dev, &priv_dev->gadget,
3146*4882a593Smuzhiyun cdns3_gadget_release);
3147*4882a593Smuzhiyun cdns->gadget_dev = priv_dev;
3148*4882a593Smuzhiyun priv_dev->sysdev = cdns->dev;
3149*4882a593Smuzhiyun priv_dev->dev = cdns->dev;
3150*4882a593Smuzhiyun priv_dev->regs = cdns->dev_regs;
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun device_property_read_u16(priv_dev->dev, "cdns,on-chip-buff-size",
3153*4882a593Smuzhiyun &priv_dev->onchip_buffers);
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun if (priv_dev->onchip_buffers <= 0) {
3156*4882a593Smuzhiyun u32 reg = readl(&priv_dev->regs->usb_cap2);
3157*4882a593Smuzhiyun
3158*4882a593Smuzhiyun priv_dev->onchip_buffers = USB_CAP2_ACTUAL_MEM_SIZE(reg);
3159*4882a593Smuzhiyun }
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun if (!priv_dev->onchip_buffers)
3162*4882a593Smuzhiyun priv_dev->onchip_buffers = 256;
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun max_speed = usb_get_maximum_speed(cdns->dev);
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun /* Check the maximum_speed parameter */
3167*4882a593Smuzhiyun switch (max_speed) {
3168*4882a593Smuzhiyun case USB_SPEED_FULL:
3169*4882a593Smuzhiyun case USB_SPEED_HIGH:
3170*4882a593Smuzhiyun case USB_SPEED_SUPER:
3171*4882a593Smuzhiyun break;
3172*4882a593Smuzhiyun default:
3173*4882a593Smuzhiyun dev_err(cdns->dev, "invalid maximum_speed parameter %d\n",
3174*4882a593Smuzhiyun max_speed);
3175*4882a593Smuzhiyun fallthrough;
3176*4882a593Smuzhiyun case USB_SPEED_UNKNOWN:
3177*4882a593Smuzhiyun /* default to superspeed */
3178*4882a593Smuzhiyun max_speed = USB_SPEED_SUPER;
3179*4882a593Smuzhiyun break;
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun /* fill gadget fields */
3183*4882a593Smuzhiyun priv_dev->gadget.max_speed = max_speed;
3184*4882a593Smuzhiyun priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
3185*4882a593Smuzhiyun priv_dev->gadget.ops = &cdns3_gadget_ops;
3186*4882a593Smuzhiyun priv_dev->gadget.name = "usb-ss-gadget";
3187*4882a593Smuzhiyun priv_dev->gadget.quirk_avoids_skb_reserve = 1;
3188*4882a593Smuzhiyun priv_dev->gadget.irq = cdns->dev_irq;
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun spin_lock_init(&priv_dev->lock);
3191*4882a593Smuzhiyun INIT_WORK(&priv_dev->pending_status_wq,
3192*4882a593Smuzhiyun cdns3_pending_setup_status_handler);
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun INIT_WORK(&priv_dev->aligned_buf_wq,
3195*4882a593Smuzhiyun cdns3_free_aligned_request_buf);
3196*4882a593Smuzhiyun
3197*4882a593Smuzhiyun /* initialize endpoint container */
3198*4882a593Smuzhiyun INIT_LIST_HEAD(&priv_dev->gadget.ep_list);
3199*4882a593Smuzhiyun INIT_LIST_HEAD(&priv_dev->aligned_buf_list);
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun ret = cdns3_init_eps(priv_dev);
3202*4882a593Smuzhiyun if (ret) {
3203*4882a593Smuzhiyun dev_err(priv_dev->dev, "Failed to create endpoints\n");
3204*4882a593Smuzhiyun goto err1;
3205*4882a593Smuzhiyun }
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun /* allocate memory for setup packet buffer */
3208*4882a593Smuzhiyun priv_dev->setup_buf = dma_alloc_coherent(priv_dev->sysdev, 8,
3209*4882a593Smuzhiyun &priv_dev->setup_dma, GFP_DMA);
3210*4882a593Smuzhiyun if (!priv_dev->setup_buf) {
3211*4882a593Smuzhiyun ret = -ENOMEM;
3212*4882a593Smuzhiyun goto err2;
3213*4882a593Smuzhiyun }
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun priv_dev->dev_ver = readl(&priv_dev->regs->usb_cap6);
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "Device Controller version: %08x\n",
3218*4882a593Smuzhiyun readl(&priv_dev->regs->usb_cap6));
3219*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "USB Capabilities:: %08x\n",
3220*4882a593Smuzhiyun readl(&priv_dev->regs->usb_cap1));
3221*4882a593Smuzhiyun dev_dbg(priv_dev->dev, "On-Chip memory configuration: %08x\n",
3222*4882a593Smuzhiyun readl(&priv_dev->regs->usb_cap2));
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun priv_dev->dev_ver = GET_DEV_BASE_VERSION(priv_dev->dev_ver);
3225*4882a593Smuzhiyun if (priv_dev->dev_ver >= DEV_VER_V2)
3226*4882a593Smuzhiyun priv_dev->gadget.sg_supported = 1;
3227*4882a593Smuzhiyun
3228*4882a593Smuzhiyun priv_dev->zlp_buf = kzalloc(CDNS3_EP_ZLP_BUF_SIZE, GFP_KERNEL);
3229*4882a593Smuzhiyun if (!priv_dev->zlp_buf) {
3230*4882a593Smuzhiyun ret = -ENOMEM;
3231*4882a593Smuzhiyun goto err3;
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun /* add USB gadget device */
3235*4882a593Smuzhiyun ret = usb_add_gadget(&priv_dev->gadget);
3236*4882a593Smuzhiyun if (ret < 0) {
3237*4882a593Smuzhiyun dev_err(priv_dev->dev, "Failed to add gadget\n");
3238*4882a593Smuzhiyun goto err4;
3239*4882a593Smuzhiyun }
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun return 0;
3242*4882a593Smuzhiyun err4:
3243*4882a593Smuzhiyun kfree(priv_dev->zlp_buf);
3244*4882a593Smuzhiyun err3:
3245*4882a593Smuzhiyun dma_free_coherent(priv_dev->sysdev, 8, priv_dev->setup_buf,
3246*4882a593Smuzhiyun priv_dev->setup_dma);
3247*4882a593Smuzhiyun err2:
3248*4882a593Smuzhiyun cdns3_free_all_eps(priv_dev);
3249*4882a593Smuzhiyun err1:
3250*4882a593Smuzhiyun usb_put_gadget(&priv_dev->gadget);
3251*4882a593Smuzhiyun cdns->gadget_dev = NULL;
3252*4882a593Smuzhiyun return ret;
3253*4882a593Smuzhiyun }
3254*4882a593Smuzhiyun
__cdns3_gadget_init(struct cdns3 * cdns)3255*4882a593Smuzhiyun static int __cdns3_gadget_init(struct cdns3 *cdns)
3256*4882a593Smuzhiyun {
3257*4882a593Smuzhiyun int ret = 0;
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun /* Ensure 32-bit DMA Mask in case we switched back from Host mode */
3260*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(cdns->dev, DMA_BIT_MASK(32));
3261*4882a593Smuzhiyun if (ret) {
3262*4882a593Smuzhiyun dev_err(cdns->dev, "Failed to set dma mask: %d\n", ret);
3263*4882a593Smuzhiyun return ret;
3264*4882a593Smuzhiyun }
3265*4882a593Smuzhiyun
3266*4882a593Smuzhiyun cdns3_drd_gadget_on(cdns);
3267*4882a593Smuzhiyun pm_runtime_get_sync(cdns->dev);
3268*4882a593Smuzhiyun
3269*4882a593Smuzhiyun ret = cdns3_gadget_start(cdns);
3270*4882a593Smuzhiyun if (ret) {
3271*4882a593Smuzhiyun pm_runtime_put_sync(cdns->dev);
3272*4882a593Smuzhiyun return ret;
3273*4882a593Smuzhiyun }
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun /*
3276*4882a593Smuzhiyun * Because interrupt line can be shared with other components in
3277*4882a593Smuzhiyun * driver it can't use IRQF_ONESHOT flag here.
3278*4882a593Smuzhiyun */
3279*4882a593Smuzhiyun ret = devm_request_threaded_irq(cdns->dev, cdns->dev_irq,
3280*4882a593Smuzhiyun cdns3_device_irq_handler,
3281*4882a593Smuzhiyun cdns3_device_thread_irq_handler,
3282*4882a593Smuzhiyun IRQF_SHARED, dev_name(cdns->dev),
3283*4882a593Smuzhiyun cdns->gadget_dev);
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun if (ret)
3286*4882a593Smuzhiyun goto err0;
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun return 0;
3289*4882a593Smuzhiyun err0:
3290*4882a593Smuzhiyun cdns3_gadget_exit(cdns);
3291*4882a593Smuzhiyun return ret;
3292*4882a593Smuzhiyun }
3293*4882a593Smuzhiyun
cdns3_gadget_suspend(struct cdns3 * cdns,bool do_wakeup)3294*4882a593Smuzhiyun static int cdns3_gadget_suspend(struct cdns3 *cdns, bool do_wakeup)
3295*4882a593Smuzhiyun __must_hold(&cdns->lock)
3296*4882a593Smuzhiyun {
3297*4882a593Smuzhiyun struct cdns3_device *priv_dev = cdns->gadget_dev;
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun spin_unlock(&cdns->lock);
3300*4882a593Smuzhiyun cdns3_disconnect_gadget(priv_dev);
3301*4882a593Smuzhiyun spin_lock(&cdns->lock);
3302*4882a593Smuzhiyun
3303*4882a593Smuzhiyun priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
3304*4882a593Smuzhiyun usb_gadget_set_state(&priv_dev->gadget, USB_STATE_NOTATTACHED);
3305*4882a593Smuzhiyun cdns3_hw_reset_eps_config(priv_dev);
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun /* disable interrupt for device */
3308*4882a593Smuzhiyun writel(0, &priv_dev->regs->usb_ien);
3309*4882a593Smuzhiyun
3310*4882a593Smuzhiyun return 0;
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun
cdns3_gadget_resume(struct cdns3 * cdns,bool hibernated)3313*4882a593Smuzhiyun static int cdns3_gadget_resume(struct cdns3 *cdns, bool hibernated)
3314*4882a593Smuzhiyun {
3315*4882a593Smuzhiyun struct cdns3_device *priv_dev = cdns->gadget_dev;
3316*4882a593Smuzhiyun
3317*4882a593Smuzhiyun if (!priv_dev->gadget_driver)
3318*4882a593Smuzhiyun return 0;
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun cdns3_gadget_config(priv_dev);
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun return 0;
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun /**
3326*4882a593Smuzhiyun * cdns3_gadget_init - initialize device structure
3327*4882a593Smuzhiyun *
3328*4882a593Smuzhiyun * @cdns: cdns3 instance
3329*4882a593Smuzhiyun *
3330*4882a593Smuzhiyun * This function initializes the gadget.
3331*4882a593Smuzhiyun */
cdns3_gadget_init(struct cdns3 * cdns)3332*4882a593Smuzhiyun int cdns3_gadget_init(struct cdns3 *cdns)
3333*4882a593Smuzhiyun {
3334*4882a593Smuzhiyun struct cdns3_role_driver *rdrv;
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun rdrv = devm_kzalloc(cdns->dev, sizeof(*rdrv), GFP_KERNEL);
3337*4882a593Smuzhiyun if (!rdrv)
3338*4882a593Smuzhiyun return -ENOMEM;
3339*4882a593Smuzhiyun
3340*4882a593Smuzhiyun rdrv->start = __cdns3_gadget_init;
3341*4882a593Smuzhiyun rdrv->stop = cdns3_gadget_exit;
3342*4882a593Smuzhiyun rdrv->suspend = cdns3_gadget_suspend;
3343*4882a593Smuzhiyun rdrv->resume = cdns3_gadget_resume;
3344*4882a593Smuzhiyun rdrv->state = CDNS3_ROLE_STATE_INACTIVE;
3345*4882a593Smuzhiyun rdrv->name = "gadget";
3346*4882a593Smuzhiyun cdns->roles[USB_ROLE_DEVICE] = rdrv;
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun return 0;
3349*4882a593Smuzhiyun }
3350