xref: /OK3568_Linux_fs/kernel/drivers/usb/c67x00/c67x00-ll-hpi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * c67x00-ll-hpi.c: Cypress C67X00 USB Low level interface using HPI
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2006-2008 Barco N.V.
6*4882a593Smuzhiyun  *    Derived from the Cypress cy7c67200/300 ezusb linux driver and
7*4882a593Smuzhiyun  *    based on multiple host controller drivers inside the linux kernel.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <asm/byteorder.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/jiffies.h>
14*4882a593Smuzhiyun #include <linux/usb/c67x00.h>
15*4882a593Smuzhiyun #include "c67x00.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define COMM_REGS 14
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct c67x00_lcp_int_data {
20*4882a593Smuzhiyun 	u16 regs[COMM_REGS];
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
24*4882a593Smuzhiyun /* Interface definitions */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define COMM_ACK			0x0FED
27*4882a593Smuzhiyun #define COMM_NAK			0xDEAD
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define COMM_RESET			0xFA50
30*4882a593Smuzhiyun #define COMM_EXEC_INT			0xCE01
31*4882a593Smuzhiyun #define COMM_INT_NUM			0x01C2
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Registers 0 to COMM_REGS-1 */
34*4882a593Smuzhiyun #define COMM_R(x)			(0x01C4 + 2 * (x))
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define HUSB_SIE_pCurrentTDPtr(x)	((x) ? 0x01B2 : 0x01B0)
37*4882a593Smuzhiyun #define HUSB_SIE_pTDListDone_Sem(x)	((x) ? 0x01B8 : 0x01B6)
38*4882a593Smuzhiyun #define HUSB_pEOT			0x01B4
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Software interrupts */
41*4882a593Smuzhiyun /* 114, 115: */
42*4882a593Smuzhiyun #define HUSB_SIE_INIT_INT(x)		((x) ? 0x0073 : 0x0072)
43*4882a593Smuzhiyun #define HUSB_RESET_INT			0x0074
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SUSB_INIT_INT			0x0071
46*4882a593Smuzhiyun #define SUSB_INIT_INT_LOC		(SUSB_INIT_INT * 2)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* -----------------------------------------------------------------------
49*4882a593Smuzhiyun  * HPI implementation
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * The c67x00 chip also support control via SPI or HSS serial
52*4882a593Smuzhiyun  * interfaces. However, this driver assumes that register access can
53*4882a593Smuzhiyun  * be performed from IRQ context. While this is a safe assumption with
54*4882a593Smuzhiyun  * the HPI interface, it is not true for the serial interfaces.
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* HPI registers */
58*4882a593Smuzhiyun #define HPI_DATA	0
59*4882a593Smuzhiyun #define HPI_MAILBOX	1
60*4882a593Smuzhiyun #define HPI_ADDR	2
61*4882a593Smuzhiyun #define HPI_STATUS	3
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun  * According to CY7C67300 specification (tables 140 and 141) HPI read and
65*4882a593Smuzhiyun  * write cycle duration Tcyc must be at least 6T long, where T is 1/48MHz,
66*4882a593Smuzhiyun  * which is 125ns.
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun #define HPI_T_CYC_NS	125
69*4882a593Smuzhiyun 
hpi_read_reg(struct c67x00_device * dev,int reg)70*4882a593Smuzhiyun static inline u16 hpi_read_reg(struct c67x00_device *dev, int reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	ndelay(HPI_T_CYC_NS);
73*4882a593Smuzhiyun 	return __raw_readw(dev->hpi.base + reg * dev->hpi.regstep);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
hpi_write_reg(struct c67x00_device * dev,int reg,u16 value)76*4882a593Smuzhiyun static inline void hpi_write_reg(struct c67x00_device *dev, int reg, u16 value)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	ndelay(HPI_T_CYC_NS);
79*4882a593Smuzhiyun 	__raw_writew(value, dev->hpi.base + reg * dev->hpi.regstep);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
hpi_read_word_nolock(struct c67x00_device * dev,u16 reg)82*4882a593Smuzhiyun static inline u16 hpi_read_word_nolock(struct c67x00_device *dev, u16 reg)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	hpi_write_reg(dev, HPI_ADDR, reg);
85*4882a593Smuzhiyun 	return hpi_read_reg(dev, HPI_DATA);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
hpi_read_word(struct c67x00_device * dev,u16 reg)88*4882a593Smuzhiyun static u16 hpi_read_word(struct c67x00_device *dev, u16 reg)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	u16 value;
91*4882a593Smuzhiyun 	unsigned long flags;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
94*4882a593Smuzhiyun 	value = hpi_read_word_nolock(dev, reg);
95*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return value;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
hpi_write_word_nolock(struct c67x00_device * dev,u16 reg,u16 value)100*4882a593Smuzhiyun static void hpi_write_word_nolock(struct c67x00_device *dev, u16 reg, u16 value)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	hpi_write_reg(dev, HPI_ADDR, reg);
103*4882a593Smuzhiyun 	hpi_write_reg(dev, HPI_DATA, value);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
hpi_write_word(struct c67x00_device * dev,u16 reg,u16 value)106*4882a593Smuzhiyun static void hpi_write_word(struct c67x00_device *dev, u16 reg, u16 value)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	unsigned long flags;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
111*4882a593Smuzhiyun 	hpi_write_word_nolock(dev, reg, value);
112*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * Only data is little endian, addr has cpu endianess
117*4882a593Smuzhiyun  */
hpi_write_words_le16(struct c67x00_device * dev,u16 addr,__le16 * data,u16 count)118*4882a593Smuzhiyun static void hpi_write_words_le16(struct c67x00_device *dev, u16 addr,
119*4882a593Smuzhiyun 				 __le16 *data, u16 count)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	unsigned long flags;
122*4882a593Smuzhiyun 	int i;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	hpi_write_reg(dev, HPI_ADDR, addr);
127*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
128*4882a593Smuzhiyun 		hpi_write_reg(dev, HPI_DATA, le16_to_cpu(*data++));
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * Only data is little endian, addr has cpu endianess
135*4882a593Smuzhiyun  */
hpi_read_words_le16(struct c67x00_device * dev,u16 addr,__le16 * data,u16 count)136*4882a593Smuzhiyun static void hpi_read_words_le16(struct c67x00_device *dev, u16 addr,
137*4882a593Smuzhiyun 				__le16 *data, u16 count)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	unsigned long flags;
140*4882a593Smuzhiyun 	int i;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
143*4882a593Smuzhiyun 	hpi_write_reg(dev, HPI_ADDR, addr);
144*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
145*4882a593Smuzhiyun 		*data++ = cpu_to_le16(hpi_read_reg(dev, HPI_DATA));
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
hpi_set_bits(struct c67x00_device * dev,u16 reg,u16 mask)150*4882a593Smuzhiyun static void hpi_set_bits(struct c67x00_device *dev, u16 reg, u16 mask)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	u16 value;
153*4882a593Smuzhiyun 	unsigned long flags;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
156*4882a593Smuzhiyun 	value = hpi_read_word_nolock(dev, reg);
157*4882a593Smuzhiyun 	hpi_write_word_nolock(dev, reg, value | mask);
158*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
hpi_clear_bits(struct c67x00_device * dev,u16 reg,u16 mask)161*4882a593Smuzhiyun static void hpi_clear_bits(struct c67x00_device *dev, u16 reg, u16 mask)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	u16 value;
164*4882a593Smuzhiyun 	unsigned long flags;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
167*4882a593Smuzhiyun 	value = hpi_read_word_nolock(dev, reg);
168*4882a593Smuzhiyun 	hpi_write_word_nolock(dev, reg, value & ~mask);
169*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
hpi_recv_mbox(struct c67x00_device * dev)172*4882a593Smuzhiyun static u16 hpi_recv_mbox(struct c67x00_device *dev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u16 value;
175*4882a593Smuzhiyun 	unsigned long flags;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
178*4882a593Smuzhiyun 	value = hpi_read_reg(dev, HPI_MAILBOX);
179*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return value;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
hpi_send_mbox(struct c67x00_device * dev,u16 value)184*4882a593Smuzhiyun static u16 hpi_send_mbox(struct c67x00_device *dev, u16 value)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	unsigned long flags;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
189*4882a593Smuzhiyun 	hpi_write_reg(dev, HPI_MAILBOX, value);
190*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return value;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
c67x00_ll_hpi_status(struct c67x00_device * dev)195*4882a593Smuzhiyun u16 c67x00_ll_hpi_status(struct c67x00_device *dev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	u16 value;
198*4882a593Smuzhiyun 	unsigned long flags;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->hpi.lock, flags);
201*4882a593Smuzhiyun 	value = hpi_read_reg(dev, HPI_STATUS);
202*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->hpi.lock, flags);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return value;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
c67x00_ll_hpi_reg_init(struct c67x00_device * dev)207*4882a593Smuzhiyun void c67x00_ll_hpi_reg_init(struct c67x00_device *dev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	int i;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	hpi_recv_mbox(dev);
212*4882a593Smuzhiyun 	c67x00_ll_hpi_status(dev);
213*4882a593Smuzhiyun 	hpi_write_word(dev, HPI_IRQ_ROUTING_REG, 0);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	for (i = 0; i < C67X00_SIES; i++) {
216*4882a593Smuzhiyun 		hpi_write_word(dev, SIEMSG_REG(i), 0);
217*4882a593Smuzhiyun 		hpi_read_word(dev, SIEMSG_REG(i));
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
c67x00_ll_hpi_enable_sofeop(struct c67x00_sie * sie)221*4882a593Smuzhiyun void c67x00_ll_hpi_enable_sofeop(struct c67x00_sie *sie)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	hpi_set_bits(sie->dev, HPI_IRQ_ROUTING_REG,
224*4882a593Smuzhiyun 		     SOFEOP_TO_HPI_EN(sie->sie_num));
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
c67x00_ll_hpi_disable_sofeop(struct c67x00_sie * sie)227*4882a593Smuzhiyun void c67x00_ll_hpi_disable_sofeop(struct c67x00_sie *sie)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	hpi_clear_bits(sie->dev, HPI_IRQ_ROUTING_REG,
230*4882a593Smuzhiyun 		       SOFEOP_TO_HPI_EN(sie->sie_num));
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
234*4882a593Smuzhiyun /* Transactions */
235*4882a593Smuzhiyun 
ll_recv_msg(struct c67x00_device * dev)236*4882a593Smuzhiyun static inline int ll_recv_msg(struct c67x00_device *dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	u16 res;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	res = wait_for_completion_timeout(&dev->hpi.lcp.msg_received, 5 * HZ);
241*4882a593Smuzhiyun 	WARN_ON(!res);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return (res == 0) ? -EIO : 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
247*4882a593Smuzhiyun /* General functions */
248*4882a593Smuzhiyun 
c67x00_ll_fetch_siemsg(struct c67x00_device * dev,int sie_num)249*4882a593Smuzhiyun u16 c67x00_ll_fetch_siemsg(struct c67x00_device *dev, int sie_num)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	u16 val;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	val = hpi_read_word(dev, SIEMSG_REG(sie_num));
254*4882a593Smuzhiyun 	/* clear register to allow next message */
255*4882a593Smuzhiyun 	hpi_write_word(dev, SIEMSG_REG(sie_num), 0);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return val;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
c67x00_ll_get_usb_ctl(struct c67x00_sie * sie)260*4882a593Smuzhiyun u16 c67x00_ll_get_usb_ctl(struct c67x00_sie *sie)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	return hpi_read_word(sie->dev, USB_CTL_REG(sie->sie_num));
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun  * c67x00_ll_usb_clear_status - clear the USB status bits
267*4882a593Smuzhiyun  */
c67x00_ll_usb_clear_status(struct c67x00_sie * sie,u16 bits)268*4882a593Smuzhiyun void c67x00_ll_usb_clear_status(struct c67x00_sie *sie, u16 bits)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	hpi_write_word(sie->dev, USB_STAT_REG(sie->sie_num), bits);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
c67x00_ll_usb_get_status(struct c67x00_sie * sie)273*4882a593Smuzhiyun u16 c67x00_ll_usb_get_status(struct c67x00_sie *sie)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	return hpi_read_word(sie->dev, USB_STAT_REG(sie->sie_num));
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
279*4882a593Smuzhiyun 
c67x00_comm_exec_int(struct c67x00_device * dev,u16 nr,struct c67x00_lcp_int_data * data)280*4882a593Smuzhiyun static int c67x00_comm_exec_int(struct c67x00_device *dev, u16 nr,
281*4882a593Smuzhiyun 				struct c67x00_lcp_int_data *data)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	int i, rc;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	mutex_lock(&dev->hpi.lcp.mutex);
286*4882a593Smuzhiyun 	hpi_write_word(dev, COMM_INT_NUM, nr);
287*4882a593Smuzhiyun 	for (i = 0; i < COMM_REGS; i++)
288*4882a593Smuzhiyun 		hpi_write_word(dev, COMM_R(i), data->regs[i]);
289*4882a593Smuzhiyun 	hpi_send_mbox(dev, COMM_EXEC_INT);
290*4882a593Smuzhiyun 	rc = ll_recv_msg(dev);
291*4882a593Smuzhiyun 	mutex_unlock(&dev->hpi.lcp.mutex);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return rc;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
297*4882a593Smuzhiyun /* Host specific functions */
298*4882a593Smuzhiyun 
c67x00_ll_set_husb_eot(struct c67x00_device * dev,u16 value)299*4882a593Smuzhiyun void c67x00_ll_set_husb_eot(struct c67x00_device *dev, u16 value)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	mutex_lock(&dev->hpi.lcp.mutex);
302*4882a593Smuzhiyun 	hpi_write_word(dev, HUSB_pEOT, value);
303*4882a593Smuzhiyun 	mutex_unlock(&dev->hpi.lcp.mutex);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
c67x00_ll_husb_sie_init(struct c67x00_sie * sie)306*4882a593Smuzhiyun static inline void c67x00_ll_husb_sie_init(struct c67x00_sie *sie)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct c67x00_device *dev = sie->dev;
309*4882a593Smuzhiyun 	struct c67x00_lcp_int_data data;
310*4882a593Smuzhiyun 	int rc;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	rc = c67x00_comm_exec_int(dev, HUSB_SIE_INIT_INT(sie->sie_num), &data);
313*4882a593Smuzhiyun 	BUG_ON(rc); /* No return path for error code; crash spectacularly */
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
c67x00_ll_husb_reset(struct c67x00_sie * sie,int port)316*4882a593Smuzhiyun void c67x00_ll_husb_reset(struct c67x00_sie *sie, int port)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct c67x00_device *dev = sie->dev;
319*4882a593Smuzhiyun 	struct c67x00_lcp_int_data data;
320*4882a593Smuzhiyun 	int rc;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	data.regs[0] = 50;	/* Reset USB port for 50ms */
323*4882a593Smuzhiyun 	data.regs[1] = port | (sie->sie_num << 1);
324*4882a593Smuzhiyun 	rc = c67x00_comm_exec_int(dev, HUSB_RESET_INT, &data);
325*4882a593Smuzhiyun 	BUG_ON(rc); /* No return path for error code; crash spectacularly */
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
c67x00_ll_husb_set_current_td(struct c67x00_sie * sie,u16 addr)328*4882a593Smuzhiyun void c67x00_ll_husb_set_current_td(struct c67x00_sie *sie, u16 addr)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	hpi_write_word(sie->dev, HUSB_SIE_pCurrentTDPtr(sie->sie_num), addr);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
c67x00_ll_husb_get_current_td(struct c67x00_sie * sie)333*4882a593Smuzhiyun u16 c67x00_ll_husb_get_current_td(struct c67x00_sie *sie)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	return hpi_read_word(sie->dev, HUSB_SIE_pCurrentTDPtr(sie->sie_num));
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
c67x00_ll_husb_get_frame(struct c67x00_sie * sie)338*4882a593Smuzhiyun u16 c67x00_ll_husb_get_frame(struct c67x00_sie *sie)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	return hpi_read_word(sie->dev, HOST_FRAME_REG(sie->sie_num));
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
c67x00_ll_husb_init_host_port(struct c67x00_sie * sie)343*4882a593Smuzhiyun void c67x00_ll_husb_init_host_port(struct c67x00_sie *sie)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	/* Set port into host mode */
346*4882a593Smuzhiyun 	hpi_set_bits(sie->dev, USB_CTL_REG(sie->sie_num), HOST_MODE);
347*4882a593Smuzhiyun 	c67x00_ll_husb_sie_init(sie);
348*4882a593Smuzhiyun 	/* Clear interrupts */
349*4882a593Smuzhiyun 	c67x00_ll_usb_clear_status(sie, HOST_STAT_MASK);
350*4882a593Smuzhiyun 	/* Check */
351*4882a593Smuzhiyun 	if (!(hpi_read_word(sie->dev, USB_CTL_REG(sie->sie_num)) & HOST_MODE))
352*4882a593Smuzhiyun 		dev_warn(sie_dev(sie),
353*4882a593Smuzhiyun 			 "SIE %d not set to host mode\n", sie->sie_num);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
c67x00_ll_husb_reset_port(struct c67x00_sie * sie,int port)356*4882a593Smuzhiyun void c67x00_ll_husb_reset_port(struct c67x00_sie *sie, int port)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	/* Clear connect change */
359*4882a593Smuzhiyun 	c67x00_ll_usb_clear_status(sie, PORT_CONNECT_CHANGE(port));
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* Enable interrupts */
362*4882a593Smuzhiyun 	hpi_set_bits(sie->dev, HPI_IRQ_ROUTING_REG,
363*4882a593Smuzhiyun 		     SOFEOP_TO_CPU_EN(sie->sie_num));
364*4882a593Smuzhiyun 	hpi_set_bits(sie->dev, HOST_IRQ_EN_REG(sie->sie_num),
365*4882a593Smuzhiyun 		     SOF_EOP_IRQ_EN | DONE_IRQ_EN);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Enable pull down transistors */
368*4882a593Smuzhiyun 	hpi_set_bits(sie->dev, USB_CTL_REG(sie->sie_num), PORT_RES_EN(port));
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
372*4882a593Smuzhiyun 
c67x00_ll_irq(struct c67x00_device * dev,u16 int_status)373*4882a593Smuzhiyun void c67x00_ll_irq(struct c67x00_device *dev, u16 int_status)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	if ((int_status & MBX_OUT_FLG) == 0)
376*4882a593Smuzhiyun 		return;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	dev->hpi.lcp.last_msg = hpi_recv_mbox(dev);
379*4882a593Smuzhiyun 	complete(&dev->hpi.lcp.msg_received);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
383*4882a593Smuzhiyun 
c67x00_ll_reset(struct c67x00_device * dev)384*4882a593Smuzhiyun int c67x00_ll_reset(struct c67x00_device *dev)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	int rc;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	mutex_lock(&dev->hpi.lcp.mutex);
389*4882a593Smuzhiyun 	hpi_send_mbox(dev, COMM_RESET);
390*4882a593Smuzhiyun 	rc = ll_recv_msg(dev);
391*4882a593Smuzhiyun 	mutex_unlock(&dev->hpi.lcp.mutex);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return rc;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun  * c67x00_ll_write_mem_le16 - write into c67x00 memory
400*4882a593Smuzhiyun  * Only data is little endian, addr has cpu endianess.
401*4882a593Smuzhiyun  */
c67x00_ll_write_mem_le16(struct c67x00_device * dev,u16 addr,void * data,int len)402*4882a593Smuzhiyun void c67x00_ll_write_mem_le16(struct c67x00_device *dev, u16 addr,
403*4882a593Smuzhiyun 			      void *data, int len)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	u8 *buf = data;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/* Sanity check */
408*4882a593Smuzhiyun 	if (addr + len > 0xffff) {
409*4882a593Smuzhiyun 		dev_err(&dev->pdev->dev,
410*4882a593Smuzhiyun 			"Trying to write beyond writable region!\n");
411*4882a593Smuzhiyun 		return;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (addr & 0x01) {
415*4882a593Smuzhiyun 		/* unaligned access */
416*4882a593Smuzhiyun 		u16 tmp;
417*4882a593Smuzhiyun 		tmp = hpi_read_word(dev, addr - 1);
418*4882a593Smuzhiyun 		tmp = (tmp & 0x00ff) | (*buf++ << 8);
419*4882a593Smuzhiyun 		hpi_write_word(dev, addr - 1, tmp);
420*4882a593Smuzhiyun 		addr++;
421*4882a593Smuzhiyun 		len--;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	hpi_write_words_le16(dev, addr, (__le16 *)buf, len / 2);
425*4882a593Smuzhiyun 	buf += len & ~0x01;
426*4882a593Smuzhiyun 	addr += len & ~0x01;
427*4882a593Smuzhiyun 	len &= 0x01;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (len) {
430*4882a593Smuzhiyun 		u16 tmp;
431*4882a593Smuzhiyun 		tmp = hpi_read_word(dev, addr);
432*4882a593Smuzhiyun 		tmp = (tmp & 0xff00) | *buf;
433*4882a593Smuzhiyun 		hpi_write_word(dev, addr, tmp);
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun  * c67x00_ll_read_mem_le16 - read from c67x00 memory
439*4882a593Smuzhiyun  * Only data is little endian, addr has cpu endianess.
440*4882a593Smuzhiyun  */
c67x00_ll_read_mem_le16(struct c67x00_device * dev,u16 addr,void * data,int len)441*4882a593Smuzhiyun void c67x00_ll_read_mem_le16(struct c67x00_device *dev, u16 addr,
442*4882a593Smuzhiyun 			     void *data, int len)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	u8 *buf = data;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (addr & 0x01) {
447*4882a593Smuzhiyun 		/* unaligned access */
448*4882a593Smuzhiyun 		u16 tmp;
449*4882a593Smuzhiyun 		tmp = hpi_read_word(dev, addr - 1);
450*4882a593Smuzhiyun 		*buf++ = (tmp >> 8) & 0x00ff;
451*4882a593Smuzhiyun 		addr++;
452*4882a593Smuzhiyun 		len--;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	hpi_read_words_le16(dev, addr, (__le16 *)buf, len / 2);
456*4882a593Smuzhiyun 	buf += len & ~0x01;
457*4882a593Smuzhiyun 	addr += len & ~0x01;
458*4882a593Smuzhiyun 	len &= 0x01;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if (len) {
461*4882a593Smuzhiyun 		u16 tmp;
462*4882a593Smuzhiyun 		tmp = hpi_read_word(dev, addr);
463*4882a593Smuzhiyun 		*buf = tmp & 0x00ff;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
468*4882a593Smuzhiyun 
c67x00_ll_init(struct c67x00_device * dev)469*4882a593Smuzhiyun void c67x00_ll_init(struct c67x00_device *dev)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	mutex_init(&dev->hpi.lcp.mutex);
472*4882a593Smuzhiyun 	init_completion(&dev->hpi.lcp.msg_received);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
c67x00_ll_release(struct c67x00_device * dev)475*4882a593Smuzhiyun void c67x00_ll_release(struct c67x00_device *dev)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun }
478