xref: /OK3568_Linux_fs/kernel/drivers/uio/uio_mf624.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * UIO driver fo Humusoft MF624 DAQ card.
4*4882a593Smuzhiyun  * Copyright (C) 2011 Rostislav Lisovy <lisovy@gmail.com>,
5*4882a593Smuzhiyun  *                    Czech Technical University in Prague
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/uio_driver.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define PCI_VENDOR_ID_HUMUSOFT		0x186c
18*4882a593Smuzhiyun #define PCI_DEVICE_ID_MF624		0x0624
19*4882a593Smuzhiyun #define PCI_SUBVENDOR_ID_HUMUSOFT	0x186c
20*4882a593Smuzhiyun #define PCI_SUBDEVICE_DEVICE		0x0624
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* BAR0 Interrupt control/status register */
23*4882a593Smuzhiyun #define INTCSR				0x4C
24*4882a593Smuzhiyun #define INTCSR_ADINT_ENABLE		(1 << 0)
25*4882a593Smuzhiyun #define INTCSR_CTR4INT_ENABLE		(1 << 3)
26*4882a593Smuzhiyun #define INTCSR_PCIINT_ENABLE		(1 << 6)
27*4882a593Smuzhiyun #define INTCSR_ADINT_STATUS		(1 << 2)
28*4882a593Smuzhiyun #define INTCSR_CTR4INT_STATUS		(1 << 5)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum mf624_interrupt_source {ADC, CTR4, ALL};
31*4882a593Smuzhiyun 
mf624_disable_interrupt(enum mf624_interrupt_source source,struct uio_info * info)32*4882a593Smuzhiyun static void mf624_disable_interrupt(enum mf624_interrupt_source source,
33*4882a593Smuzhiyun 			     struct uio_info *info)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	void __iomem *INTCSR_reg = info->mem[0].internal_addr + INTCSR;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	switch (source) {
38*4882a593Smuzhiyun 	case ADC:
39*4882a593Smuzhiyun 		iowrite32(ioread32(INTCSR_reg)
40*4882a593Smuzhiyun 			& ~(INTCSR_ADINT_ENABLE | INTCSR_PCIINT_ENABLE),
41*4882a593Smuzhiyun 			INTCSR_reg);
42*4882a593Smuzhiyun 		break;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	case CTR4:
45*4882a593Smuzhiyun 		iowrite32(ioread32(INTCSR_reg)
46*4882a593Smuzhiyun 			& ~(INTCSR_CTR4INT_ENABLE | INTCSR_PCIINT_ENABLE),
47*4882a593Smuzhiyun 			INTCSR_reg);
48*4882a593Smuzhiyun 		break;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	case ALL:
51*4882a593Smuzhiyun 	default:
52*4882a593Smuzhiyun 		iowrite32(ioread32(INTCSR_reg)
53*4882a593Smuzhiyun 			& ~(INTCSR_ADINT_ENABLE | INTCSR_CTR4INT_ENABLE
54*4882a593Smuzhiyun 			    | INTCSR_PCIINT_ENABLE),
55*4882a593Smuzhiyun 			INTCSR_reg);
56*4882a593Smuzhiyun 		break;
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
mf624_enable_interrupt(enum mf624_interrupt_source source,struct uio_info * info)60*4882a593Smuzhiyun static void mf624_enable_interrupt(enum mf624_interrupt_source source,
61*4882a593Smuzhiyun 			    struct uio_info *info)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	void __iomem *INTCSR_reg = info->mem[0].internal_addr + INTCSR;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	switch (source) {
66*4882a593Smuzhiyun 	case ADC:
67*4882a593Smuzhiyun 		iowrite32(ioread32(INTCSR_reg)
68*4882a593Smuzhiyun 			| INTCSR_ADINT_ENABLE | INTCSR_PCIINT_ENABLE,
69*4882a593Smuzhiyun 			INTCSR_reg);
70*4882a593Smuzhiyun 		break;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	case CTR4:
73*4882a593Smuzhiyun 		iowrite32(ioread32(INTCSR_reg)
74*4882a593Smuzhiyun 			| INTCSR_CTR4INT_ENABLE | INTCSR_PCIINT_ENABLE,
75*4882a593Smuzhiyun 			INTCSR_reg);
76*4882a593Smuzhiyun 		break;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	case ALL:
79*4882a593Smuzhiyun 	default:
80*4882a593Smuzhiyun 		iowrite32(ioread32(INTCSR_reg)
81*4882a593Smuzhiyun 			| INTCSR_ADINT_ENABLE | INTCSR_CTR4INT_ENABLE
82*4882a593Smuzhiyun 			| INTCSR_PCIINT_ENABLE,
83*4882a593Smuzhiyun 			INTCSR_reg);
84*4882a593Smuzhiyun 		break;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
mf624_irq_handler(int irq,struct uio_info * info)88*4882a593Smuzhiyun static irqreturn_t mf624_irq_handler(int irq, struct uio_info *info)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	void __iomem *INTCSR_reg = info->mem[0].internal_addr + INTCSR;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	if ((ioread32(INTCSR_reg) & INTCSR_ADINT_ENABLE)
93*4882a593Smuzhiyun 	    && (ioread32(INTCSR_reg) & INTCSR_ADINT_STATUS)) {
94*4882a593Smuzhiyun 		mf624_disable_interrupt(ADC, info);
95*4882a593Smuzhiyun 		return IRQ_HANDLED;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if ((ioread32(INTCSR_reg) & INTCSR_CTR4INT_ENABLE)
99*4882a593Smuzhiyun 	    && (ioread32(INTCSR_reg) & INTCSR_CTR4INT_STATUS)) {
100*4882a593Smuzhiyun 		mf624_disable_interrupt(CTR4, info);
101*4882a593Smuzhiyun 		return IRQ_HANDLED;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return IRQ_NONE;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
mf624_irqcontrol(struct uio_info * info,s32 irq_on)107*4882a593Smuzhiyun static int mf624_irqcontrol(struct uio_info *info, s32 irq_on)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	if (irq_on == 0)
110*4882a593Smuzhiyun 		mf624_disable_interrupt(ALL, info);
111*4882a593Smuzhiyun 	else if (irq_on == 1)
112*4882a593Smuzhiyun 		mf624_enable_interrupt(ALL, info);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
mf624_setup_mem(struct pci_dev * dev,int bar,struct uio_mem * mem,const char * name)117*4882a593Smuzhiyun static int mf624_setup_mem(struct pci_dev *dev, int bar, struct uio_mem *mem, const char *name)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	resource_size_t start = pci_resource_start(dev, bar);
120*4882a593Smuzhiyun 	resource_size_t len = pci_resource_len(dev, bar);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	mem->name = name;
123*4882a593Smuzhiyun 	mem->addr = start & PAGE_MASK;
124*4882a593Smuzhiyun 	mem->offs = start & ~PAGE_MASK;
125*4882a593Smuzhiyun 	if (!mem->addr)
126*4882a593Smuzhiyun 		return -ENODEV;
127*4882a593Smuzhiyun 	mem->size = ((start & ~PAGE_MASK) + len + PAGE_SIZE - 1) & PAGE_MASK;
128*4882a593Smuzhiyun 	mem->memtype = UIO_MEM_PHYS;
129*4882a593Smuzhiyun 	mem->internal_addr = pci_ioremap_bar(dev, bar);
130*4882a593Smuzhiyun 	if (!mem->internal_addr)
131*4882a593Smuzhiyun 		return -ENODEV;
132*4882a593Smuzhiyun 	return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
mf624_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)135*4882a593Smuzhiyun static int mf624_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct uio_info *info;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	info = kzalloc(sizeof(struct uio_info), GFP_KERNEL);
140*4882a593Smuzhiyun 	if (!info)
141*4882a593Smuzhiyun 		return -ENOMEM;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (pci_enable_device(dev))
144*4882a593Smuzhiyun 		goto out_free;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (pci_request_regions(dev, "mf624"))
147*4882a593Smuzhiyun 		goto out_disable;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	info->name = "mf624";
150*4882a593Smuzhiyun 	info->version = "0.0.1";
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Note: Datasheet says device uses BAR0, BAR1, BAR2 -- do not trust it */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* BAR0 */
155*4882a593Smuzhiyun 	if (mf624_setup_mem(dev, 0, &info->mem[0], "PCI chipset, interrupts, status "
156*4882a593Smuzhiyun 			    "bits, special functions"))
157*4882a593Smuzhiyun 		goto out_release;
158*4882a593Smuzhiyun 	/* BAR2 */
159*4882a593Smuzhiyun 	if (mf624_setup_mem(dev, 2, &info->mem[1], "ADC, DAC, DIO"))
160*4882a593Smuzhiyun 		goto out_unmap0;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* BAR4 */
163*4882a593Smuzhiyun 	if (mf624_setup_mem(dev, 4, &info->mem[2], "Counter/timer chip"))
164*4882a593Smuzhiyun 		goto out_unmap1;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	info->irq = dev->irq;
167*4882a593Smuzhiyun 	info->irq_flags = IRQF_SHARED;
168*4882a593Smuzhiyun 	info->handler = mf624_irq_handler;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	info->irqcontrol = mf624_irqcontrol;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (uio_register_device(&dev->dev, info))
173*4882a593Smuzhiyun 		goto out_unmap2;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	pci_set_drvdata(dev, info);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun out_unmap2:
180*4882a593Smuzhiyun 	iounmap(info->mem[2].internal_addr);
181*4882a593Smuzhiyun out_unmap1:
182*4882a593Smuzhiyun 	iounmap(info->mem[1].internal_addr);
183*4882a593Smuzhiyun out_unmap0:
184*4882a593Smuzhiyun 	iounmap(info->mem[0].internal_addr);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun out_release:
187*4882a593Smuzhiyun 	pci_release_regions(dev);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun out_disable:
190*4882a593Smuzhiyun 	pci_disable_device(dev);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun out_free:
193*4882a593Smuzhiyun 	kfree(info);
194*4882a593Smuzhiyun 	return -ENODEV;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
mf624_pci_remove(struct pci_dev * dev)197*4882a593Smuzhiyun static void mf624_pci_remove(struct pci_dev *dev)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct uio_info *info = pci_get_drvdata(dev);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	mf624_disable_interrupt(ALL, info);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	uio_unregister_device(info);
204*4882a593Smuzhiyun 	pci_release_regions(dev);
205*4882a593Smuzhiyun 	pci_disable_device(dev);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	iounmap(info->mem[0].internal_addr);
208*4882a593Smuzhiyun 	iounmap(info->mem[1].internal_addr);
209*4882a593Smuzhiyun 	iounmap(info->mem[2].internal_addr);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	kfree(info);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const struct pci_device_id mf624_pci_id[] = {
215*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_HUMUSOFT, PCI_DEVICE_ID_MF624) },
216*4882a593Smuzhiyun 	{ 0, }
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static struct pci_driver mf624_pci_driver = {
220*4882a593Smuzhiyun 	.name = "mf624",
221*4882a593Smuzhiyun 	.id_table = mf624_pci_id,
222*4882a593Smuzhiyun 	.probe = mf624_pci_probe,
223*4882a593Smuzhiyun 	.remove = mf624_pci_remove,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, mf624_pci_id);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun module_pci_driver(mf624_pci_driver);
228*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
229*4882a593Smuzhiyun MODULE_AUTHOR("Rostislav Lisovy <lisovy@gmail.com>");
230