1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* uio_fsl_elbc_gpcm: UIO driver for eLBC/GPCM peripherals
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun Copyright (C) 2014 Linutronix GmbH
5*4882a593Smuzhiyun Author: John Ogness <john.ogness@linutronix.de>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun This driver provides UIO access to memory of a peripheral connected
8*4882a593Smuzhiyun to the Freescale enhanced local bus controller (eLBC) interface
9*4882a593Smuzhiyun using the general purpose chip-select mode (GPCM).
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun Here is an example of the device tree entries:
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun localbus@ffe05000 {
14*4882a593Smuzhiyun ranges = <0x2 0x0 0x0 0xff810000 0x10000>;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun dpm@2,0 {
17*4882a593Smuzhiyun compatible = "fsl,elbc-gpcm-uio";
18*4882a593Smuzhiyun reg = <0x2 0x0 0x10000>;
19*4882a593Smuzhiyun elbc-gpcm-br = <0xff810800>;
20*4882a593Smuzhiyun elbc-gpcm-or = <0xffff09f7>;
21*4882a593Smuzhiyun interrupt-parent = <&mpic>;
22*4882a593Smuzhiyun interrupts = <4 1>;
23*4882a593Smuzhiyun device_type = "netx5152";
24*4882a593Smuzhiyun uio_name = "netx_custom";
25*4882a593Smuzhiyun netx5152,init-win0-offset = <0x0>;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun Only the entries reg (to identify bank) and elbc-gpcm-* (initial BR/OR
30*4882a593Smuzhiyun values) are required. The entries interrupt*, device_type, and uio_name
31*4882a593Smuzhiyun are optional (as well as any type-specific options such as
32*4882a593Smuzhiyun netx5152,init-win0-offset). As long as no interrupt handler is needed,
33*4882a593Smuzhiyun this driver can be used without any type-specific implementation.
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun The netx5152 type has been tested to work with the netX 51/52 hardware
36*4882a593Smuzhiyun from Hilscher using the Hilscher userspace netX stack.
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun The netx5152 type should serve as a model to add new type-specific
39*4882a593Smuzhiyun devices as needed.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include <linux/module.h>
43*4882a593Smuzhiyun #include <linux/device.h>
44*4882a593Smuzhiyun #include <linux/string.h>
45*4882a593Smuzhiyun #include <linux/slab.h>
46*4882a593Smuzhiyun #include <linux/platform_device.h>
47*4882a593Smuzhiyun #include <linux/uio_driver.h>
48*4882a593Smuzhiyun #include <linux/of_address.h>
49*4882a593Smuzhiyun #include <linux/of_irq.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include <asm/fsl_lbc.h>
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define MAX_BANKS 8
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct fsl_elbc_gpcm {
56*4882a593Smuzhiyun struct device *dev;
57*4882a593Smuzhiyun struct fsl_lbc_regs __iomem *lbc;
58*4882a593Smuzhiyun u32 bank;
59*4882a593Smuzhiyun const char *name;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun void (*init)(struct uio_info *info);
62*4882a593Smuzhiyun void (*shutdown)(struct uio_info *info, bool init_err);
63*4882a593Smuzhiyun irqreturn_t (*irq_handler)(int irq, struct uio_info *info);
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static ssize_t reg_show(struct device *dev, struct device_attribute *attr,
67*4882a593Smuzhiyun char *buf);
68*4882a593Smuzhiyun static ssize_t reg_store(struct device *dev, struct device_attribute *attr,
69*4882a593Smuzhiyun const char *buf, size_t count);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static DEVICE_ATTR(reg_br, 0664, reg_show, reg_store);
72*4882a593Smuzhiyun static DEVICE_ATTR(reg_or, 0664, reg_show, reg_store);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct attribute *uio_fsl_elbc_gpcm_attrs[] = {
75*4882a593Smuzhiyun &dev_attr_reg_br.attr,
76*4882a593Smuzhiyun &dev_attr_reg_or.attr,
77*4882a593Smuzhiyun NULL,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun ATTRIBUTE_GROUPS(uio_fsl_elbc_gpcm);
80*4882a593Smuzhiyun
reg_show(struct device * dev,struct device_attribute * attr,char * buf)81*4882a593Smuzhiyun static ssize_t reg_show(struct device *dev, struct device_attribute *attr,
82*4882a593Smuzhiyun char *buf)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct uio_info *info = dev_get_drvdata(dev);
85*4882a593Smuzhiyun struct fsl_elbc_gpcm *priv = info->priv;
86*4882a593Smuzhiyun struct fsl_lbc_bank *bank = &priv->lbc->bank[priv->bank];
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (attr == &dev_attr_reg_br) {
89*4882a593Smuzhiyun return scnprintf(buf, PAGE_SIZE, "0x%08x\n",
90*4882a593Smuzhiyun in_be32(&bank->br));
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun } else if (attr == &dev_attr_reg_or) {
93*4882a593Smuzhiyun return scnprintf(buf, PAGE_SIZE, "0x%08x\n",
94*4882a593Smuzhiyun in_be32(&bank->or));
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
reg_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)100*4882a593Smuzhiyun static ssize_t reg_store(struct device *dev, struct device_attribute *attr,
101*4882a593Smuzhiyun const char *buf, size_t count)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct uio_info *info = dev_get_drvdata(dev);
104*4882a593Smuzhiyun struct fsl_elbc_gpcm *priv = info->priv;
105*4882a593Smuzhiyun struct fsl_lbc_bank *bank = &priv->lbc->bank[priv->bank];
106*4882a593Smuzhiyun unsigned long val;
107*4882a593Smuzhiyun u32 reg_br_cur;
108*4882a593Smuzhiyun u32 reg_or_cur;
109*4882a593Smuzhiyun u32 reg_new;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* parse use input */
112*4882a593Smuzhiyun if (kstrtoul(buf, 0, &val) != 0)
113*4882a593Smuzhiyun return -EINVAL;
114*4882a593Smuzhiyun reg_new = (u32)val;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* read current values */
117*4882a593Smuzhiyun reg_br_cur = in_be32(&bank->br);
118*4882a593Smuzhiyun reg_or_cur = in_be32(&bank->or);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (attr == &dev_attr_reg_br) {
121*4882a593Smuzhiyun /* not allowed to change effective base address */
122*4882a593Smuzhiyun if ((reg_br_cur & reg_or_cur & BR_BA) !=
123*4882a593Smuzhiyun (reg_new & reg_or_cur & BR_BA)) {
124*4882a593Smuzhiyun return -EINVAL;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* not allowed to change mode */
128*4882a593Smuzhiyun if ((reg_new & BR_MSEL) != BR_MS_GPCM)
129*4882a593Smuzhiyun return -EINVAL;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* write new value (force valid) */
132*4882a593Smuzhiyun out_be32(&bank->br, reg_new | BR_V);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun } else if (attr == &dev_attr_reg_or) {
135*4882a593Smuzhiyun /* not allowed to change access mask */
136*4882a593Smuzhiyun if ((reg_or_cur & OR_GPCM_AM) != (reg_new & OR_GPCM_AM))
137*4882a593Smuzhiyun return -EINVAL;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* write new value */
140*4882a593Smuzhiyun out_be32(&bank->or, reg_new);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun } else {
143*4882a593Smuzhiyun return -EINVAL;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return count;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #ifdef CONFIG_UIO_FSL_ELBC_GPCM_NETX5152
150*4882a593Smuzhiyun #define DPM_HOST_WIN0_OFFSET 0xff00
151*4882a593Smuzhiyun #define DPM_HOST_INT_STAT0 0xe0
152*4882a593Smuzhiyun #define DPM_HOST_INT_EN0 0xf0
153*4882a593Smuzhiyun #define DPM_HOST_INT_MASK 0xe600ffff
154*4882a593Smuzhiyun #define DPM_HOST_INT_GLOBAL_EN 0x80000000
155*4882a593Smuzhiyun
netx5152_irq_handler(int irq,struct uio_info * info)156*4882a593Smuzhiyun static irqreturn_t netx5152_irq_handler(int irq, struct uio_info *info)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun void __iomem *reg_int_en = info->mem[0].internal_addr +
159*4882a593Smuzhiyun DPM_HOST_WIN0_OFFSET +
160*4882a593Smuzhiyun DPM_HOST_INT_EN0;
161*4882a593Smuzhiyun void __iomem *reg_int_stat = info->mem[0].internal_addr +
162*4882a593Smuzhiyun DPM_HOST_WIN0_OFFSET +
163*4882a593Smuzhiyun DPM_HOST_INT_STAT0;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* check if an interrupt is enabled and active */
166*4882a593Smuzhiyun if ((ioread32(reg_int_en) & ioread32(reg_int_stat) &
167*4882a593Smuzhiyun DPM_HOST_INT_MASK) == 0) {
168*4882a593Smuzhiyun return IRQ_NONE;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* disable interrupts */
172*4882a593Smuzhiyun iowrite32(ioread32(reg_int_en) & ~DPM_HOST_INT_GLOBAL_EN, reg_int_en);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return IRQ_HANDLED;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
netx5152_init(struct uio_info * info)177*4882a593Smuzhiyun static void netx5152_init(struct uio_info *info)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun unsigned long win0_offset = DPM_HOST_WIN0_OFFSET;
180*4882a593Smuzhiyun struct fsl_elbc_gpcm *priv = info->priv;
181*4882a593Smuzhiyun const void *prop;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* get an optional initial win0 offset */
184*4882a593Smuzhiyun prop = of_get_property(priv->dev->of_node,
185*4882a593Smuzhiyun "netx5152,init-win0-offset", NULL);
186*4882a593Smuzhiyun if (prop)
187*4882a593Smuzhiyun win0_offset = of_read_ulong(prop, 1);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* disable interrupts */
190*4882a593Smuzhiyun iowrite32(0, info->mem[0].internal_addr + win0_offset +
191*4882a593Smuzhiyun DPM_HOST_INT_EN0);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
netx5152_shutdown(struct uio_info * info,bool init_err)194*4882a593Smuzhiyun static void netx5152_shutdown(struct uio_info *info, bool init_err)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun if (init_err)
197*4882a593Smuzhiyun return;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* disable interrupts */
200*4882a593Smuzhiyun iowrite32(0, info->mem[0].internal_addr + DPM_HOST_WIN0_OFFSET +
201*4882a593Smuzhiyun DPM_HOST_INT_EN0);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun
setup_periph(struct fsl_elbc_gpcm * priv,const char * type)205*4882a593Smuzhiyun static void setup_periph(struct fsl_elbc_gpcm *priv,
206*4882a593Smuzhiyun const char *type)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun #ifdef CONFIG_UIO_FSL_ELBC_GPCM_NETX5152
209*4882a593Smuzhiyun if (strcmp(type, "netx5152") == 0) {
210*4882a593Smuzhiyun priv->irq_handler = netx5152_irq_handler;
211*4882a593Smuzhiyun priv->init = netx5152_init;
212*4882a593Smuzhiyun priv->shutdown = netx5152_shutdown;
213*4882a593Smuzhiyun priv->name = "netX 51/52";
214*4882a593Smuzhiyun return;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
check_of_data(struct fsl_elbc_gpcm * priv,struct resource * res,u32 reg_br,u32 reg_or)219*4882a593Smuzhiyun static int check_of_data(struct fsl_elbc_gpcm *priv,
220*4882a593Smuzhiyun struct resource *res,
221*4882a593Smuzhiyun u32 reg_br, u32 reg_or)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun /* check specified bank */
224*4882a593Smuzhiyun if (priv->bank >= MAX_BANKS) {
225*4882a593Smuzhiyun dev_err(priv->dev, "invalid bank\n");
226*4882a593Smuzhiyun return -ENODEV;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* check specified mode (BR_MS_GPCM is 0) */
230*4882a593Smuzhiyun if ((reg_br & BR_MSEL) != BR_MS_GPCM) {
231*4882a593Smuzhiyun dev_err(priv->dev, "unsupported mode\n");
232*4882a593Smuzhiyun return -ENODEV;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* check specified mask vs. resource size */
236*4882a593Smuzhiyun if ((~(reg_or & OR_GPCM_AM) + 1) != resource_size(res)) {
237*4882a593Smuzhiyun dev_err(priv->dev, "address mask / size mismatch\n");
238*4882a593Smuzhiyun return -ENODEV;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* check specified address */
242*4882a593Smuzhiyun if ((reg_br & reg_or & BR_BA) != fsl_lbc_addr(res->start)) {
243*4882a593Smuzhiyun dev_err(priv->dev, "base address mismatch\n");
244*4882a593Smuzhiyun return -ENODEV;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
get_of_data(struct fsl_elbc_gpcm * priv,struct device_node * node,struct resource * res,u32 * reg_br,u32 * reg_or,unsigned int * irq,char ** name)250*4882a593Smuzhiyun static int get_of_data(struct fsl_elbc_gpcm *priv, struct device_node *node,
251*4882a593Smuzhiyun struct resource *res, u32 *reg_br,
252*4882a593Smuzhiyun u32 *reg_or, unsigned int *irq, char **name)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun const char *dt_name;
255*4882a593Smuzhiyun const char *type;
256*4882a593Smuzhiyun int ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* get the memory resource */
259*4882a593Smuzhiyun ret = of_address_to_resource(node, 0, res);
260*4882a593Smuzhiyun if (ret) {
261*4882a593Smuzhiyun dev_err(priv->dev, "failed to get resource\n");
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* get the bank number */
266*4882a593Smuzhiyun ret = of_property_read_u32(node, "reg", &priv->bank);
267*4882a593Smuzhiyun if (ret) {
268*4882a593Smuzhiyun dev_err(priv->dev, "failed to get bank number\n");
269*4882a593Smuzhiyun return ret;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* get BR value to set */
273*4882a593Smuzhiyun ret = of_property_read_u32(node, "elbc-gpcm-br", reg_br);
274*4882a593Smuzhiyun if (ret) {
275*4882a593Smuzhiyun dev_err(priv->dev, "missing elbc-gpcm-br value\n");
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* get OR value to set */
280*4882a593Smuzhiyun ret = of_property_read_u32(node, "elbc-gpcm-or", reg_or);
281*4882a593Smuzhiyun if (ret) {
282*4882a593Smuzhiyun dev_err(priv->dev, "missing elbc-gpcm-or value\n");
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* get optional peripheral type */
287*4882a593Smuzhiyun priv->name = "generic";
288*4882a593Smuzhiyun if (of_property_read_string(node, "device_type", &type) == 0)
289*4882a593Smuzhiyun setup_periph(priv, type);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* get optional irq value */
292*4882a593Smuzhiyun *irq = irq_of_parse_and_map(node, 0);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* sanity check device tree data */
295*4882a593Smuzhiyun ret = check_of_data(priv, res, *reg_br, *reg_or);
296*4882a593Smuzhiyun if (ret)
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* get optional uio name */
300*4882a593Smuzhiyun if (of_property_read_string(node, "uio_name", &dt_name) != 0)
301*4882a593Smuzhiyun dt_name = "eLBC_GPCM";
302*4882a593Smuzhiyun *name = kstrdup(dt_name, GFP_KERNEL);
303*4882a593Smuzhiyun if (!*name)
304*4882a593Smuzhiyun return -ENOMEM;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
uio_fsl_elbc_gpcm_probe(struct platform_device * pdev)309*4882a593Smuzhiyun static int uio_fsl_elbc_gpcm_probe(struct platform_device *pdev)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
312*4882a593Smuzhiyun struct fsl_elbc_gpcm *priv;
313*4882a593Smuzhiyun struct uio_info *info;
314*4882a593Smuzhiyun char *uio_name = NULL;
315*4882a593Smuzhiyun struct resource res;
316*4882a593Smuzhiyun unsigned int irq;
317*4882a593Smuzhiyun u32 reg_br_cur;
318*4882a593Smuzhiyun u32 reg_or_cur;
319*4882a593Smuzhiyun u32 reg_br_new;
320*4882a593Smuzhiyun u32 reg_or_new;
321*4882a593Smuzhiyun int ret;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs)
324*4882a593Smuzhiyun return -ENODEV;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* allocate private data */
327*4882a593Smuzhiyun priv = kzalloc(sizeof(*priv), GFP_KERNEL);
328*4882a593Smuzhiyun if (!priv)
329*4882a593Smuzhiyun return -ENOMEM;
330*4882a593Smuzhiyun priv->dev = &pdev->dev;
331*4882a593Smuzhiyun priv->lbc = fsl_lbc_ctrl_dev->regs;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* get device tree data */
334*4882a593Smuzhiyun ret = get_of_data(priv, node, &res, ®_br_new, ®_or_new,
335*4882a593Smuzhiyun &irq, &uio_name);
336*4882a593Smuzhiyun if (ret)
337*4882a593Smuzhiyun goto out_err0;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* allocate UIO structure */
340*4882a593Smuzhiyun info = kzalloc(sizeof(*info), GFP_KERNEL);
341*4882a593Smuzhiyun if (!info) {
342*4882a593Smuzhiyun ret = -ENOMEM;
343*4882a593Smuzhiyun goto out_err0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* get current BR/OR values */
347*4882a593Smuzhiyun reg_br_cur = in_be32(&priv->lbc->bank[priv->bank].br);
348*4882a593Smuzhiyun reg_or_cur = in_be32(&priv->lbc->bank[priv->bank].or);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* if bank already configured, make sure it matches */
351*4882a593Smuzhiyun if ((reg_br_cur & BR_V)) {
352*4882a593Smuzhiyun if ((reg_br_cur & BR_MSEL) != BR_MS_GPCM ||
353*4882a593Smuzhiyun (reg_br_cur & reg_or_cur & BR_BA)
354*4882a593Smuzhiyun != fsl_lbc_addr(res.start)) {
355*4882a593Smuzhiyun dev_err(priv->dev,
356*4882a593Smuzhiyun "bank in use by another peripheral\n");
357*4882a593Smuzhiyun ret = -ENODEV;
358*4882a593Smuzhiyun goto out_err1;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* warn if behavior settings changing */
362*4882a593Smuzhiyun if ((reg_br_cur & ~(BR_BA | BR_V)) !=
363*4882a593Smuzhiyun (reg_br_new & ~(BR_BA | BR_V))) {
364*4882a593Smuzhiyun dev_warn(priv->dev,
365*4882a593Smuzhiyun "modifying BR settings: 0x%08x -> 0x%08x",
366*4882a593Smuzhiyun reg_br_cur, reg_br_new);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun if ((reg_or_cur & ~OR_GPCM_AM) != (reg_or_new & ~OR_GPCM_AM)) {
369*4882a593Smuzhiyun dev_warn(priv->dev,
370*4882a593Smuzhiyun "modifying OR settings: 0x%08x -> 0x%08x",
371*4882a593Smuzhiyun reg_or_cur, reg_or_new);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* configure the bank (force base address and GPCM) */
376*4882a593Smuzhiyun reg_br_new &= ~(BR_BA | BR_MSEL);
377*4882a593Smuzhiyun reg_br_new |= fsl_lbc_addr(res.start) | BR_MS_GPCM | BR_V;
378*4882a593Smuzhiyun out_be32(&priv->lbc->bank[priv->bank].or, reg_or_new);
379*4882a593Smuzhiyun out_be32(&priv->lbc->bank[priv->bank].br, reg_br_new);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* map the memory resource */
382*4882a593Smuzhiyun info->mem[0].internal_addr = ioremap(res.start, resource_size(&res));
383*4882a593Smuzhiyun if (!info->mem[0].internal_addr) {
384*4882a593Smuzhiyun dev_err(priv->dev, "failed to map chip region\n");
385*4882a593Smuzhiyun ret = -ENODEV;
386*4882a593Smuzhiyun goto out_err1;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* set all UIO data */
390*4882a593Smuzhiyun info->mem[0].name = kasprintf(GFP_KERNEL, "%pOFn", node);
391*4882a593Smuzhiyun info->mem[0].addr = res.start;
392*4882a593Smuzhiyun info->mem[0].size = resource_size(&res);
393*4882a593Smuzhiyun info->mem[0].memtype = UIO_MEM_PHYS;
394*4882a593Smuzhiyun info->priv = priv;
395*4882a593Smuzhiyun info->name = uio_name;
396*4882a593Smuzhiyun info->version = "0.0.1";
397*4882a593Smuzhiyun if (irq != NO_IRQ) {
398*4882a593Smuzhiyun if (priv->irq_handler) {
399*4882a593Smuzhiyun info->irq = irq;
400*4882a593Smuzhiyun info->irq_flags = IRQF_SHARED;
401*4882a593Smuzhiyun info->handler = priv->irq_handler;
402*4882a593Smuzhiyun } else {
403*4882a593Smuzhiyun irq = NO_IRQ;
404*4882a593Smuzhiyun dev_warn(priv->dev, "ignoring irq, no handler\n");
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (priv->init)
409*4882a593Smuzhiyun priv->init(info);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* register UIO device */
412*4882a593Smuzhiyun if (uio_register_device(priv->dev, info) != 0) {
413*4882a593Smuzhiyun dev_err(priv->dev, "UIO registration failed\n");
414*4882a593Smuzhiyun ret = -ENODEV;
415*4882a593Smuzhiyun goto out_err2;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* store private data */
419*4882a593Smuzhiyun platform_set_drvdata(pdev, info);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun dev_info(priv->dev,
422*4882a593Smuzhiyun "eLBC/GPCM device (%s) at 0x%llx, bank %d, irq=%d\n",
423*4882a593Smuzhiyun priv->name, (unsigned long long)res.start, priv->bank,
424*4882a593Smuzhiyun irq != NO_IRQ ? irq : -1);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun out_err2:
428*4882a593Smuzhiyun if (priv->shutdown)
429*4882a593Smuzhiyun priv->shutdown(info, true);
430*4882a593Smuzhiyun iounmap(info->mem[0].internal_addr);
431*4882a593Smuzhiyun out_err1:
432*4882a593Smuzhiyun kfree(info->mem[0].name);
433*4882a593Smuzhiyun kfree(info);
434*4882a593Smuzhiyun out_err0:
435*4882a593Smuzhiyun kfree(uio_name);
436*4882a593Smuzhiyun kfree(priv);
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
uio_fsl_elbc_gpcm_remove(struct platform_device * pdev)440*4882a593Smuzhiyun static int uio_fsl_elbc_gpcm_remove(struct platform_device *pdev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct uio_info *info = platform_get_drvdata(pdev);
443*4882a593Smuzhiyun struct fsl_elbc_gpcm *priv = info->priv;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
446*4882a593Smuzhiyun uio_unregister_device(info);
447*4882a593Smuzhiyun if (priv->shutdown)
448*4882a593Smuzhiyun priv->shutdown(info, false);
449*4882a593Smuzhiyun iounmap(info->mem[0].internal_addr);
450*4882a593Smuzhiyun kfree(info->mem[0].name);
451*4882a593Smuzhiyun kfree(info->name);
452*4882a593Smuzhiyun kfree(info);
453*4882a593Smuzhiyun kfree(priv);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static const struct of_device_id uio_fsl_elbc_gpcm_match[] = {
460*4882a593Smuzhiyun { .compatible = "fsl,elbc-gpcm-uio", },
461*4882a593Smuzhiyun {}
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uio_fsl_elbc_gpcm_match);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static struct platform_driver uio_fsl_elbc_gpcm_driver = {
466*4882a593Smuzhiyun .driver = {
467*4882a593Smuzhiyun .name = "fsl,elbc-gpcm-uio",
468*4882a593Smuzhiyun .of_match_table = uio_fsl_elbc_gpcm_match,
469*4882a593Smuzhiyun .dev_groups = uio_fsl_elbc_gpcm_groups,
470*4882a593Smuzhiyun },
471*4882a593Smuzhiyun .probe = uio_fsl_elbc_gpcm_probe,
472*4882a593Smuzhiyun .remove = uio_fsl_elbc_gpcm_remove,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun module_platform_driver(uio_fsl_elbc_gpcm_driver);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun MODULE_LICENSE("GPL");
477*4882a593Smuzhiyun MODULE_AUTHOR("John Ogness <john.ogness@linutronix.de>");
478*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale Enhanced Local Bus Controller GPCM driver");
479