1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * zs.c: Serial port driver for IOASIC DECstations.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Derived from drivers/sbus/char/sunserial.c by Paul Mackerras.
6*4882a593Smuzhiyun * Derived from drivers/macintosh/macserial.c by Harald Koerfgen.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * DECstation changes
9*4882a593Smuzhiyun * Copyright (C) 1998-2000 Harald Koerfgen
10*4882a593Smuzhiyun * Copyright (C) 2000, 2001, 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * For the rest of the code the original Copyright applies:
13*4882a593Smuzhiyun * Copyright (C) 1996 Paul Mackerras (Paul.Mackerras@cs.anu.edu.au)
14*4882a593Smuzhiyun * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Note: for IOASIC systems the wiring is as follows:
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * mouse/keyboard:
20*4882a593Smuzhiyun * DIN-7 MJ-4 signal SCC
21*4882a593Smuzhiyun * 2 1 TxD <- A.TxD
22*4882a593Smuzhiyun * 3 4 RxD -> A.RxD
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * EIA-232/EIA-423:
25*4882a593Smuzhiyun * DB-25 MMJ-6 signal SCC
26*4882a593Smuzhiyun * 2 2 TxD <- B.TxD
27*4882a593Smuzhiyun * 3 5 RxD -> B.RxD
28*4882a593Smuzhiyun * 4 RTS <- ~A.RTS
29*4882a593Smuzhiyun * 5 CTS -> ~B.CTS
30*4882a593Smuzhiyun * 6 6 DSR -> ~A.SYNC
31*4882a593Smuzhiyun * 8 CD -> ~B.DCD
32*4882a593Smuzhiyun * 12 DSRS(DCE) -> ~A.CTS (*)
33*4882a593Smuzhiyun * 15 TxC -> B.TxC
34*4882a593Smuzhiyun * 17 RxC -> B.RxC
35*4882a593Smuzhiyun * 20 1 DTR <- ~A.DTR
36*4882a593Smuzhiyun * 22 RI -> ~A.DCD
37*4882a593Smuzhiyun * 23 DSRS(DTE) <- ~B.RTS
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * (*) EIA-232 defines the signal at this pin to be SCD, while DSRS(DCE)
40*4882a593Smuzhiyun * is shared with DSRS(DTE) at pin 23.
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * As you can immediately notice the wiring of the RTS, DTR and DSR signals
43*4882a593Smuzhiyun * is a bit odd. This makes the handling of port B unnecessarily
44*4882a593Smuzhiyun * complicated and prevents the use of some automatic modes of operation.
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include <linux/bug.h>
48*4882a593Smuzhiyun #include <linux/console.h>
49*4882a593Smuzhiyun #include <linux/delay.h>
50*4882a593Smuzhiyun #include <linux/errno.h>
51*4882a593Smuzhiyun #include <linux/init.h>
52*4882a593Smuzhiyun #include <linux/interrupt.h>
53*4882a593Smuzhiyun #include <linux/io.h>
54*4882a593Smuzhiyun #include <linux/ioport.h>
55*4882a593Smuzhiyun #include <linux/irqflags.h>
56*4882a593Smuzhiyun #include <linux/kernel.h>
57*4882a593Smuzhiyun #include <linux/module.h>
58*4882a593Smuzhiyun #include <linux/major.h>
59*4882a593Smuzhiyun #include <linux/serial.h>
60*4882a593Smuzhiyun #include <linux/serial_core.h>
61*4882a593Smuzhiyun #include <linux/spinlock.h>
62*4882a593Smuzhiyun #include <linux/sysrq.h>
63*4882a593Smuzhiyun #include <linux/tty.h>
64*4882a593Smuzhiyun #include <linux/tty_flip.h>
65*4882a593Smuzhiyun #include <linux/types.h>
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #include <linux/atomic.h>
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #include <asm/dec/interrupts.h>
70*4882a593Smuzhiyun #include <asm/dec/ioasic_addrs.h>
71*4882a593Smuzhiyun #include <asm/dec/system.h>
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #include "zs.h"
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun MODULE_AUTHOR("Maciej W. Rozycki <macro@linux-mips.org>");
77*4882a593Smuzhiyun MODULE_DESCRIPTION("DECstation Z85C30 serial driver");
78*4882a593Smuzhiyun MODULE_LICENSE("GPL");
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static char zs_name[] __initdata = "DECstation Z85C30 serial driver version ";
82*4882a593Smuzhiyun static char zs_version[] __initdata = "0.10";
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * It would be nice to dynamically allocate everything that
86*4882a593Smuzhiyun * depends on ZS_NUM_SCCS, so we could support any number of
87*4882a593Smuzhiyun * Z85C30s, but for now...
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun #define ZS_NUM_SCCS 2 /* Max # of ZS chips supported. */
90*4882a593Smuzhiyun #define ZS_NUM_CHAN 2 /* 2 channels per chip. */
91*4882a593Smuzhiyun #define ZS_CHAN_A 0 /* Index of the channel A. */
92*4882a593Smuzhiyun #define ZS_CHAN_B 1 /* Index of the channel B. */
93*4882a593Smuzhiyun #define ZS_CHAN_IO_SIZE 8 /* IOMEM space size. */
94*4882a593Smuzhiyun #define ZS_CHAN_IO_STRIDE 4 /* Register alignment. */
95*4882a593Smuzhiyun #define ZS_CHAN_IO_OFFSET 1 /* The SCC resides on the high byte
96*4882a593Smuzhiyun of the 16-bit IOBUS. */
97*4882a593Smuzhiyun #define ZS_CLOCK 7372800 /* Z85C30 PCLK input clock rate. */
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define to_zport(uport) container_of(uport, struct zs_port, port)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct zs_parms {
102*4882a593Smuzhiyun resource_size_t scc[ZS_NUM_SCCS];
103*4882a593Smuzhiyun int irq[ZS_NUM_SCCS];
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static struct zs_scc zs_sccs[ZS_NUM_SCCS];
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static u8 zs_init_regs[ZS_NUM_REGS] __initdata = {
109*4882a593Smuzhiyun 0, /* write 0 */
110*4882a593Smuzhiyun PAR_SPEC, /* write 1 */
111*4882a593Smuzhiyun 0, /* write 2 */
112*4882a593Smuzhiyun 0, /* write 3 */
113*4882a593Smuzhiyun X16CLK | SB1, /* write 4 */
114*4882a593Smuzhiyun 0, /* write 5 */
115*4882a593Smuzhiyun 0, 0, 0, /* write 6, 7, 8 */
116*4882a593Smuzhiyun MIE | DLC | NV, /* write 9 */
117*4882a593Smuzhiyun NRZ, /* write 10 */
118*4882a593Smuzhiyun TCBR | RCBR, /* write 11 */
119*4882a593Smuzhiyun 0, 0, /* BRG time constant, write 12 + 13 */
120*4882a593Smuzhiyun BRSRC | BRENABL, /* write 14 */
121*4882a593Smuzhiyun 0, /* write 15 */
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Debugging.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun #undef ZS_DEBUG_REGS
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Reading and writing Z85C30 registers.
132*4882a593Smuzhiyun */
recovery_delay(void)133*4882a593Smuzhiyun static void recovery_delay(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun udelay(2);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
read_zsreg(struct zs_port * zport,int reg)138*4882a593Smuzhiyun static u8 read_zsreg(struct zs_port *zport, int reg)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun void __iomem *control = zport->port.membase + ZS_CHAN_IO_OFFSET;
141*4882a593Smuzhiyun u8 retval;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (reg != 0) {
144*4882a593Smuzhiyun writeb(reg & 0xf, control);
145*4882a593Smuzhiyun fast_iob();
146*4882a593Smuzhiyun recovery_delay();
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun retval = readb(control);
149*4882a593Smuzhiyun recovery_delay();
150*4882a593Smuzhiyun return retval;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
write_zsreg(struct zs_port * zport,int reg,u8 value)153*4882a593Smuzhiyun static void write_zsreg(struct zs_port *zport, int reg, u8 value)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun void __iomem *control = zport->port.membase + ZS_CHAN_IO_OFFSET;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (reg != 0) {
158*4882a593Smuzhiyun writeb(reg & 0xf, control);
159*4882a593Smuzhiyun fast_iob(); recovery_delay();
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun writeb(value, control);
162*4882a593Smuzhiyun fast_iob();
163*4882a593Smuzhiyun recovery_delay();
164*4882a593Smuzhiyun return;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
read_zsdata(struct zs_port * zport)167*4882a593Smuzhiyun static u8 read_zsdata(struct zs_port *zport)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun void __iomem *data = zport->port.membase +
170*4882a593Smuzhiyun ZS_CHAN_IO_STRIDE + ZS_CHAN_IO_OFFSET;
171*4882a593Smuzhiyun u8 retval;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun retval = readb(data);
174*4882a593Smuzhiyun recovery_delay();
175*4882a593Smuzhiyun return retval;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
write_zsdata(struct zs_port * zport,u8 value)178*4882a593Smuzhiyun static void write_zsdata(struct zs_port *zport, u8 value)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun void __iomem *data = zport->port.membase +
181*4882a593Smuzhiyun ZS_CHAN_IO_STRIDE + ZS_CHAN_IO_OFFSET;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun writeb(value, data);
184*4882a593Smuzhiyun fast_iob();
185*4882a593Smuzhiyun recovery_delay();
186*4882a593Smuzhiyun return;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #ifdef ZS_DEBUG_REGS
zs_dump(void)190*4882a593Smuzhiyun void zs_dump(void)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct zs_port *zport;
193*4882a593Smuzhiyun int i, j;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for (i = 0; i < ZS_NUM_SCCS * ZS_NUM_CHAN; i++) {
196*4882a593Smuzhiyun zport = &zs_sccs[i / ZS_NUM_CHAN].zport[i % ZS_NUM_CHAN];
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (!zport->scc)
199*4882a593Smuzhiyun continue;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun for (j = 0; j < 16; j++)
202*4882a593Smuzhiyun printk("W%-2d = 0x%02x\t", j, zport->regs[j]);
203*4882a593Smuzhiyun printk("\n");
204*4882a593Smuzhiyun for (j = 0; j < 16; j++)
205*4882a593Smuzhiyun printk("R%-2d = 0x%02x\t", j, read_zsreg(zport, j));
206*4882a593Smuzhiyun printk("\n\n");
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun
zs_spin_lock_cond_irq(spinlock_t * lock,int irq)212*4882a593Smuzhiyun static void zs_spin_lock_cond_irq(spinlock_t *lock, int irq)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun if (irq)
215*4882a593Smuzhiyun spin_lock_irq(lock);
216*4882a593Smuzhiyun else
217*4882a593Smuzhiyun spin_lock(lock);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
zs_spin_unlock_cond_irq(spinlock_t * lock,int irq)220*4882a593Smuzhiyun static void zs_spin_unlock_cond_irq(spinlock_t *lock, int irq)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun if (irq)
223*4882a593Smuzhiyun spin_unlock_irq(lock);
224*4882a593Smuzhiyun else
225*4882a593Smuzhiyun spin_unlock(lock);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
zs_receive_drain(struct zs_port * zport)228*4882a593Smuzhiyun static int zs_receive_drain(struct zs_port *zport)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun int loops = 10000;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun while ((read_zsreg(zport, R0) & Rx_CH_AV) && --loops)
233*4882a593Smuzhiyun read_zsdata(zport);
234*4882a593Smuzhiyun return loops;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
zs_transmit_drain(struct zs_port * zport,int irq)237*4882a593Smuzhiyun static int zs_transmit_drain(struct zs_port *zport, int irq)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
240*4882a593Smuzhiyun int loops = 10000;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun while (!(read_zsreg(zport, R0) & Tx_BUF_EMP) && --loops) {
243*4882a593Smuzhiyun zs_spin_unlock_cond_irq(&scc->zlock, irq);
244*4882a593Smuzhiyun udelay(2);
245*4882a593Smuzhiyun zs_spin_lock_cond_irq(&scc->zlock, irq);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun return loops;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
zs_line_drain(struct zs_port * zport,int irq)250*4882a593Smuzhiyun static int zs_line_drain(struct zs_port *zport, int irq)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
253*4882a593Smuzhiyun int loops = 10000;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun while (!(read_zsreg(zport, R1) & ALL_SNT) && --loops) {
256*4882a593Smuzhiyun zs_spin_unlock_cond_irq(&scc->zlock, irq);
257*4882a593Smuzhiyun udelay(2);
258*4882a593Smuzhiyun zs_spin_lock_cond_irq(&scc->zlock, irq);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun return loops;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun
load_zsregs(struct zs_port * zport,u8 * regs,int irq)264*4882a593Smuzhiyun static void load_zsregs(struct zs_port *zport, u8 *regs, int irq)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun /* Let the current transmission finish. */
267*4882a593Smuzhiyun zs_line_drain(zport, irq);
268*4882a593Smuzhiyun /* Load 'em up. */
269*4882a593Smuzhiyun write_zsreg(zport, R3, regs[3] & ~RxENABLE);
270*4882a593Smuzhiyun write_zsreg(zport, R5, regs[5] & ~TxENAB);
271*4882a593Smuzhiyun write_zsreg(zport, R4, regs[4]);
272*4882a593Smuzhiyun write_zsreg(zport, R9, regs[9]);
273*4882a593Smuzhiyun write_zsreg(zport, R1, regs[1]);
274*4882a593Smuzhiyun write_zsreg(zport, R2, regs[2]);
275*4882a593Smuzhiyun write_zsreg(zport, R10, regs[10]);
276*4882a593Smuzhiyun write_zsreg(zport, R14, regs[14] & ~BRENABL);
277*4882a593Smuzhiyun write_zsreg(zport, R11, regs[11]);
278*4882a593Smuzhiyun write_zsreg(zport, R12, regs[12]);
279*4882a593Smuzhiyun write_zsreg(zport, R13, regs[13]);
280*4882a593Smuzhiyun write_zsreg(zport, R14, regs[14]);
281*4882a593Smuzhiyun write_zsreg(zport, R15, regs[15]);
282*4882a593Smuzhiyun if (regs[3] & RxENABLE)
283*4882a593Smuzhiyun write_zsreg(zport, R3, regs[3]);
284*4882a593Smuzhiyun if (regs[5] & TxENAB)
285*4882a593Smuzhiyun write_zsreg(zport, R5, regs[5]);
286*4882a593Smuzhiyun return;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * Status handling routines.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * zs_tx_empty() -- get the transmitter empty status
296*4882a593Smuzhiyun *
297*4882a593Smuzhiyun * Purpose: Let user call ioctl() to get info when the UART physically
298*4882a593Smuzhiyun * is emptied. On bus types like RS485, the transmitter must
299*4882a593Smuzhiyun * release the bus after transmitting. This must be done when
300*4882a593Smuzhiyun * the transmit shift register is empty, not be done when the
301*4882a593Smuzhiyun * transmit holding register is empty. This functionality
302*4882a593Smuzhiyun * allows an RS485 driver to be written in user space.
303*4882a593Smuzhiyun */
zs_tx_empty(struct uart_port * uport)304*4882a593Smuzhiyun static unsigned int zs_tx_empty(struct uart_port *uport)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
307*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
308*4882a593Smuzhiyun unsigned long flags;
309*4882a593Smuzhiyun u8 status;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
312*4882a593Smuzhiyun status = read_zsreg(zport, R1);
313*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return status & ALL_SNT ? TIOCSER_TEMT : 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
zs_raw_get_ab_mctrl(struct zs_port * zport_a,struct zs_port * zport_b)318*4882a593Smuzhiyun static unsigned int zs_raw_get_ab_mctrl(struct zs_port *zport_a,
319*4882a593Smuzhiyun struct zs_port *zport_b)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun u8 status_a, status_b;
322*4882a593Smuzhiyun unsigned int mctrl;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun status_a = read_zsreg(zport_a, R0);
325*4882a593Smuzhiyun status_b = read_zsreg(zport_b, R0);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun mctrl = ((status_b & CTS) ? TIOCM_CTS : 0) |
328*4882a593Smuzhiyun ((status_b & DCD) ? TIOCM_CAR : 0) |
329*4882a593Smuzhiyun ((status_a & DCD) ? TIOCM_RNG : 0) |
330*4882a593Smuzhiyun ((status_a & SYNC_HUNT) ? TIOCM_DSR : 0);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return mctrl;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
zs_raw_get_mctrl(struct zs_port * zport)335*4882a593Smuzhiyun static unsigned int zs_raw_get_mctrl(struct zs_port *zport)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct zs_port *zport_a = &zport->scc->zport[ZS_CHAN_A];
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return zport != zport_a ? zs_raw_get_ab_mctrl(zport_a, zport) : 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
zs_raw_xor_mctrl(struct zs_port * zport)342*4882a593Smuzhiyun static unsigned int zs_raw_xor_mctrl(struct zs_port *zport)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct zs_port *zport_a = &zport->scc->zport[ZS_CHAN_A];
345*4882a593Smuzhiyun unsigned int mmask, mctrl, delta;
346*4882a593Smuzhiyun u8 mask_a, mask_b;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (zport == zport_a)
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun mask_a = zport_a->regs[15];
352*4882a593Smuzhiyun mask_b = zport->regs[15];
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun mmask = ((mask_b & CTSIE) ? TIOCM_CTS : 0) |
355*4882a593Smuzhiyun ((mask_b & DCDIE) ? TIOCM_CAR : 0) |
356*4882a593Smuzhiyun ((mask_a & DCDIE) ? TIOCM_RNG : 0) |
357*4882a593Smuzhiyun ((mask_a & SYNCIE) ? TIOCM_DSR : 0);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun mctrl = zport->mctrl;
360*4882a593Smuzhiyun if (mmask) {
361*4882a593Smuzhiyun mctrl &= ~mmask;
362*4882a593Smuzhiyun mctrl |= zs_raw_get_ab_mctrl(zport_a, zport) & mmask;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun delta = mctrl ^ zport->mctrl;
366*4882a593Smuzhiyun if (delta)
367*4882a593Smuzhiyun zport->mctrl = mctrl;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return delta;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
zs_get_mctrl(struct uart_port * uport)372*4882a593Smuzhiyun static unsigned int zs_get_mctrl(struct uart_port *uport)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
375*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
376*4882a593Smuzhiyun unsigned int mctrl;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun spin_lock(&scc->zlock);
379*4882a593Smuzhiyun mctrl = zs_raw_get_mctrl(zport);
380*4882a593Smuzhiyun spin_unlock(&scc->zlock);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return mctrl;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
zs_set_mctrl(struct uart_port * uport,unsigned int mctrl)385*4882a593Smuzhiyun static void zs_set_mctrl(struct uart_port *uport, unsigned int mctrl)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
388*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
389*4882a593Smuzhiyun struct zs_port *zport_a = &scc->zport[ZS_CHAN_A];
390*4882a593Smuzhiyun u8 oldloop, newloop;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun spin_lock(&scc->zlock);
393*4882a593Smuzhiyun if (zport != zport_a) {
394*4882a593Smuzhiyun if (mctrl & TIOCM_DTR)
395*4882a593Smuzhiyun zport_a->regs[5] |= DTR;
396*4882a593Smuzhiyun else
397*4882a593Smuzhiyun zport_a->regs[5] &= ~DTR;
398*4882a593Smuzhiyun if (mctrl & TIOCM_RTS)
399*4882a593Smuzhiyun zport_a->regs[5] |= RTS;
400*4882a593Smuzhiyun else
401*4882a593Smuzhiyun zport_a->regs[5] &= ~RTS;
402*4882a593Smuzhiyun write_zsreg(zport_a, R5, zport_a->regs[5]);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Rarely modified, so don't poke at hardware unless necessary. */
406*4882a593Smuzhiyun oldloop = zport->regs[14];
407*4882a593Smuzhiyun newloop = oldloop;
408*4882a593Smuzhiyun if (mctrl & TIOCM_LOOP)
409*4882a593Smuzhiyun newloop |= LOOPBAK;
410*4882a593Smuzhiyun else
411*4882a593Smuzhiyun newloop &= ~LOOPBAK;
412*4882a593Smuzhiyun if (newloop != oldloop) {
413*4882a593Smuzhiyun zport->regs[14] = newloop;
414*4882a593Smuzhiyun write_zsreg(zport, R14, zport->regs[14]);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun spin_unlock(&scc->zlock);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
zs_raw_stop_tx(struct zs_port * zport)419*4882a593Smuzhiyun static void zs_raw_stop_tx(struct zs_port *zport)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun write_zsreg(zport, R0, RES_Tx_P);
422*4882a593Smuzhiyun zport->tx_stopped = 1;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
zs_stop_tx(struct uart_port * uport)425*4882a593Smuzhiyun static void zs_stop_tx(struct uart_port *uport)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
428*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun spin_lock(&scc->zlock);
431*4882a593Smuzhiyun zs_raw_stop_tx(zport);
432*4882a593Smuzhiyun spin_unlock(&scc->zlock);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static void zs_raw_transmit_chars(struct zs_port *);
436*4882a593Smuzhiyun
zs_start_tx(struct uart_port * uport)437*4882a593Smuzhiyun static void zs_start_tx(struct uart_port *uport)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
440*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun spin_lock(&scc->zlock);
443*4882a593Smuzhiyun if (zport->tx_stopped) {
444*4882a593Smuzhiyun zs_transmit_drain(zport, 0);
445*4882a593Smuzhiyun zport->tx_stopped = 0;
446*4882a593Smuzhiyun zs_raw_transmit_chars(zport);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun spin_unlock(&scc->zlock);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
zs_stop_rx(struct uart_port * uport)451*4882a593Smuzhiyun static void zs_stop_rx(struct uart_port *uport)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
454*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
455*4882a593Smuzhiyun struct zs_port *zport_a = &scc->zport[ZS_CHAN_A];
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun spin_lock(&scc->zlock);
458*4882a593Smuzhiyun zport->regs[15] &= ~BRKIE;
459*4882a593Smuzhiyun zport->regs[1] &= ~(RxINT_MASK | TxINT_ENAB);
460*4882a593Smuzhiyun zport->regs[1] |= RxINT_DISAB;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun if (zport != zport_a) {
463*4882a593Smuzhiyun /* A-side DCD tracks RI and SYNC tracks DSR. */
464*4882a593Smuzhiyun zport_a->regs[15] &= ~(DCDIE | SYNCIE);
465*4882a593Smuzhiyun write_zsreg(zport_a, R15, zport_a->regs[15]);
466*4882a593Smuzhiyun if (!(zport_a->regs[15] & BRKIE)) {
467*4882a593Smuzhiyun zport_a->regs[1] &= ~EXT_INT_ENAB;
468*4882a593Smuzhiyun write_zsreg(zport_a, R1, zport_a->regs[1]);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* This-side DCD tracks DCD and CTS tracks CTS. */
472*4882a593Smuzhiyun zport->regs[15] &= ~(DCDIE | CTSIE);
473*4882a593Smuzhiyun zport->regs[1] &= ~EXT_INT_ENAB;
474*4882a593Smuzhiyun } else {
475*4882a593Smuzhiyun /* DCD tracks RI and SYNC tracks DSR for the B side. */
476*4882a593Smuzhiyun if (!(zport->regs[15] & (DCDIE | SYNCIE)))
477*4882a593Smuzhiyun zport->regs[1] &= ~EXT_INT_ENAB;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun write_zsreg(zport, R15, zport->regs[15]);
481*4882a593Smuzhiyun write_zsreg(zport, R1, zport->regs[1]);
482*4882a593Smuzhiyun spin_unlock(&scc->zlock);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
zs_enable_ms(struct uart_port * uport)485*4882a593Smuzhiyun static void zs_enable_ms(struct uart_port *uport)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
488*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
489*4882a593Smuzhiyun struct zs_port *zport_a = &scc->zport[ZS_CHAN_A];
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (zport == zport_a)
492*4882a593Smuzhiyun return;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun spin_lock(&scc->zlock);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* Clear Ext interrupts if not being handled already. */
497*4882a593Smuzhiyun if (!(zport_a->regs[1] & EXT_INT_ENAB))
498*4882a593Smuzhiyun write_zsreg(zport_a, R0, RES_EXT_INT);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* A-side DCD tracks RI and SYNC tracks DSR. */
501*4882a593Smuzhiyun zport_a->regs[1] |= EXT_INT_ENAB;
502*4882a593Smuzhiyun zport_a->regs[15] |= DCDIE | SYNCIE;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* This-side DCD tracks DCD and CTS tracks CTS. */
505*4882a593Smuzhiyun zport->regs[15] |= DCDIE | CTSIE;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun zs_raw_xor_mctrl(zport);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun write_zsreg(zport_a, R1, zport_a->regs[1]);
510*4882a593Smuzhiyun write_zsreg(zport_a, R15, zport_a->regs[15]);
511*4882a593Smuzhiyun write_zsreg(zport, R15, zport->regs[15]);
512*4882a593Smuzhiyun spin_unlock(&scc->zlock);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
zs_break_ctl(struct uart_port * uport,int break_state)515*4882a593Smuzhiyun static void zs_break_ctl(struct uart_port *uport, int break_state)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
518*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
519*4882a593Smuzhiyun unsigned long flags;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
522*4882a593Smuzhiyun if (break_state == -1)
523*4882a593Smuzhiyun zport->regs[5] |= SND_BRK;
524*4882a593Smuzhiyun else
525*4882a593Smuzhiyun zport->regs[5] &= ~SND_BRK;
526*4882a593Smuzhiyun write_zsreg(zport, R5, zport->regs[5]);
527*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * Interrupt handling routines.
533*4882a593Smuzhiyun */
534*4882a593Smuzhiyun #define Rx_BRK 0x0100 /* BREAK event software flag. */
535*4882a593Smuzhiyun #define Rx_SYS 0x0200 /* SysRq event software flag. */
536*4882a593Smuzhiyun
zs_receive_chars(struct zs_port * zport)537*4882a593Smuzhiyun static void zs_receive_chars(struct zs_port *zport)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct uart_port *uport = &zport->port;
540*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
541*4882a593Smuzhiyun struct uart_icount *icount;
542*4882a593Smuzhiyun unsigned int avail, status, ch, flag;
543*4882a593Smuzhiyun int count;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun for (count = 16; count; count--) {
546*4882a593Smuzhiyun spin_lock(&scc->zlock);
547*4882a593Smuzhiyun avail = read_zsreg(zport, R0) & Rx_CH_AV;
548*4882a593Smuzhiyun spin_unlock(&scc->zlock);
549*4882a593Smuzhiyun if (!avail)
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun spin_lock(&scc->zlock);
553*4882a593Smuzhiyun status = read_zsreg(zport, R1) & (Rx_OVR | FRM_ERR | PAR_ERR);
554*4882a593Smuzhiyun ch = read_zsdata(zport);
555*4882a593Smuzhiyun spin_unlock(&scc->zlock);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun flag = TTY_NORMAL;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun icount = &uport->icount;
560*4882a593Smuzhiyun icount->rx++;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* Handle the null char got when BREAK is removed. */
563*4882a593Smuzhiyun if (!ch)
564*4882a593Smuzhiyun status |= zport->tty_break;
565*4882a593Smuzhiyun if (unlikely(status &
566*4882a593Smuzhiyun (Rx_OVR | FRM_ERR | PAR_ERR | Rx_SYS | Rx_BRK))) {
567*4882a593Smuzhiyun zport->tty_break = 0;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Reset the error indication. */
570*4882a593Smuzhiyun if (status & (Rx_OVR | FRM_ERR | PAR_ERR)) {
571*4882a593Smuzhiyun spin_lock(&scc->zlock);
572*4882a593Smuzhiyun write_zsreg(zport, R0, ERR_RES);
573*4882a593Smuzhiyun spin_unlock(&scc->zlock);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (status & (Rx_SYS | Rx_BRK)) {
577*4882a593Smuzhiyun icount->brk++;
578*4882a593Smuzhiyun /* SysRq discards the null char. */
579*4882a593Smuzhiyun if (status & Rx_SYS)
580*4882a593Smuzhiyun continue;
581*4882a593Smuzhiyun } else if (status & FRM_ERR)
582*4882a593Smuzhiyun icount->frame++;
583*4882a593Smuzhiyun else if (status & PAR_ERR)
584*4882a593Smuzhiyun icount->parity++;
585*4882a593Smuzhiyun if (status & Rx_OVR)
586*4882a593Smuzhiyun icount->overrun++;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun status &= uport->read_status_mask;
589*4882a593Smuzhiyun if (status & Rx_BRK)
590*4882a593Smuzhiyun flag = TTY_BREAK;
591*4882a593Smuzhiyun else if (status & FRM_ERR)
592*4882a593Smuzhiyun flag = TTY_FRAME;
593*4882a593Smuzhiyun else if (status & PAR_ERR)
594*4882a593Smuzhiyun flag = TTY_PARITY;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (uart_handle_sysrq_char(uport, ch))
598*4882a593Smuzhiyun continue;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun uart_insert_char(uport, status, Rx_OVR, ch, flag);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun tty_flip_buffer_push(&uport->state->port);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
zs_raw_transmit_chars(struct zs_port * zport)606*4882a593Smuzhiyun static void zs_raw_transmit_chars(struct zs_port *zport)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun struct circ_buf *xmit = &zport->port.state->xmit;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* XON/XOFF chars. */
611*4882a593Smuzhiyun if (zport->port.x_char) {
612*4882a593Smuzhiyun write_zsdata(zport, zport->port.x_char);
613*4882a593Smuzhiyun zport->port.icount.tx++;
614*4882a593Smuzhiyun zport->port.x_char = 0;
615*4882a593Smuzhiyun return;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* If nothing to do or stopped or hardware stopped. */
619*4882a593Smuzhiyun if (uart_circ_empty(xmit) || uart_tx_stopped(&zport->port)) {
620*4882a593Smuzhiyun zs_raw_stop_tx(zport);
621*4882a593Smuzhiyun return;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* Send char. */
625*4882a593Smuzhiyun write_zsdata(zport, xmit->buf[xmit->tail]);
626*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
627*4882a593Smuzhiyun zport->port.icount.tx++;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
630*4882a593Smuzhiyun uart_write_wakeup(&zport->port);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Are we are done? */
633*4882a593Smuzhiyun if (uart_circ_empty(xmit))
634*4882a593Smuzhiyun zs_raw_stop_tx(zport);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
zs_transmit_chars(struct zs_port * zport)637*4882a593Smuzhiyun static void zs_transmit_chars(struct zs_port *zport)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun spin_lock(&scc->zlock);
642*4882a593Smuzhiyun zs_raw_transmit_chars(zport);
643*4882a593Smuzhiyun spin_unlock(&scc->zlock);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
zs_status_handle(struct zs_port * zport,struct zs_port * zport_a)646*4882a593Smuzhiyun static void zs_status_handle(struct zs_port *zport, struct zs_port *zport_a)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct uart_port *uport = &zport->port;
649*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
650*4882a593Smuzhiyun unsigned int delta;
651*4882a593Smuzhiyun u8 status, brk;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun spin_lock(&scc->zlock);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* Get status from Read Register 0. */
656*4882a593Smuzhiyun status = read_zsreg(zport, R0);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (zport->regs[15] & BRKIE) {
659*4882a593Smuzhiyun brk = status & BRK_ABRT;
660*4882a593Smuzhiyun if (brk && !zport->brk) {
661*4882a593Smuzhiyun spin_unlock(&scc->zlock);
662*4882a593Smuzhiyun if (uart_handle_break(uport))
663*4882a593Smuzhiyun zport->tty_break = Rx_SYS;
664*4882a593Smuzhiyun else
665*4882a593Smuzhiyun zport->tty_break = Rx_BRK;
666*4882a593Smuzhiyun spin_lock(&scc->zlock);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun zport->brk = brk;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun if (zport != zport_a) {
672*4882a593Smuzhiyun delta = zs_raw_xor_mctrl(zport);
673*4882a593Smuzhiyun spin_unlock(&scc->zlock);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (delta & TIOCM_CTS)
676*4882a593Smuzhiyun uart_handle_cts_change(uport,
677*4882a593Smuzhiyun zport->mctrl & TIOCM_CTS);
678*4882a593Smuzhiyun if (delta & TIOCM_CAR)
679*4882a593Smuzhiyun uart_handle_dcd_change(uport,
680*4882a593Smuzhiyun zport->mctrl & TIOCM_CAR);
681*4882a593Smuzhiyun if (delta & TIOCM_RNG)
682*4882a593Smuzhiyun uport->icount.dsr++;
683*4882a593Smuzhiyun if (delta & TIOCM_DSR)
684*4882a593Smuzhiyun uport->icount.rng++;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (delta)
687*4882a593Smuzhiyun wake_up_interruptible(&uport->state->port.delta_msr_wait);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun spin_lock(&scc->zlock);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Clear the status condition... */
693*4882a593Smuzhiyun write_zsreg(zport, R0, RES_EXT_INT);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun spin_unlock(&scc->zlock);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun * This is the Z85C30 driver's generic interrupt routine.
700*4882a593Smuzhiyun */
zs_interrupt(int irq,void * dev_id)701*4882a593Smuzhiyun static irqreturn_t zs_interrupt(int irq, void *dev_id)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun struct zs_scc *scc = dev_id;
704*4882a593Smuzhiyun struct zs_port *zport_a = &scc->zport[ZS_CHAN_A];
705*4882a593Smuzhiyun struct zs_port *zport_b = &scc->zport[ZS_CHAN_B];
706*4882a593Smuzhiyun irqreturn_t status = IRQ_NONE;
707*4882a593Smuzhiyun u8 zs_intreg;
708*4882a593Smuzhiyun int count;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /*
711*4882a593Smuzhiyun * NOTE: The read register 3, which holds the irq status,
712*4882a593Smuzhiyun * does so for both channels on each chip. Although
713*4882a593Smuzhiyun * the status value itself must be read from the A
714*4882a593Smuzhiyun * channel and is only valid when read from channel A.
715*4882a593Smuzhiyun * Yes... broken hardware...
716*4882a593Smuzhiyun */
717*4882a593Smuzhiyun for (count = 16; count; count--) {
718*4882a593Smuzhiyun spin_lock(&scc->zlock);
719*4882a593Smuzhiyun zs_intreg = read_zsreg(zport_a, R3);
720*4882a593Smuzhiyun spin_unlock(&scc->zlock);
721*4882a593Smuzhiyun if (!zs_intreg)
722*4882a593Smuzhiyun break;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /*
725*4882a593Smuzhiyun * We do not like losing characters, so we prioritise
726*4882a593Smuzhiyun * interrupt sources a little bit differently than
727*4882a593Smuzhiyun * the SCC would, was it allowed to.
728*4882a593Smuzhiyun */
729*4882a593Smuzhiyun if (zs_intreg & CHBRxIP)
730*4882a593Smuzhiyun zs_receive_chars(zport_b);
731*4882a593Smuzhiyun if (zs_intreg & CHARxIP)
732*4882a593Smuzhiyun zs_receive_chars(zport_a);
733*4882a593Smuzhiyun if (zs_intreg & CHBEXT)
734*4882a593Smuzhiyun zs_status_handle(zport_b, zport_a);
735*4882a593Smuzhiyun if (zs_intreg & CHAEXT)
736*4882a593Smuzhiyun zs_status_handle(zport_a, zport_a);
737*4882a593Smuzhiyun if (zs_intreg & CHBTxIP)
738*4882a593Smuzhiyun zs_transmit_chars(zport_b);
739*4882a593Smuzhiyun if (zs_intreg & CHATxIP)
740*4882a593Smuzhiyun zs_transmit_chars(zport_a);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun status = IRQ_HANDLED;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return status;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun * Finally, routines used to initialize the serial port.
751*4882a593Smuzhiyun */
zs_startup(struct uart_port * uport)752*4882a593Smuzhiyun static int zs_startup(struct uart_port *uport)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
755*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
756*4882a593Smuzhiyun unsigned long flags;
757*4882a593Smuzhiyun int irq_guard;
758*4882a593Smuzhiyun int ret;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun irq_guard = atomic_add_return(1, &scc->irq_guard);
761*4882a593Smuzhiyun if (irq_guard == 1) {
762*4882a593Smuzhiyun ret = request_irq(zport->port.irq, zs_interrupt,
763*4882a593Smuzhiyun IRQF_SHARED, "scc", scc);
764*4882a593Smuzhiyun if (ret) {
765*4882a593Smuzhiyun atomic_add(-1, &scc->irq_guard);
766*4882a593Smuzhiyun printk(KERN_ERR "zs: can't get irq %d\n",
767*4882a593Smuzhiyun zport->port.irq);
768*4882a593Smuzhiyun return ret;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* Clear the receive FIFO. */
775*4882a593Smuzhiyun zs_receive_drain(zport);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Clear the interrupt registers. */
778*4882a593Smuzhiyun write_zsreg(zport, R0, ERR_RES);
779*4882a593Smuzhiyun write_zsreg(zport, R0, RES_Tx_P);
780*4882a593Smuzhiyun /* But Ext only if not being handled already. */
781*4882a593Smuzhiyun if (!(zport->regs[1] & EXT_INT_ENAB))
782*4882a593Smuzhiyun write_zsreg(zport, R0, RES_EXT_INT);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* Finally, enable sequencing and interrupts. */
785*4882a593Smuzhiyun zport->regs[1] &= ~RxINT_MASK;
786*4882a593Smuzhiyun zport->regs[1] |= RxINT_ALL | TxINT_ENAB | EXT_INT_ENAB;
787*4882a593Smuzhiyun zport->regs[3] |= RxENABLE;
788*4882a593Smuzhiyun zport->regs[15] |= BRKIE;
789*4882a593Smuzhiyun write_zsreg(zport, R1, zport->regs[1]);
790*4882a593Smuzhiyun write_zsreg(zport, R3, zport->regs[3]);
791*4882a593Smuzhiyun write_zsreg(zport, R5, zport->regs[5]);
792*4882a593Smuzhiyun write_zsreg(zport, R15, zport->regs[15]);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* Record the current state of RR0. */
795*4882a593Smuzhiyun zport->mctrl = zs_raw_get_mctrl(zport);
796*4882a593Smuzhiyun zport->brk = read_zsreg(zport, R0) & BRK_ABRT;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun zport->tx_stopped = 1;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
zs_shutdown(struct uart_port * uport)805*4882a593Smuzhiyun static void zs_shutdown(struct uart_port *uport)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
808*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
809*4882a593Smuzhiyun unsigned long flags;
810*4882a593Smuzhiyun int irq_guard;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun zport->regs[3] &= ~RxENABLE;
815*4882a593Smuzhiyun write_zsreg(zport, R5, zport->regs[5]);
816*4882a593Smuzhiyun write_zsreg(zport, R3, zport->regs[3]);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun irq_guard = atomic_add_return(-1, &scc->irq_guard);
821*4882a593Smuzhiyun if (!irq_guard)
822*4882a593Smuzhiyun free_irq(zport->port.irq, scc);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun
zs_reset(struct zs_port * zport)826*4882a593Smuzhiyun static void zs_reset(struct zs_port *zport)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
829*4882a593Smuzhiyun int irq;
830*4882a593Smuzhiyun unsigned long flags;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
833*4882a593Smuzhiyun irq = !irqs_disabled_flags(flags);
834*4882a593Smuzhiyun if (!scc->initialised) {
835*4882a593Smuzhiyun /* Reset the pointer first, just in case... */
836*4882a593Smuzhiyun read_zsreg(zport, R0);
837*4882a593Smuzhiyun /* And let the current transmission finish. */
838*4882a593Smuzhiyun zs_line_drain(zport, irq);
839*4882a593Smuzhiyun write_zsreg(zport, R9, FHWRES);
840*4882a593Smuzhiyun udelay(10);
841*4882a593Smuzhiyun write_zsreg(zport, R9, 0);
842*4882a593Smuzhiyun scc->initialised = 1;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun load_zsregs(zport, zport->regs, irq);
845*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
zs_set_termios(struct uart_port * uport,struct ktermios * termios,struct ktermios * old_termios)848*4882a593Smuzhiyun static void zs_set_termios(struct uart_port *uport, struct ktermios *termios,
849*4882a593Smuzhiyun struct ktermios *old_termios)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
852*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
853*4882a593Smuzhiyun struct zs_port *zport_a = &scc->zport[ZS_CHAN_A];
854*4882a593Smuzhiyun int irq;
855*4882a593Smuzhiyun unsigned int baud, brg;
856*4882a593Smuzhiyun unsigned long flags;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
859*4882a593Smuzhiyun irq = !irqs_disabled_flags(flags);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* Byte size. */
862*4882a593Smuzhiyun zport->regs[3] &= ~RxNBITS_MASK;
863*4882a593Smuzhiyun zport->regs[5] &= ~TxNBITS_MASK;
864*4882a593Smuzhiyun switch (termios->c_cflag & CSIZE) {
865*4882a593Smuzhiyun case CS5:
866*4882a593Smuzhiyun zport->regs[3] |= Rx5;
867*4882a593Smuzhiyun zport->regs[5] |= Tx5;
868*4882a593Smuzhiyun break;
869*4882a593Smuzhiyun case CS6:
870*4882a593Smuzhiyun zport->regs[3] |= Rx6;
871*4882a593Smuzhiyun zport->regs[5] |= Tx6;
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun case CS7:
874*4882a593Smuzhiyun zport->regs[3] |= Rx7;
875*4882a593Smuzhiyun zport->regs[5] |= Tx7;
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun case CS8:
878*4882a593Smuzhiyun default:
879*4882a593Smuzhiyun zport->regs[3] |= Rx8;
880*4882a593Smuzhiyun zport->regs[5] |= Tx8;
881*4882a593Smuzhiyun break;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Parity and stop bits. */
885*4882a593Smuzhiyun zport->regs[4] &= ~(XCLK_MASK | SB_MASK | PAR_ENA | PAR_EVEN);
886*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
887*4882a593Smuzhiyun zport->regs[4] |= SB2;
888*4882a593Smuzhiyun else
889*4882a593Smuzhiyun zport->regs[4] |= SB1;
890*4882a593Smuzhiyun if (termios->c_cflag & PARENB)
891*4882a593Smuzhiyun zport->regs[4] |= PAR_ENA;
892*4882a593Smuzhiyun if (!(termios->c_cflag & PARODD))
893*4882a593Smuzhiyun zport->regs[4] |= PAR_EVEN;
894*4882a593Smuzhiyun switch (zport->clk_mode) {
895*4882a593Smuzhiyun case 64:
896*4882a593Smuzhiyun zport->regs[4] |= X64CLK;
897*4882a593Smuzhiyun break;
898*4882a593Smuzhiyun case 32:
899*4882a593Smuzhiyun zport->regs[4] |= X32CLK;
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun case 16:
902*4882a593Smuzhiyun zport->regs[4] |= X16CLK;
903*4882a593Smuzhiyun break;
904*4882a593Smuzhiyun case 1:
905*4882a593Smuzhiyun zport->regs[4] |= X1CLK;
906*4882a593Smuzhiyun break;
907*4882a593Smuzhiyun default:
908*4882a593Smuzhiyun BUG();
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun baud = uart_get_baud_rate(uport, termios, old_termios, 0,
912*4882a593Smuzhiyun uport->uartclk / zport->clk_mode / 4);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun brg = ZS_BPS_TO_BRG(baud, uport->uartclk / zport->clk_mode);
915*4882a593Smuzhiyun zport->regs[12] = brg & 0xff;
916*4882a593Smuzhiyun zport->regs[13] = (brg >> 8) & 0xff;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun uart_update_timeout(uport, termios->c_cflag, baud);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun uport->read_status_mask = Rx_OVR;
921*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
922*4882a593Smuzhiyun uport->read_status_mask |= FRM_ERR | PAR_ERR;
923*4882a593Smuzhiyun if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
924*4882a593Smuzhiyun uport->read_status_mask |= Rx_BRK;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun uport->ignore_status_mask = 0;
927*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
928*4882a593Smuzhiyun uport->ignore_status_mask |= FRM_ERR | PAR_ERR;
929*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK) {
930*4882a593Smuzhiyun uport->ignore_status_mask |= Rx_BRK;
931*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
932*4882a593Smuzhiyun uport->ignore_status_mask |= Rx_OVR;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun if (termios->c_cflag & CREAD)
936*4882a593Smuzhiyun zport->regs[3] |= RxENABLE;
937*4882a593Smuzhiyun else
938*4882a593Smuzhiyun zport->regs[3] &= ~RxENABLE;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (zport != zport_a) {
941*4882a593Smuzhiyun if (!(termios->c_cflag & CLOCAL)) {
942*4882a593Smuzhiyun zport->regs[15] |= DCDIE;
943*4882a593Smuzhiyun } else
944*4882a593Smuzhiyun zport->regs[15] &= ~DCDIE;
945*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS) {
946*4882a593Smuzhiyun zport->regs[15] |= CTSIE;
947*4882a593Smuzhiyun } else
948*4882a593Smuzhiyun zport->regs[15] &= ~CTSIE;
949*4882a593Smuzhiyun zs_raw_xor_mctrl(zport);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* Load up the new values. */
953*4882a593Smuzhiyun load_zsregs(zport, zport->regs, irq);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /*
959*4882a593Smuzhiyun * Hack alert!
960*4882a593Smuzhiyun * Required solely so that the initial PROM-based console
961*4882a593Smuzhiyun * works undisturbed in parallel with this one.
962*4882a593Smuzhiyun */
zs_pm(struct uart_port * uport,unsigned int state,unsigned int oldstate)963*4882a593Smuzhiyun static void zs_pm(struct uart_port *uport, unsigned int state,
964*4882a593Smuzhiyun unsigned int oldstate)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun if (state < 3)
969*4882a593Smuzhiyun zport->regs[5] |= TxENAB;
970*4882a593Smuzhiyun else
971*4882a593Smuzhiyun zport->regs[5] &= ~TxENAB;
972*4882a593Smuzhiyun write_zsreg(zport, R5, zport->regs[5]);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun
zs_type(struct uart_port * uport)976*4882a593Smuzhiyun static const char *zs_type(struct uart_port *uport)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun return "Z85C30 SCC";
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
zs_release_port(struct uart_port * uport)981*4882a593Smuzhiyun static void zs_release_port(struct uart_port *uport)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun iounmap(uport->membase);
984*4882a593Smuzhiyun uport->membase = 0;
985*4882a593Smuzhiyun release_mem_region(uport->mapbase, ZS_CHAN_IO_SIZE);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
zs_map_port(struct uart_port * uport)988*4882a593Smuzhiyun static int zs_map_port(struct uart_port *uport)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun if (!uport->membase)
991*4882a593Smuzhiyun uport->membase = ioremap(uport->mapbase,
992*4882a593Smuzhiyun ZS_CHAN_IO_SIZE);
993*4882a593Smuzhiyun if (!uport->membase) {
994*4882a593Smuzhiyun printk(KERN_ERR "zs: Cannot map MMIO\n");
995*4882a593Smuzhiyun return -ENOMEM;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
zs_request_port(struct uart_port * uport)1000*4882a593Smuzhiyun static int zs_request_port(struct uart_port *uport)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun int ret;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (!request_mem_region(uport->mapbase, ZS_CHAN_IO_SIZE, "scc")) {
1005*4882a593Smuzhiyun printk(KERN_ERR "zs: Unable to reserve MMIO resource\n");
1006*4882a593Smuzhiyun return -EBUSY;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun ret = zs_map_port(uport);
1009*4882a593Smuzhiyun if (ret) {
1010*4882a593Smuzhiyun release_mem_region(uport->mapbase, ZS_CHAN_IO_SIZE);
1011*4882a593Smuzhiyun return ret;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun return 0;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
zs_config_port(struct uart_port * uport,int flags)1016*4882a593Smuzhiyun static void zs_config_port(struct uart_port *uport, int flags)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE) {
1021*4882a593Smuzhiyun if (zs_request_port(uport))
1022*4882a593Smuzhiyun return;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun uport->type = PORT_ZS;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun zs_reset(zport);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
zs_verify_port(struct uart_port * uport,struct serial_struct * ser)1030*4882a593Smuzhiyun static int zs_verify_port(struct uart_port *uport, struct serial_struct *ser)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
1033*4882a593Smuzhiyun int ret = 0;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN && ser->type != PORT_ZS)
1036*4882a593Smuzhiyun ret = -EINVAL;
1037*4882a593Smuzhiyun if (ser->irq != uport->irq)
1038*4882a593Smuzhiyun ret = -EINVAL;
1039*4882a593Smuzhiyun if (ser->baud_base != uport->uartclk / zport->clk_mode / 4)
1040*4882a593Smuzhiyun ret = -EINVAL;
1041*4882a593Smuzhiyun return ret;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun static const struct uart_ops zs_ops = {
1046*4882a593Smuzhiyun .tx_empty = zs_tx_empty,
1047*4882a593Smuzhiyun .set_mctrl = zs_set_mctrl,
1048*4882a593Smuzhiyun .get_mctrl = zs_get_mctrl,
1049*4882a593Smuzhiyun .stop_tx = zs_stop_tx,
1050*4882a593Smuzhiyun .start_tx = zs_start_tx,
1051*4882a593Smuzhiyun .stop_rx = zs_stop_rx,
1052*4882a593Smuzhiyun .enable_ms = zs_enable_ms,
1053*4882a593Smuzhiyun .break_ctl = zs_break_ctl,
1054*4882a593Smuzhiyun .startup = zs_startup,
1055*4882a593Smuzhiyun .shutdown = zs_shutdown,
1056*4882a593Smuzhiyun .set_termios = zs_set_termios,
1057*4882a593Smuzhiyun .pm = zs_pm,
1058*4882a593Smuzhiyun .type = zs_type,
1059*4882a593Smuzhiyun .release_port = zs_release_port,
1060*4882a593Smuzhiyun .request_port = zs_request_port,
1061*4882a593Smuzhiyun .config_port = zs_config_port,
1062*4882a593Smuzhiyun .verify_port = zs_verify_port,
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /*
1066*4882a593Smuzhiyun * Initialize Z85C30 port structures.
1067*4882a593Smuzhiyun */
zs_probe_sccs(void)1068*4882a593Smuzhiyun static int __init zs_probe_sccs(void)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun static int probed;
1071*4882a593Smuzhiyun struct zs_parms zs_parms;
1072*4882a593Smuzhiyun int chip, side, irq;
1073*4882a593Smuzhiyun int n_chips = 0;
1074*4882a593Smuzhiyun int i;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun if (probed)
1077*4882a593Smuzhiyun return 0;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun irq = dec_interrupt[DEC_IRQ_SCC0];
1080*4882a593Smuzhiyun if (irq >= 0) {
1081*4882a593Smuzhiyun zs_parms.scc[n_chips] = IOASIC_SCC0;
1082*4882a593Smuzhiyun zs_parms.irq[n_chips] = dec_interrupt[DEC_IRQ_SCC0];
1083*4882a593Smuzhiyun n_chips++;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun irq = dec_interrupt[DEC_IRQ_SCC1];
1086*4882a593Smuzhiyun if (irq >= 0) {
1087*4882a593Smuzhiyun zs_parms.scc[n_chips] = IOASIC_SCC1;
1088*4882a593Smuzhiyun zs_parms.irq[n_chips] = dec_interrupt[DEC_IRQ_SCC1];
1089*4882a593Smuzhiyun n_chips++;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun if (!n_chips)
1092*4882a593Smuzhiyun return -ENXIO;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun probed = 1;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun for (chip = 0; chip < n_chips; chip++) {
1097*4882a593Smuzhiyun spin_lock_init(&zs_sccs[chip].zlock);
1098*4882a593Smuzhiyun for (side = 0; side < ZS_NUM_CHAN; side++) {
1099*4882a593Smuzhiyun struct zs_port *zport = &zs_sccs[chip].zport[side];
1100*4882a593Smuzhiyun struct uart_port *uport = &zport->port;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun zport->scc = &zs_sccs[chip];
1103*4882a593Smuzhiyun zport->clk_mode = 16;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun uport->has_sysrq = IS_ENABLED(CONFIG_SERIAL_ZS_CONSOLE);
1106*4882a593Smuzhiyun uport->irq = zs_parms.irq[chip];
1107*4882a593Smuzhiyun uport->uartclk = ZS_CLOCK;
1108*4882a593Smuzhiyun uport->fifosize = 1;
1109*4882a593Smuzhiyun uport->iotype = UPIO_MEM;
1110*4882a593Smuzhiyun uport->flags = UPF_BOOT_AUTOCONF;
1111*4882a593Smuzhiyun uport->ops = &zs_ops;
1112*4882a593Smuzhiyun uport->line = chip * ZS_NUM_CHAN + side;
1113*4882a593Smuzhiyun uport->mapbase = dec_kn_slot_base +
1114*4882a593Smuzhiyun zs_parms.scc[chip] +
1115*4882a593Smuzhiyun (side ^ ZS_CHAN_B) * ZS_CHAN_IO_SIZE;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun for (i = 0; i < ZS_NUM_REGS; i++)
1118*4882a593Smuzhiyun zport->regs[i] = zs_init_regs[i];
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun return 0;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ZS_CONSOLE
zs_console_putchar(struct uart_port * uport,int ch)1127*4882a593Smuzhiyun static void zs_console_putchar(struct uart_port *uport, int ch)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun struct zs_port *zport = to_zport(uport);
1130*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
1131*4882a593Smuzhiyun int irq;
1132*4882a593Smuzhiyun unsigned long flags;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
1135*4882a593Smuzhiyun irq = !irqs_disabled_flags(flags);
1136*4882a593Smuzhiyun if (zs_transmit_drain(zport, irq))
1137*4882a593Smuzhiyun write_zsdata(zport, ch);
1138*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun * Print a string to the serial port trying not to disturb
1143*4882a593Smuzhiyun * any possible real use of the port...
1144*4882a593Smuzhiyun */
zs_console_write(struct console * co,const char * s,unsigned int count)1145*4882a593Smuzhiyun static void zs_console_write(struct console *co, const char *s,
1146*4882a593Smuzhiyun unsigned int count)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun int chip = co->index / ZS_NUM_CHAN, side = co->index % ZS_NUM_CHAN;
1149*4882a593Smuzhiyun struct zs_port *zport = &zs_sccs[chip].zport[side];
1150*4882a593Smuzhiyun struct zs_scc *scc = zport->scc;
1151*4882a593Smuzhiyun unsigned long flags;
1152*4882a593Smuzhiyun u8 txint, txenb;
1153*4882a593Smuzhiyun int irq;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* Disable transmit interrupts and enable the transmitter. */
1156*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
1157*4882a593Smuzhiyun txint = zport->regs[1];
1158*4882a593Smuzhiyun txenb = zport->regs[5];
1159*4882a593Smuzhiyun if (txint & TxINT_ENAB) {
1160*4882a593Smuzhiyun zport->regs[1] = txint & ~TxINT_ENAB;
1161*4882a593Smuzhiyun write_zsreg(zport, R1, zport->regs[1]);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun if (!(txenb & TxENAB)) {
1164*4882a593Smuzhiyun zport->regs[5] = txenb | TxENAB;
1165*4882a593Smuzhiyun write_zsreg(zport, R5, zport->regs[5]);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun uart_console_write(&zport->port, s, count, zs_console_putchar);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* Restore transmit interrupts and the transmitter enable. */
1172*4882a593Smuzhiyun spin_lock_irqsave(&scc->zlock, flags);
1173*4882a593Smuzhiyun irq = !irqs_disabled_flags(flags);
1174*4882a593Smuzhiyun zs_line_drain(zport, irq);
1175*4882a593Smuzhiyun if (!(txenb & TxENAB)) {
1176*4882a593Smuzhiyun zport->regs[5] &= ~TxENAB;
1177*4882a593Smuzhiyun write_zsreg(zport, R5, zport->regs[5]);
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun if (txint & TxINT_ENAB) {
1180*4882a593Smuzhiyun zport->regs[1] |= TxINT_ENAB;
1181*4882a593Smuzhiyun write_zsreg(zport, R1, zport->regs[1]);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* Resume any transmission as the TxIP bit won't be set. */
1184*4882a593Smuzhiyun if (!zport->tx_stopped)
1185*4882a593Smuzhiyun zs_raw_transmit_chars(zport);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun spin_unlock_irqrestore(&scc->zlock, flags);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun * Setup serial console baud/bits/parity. We do two things here:
1192*4882a593Smuzhiyun * - construct a cflag setting for the first uart_open()
1193*4882a593Smuzhiyun * - initialise the serial port
1194*4882a593Smuzhiyun * Return non-zero if we didn't find a serial port.
1195*4882a593Smuzhiyun */
zs_console_setup(struct console * co,char * options)1196*4882a593Smuzhiyun static int __init zs_console_setup(struct console *co, char *options)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun int chip = co->index / ZS_NUM_CHAN, side = co->index % ZS_NUM_CHAN;
1199*4882a593Smuzhiyun struct zs_port *zport = &zs_sccs[chip].zport[side];
1200*4882a593Smuzhiyun struct uart_port *uport = &zport->port;
1201*4882a593Smuzhiyun int baud = 9600;
1202*4882a593Smuzhiyun int bits = 8;
1203*4882a593Smuzhiyun int parity = 'n';
1204*4882a593Smuzhiyun int flow = 'n';
1205*4882a593Smuzhiyun int ret;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun ret = zs_map_port(uport);
1208*4882a593Smuzhiyun if (ret)
1209*4882a593Smuzhiyun return ret;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun zs_reset(zport);
1212*4882a593Smuzhiyun zs_pm(uport, 0, -1);
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun if (options)
1215*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
1216*4882a593Smuzhiyun return uart_set_options(uport, co, baud, parity, bits, flow);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun static struct uart_driver zs_reg;
1220*4882a593Smuzhiyun static struct console zs_console = {
1221*4882a593Smuzhiyun .name = "ttyS",
1222*4882a593Smuzhiyun .write = zs_console_write,
1223*4882a593Smuzhiyun .device = uart_console_device,
1224*4882a593Smuzhiyun .setup = zs_console_setup,
1225*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
1226*4882a593Smuzhiyun .index = -1,
1227*4882a593Smuzhiyun .data = &zs_reg,
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun * Register console.
1232*4882a593Smuzhiyun */
zs_serial_console_init(void)1233*4882a593Smuzhiyun static int __init zs_serial_console_init(void)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun int ret;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun ret = zs_probe_sccs();
1238*4882a593Smuzhiyun if (ret)
1239*4882a593Smuzhiyun return ret;
1240*4882a593Smuzhiyun register_console(&zs_console);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun return 0;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun console_initcall(zs_serial_console_init);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun #define SERIAL_ZS_CONSOLE &zs_console
1248*4882a593Smuzhiyun #else
1249*4882a593Smuzhiyun #define SERIAL_ZS_CONSOLE NULL
1250*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_ZS_CONSOLE */
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun static struct uart_driver zs_reg = {
1253*4882a593Smuzhiyun .owner = THIS_MODULE,
1254*4882a593Smuzhiyun .driver_name = "serial",
1255*4882a593Smuzhiyun .dev_name = "ttyS",
1256*4882a593Smuzhiyun .major = TTY_MAJOR,
1257*4882a593Smuzhiyun .minor = 64,
1258*4882a593Smuzhiyun .nr = ZS_NUM_SCCS * ZS_NUM_CHAN,
1259*4882a593Smuzhiyun .cons = SERIAL_ZS_CONSOLE,
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* zs_init inits the driver. */
zs_init(void)1263*4882a593Smuzhiyun static int __init zs_init(void)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun int i, ret;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun pr_info("%s%s\n", zs_name, zs_version);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* Find out how many Z85C30 SCCs we have. */
1270*4882a593Smuzhiyun ret = zs_probe_sccs();
1271*4882a593Smuzhiyun if (ret)
1272*4882a593Smuzhiyun return ret;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun ret = uart_register_driver(&zs_reg);
1275*4882a593Smuzhiyun if (ret)
1276*4882a593Smuzhiyun return ret;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun for (i = 0; i < ZS_NUM_SCCS * ZS_NUM_CHAN; i++) {
1279*4882a593Smuzhiyun struct zs_scc *scc = &zs_sccs[i / ZS_NUM_CHAN];
1280*4882a593Smuzhiyun struct zs_port *zport = &scc->zport[i % ZS_NUM_CHAN];
1281*4882a593Smuzhiyun struct uart_port *uport = &zport->port;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun if (zport->scc)
1284*4882a593Smuzhiyun uart_add_one_port(&zs_reg, uport);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun return 0;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
zs_exit(void)1290*4882a593Smuzhiyun static void __exit zs_exit(void)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun int i;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun for (i = ZS_NUM_SCCS * ZS_NUM_CHAN - 1; i >= 0; i--) {
1295*4882a593Smuzhiyun struct zs_scc *scc = &zs_sccs[i / ZS_NUM_CHAN];
1296*4882a593Smuzhiyun struct zs_port *zport = &scc->zport[i % ZS_NUM_CHAN];
1297*4882a593Smuzhiyun struct uart_port *uport = &zport->port;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun if (zport->scc)
1300*4882a593Smuzhiyun uart_remove_one_port(&zs_reg, uport);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun uart_unregister_driver(&zs_reg);
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun module_init(zs_init);
1307*4882a593Smuzhiyun module_exit(zs_exit);
1308