1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Cadence UART driver (found in Xilinx Zynq)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * 2011 - 2014 (C) Xilinx Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This driver has originally been pushed by Xilinx using a Zynq-branding. This
8*4882a593Smuzhiyun * still shows in the naming of this file, the kconfig symbols and some symbols
9*4882a593Smuzhiyun * in the code.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/serial.h>
14*4882a593Smuzhiyun #include <linux/console.h>
15*4882a593Smuzhiyun #include <linux/serial_core.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/tty.h>
18*4882a593Smuzhiyun #include <linux/tty_flip.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/irq.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/iopoll.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define CDNS_UART_TTY_NAME "ttyPS"
28*4882a593Smuzhiyun #define CDNS_UART_NAME "xuartps"
29*4882a593Smuzhiyun #define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
30*4882a593Smuzhiyun #define CDNS_UART_MINOR 0 /* works best with devtmpfs */
31*4882a593Smuzhiyun #define CDNS_UART_NR_PORTS 16
32*4882a593Smuzhiyun #define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
33*4882a593Smuzhiyun #define CDNS_UART_REGISTER_SPACE 0x1000
34*4882a593Smuzhiyun #define TX_TIMEOUT 500000
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Rx Trigger level */
37*4882a593Smuzhiyun static int rx_trigger_level = 56;
38*4882a593Smuzhiyun module_param(rx_trigger_level, uint, 0444);
39*4882a593Smuzhiyun MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Rx Timeout */
42*4882a593Smuzhiyun static int rx_timeout = 10;
43*4882a593Smuzhiyun module_param(rx_timeout, uint, 0444);
44*4882a593Smuzhiyun MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Register offsets for the UART. */
47*4882a593Smuzhiyun #define CDNS_UART_CR 0x00 /* Control Register */
48*4882a593Smuzhiyun #define CDNS_UART_MR 0x04 /* Mode Register */
49*4882a593Smuzhiyun #define CDNS_UART_IER 0x08 /* Interrupt Enable */
50*4882a593Smuzhiyun #define CDNS_UART_IDR 0x0C /* Interrupt Disable */
51*4882a593Smuzhiyun #define CDNS_UART_IMR 0x10 /* Interrupt Mask */
52*4882a593Smuzhiyun #define CDNS_UART_ISR 0x14 /* Interrupt Status */
53*4882a593Smuzhiyun #define CDNS_UART_BAUDGEN 0x18 /* Baud Rate Generator */
54*4882a593Smuzhiyun #define CDNS_UART_RXTOUT 0x1C /* RX Timeout */
55*4882a593Smuzhiyun #define CDNS_UART_RXWM 0x20 /* RX FIFO Trigger Level */
56*4882a593Smuzhiyun #define CDNS_UART_MODEMCR 0x24 /* Modem Control */
57*4882a593Smuzhiyun #define CDNS_UART_MODEMSR 0x28 /* Modem Status */
58*4882a593Smuzhiyun #define CDNS_UART_SR 0x2C /* Channel Status */
59*4882a593Smuzhiyun #define CDNS_UART_FIFO 0x30 /* FIFO */
60*4882a593Smuzhiyun #define CDNS_UART_BAUDDIV 0x34 /* Baud Rate Divider */
61*4882a593Smuzhiyun #define CDNS_UART_FLOWDEL 0x38 /* Flow Delay */
62*4882a593Smuzhiyun #define CDNS_UART_IRRX_PWIDTH 0x3C /* IR Min Received Pulse Width */
63*4882a593Smuzhiyun #define CDNS_UART_IRTX_PWIDTH 0x40 /* IR Transmitted pulse Width */
64*4882a593Smuzhiyun #define CDNS_UART_TXWM 0x44 /* TX FIFO Trigger Level */
65*4882a593Smuzhiyun #define CDNS_UART_RXBS 0x48 /* RX FIFO byte status register */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Control Register Bit Definitions */
68*4882a593Smuzhiyun #define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
69*4882a593Smuzhiyun #define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
70*4882a593Smuzhiyun #define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
71*4882a593Smuzhiyun #define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
72*4882a593Smuzhiyun #define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
73*4882a593Smuzhiyun #define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
74*4882a593Smuzhiyun #define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
75*4882a593Smuzhiyun #define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
76*4882a593Smuzhiyun #define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
77*4882a593Smuzhiyun #define CDNS_UART_RXBS_PARITY 0x00000001 /* Parity error status */
78*4882a593Smuzhiyun #define CDNS_UART_RXBS_FRAMING 0x00000002 /* Framing error status */
79*4882a593Smuzhiyun #define CDNS_UART_RXBS_BRK 0x00000004 /* Overrun error status */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * Mode Register:
83*4882a593Smuzhiyun * The mode register (MR) defines the mode of transfer as well as the data
84*4882a593Smuzhiyun * format. If this register is modified during transmission or reception,
85*4882a593Smuzhiyun * data validity cannot be guaranteed.
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun #define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
88*4882a593Smuzhiyun #define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
89*4882a593Smuzhiyun #define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
90*4882a593Smuzhiyun #define CDNS_UART_MR_CHMODE_MASK 0x00000300 /* Mask for mode bits */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
93*4882a593Smuzhiyun #define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
96*4882a593Smuzhiyun #define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
97*4882a593Smuzhiyun #define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
98*4882a593Smuzhiyun #define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
99*4882a593Smuzhiyun #define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
102*4882a593Smuzhiyun #define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
103*4882a593Smuzhiyun #define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Interrupt Registers:
107*4882a593Smuzhiyun * Interrupt control logic uses the interrupt enable register (IER) and the
108*4882a593Smuzhiyun * interrupt disable register (IDR) to set the value of the bits in the
109*4882a593Smuzhiyun * interrupt mask register (IMR). The IMR determines whether to pass an
110*4882a593Smuzhiyun * interrupt to the interrupt status register (ISR).
111*4882a593Smuzhiyun * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
112*4882a593Smuzhiyun * interrupt. IMR and ISR are read only, and IER and IDR are write only.
113*4882a593Smuzhiyun * Reading either IER or IDR returns 0x00.
114*4882a593Smuzhiyun * All four registers have the same bit definitions.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun #define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
117*4882a593Smuzhiyun #define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
118*4882a593Smuzhiyun #define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
119*4882a593Smuzhiyun #define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
120*4882a593Smuzhiyun #define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
121*4882a593Smuzhiyun #define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
122*4882a593Smuzhiyun #define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
123*4882a593Smuzhiyun #define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
124*4882a593Smuzhiyun #define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
125*4882a593Smuzhiyun #define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
126*4882a593Smuzhiyun #define CDNS_UART_IXR_RXMASK 0x000021e7 /* Valid RX bit mask */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Do not enable parity error interrupt for the following
130*4882a593Smuzhiyun * reason: When parity error interrupt is enabled, each Rx
131*4882a593Smuzhiyun * parity error always results in 2 events. The first one
132*4882a593Smuzhiyun * being parity error interrupt and the second one with a
133*4882a593Smuzhiyun * proper Rx interrupt with the incoming data. Disabling
134*4882a593Smuzhiyun * parity error interrupt ensures better handling of parity
135*4882a593Smuzhiyun * error events. With this change, for a parity error case, we
136*4882a593Smuzhiyun * get a Rx interrupt with parity error set in ISR register
137*4882a593Smuzhiyun * and we still handle parity errors in the desired way.
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define CDNS_UART_RX_IRQS (CDNS_UART_IXR_FRAMING | \
141*4882a593Smuzhiyun CDNS_UART_IXR_OVERRUN | \
142*4882a593Smuzhiyun CDNS_UART_IXR_RXTRIG | \
143*4882a593Smuzhiyun CDNS_UART_IXR_TOUT)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Goes in read_status_mask for break detection as the HW doesn't do it*/
146*4882a593Smuzhiyun #define CDNS_UART_IXR_BRK 0x00002000
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define CDNS_UART_RXBS_SUPPORT BIT(1)
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Modem Control register:
151*4882a593Smuzhiyun * The read/write Modem Control register controls the interface with the modem
152*4882a593Smuzhiyun * or data set, or a peripheral device emulating a modem.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun #define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */
155*4882a593Smuzhiyun #define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */
156*4882a593Smuzhiyun #define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Modem Status register:
160*4882a593Smuzhiyun * The read/write Modem Status register reports the interface with the modem
161*4882a593Smuzhiyun * or data set, or a peripheral device emulating a modem.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun #define CDNS_UART_MODEMSR_DCD BIT(7) /* Data Carrier Detect */
164*4882a593Smuzhiyun #define CDNS_UART_MODEMSR_RI BIT(6) /* Ting Indicator */
165*4882a593Smuzhiyun #define CDNS_UART_MODEMSR_DSR BIT(5) /* Data Set Ready */
166*4882a593Smuzhiyun #define CDNS_UART_MODEMSR_CTS BIT(4) /* Clear To Send */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * Channel Status Register:
170*4882a593Smuzhiyun * The channel status register (CSR) is provided to enable the control logic
171*4882a593Smuzhiyun * to monitor the status of bits in the channel interrupt status register,
172*4882a593Smuzhiyun * even if these are masked out by the interrupt mask register.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun #define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
175*4882a593Smuzhiyun #define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
176*4882a593Smuzhiyun #define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
177*4882a593Smuzhiyun #define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
178*4882a593Smuzhiyun #define CDNS_UART_SR_TACTIVE 0x00000800 /* TX state machine active */
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* baud dividers min/max values */
181*4882a593Smuzhiyun #define CDNS_UART_BDIV_MIN 4
182*4882a593Smuzhiyun #define CDNS_UART_BDIV_MAX 255
183*4882a593Smuzhiyun #define CDNS_UART_CD_MAX 65535
184*4882a593Smuzhiyun #define UART_AUTOSUSPEND_TIMEOUT 3000
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun * struct cdns_uart - device data
188*4882a593Smuzhiyun * @port: Pointer to the UART port
189*4882a593Smuzhiyun * @uartclk: Reference clock
190*4882a593Smuzhiyun * @pclk: APB clock
191*4882a593Smuzhiyun * @cdns_uart_driver: Pointer to UART driver
192*4882a593Smuzhiyun * @baud: Current baud rate
193*4882a593Smuzhiyun * @clk_rate_change_nb: Notifier block for clock changes
194*4882a593Smuzhiyun * @quirks: Flags for RXBS support.
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun struct cdns_uart {
197*4882a593Smuzhiyun struct uart_port *port;
198*4882a593Smuzhiyun struct clk *uartclk;
199*4882a593Smuzhiyun struct clk *pclk;
200*4882a593Smuzhiyun struct uart_driver *cdns_uart_driver;
201*4882a593Smuzhiyun unsigned int baud;
202*4882a593Smuzhiyun struct notifier_block clk_rate_change_nb;
203*4882a593Smuzhiyun u32 quirks;
204*4882a593Smuzhiyun bool cts_override;
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun struct cdns_platform_data {
207*4882a593Smuzhiyun u32 quirks;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun #define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
210*4882a593Smuzhiyun clk_rate_change_nb)
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /**
213*4882a593Smuzhiyun * cdns_uart_handle_rx - Handle the received bytes along with Rx errors.
214*4882a593Smuzhiyun * @dev_id: Id of the UART port
215*4882a593Smuzhiyun * @isrstatus: The interrupt status register value as read
216*4882a593Smuzhiyun * Return: None
217*4882a593Smuzhiyun */
cdns_uart_handle_rx(void * dev_id,unsigned int isrstatus)218*4882a593Smuzhiyun static void cdns_uart_handle_rx(void *dev_id, unsigned int isrstatus)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct uart_port *port = (struct uart_port *)dev_id;
221*4882a593Smuzhiyun struct cdns_uart *cdns_uart = port->private_data;
222*4882a593Smuzhiyun unsigned int data;
223*4882a593Smuzhiyun unsigned int rxbs_status = 0;
224*4882a593Smuzhiyun unsigned int status_mask;
225*4882a593Smuzhiyun unsigned int framerrprocessed = 0;
226*4882a593Smuzhiyun char status = TTY_NORMAL;
227*4882a593Smuzhiyun bool is_rxbs_support;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun is_rxbs_support = cdns_uart->quirks & CDNS_UART_RXBS_SUPPORT;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun while ((readl(port->membase + CDNS_UART_SR) &
232*4882a593Smuzhiyun CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) {
233*4882a593Smuzhiyun if (is_rxbs_support)
234*4882a593Smuzhiyun rxbs_status = readl(port->membase + CDNS_UART_RXBS);
235*4882a593Smuzhiyun data = readl(port->membase + CDNS_UART_FIFO);
236*4882a593Smuzhiyun port->icount.rx++;
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * There is no hardware break detection in Zynq, so we interpret
239*4882a593Smuzhiyun * framing error with all-zeros data as a break sequence.
240*4882a593Smuzhiyun * Most of the time, there's another non-zero byte at the
241*4882a593Smuzhiyun * end of the sequence.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun if (!is_rxbs_support && (isrstatus & CDNS_UART_IXR_FRAMING)) {
244*4882a593Smuzhiyun if (!data) {
245*4882a593Smuzhiyun port->read_status_mask |= CDNS_UART_IXR_BRK;
246*4882a593Smuzhiyun framerrprocessed = 1;
247*4882a593Smuzhiyun continue;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun if (is_rxbs_support && (rxbs_status & CDNS_UART_RXBS_BRK)) {
251*4882a593Smuzhiyun port->icount.brk++;
252*4882a593Smuzhiyun status = TTY_BREAK;
253*4882a593Smuzhiyun if (uart_handle_break(port))
254*4882a593Smuzhiyun continue;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun isrstatus &= port->read_status_mask;
258*4882a593Smuzhiyun isrstatus &= ~port->ignore_status_mask;
259*4882a593Smuzhiyun status_mask = port->read_status_mask;
260*4882a593Smuzhiyun status_mask &= ~port->ignore_status_mask;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (data &&
263*4882a593Smuzhiyun (port->read_status_mask & CDNS_UART_IXR_BRK)) {
264*4882a593Smuzhiyun port->read_status_mask &= ~CDNS_UART_IXR_BRK;
265*4882a593Smuzhiyun port->icount.brk++;
266*4882a593Smuzhiyun if (uart_handle_break(port))
267*4882a593Smuzhiyun continue;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (uart_handle_sysrq_char(port, data))
271*4882a593Smuzhiyun continue;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (is_rxbs_support) {
274*4882a593Smuzhiyun if ((rxbs_status & CDNS_UART_RXBS_PARITY)
275*4882a593Smuzhiyun && (status_mask & CDNS_UART_IXR_PARITY)) {
276*4882a593Smuzhiyun port->icount.parity++;
277*4882a593Smuzhiyun status = TTY_PARITY;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun if ((rxbs_status & CDNS_UART_RXBS_FRAMING)
280*4882a593Smuzhiyun && (status_mask & CDNS_UART_IXR_PARITY)) {
281*4882a593Smuzhiyun port->icount.frame++;
282*4882a593Smuzhiyun status = TTY_FRAME;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun } else {
285*4882a593Smuzhiyun if (isrstatus & CDNS_UART_IXR_PARITY) {
286*4882a593Smuzhiyun port->icount.parity++;
287*4882a593Smuzhiyun status = TTY_PARITY;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun if ((isrstatus & CDNS_UART_IXR_FRAMING) &&
290*4882a593Smuzhiyun !framerrprocessed) {
291*4882a593Smuzhiyun port->icount.frame++;
292*4882a593Smuzhiyun status = TTY_FRAME;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun if (isrstatus & CDNS_UART_IXR_OVERRUN) {
296*4882a593Smuzhiyun port->icount.overrun++;
297*4882a593Smuzhiyun tty_insert_flip_char(&port->state->port, 0,
298*4882a593Smuzhiyun TTY_OVERRUN);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun tty_insert_flip_char(&port->state->port, data, status);
301*4882a593Smuzhiyun isrstatus = 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun spin_unlock(&port->lock);
304*4882a593Smuzhiyun tty_flip_buffer_push(&port->state->port);
305*4882a593Smuzhiyun spin_lock(&port->lock);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /**
309*4882a593Smuzhiyun * cdns_uart_handle_tx - Handle the bytes to be Txed.
310*4882a593Smuzhiyun * @dev_id: Id of the UART port
311*4882a593Smuzhiyun * Return: None
312*4882a593Smuzhiyun */
cdns_uart_handle_tx(void * dev_id)313*4882a593Smuzhiyun static void cdns_uart_handle_tx(void *dev_id)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct uart_port *port = (struct uart_port *)dev_id;
316*4882a593Smuzhiyun unsigned int numbytes;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (uart_circ_empty(&port->state->xmit)) {
319*4882a593Smuzhiyun writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IDR);
320*4882a593Smuzhiyun } else {
321*4882a593Smuzhiyun numbytes = port->fifosize;
322*4882a593Smuzhiyun while (numbytes && !uart_circ_empty(&port->state->xmit) &&
323*4882a593Smuzhiyun !(readl(port->membase + CDNS_UART_SR) &
324*4882a593Smuzhiyun CDNS_UART_SR_TXFULL)) {
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * Get the data from the UART circular buffer
327*4882a593Smuzhiyun * and write it to the cdns_uart's TX_FIFO
328*4882a593Smuzhiyun * register.
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun writel(
331*4882a593Smuzhiyun port->state->xmit.buf[port->state->xmit.tail],
332*4882a593Smuzhiyun port->membase + CDNS_UART_FIFO);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun port->icount.tx++;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * Adjust the tail of the UART buffer and wrap
338*4882a593Smuzhiyun * the buffer if it reaches limit.
339*4882a593Smuzhiyun */
340*4882a593Smuzhiyun port->state->xmit.tail =
341*4882a593Smuzhiyun (port->state->xmit.tail + 1) &
342*4882a593Smuzhiyun (UART_XMIT_SIZE - 1);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun numbytes--;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (uart_circ_chars_pending(
348*4882a593Smuzhiyun &port->state->xmit) < WAKEUP_CHARS)
349*4882a593Smuzhiyun uart_write_wakeup(port);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /**
354*4882a593Smuzhiyun * cdns_uart_isr - Interrupt handler
355*4882a593Smuzhiyun * @irq: Irq number
356*4882a593Smuzhiyun * @dev_id: Id of the port
357*4882a593Smuzhiyun *
358*4882a593Smuzhiyun * Return: IRQHANDLED
359*4882a593Smuzhiyun */
cdns_uart_isr(int irq,void * dev_id)360*4882a593Smuzhiyun static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct uart_port *port = (struct uart_port *)dev_id;
363*4882a593Smuzhiyun unsigned int isrstatus;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun spin_lock(&port->lock);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Read the interrupt status register to determine which
368*4882a593Smuzhiyun * interrupt(s) is/are active and clear them.
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun isrstatus = readl(port->membase + CDNS_UART_ISR);
371*4882a593Smuzhiyun writel(isrstatus, port->membase + CDNS_UART_ISR);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (isrstatus & CDNS_UART_IXR_TXEMPTY) {
374*4882a593Smuzhiyun cdns_uart_handle_tx(dev_id);
375*4882a593Smuzhiyun isrstatus &= ~CDNS_UART_IXR_TXEMPTY;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun isrstatus &= port->read_status_mask;
379*4882a593Smuzhiyun isrstatus &= ~port->ignore_status_mask;
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun * Skip RX processing if RX is disabled as RXEMPTY will never be set
382*4882a593Smuzhiyun * as read bytes will not be removed from the FIFO.
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun if (isrstatus & CDNS_UART_IXR_RXMASK &&
385*4882a593Smuzhiyun !(readl(port->membase + CDNS_UART_CR) & CDNS_UART_CR_RX_DIS))
386*4882a593Smuzhiyun cdns_uart_handle_rx(dev_id, isrstatus);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun spin_unlock(&port->lock);
389*4882a593Smuzhiyun return IRQ_HANDLED;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /**
393*4882a593Smuzhiyun * cdns_uart_calc_baud_divs - Calculate baud rate divisors
394*4882a593Smuzhiyun * @clk: UART module input clock
395*4882a593Smuzhiyun * @baud: Desired baud rate
396*4882a593Smuzhiyun * @rbdiv: BDIV value (return value)
397*4882a593Smuzhiyun * @rcd: CD value (return value)
398*4882a593Smuzhiyun * @div8: Value for clk_sel bit in mod (return value)
399*4882a593Smuzhiyun * Return: baud rate, requested baud when possible, or actual baud when there
400*4882a593Smuzhiyun * was too much error, zero if no valid divisors are found.
401*4882a593Smuzhiyun *
402*4882a593Smuzhiyun * Formula to obtain baud rate is
403*4882a593Smuzhiyun * baud_tx/rx rate = clk/CD * (BDIV + 1)
404*4882a593Smuzhiyun * input_clk = (Uart User Defined Clock or Apb Clock)
405*4882a593Smuzhiyun * depends on UCLKEN in MR Reg
406*4882a593Smuzhiyun * clk = input_clk or input_clk/8;
407*4882a593Smuzhiyun * depends on CLKS in MR reg
408*4882a593Smuzhiyun * CD and BDIV depends on values in
409*4882a593Smuzhiyun * baud rate generate register
410*4882a593Smuzhiyun * baud rate clock divisor register
411*4882a593Smuzhiyun */
cdns_uart_calc_baud_divs(unsigned int clk,unsigned int baud,u32 * rbdiv,u32 * rcd,int * div8)412*4882a593Smuzhiyun static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
413*4882a593Smuzhiyun unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun u32 cd, bdiv;
416*4882a593Smuzhiyun unsigned int calc_baud;
417*4882a593Smuzhiyun unsigned int bestbaud = 0;
418*4882a593Smuzhiyun unsigned int bauderror;
419*4882a593Smuzhiyun unsigned int besterror = ~0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
422*4882a593Smuzhiyun *div8 = 1;
423*4882a593Smuzhiyun clk /= 8;
424*4882a593Smuzhiyun } else {
425*4882a593Smuzhiyun *div8 = 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
429*4882a593Smuzhiyun cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
430*4882a593Smuzhiyun if (cd < 1 || cd > CDNS_UART_CD_MAX)
431*4882a593Smuzhiyun continue;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun calc_baud = clk / (cd * (bdiv + 1));
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (baud > calc_baud)
436*4882a593Smuzhiyun bauderror = baud - calc_baud;
437*4882a593Smuzhiyun else
438*4882a593Smuzhiyun bauderror = calc_baud - baud;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (besterror > bauderror) {
441*4882a593Smuzhiyun *rbdiv = bdiv;
442*4882a593Smuzhiyun *rcd = cd;
443*4882a593Smuzhiyun bestbaud = calc_baud;
444*4882a593Smuzhiyun besterror = bauderror;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun /* use the values when percent error is acceptable */
448*4882a593Smuzhiyun if (((besterror * 100) / baud) < 3)
449*4882a593Smuzhiyun bestbaud = baud;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return bestbaud;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /**
455*4882a593Smuzhiyun * cdns_uart_set_baud_rate - Calculate and set the baud rate
456*4882a593Smuzhiyun * @port: Handle to the uart port structure
457*4882a593Smuzhiyun * @baud: Baud rate to set
458*4882a593Smuzhiyun * Return: baud rate, requested baud when possible, or actual baud when there
459*4882a593Smuzhiyun * was too much error, zero if no valid divisors are found.
460*4882a593Smuzhiyun */
cdns_uart_set_baud_rate(struct uart_port * port,unsigned int baud)461*4882a593Smuzhiyun static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
462*4882a593Smuzhiyun unsigned int baud)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun unsigned int calc_baud;
465*4882a593Smuzhiyun u32 cd = 0, bdiv = 0;
466*4882a593Smuzhiyun u32 mreg;
467*4882a593Smuzhiyun int div8;
468*4882a593Smuzhiyun struct cdns_uart *cdns_uart = port->private_data;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
471*4882a593Smuzhiyun &div8);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Write new divisors to hardware */
474*4882a593Smuzhiyun mreg = readl(port->membase + CDNS_UART_MR);
475*4882a593Smuzhiyun if (div8)
476*4882a593Smuzhiyun mreg |= CDNS_UART_MR_CLKSEL;
477*4882a593Smuzhiyun else
478*4882a593Smuzhiyun mreg &= ~CDNS_UART_MR_CLKSEL;
479*4882a593Smuzhiyun writel(mreg, port->membase + CDNS_UART_MR);
480*4882a593Smuzhiyun writel(cd, port->membase + CDNS_UART_BAUDGEN);
481*4882a593Smuzhiyun writel(bdiv, port->membase + CDNS_UART_BAUDDIV);
482*4882a593Smuzhiyun cdns_uart->baud = baud;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return calc_baud;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
488*4882a593Smuzhiyun /**
489*4882a593Smuzhiyun * cdns_uart_clk_notitifer_cb - Clock notifier callback
490*4882a593Smuzhiyun * @nb: Notifier block
491*4882a593Smuzhiyun * @event: Notify event
492*4882a593Smuzhiyun * @data: Notifier data
493*4882a593Smuzhiyun * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
494*4882a593Smuzhiyun */
cdns_uart_clk_notifier_cb(struct notifier_block * nb,unsigned long event,void * data)495*4882a593Smuzhiyun static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
496*4882a593Smuzhiyun unsigned long event, void *data)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun u32 ctrl_reg;
499*4882a593Smuzhiyun struct uart_port *port;
500*4882a593Smuzhiyun int locked = 0;
501*4882a593Smuzhiyun struct clk_notifier_data *ndata = data;
502*4882a593Smuzhiyun unsigned long flags = 0;
503*4882a593Smuzhiyun struct cdns_uart *cdns_uart = to_cdns_uart(nb);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun port = cdns_uart->port;
506*4882a593Smuzhiyun if (port->suspended)
507*4882a593Smuzhiyun return NOTIFY_OK;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun switch (event) {
510*4882a593Smuzhiyun case PRE_RATE_CHANGE:
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun u32 bdiv, cd;
513*4882a593Smuzhiyun int div8;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun * Find out if current baud-rate can be achieved with new clock
517*4882a593Smuzhiyun * frequency.
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
520*4882a593Smuzhiyun &bdiv, &cd, &div8)) {
521*4882a593Smuzhiyun dev_warn(port->dev, "clock rate change rejected\n");
522*4882a593Smuzhiyun return NOTIFY_BAD;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun spin_lock_irqsave(&cdns_uart->port->lock, flags);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Disable the TX and RX to set baud rate */
528*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
529*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
530*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return NOTIFY_OK;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun case POST_RATE_CHANGE:
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * Set clk dividers to generate correct baud with new clock
539*4882a593Smuzhiyun * frequency.
540*4882a593Smuzhiyun */
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun spin_lock_irqsave(&cdns_uart->port->lock, flags);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun locked = 1;
545*4882a593Smuzhiyun port->uartclk = ndata->new_rate;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
548*4882a593Smuzhiyun cdns_uart->baud);
549*4882a593Smuzhiyun fallthrough;
550*4882a593Smuzhiyun case ABORT_RATE_CHANGE:
551*4882a593Smuzhiyun if (!locked)
552*4882a593Smuzhiyun spin_lock_irqsave(&cdns_uart->port->lock, flags);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Set TX/RX Reset */
555*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
556*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
557*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun while (readl(port->membase + CDNS_UART_CR) &
560*4882a593Smuzhiyun (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
561*4882a593Smuzhiyun cpu_relax();
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun * Clear the RX disable and TX disable bits and then set the TX
565*4882a593Smuzhiyun * enable bit and RX enable bit to enable the transmitter and
566*4882a593Smuzhiyun * receiver.
567*4882a593Smuzhiyun */
568*4882a593Smuzhiyun writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
569*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
570*4882a593Smuzhiyun ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
571*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
572*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return NOTIFY_OK;
577*4882a593Smuzhiyun default:
578*4882a593Smuzhiyun return NOTIFY_DONE;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun #endif
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /**
584*4882a593Smuzhiyun * cdns_uart_start_tx - Start transmitting bytes
585*4882a593Smuzhiyun * @port: Handle to the uart port structure
586*4882a593Smuzhiyun */
cdns_uart_start_tx(struct uart_port * port)587*4882a593Smuzhiyun static void cdns_uart_start_tx(struct uart_port *port)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun unsigned int status;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (uart_tx_stopped(port))
592*4882a593Smuzhiyun return;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun * Set the TX enable bit and clear the TX disable bit to enable the
596*4882a593Smuzhiyun * transmitter.
597*4882a593Smuzhiyun */
598*4882a593Smuzhiyun status = readl(port->membase + CDNS_UART_CR);
599*4882a593Smuzhiyun status &= ~CDNS_UART_CR_TX_DIS;
600*4882a593Smuzhiyun status |= CDNS_UART_CR_TX_EN;
601*4882a593Smuzhiyun writel(status, port->membase + CDNS_UART_CR);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (uart_circ_empty(&port->state->xmit))
604*4882a593Smuzhiyun return;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_ISR);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun cdns_uart_handle_tx(port);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Enable the TX Empty interrupt */
611*4882a593Smuzhiyun writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IER);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /**
615*4882a593Smuzhiyun * cdns_uart_stop_tx - Stop TX
616*4882a593Smuzhiyun * @port: Handle to the uart port structure
617*4882a593Smuzhiyun */
cdns_uart_stop_tx(struct uart_port * port)618*4882a593Smuzhiyun static void cdns_uart_stop_tx(struct uart_port *port)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun unsigned int regval;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun regval = readl(port->membase + CDNS_UART_CR);
623*4882a593Smuzhiyun regval |= CDNS_UART_CR_TX_DIS;
624*4882a593Smuzhiyun /* Disable the transmitter */
625*4882a593Smuzhiyun writel(regval, port->membase + CDNS_UART_CR);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /**
629*4882a593Smuzhiyun * cdns_uart_stop_rx - Stop RX
630*4882a593Smuzhiyun * @port: Handle to the uart port structure
631*4882a593Smuzhiyun */
cdns_uart_stop_rx(struct uart_port * port)632*4882a593Smuzhiyun static void cdns_uart_stop_rx(struct uart_port *port)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun unsigned int regval;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* Disable RX IRQs */
637*4882a593Smuzhiyun writel(CDNS_UART_RX_IRQS, port->membase + CDNS_UART_IDR);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* Disable the receiver */
640*4882a593Smuzhiyun regval = readl(port->membase + CDNS_UART_CR);
641*4882a593Smuzhiyun regval |= CDNS_UART_CR_RX_DIS;
642*4882a593Smuzhiyun writel(regval, port->membase + CDNS_UART_CR);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /**
646*4882a593Smuzhiyun * cdns_uart_tx_empty - Check whether TX is empty
647*4882a593Smuzhiyun * @port: Handle to the uart port structure
648*4882a593Smuzhiyun *
649*4882a593Smuzhiyun * Return: TIOCSER_TEMT on success, 0 otherwise
650*4882a593Smuzhiyun */
cdns_uart_tx_empty(struct uart_port * port)651*4882a593Smuzhiyun static unsigned int cdns_uart_tx_empty(struct uart_port *port)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun unsigned int status;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun status = readl(port->membase + CDNS_UART_SR) &
656*4882a593Smuzhiyun (CDNS_UART_SR_TXEMPTY | CDNS_UART_SR_TACTIVE);
657*4882a593Smuzhiyun return (status == CDNS_UART_SR_TXEMPTY) ? TIOCSER_TEMT : 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /**
661*4882a593Smuzhiyun * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
662*4882a593Smuzhiyun * transmitting char breaks
663*4882a593Smuzhiyun * @port: Handle to the uart port structure
664*4882a593Smuzhiyun * @ctl: Value based on which start or stop decision is taken
665*4882a593Smuzhiyun */
cdns_uart_break_ctl(struct uart_port * port,int ctl)666*4882a593Smuzhiyun static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun unsigned int status;
669*4882a593Smuzhiyun unsigned long flags;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun status = readl(port->membase + CDNS_UART_CR);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (ctl == -1)
676*4882a593Smuzhiyun writel(CDNS_UART_CR_STARTBRK | status,
677*4882a593Smuzhiyun port->membase + CDNS_UART_CR);
678*4882a593Smuzhiyun else {
679*4882a593Smuzhiyun if ((status & CDNS_UART_CR_STOPBRK) == 0)
680*4882a593Smuzhiyun writel(CDNS_UART_CR_STOPBRK | status,
681*4882a593Smuzhiyun port->membase + CDNS_UART_CR);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /**
687*4882a593Smuzhiyun * cdns_uart_set_termios - termios operations, handling data length, parity,
688*4882a593Smuzhiyun * stop bits, flow control, baud rate
689*4882a593Smuzhiyun * @port: Handle to the uart port structure
690*4882a593Smuzhiyun * @termios: Handle to the input termios structure
691*4882a593Smuzhiyun * @old: Values of the previously saved termios structure
692*4882a593Smuzhiyun */
cdns_uart_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)693*4882a593Smuzhiyun static void cdns_uart_set_termios(struct uart_port *port,
694*4882a593Smuzhiyun struct ktermios *termios, struct ktermios *old)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun u32 cval = 0;
697*4882a593Smuzhiyun unsigned int baud, minbaud, maxbaud;
698*4882a593Smuzhiyun unsigned long flags;
699*4882a593Smuzhiyun unsigned int ctrl_reg, mode_reg;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* Disable the TX and RX to set baud rate */
704*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
705*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
706*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /*
709*4882a593Smuzhiyun * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
710*4882a593Smuzhiyun * min and max baud should be calculated here based on port->uartclk.
711*4882a593Smuzhiyun * this way we get a valid baud and can safely call set_baud()
712*4882a593Smuzhiyun */
713*4882a593Smuzhiyun minbaud = port->uartclk /
714*4882a593Smuzhiyun ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
715*4882a593Smuzhiyun maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
716*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
717*4882a593Smuzhiyun baud = cdns_uart_set_baud_rate(port, baud);
718*4882a593Smuzhiyun if (tty_termios_baud_rate(termios))
719*4882a593Smuzhiyun tty_termios_encode_baud_rate(termios, baud, baud);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Update the per-port timeout. */
722*4882a593Smuzhiyun uart_update_timeout(port, termios->c_cflag, baud);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* Set TX/RX Reset */
725*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
726*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
727*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun while (readl(port->membase + CDNS_UART_CR) &
730*4882a593Smuzhiyun (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
731*4882a593Smuzhiyun cpu_relax();
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun * Clear the RX disable and TX disable bits and then set the TX enable
735*4882a593Smuzhiyun * bit and RX enable bit to enable the transmitter and receiver.
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
738*4882a593Smuzhiyun ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
739*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
740*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
745*4882a593Smuzhiyun CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
746*4882a593Smuzhiyun port->ignore_status_mask = 0;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
749*4882a593Smuzhiyun port->read_status_mask |= CDNS_UART_IXR_PARITY |
750*4882a593Smuzhiyun CDNS_UART_IXR_FRAMING;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
753*4882a593Smuzhiyun port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
754*4882a593Smuzhiyun CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* ignore all characters if CREAD is not set */
757*4882a593Smuzhiyun if ((termios->c_cflag & CREAD) == 0)
758*4882a593Smuzhiyun port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
759*4882a593Smuzhiyun CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
760*4882a593Smuzhiyun CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun mode_reg = readl(port->membase + CDNS_UART_MR);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Handling Data Size */
765*4882a593Smuzhiyun switch (termios->c_cflag & CSIZE) {
766*4882a593Smuzhiyun case CS6:
767*4882a593Smuzhiyun cval |= CDNS_UART_MR_CHARLEN_6_BIT;
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun case CS7:
770*4882a593Smuzhiyun cval |= CDNS_UART_MR_CHARLEN_7_BIT;
771*4882a593Smuzhiyun break;
772*4882a593Smuzhiyun default:
773*4882a593Smuzhiyun case CS8:
774*4882a593Smuzhiyun cval |= CDNS_UART_MR_CHARLEN_8_BIT;
775*4882a593Smuzhiyun termios->c_cflag &= ~CSIZE;
776*4882a593Smuzhiyun termios->c_cflag |= CS8;
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Handling Parity and Stop Bits length */
781*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
782*4882a593Smuzhiyun cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
783*4882a593Smuzhiyun else
784*4882a593Smuzhiyun cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (termios->c_cflag & PARENB) {
787*4882a593Smuzhiyun /* Mark or Space parity */
788*4882a593Smuzhiyun if (termios->c_cflag & CMSPAR) {
789*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
790*4882a593Smuzhiyun cval |= CDNS_UART_MR_PARITY_MARK;
791*4882a593Smuzhiyun else
792*4882a593Smuzhiyun cval |= CDNS_UART_MR_PARITY_SPACE;
793*4882a593Smuzhiyun } else {
794*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
795*4882a593Smuzhiyun cval |= CDNS_UART_MR_PARITY_ODD;
796*4882a593Smuzhiyun else
797*4882a593Smuzhiyun cval |= CDNS_UART_MR_PARITY_EVEN;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun } else {
800*4882a593Smuzhiyun cval |= CDNS_UART_MR_PARITY_NONE;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun cval |= mode_reg & 1;
803*4882a593Smuzhiyun writel(cval, port->membase + CDNS_UART_MR);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun cval = readl(port->membase + CDNS_UART_MODEMCR);
806*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS)
807*4882a593Smuzhiyun cval |= CDNS_UART_MODEMCR_FCM;
808*4882a593Smuzhiyun else
809*4882a593Smuzhiyun cval &= ~CDNS_UART_MODEMCR_FCM;
810*4882a593Smuzhiyun writel(cval, port->membase + CDNS_UART_MODEMCR);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /**
816*4882a593Smuzhiyun * cdns_uart_startup - Called when an application opens a cdns_uart port
817*4882a593Smuzhiyun * @port: Handle to the uart port structure
818*4882a593Smuzhiyun *
819*4882a593Smuzhiyun * Return: 0 on success, negative errno otherwise
820*4882a593Smuzhiyun */
cdns_uart_startup(struct uart_port * port)821*4882a593Smuzhiyun static int cdns_uart_startup(struct uart_port *port)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun struct cdns_uart *cdns_uart = port->private_data;
824*4882a593Smuzhiyun bool is_brk_support;
825*4882a593Smuzhiyun int ret;
826*4882a593Smuzhiyun unsigned long flags;
827*4882a593Smuzhiyun unsigned int status = 0;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun is_brk_support = cdns_uart->quirks & CDNS_UART_RXBS_SUPPORT;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Disable the TX and RX */
834*4882a593Smuzhiyun writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
835*4882a593Smuzhiyun port->membase + CDNS_UART_CR);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Set the Control Register with TX/RX Enable, TX/RX Reset,
838*4882a593Smuzhiyun * no break chars.
839*4882a593Smuzhiyun */
840*4882a593Smuzhiyun writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
841*4882a593Smuzhiyun port->membase + CDNS_UART_CR);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun while (readl(port->membase + CDNS_UART_CR) &
844*4882a593Smuzhiyun (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
845*4882a593Smuzhiyun cpu_relax();
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /*
848*4882a593Smuzhiyun * Clear the RX disable bit and then set the RX enable bit to enable
849*4882a593Smuzhiyun * the receiver.
850*4882a593Smuzhiyun */
851*4882a593Smuzhiyun status = readl(port->membase + CDNS_UART_CR);
852*4882a593Smuzhiyun status &= ~CDNS_UART_CR_RX_DIS;
853*4882a593Smuzhiyun status |= CDNS_UART_CR_RX_EN;
854*4882a593Smuzhiyun writel(status, port->membase + CDNS_UART_CR);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
857*4882a593Smuzhiyun * no parity.
858*4882a593Smuzhiyun */
859*4882a593Smuzhiyun writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
860*4882a593Smuzhiyun | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
861*4882a593Smuzhiyun port->membase + CDNS_UART_MR);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /*
864*4882a593Smuzhiyun * Set the RX FIFO Trigger level to use most of the FIFO, but it
865*4882a593Smuzhiyun * can be tuned with a module parameter
866*4882a593Smuzhiyun */
867*4882a593Smuzhiyun writel(rx_trigger_level, port->membase + CDNS_UART_RXWM);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /*
870*4882a593Smuzhiyun * Receive Timeout register is enabled but it
871*4882a593Smuzhiyun * can be tuned with a module parameter
872*4882a593Smuzhiyun */
873*4882a593Smuzhiyun writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Clear out any pending interrupts before enabling them */
876*4882a593Smuzhiyun writel(readl(port->membase + CDNS_UART_ISR),
877*4882a593Smuzhiyun port->membase + CDNS_UART_ISR);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun ret = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME, port);
882*4882a593Smuzhiyun if (ret) {
883*4882a593Smuzhiyun dev_err(port->dev, "request_irq '%d' failed with %d\n",
884*4882a593Smuzhiyun port->irq, ret);
885*4882a593Smuzhiyun return ret;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* Set the Interrupt Registers with desired interrupts */
889*4882a593Smuzhiyun if (is_brk_support)
890*4882a593Smuzhiyun writel(CDNS_UART_RX_IRQS | CDNS_UART_IXR_BRK,
891*4882a593Smuzhiyun port->membase + CDNS_UART_IER);
892*4882a593Smuzhiyun else
893*4882a593Smuzhiyun writel(CDNS_UART_RX_IRQS, port->membase + CDNS_UART_IER);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun return 0;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /**
899*4882a593Smuzhiyun * cdns_uart_shutdown - Called when an application closes a cdns_uart port
900*4882a593Smuzhiyun * @port: Handle to the uart port structure
901*4882a593Smuzhiyun */
cdns_uart_shutdown(struct uart_port * port)902*4882a593Smuzhiyun static void cdns_uart_shutdown(struct uart_port *port)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun int status;
905*4882a593Smuzhiyun unsigned long flags;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* Disable interrupts */
910*4882a593Smuzhiyun status = readl(port->membase + CDNS_UART_IMR);
911*4882a593Smuzhiyun writel(status, port->membase + CDNS_UART_IDR);
912*4882a593Smuzhiyun writel(0xffffffff, port->membase + CDNS_UART_ISR);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* Disable the TX and RX */
915*4882a593Smuzhiyun writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
916*4882a593Smuzhiyun port->membase + CDNS_UART_CR);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun free_irq(port->irq, port);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /**
924*4882a593Smuzhiyun * cdns_uart_type - Set UART type to cdns_uart port
925*4882a593Smuzhiyun * @port: Handle to the uart port structure
926*4882a593Smuzhiyun *
927*4882a593Smuzhiyun * Return: string on success, NULL otherwise
928*4882a593Smuzhiyun */
cdns_uart_type(struct uart_port * port)929*4882a593Smuzhiyun static const char *cdns_uart_type(struct uart_port *port)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /**
935*4882a593Smuzhiyun * cdns_uart_verify_port - Verify the port params
936*4882a593Smuzhiyun * @port: Handle to the uart port structure
937*4882a593Smuzhiyun * @ser: Handle to the structure whose members are compared
938*4882a593Smuzhiyun *
939*4882a593Smuzhiyun * Return: 0 on success, negative errno otherwise.
940*4882a593Smuzhiyun */
cdns_uart_verify_port(struct uart_port * port,struct serial_struct * ser)941*4882a593Smuzhiyun static int cdns_uart_verify_port(struct uart_port *port,
942*4882a593Smuzhiyun struct serial_struct *ser)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
945*4882a593Smuzhiyun return -EINVAL;
946*4882a593Smuzhiyun if (port->irq != ser->irq)
947*4882a593Smuzhiyun return -EINVAL;
948*4882a593Smuzhiyun if (ser->io_type != UPIO_MEM)
949*4882a593Smuzhiyun return -EINVAL;
950*4882a593Smuzhiyun if (port->iobase != ser->port)
951*4882a593Smuzhiyun return -EINVAL;
952*4882a593Smuzhiyun if (ser->hub6 != 0)
953*4882a593Smuzhiyun return -EINVAL;
954*4882a593Smuzhiyun return 0;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /**
958*4882a593Smuzhiyun * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
959*4882a593Smuzhiyun * called when the driver adds a cdns_uart port via
960*4882a593Smuzhiyun * uart_add_one_port()
961*4882a593Smuzhiyun * @port: Handle to the uart port structure
962*4882a593Smuzhiyun *
963*4882a593Smuzhiyun * Return: 0 on success, negative errno otherwise.
964*4882a593Smuzhiyun */
cdns_uart_request_port(struct uart_port * port)965*4882a593Smuzhiyun static int cdns_uart_request_port(struct uart_port *port)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
968*4882a593Smuzhiyun CDNS_UART_NAME)) {
969*4882a593Smuzhiyun return -ENOMEM;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
973*4882a593Smuzhiyun if (!port->membase) {
974*4882a593Smuzhiyun dev_err(port->dev, "Unable to map registers\n");
975*4882a593Smuzhiyun release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
976*4882a593Smuzhiyun return -ENOMEM;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /**
982*4882a593Smuzhiyun * cdns_uart_release_port - Release UART port
983*4882a593Smuzhiyun * @port: Handle to the uart port structure
984*4882a593Smuzhiyun *
985*4882a593Smuzhiyun * Release the memory region attached to a cdns_uart port. Called when the
986*4882a593Smuzhiyun * driver removes a cdns_uart port via uart_remove_one_port().
987*4882a593Smuzhiyun */
cdns_uart_release_port(struct uart_port * port)988*4882a593Smuzhiyun static void cdns_uart_release_port(struct uart_port *port)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
991*4882a593Smuzhiyun iounmap(port->membase);
992*4882a593Smuzhiyun port->membase = NULL;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /**
996*4882a593Smuzhiyun * cdns_uart_config_port - Configure UART port
997*4882a593Smuzhiyun * @port: Handle to the uart port structure
998*4882a593Smuzhiyun * @flags: If any
999*4882a593Smuzhiyun */
cdns_uart_config_port(struct uart_port * port,int flags)1000*4882a593Smuzhiyun static void cdns_uart_config_port(struct uart_port *port, int flags)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
1003*4882a593Smuzhiyun port->type = PORT_XUARTPS;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /**
1007*4882a593Smuzhiyun * cdns_uart_get_mctrl - Get the modem control state
1008*4882a593Smuzhiyun * @port: Handle to the uart port structure
1009*4882a593Smuzhiyun *
1010*4882a593Smuzhiyun * Return: the modem control state
1011*4882a593Smuzhiyun */
cdns_uart_get_mctrl(struct uart_port * port)1012*4882a593Smuzhiyun static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun u32 val;
1015*4882a593Smuzhiyun unsigned int mctrl = 0;
1016*4882a593Smuzhiyun struct cdns_uart *cdns_uart_data = port->private_data;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (cdns_uart_data->cts_override)
1019*4882a593Smuzhiyun return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun val = readl(port->membase + CDNS_UART_MODEMSR);
1022*4882a593Smuzhiyun if (val & CDNS_UART_MODEMSR_CTS)
1023*4882a593Smuzhiyun mctrl |= TIOCM_CTS;
1024*4882a593Smuzhiyun if (val & CDNS_UART_MODEMSR_DSR)
1025*4882a593Smuzhiyun mctrl |= TIOCM_DSR;
1026*4882a593Smuzhiyun if (val & CDNS_UART_MODEMSR_RI)
1027*4882a593Smuzhiyun mctrl |= TIOCM_RNG;
1028*4882a593Smuzhiyun if (val & CDNS_UART_MODEMSR_DCD)
1029*4882a593Smuzhiyun mctrl |= TIOCM_CAR;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun return mctrl;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
cdns_uart_set_mctrl(struct uart_port * port,unsigned int mctrl)1034*4882a593Smuzhiyun static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun u32 val;
1037*4882a593Smuzhiyun u32 mode_reg;
1038*4882a593Smuzhiyun struct cdns_uart *cdns_uart_data = port->private_data;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (cdns_uart_data->cts_override)
1041*4882a593Smuzhiyun return;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun val = readl(port->membase + CDNS_UART_MODEMCR);
1044*4882a593Smuzhiyun mode_reg = readl(port->membase + CDNS_UART_MR);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR);
1047*4882a593Smuzhiyun mode_reg &= ~CDNS_UART_MR_CHMODE_MASK;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (mctrl & TIOCM_RTS)
1050*4882a593Smuzhiyun val |= CDNS_UART_MODEMCR_RTS;
1051*4882a593Smuzhiyun if (mctrl & TIOCM_DTR)
1052*4882a593Smuzhiyun val |= CDNS_UART_MODEMCR_DTR;
1053*4882a593Smuzhiyun if (mctrl & TIOCM_LOOP)
1054*4882a593Smuzhiyun mode_reg |= CDNS_UART_MR_CHMODE_L_LOOP;
1055*4882a593Smuzhiyun else
1056*4882a593Smuzhiyun mode_reg |= CDNS_UART_MR_CHMODE_NORM;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun writel(val, port->membase + CDNS_UART_MODEMCR);
1059*4882a593Smuzhiyun writel(mode_reg, port->membase + CDNS_UART_MR);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
cdns_uart_poll_get_char(struct uart_port * port)1063*4882a593Smuzhiyun static int cdns_uart_poll_get_char(struct uart_port *port)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun int c;
1066*4882a593Smuzhiyun unsigned long flags;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* Check if FIFO is empty */
1071*4882a593Smuzhiyun if (readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_RXEMPTY)
1072*4882a593Smuzhiyun c = NO_POLL_CHAR;
1073*4882a593Smuzhiyun else /* Read a character */
1074*4882a593Smuzhiyun c = (unsigned char) readl(port->membase + CDNS_UART_FIFO);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun return c;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
cdns_uart_poll_put_char(struct uart_port * port,unsigned char c)1081*4882a593Smuzhiyun static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun unsigned long flags;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* Wait until FIFO is empty */
1088*4882a593Smuzhiyun while (!(readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_TXEMPTY))
1089*4882a593Smuzhiyun cpu_relax();
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* Write a character */
1092*4882a593Smuzhiyun writel(c, port->membase + CDNS_UART_FIFO);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* Wait until FIFO is empty */
1095*4882a593Smuzhiyun while (!(readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_TXEMPTY))
1096*4882a593Smuzhiyun cpu_relax();
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun #endif
1101*4882a593Smuzhiyun
cdns_uart_pm(struct uart_port * port,unsigned int state,unsigned int oldstate)1102*4882a593Smuzhiyun static void cdns_uart_pm(struct uart_port *port, unsigned int state,
1103*4882a593Smuzhiyun unsigned int oldstate)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun switch (state) {
1106*4882a593Smuzhiyun case UART_PM_STATE_OFF:
1107*4882a593Smuzhiyun pm_runtime_mark_last_busy(port->dev);
1108*4882a593Smuzhiyun pm_runtime_put_autosuspend(port->dev);
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun default:
1111*4882a593Smuzhiyun pm_runtime_get_sync(port->dev);
1112*4882a593Smuzhiyun break;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static const struct uart_ops cdns_uart_ops = {
1117*4882a593Smuzhiyun .set_mctrl = cdns_uart_set_mctrl,
1118*4882a593Smuzhiyun .get_mctrl = cdns_uart_get_mctrl,
1119*4882a593Smuzhiyun .start_tx = cdns_uart_start_tx,
1120*4882a593Smuzhiyun .stop_tx = cdns_uart_stop_tx,
1121*4882a593Smuzhiyun .stop_rx = cdns_uart_stop_rx,
1122*4882a593Smuzhiyun .tx_empty = cdns_uart_tx_empty,
1123*4882a593Smuzhiyun .break_ctl = cdns_uart_break_ctl,
1124*4882a593Smuzhiyun .set_termios = cdns_uart_set_termios,
1125*4882a593Smuzhiyun .startup = cdns_uart_startup,
1126*4882a593Smuzhiyun .shutdown = cdns_uart_shutdown,
1127*4882a593Smuzhiyun .pm = cdns_uart_pm,
1128*4882a593Smuzhiyun .type = cdns_uart_type,
1129*4882a593Smuzhiyun .verify_port = cdns_uart_verify_port,
1130*4882a593Smuzhiyun .request_port = cdns_uart_request_port,
1131*4882a593Smuzhiyun .release_port = cdns_uart_release_port,
1132*4882a593Smuzhiyun .config_port = cdns_uart_config_port,
1133*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
1134*4882a593Smuzhiyun .poll_get_char = cdns_uart_poll_get_char,
1135*4882a593Smuzhiyun .poll_put_char = cdns_uart_poll_put_char,
1136*4882a593Smuzhiyun #endif
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static struct uart_driver cdns_uart_uart_driver;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1142*4882a593Smuzhiyun /**
1143*4882a593Smuzhiyun * cdns_uart_console_putchar - write the character to the FIFO buffer
1144*4882a593Smuzhiyun * @port: Handle to the uart port structure
1145*4882a593Smuzhiyun * @ch: Character to be written
1146*4882a593Smuzhiyun */
cdns_uart_console_putchar(struct uart_port * port,int ch)1147*4882a593Smuzhiyun static void cdns_uart_console_putchar(struct uart_port *port, int ch)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun while (readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_TXFULL)
1150*4882a593Smuzhiyun cpu_relax();
1151*4882a593Smuzhiyun writel(ch, port->membase + CDNS_UART_FIFO);
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
cdns_early_write(struct console * con,const char * s,unsigned n)1154*4882a593Smuzhiyun static void cdns_early_write(struct console *con, const char *s,
1155*4882a593Smuzhiyun unsigned n)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun struct earlycon_device *dev = con->data;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun uart_console_write(&dev->port, s, n, cdns_uart_console_putchar);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
cdns_early_console_setup(struct earlycon_device * device,const char * opt)1162*4882a593Smuzhiyun static int __init cdns_early_console_setup(struct earlycon_device *device,
1163*4882a593Smuzhiyun const char *opt)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun struct uart_port *port = &device->port;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun if (!port->membase)
1168*4882a593Smuzhiyun return -ENODEV;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* initialise control register */
1171*4882a593Smuzhiyun writel(CDNS_UART_CR_TX_EN|CDNS_UART_CR_TXRST|CDNS_UART_CR_RXRST,
1172*4882a593Smuzhiyun port->membase + CDNS_UART_CR);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* only set baud if specified on command line - otherwise
1175*4882a593Smuzhiyun * assume it has been initialized by a boot loader.
1176*4882a593Smuzhiyun */
1177*4882a593Smuzhiyun if (port->uartclk && device->baud) {
1178*4882a593Smuzhiyun u32 cd = 0, bdiv = 0;
1179*4882a593Smuzhiyun u32 mr;
1180*4882a593Smuzhiyun int div8;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun cdns_uart_calc_baud_divs(port->uartclk, device->baud,
1183*4882a593Smuzhiyun &bdiv, &cd, &div8);
1184*4882a593Smuzhiyun mr = CDNS_UART_MR_PARITY_NONE;
1185*4882a593Smuzhiyun if (div8)
1186*4882a593Smuzhiyun mr |= CDNS_UART_MR_CLKSEL;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun writel(mr, port->membase + CDNS_UART_MR);
1189*4882a593Smuzhiyun writel(cd, port->membase + CDNS_UART_BAUDGEN);
1190*4882a593Smuzhiyun writel(bdiv, port->membase + CDNS_UART_BAUDDIV);
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun device->con->write = cdns_early_write;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun OF_EARLYCON_DECLARE(cdns, "xlnx,xuartps", cdns_early_console_setup);
1198*4882a593Smuzhiyun OF_EARLYCON_DECLARE(cdns, "cdns,uart-r1p8", cdns_early_console_setup);
1199*4882a593Smuzhiyun OF_EARLYCON_DECLARE(cdns, "cdns,uart-r1p12", cdns_early_console_setup);
1200*4882a593Smuzhiyun OF_EARLYCON_DECLARE(cdns, "xlnx,zynqmp-uart", cdns_early_console_setup);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* Static pointer to console port */
1204*4882a593Smuzhiyun static struct uart_port *console_port;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /**
1207*4882a593Smuzhiyun * cdns_uart_console_write - perform write operation
1208*4882a593Smuzhiyun * @co: Console handle
1209*4882a593Smuzhiyun * @s: Pointer to character array
1210*4882a593Smuzhiyun * @count: No of characters
1211*4882a593Smuzhiyun */
cdns_uart_console_write(struct console * co,const char * s,unsigned int count)1212*4882a593Smuzhiyun static void cdns_uart_console_write(struct console *co, const char *s,
1213*4882a593Smuzhiyun unsigned int count)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun struct uart_port *port = console_port;
1216*4882a593Smuzhiyun unsigned long flags = 0;
1217*4882a593Smuzhiyun unsigned int imr, ctrl;
1218*4882a593Smuzhiyun int locked = 1;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (port->sysrq)
1221*4882a593Smuzhiyun locked = 0;
1222*4882a593Smuzhiyun else if (oops_in_progress)
1223*4882a593Smuzhiyun locked = spin_trylock_irqsave(&port->lock, flags);
1224*4882a593Smuzhiyun else
1225*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* save and disable interrupt */
1228*4882a593Smuzhiyun imr = readl(port->membase + CDNS_UART_IMR);
1229*4882a593Smuzhiyun writel(imr, port->membase + CDNS_UART_IDR);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /*
1232*4882a593Smuzhiyun * Make sure that the tx part is enabled. Set the TX enable bit and
1233*4882a593Smuzhiyun * clear the TX disable bit to enable the transmitter.
1234*4882a593Smuzhiyun */
1235*4882a593Smuzhiyun ctrl = readl(port->membase + CDNS_UART_CR);
1236*4882a593Smuzhiyun ctrl &= ~CDNS_UART_CR_TX_DIS;
1237*4882a593Smuzhiyun ctrl |= CDNS_UART_CR_TX_EN;
1238*4882a593Smuzhiyun writel(ctrl, port->membase + CDNS_UART_CR);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun uart_console_write(port, s, count, cdns_uart_console_putchar);
1241*4882a593Smuzhiyun while (cdns_uart_tx_empty(port) != TIOCSER_TEMT)
1242*4882a593Smuzhiyun cpu_relax();
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* restore interrupt state */
1245*4882a593Smuzhiyun writel(imr, port->membase + CDNS_UART_IER);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun if (locked)
1248*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /**
1252*4882a593Smuzhiyun * cdns_uart_console_setup - Initialize the uart to default config
1253*4882a593Smuzhiyun * @co: Console handle
1254*4882a593Smuzhiyun * @options: Initial settings of uart
1255*4882a593Smuzhiyun *
1256*4882a593Smuzhiyun * Return: 0 on success, negative errno otherwise.
1257*4882a593Smuzhiyun */
cdns_uart_console_setup(struct console * co,char * options)1258*4882a593Smuzhiyun static int cdns_uart_console_setup(struct console *co, char *options)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun struct uart_port *port = console_port;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun int baud = 9600;
1263*4882a593Smuzhiyun int bits = 8;
1264*4882a593Smuzhiyun int parity = 'n';
1265*4882a593Smuzhiyun int flow = 'n';
1266*4882a593Smuzhiyun unsigned long time_out;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun if (!port->membase) {
1269*4882a593Smuzhiyun pr_debug("console on " CDNS_UART_TTY_NAME "%i not present\n",
1270*4882a593Smuzhiyun co->index);
1271*4882a593Smuzhiyun return -ENODEV;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun if (options)
1275*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /* Wait for tx_empty before setting up the console */
1278*4882a593Smuzhiyun time_out = jiffies + usecs_to_jiffies(TX_TIMEOUT);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun while (time_before(jiffies, time_out) &&
1281*4882a593Smuzhiyun cdns_uart_tx_empty(port) != TIOCSER_TEMT)
1282*4882a593Smuzhiyun cpu_relax();
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun return uart_set_options(port, co, baud, parity, bits, flow);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun static struct console cdns_uart_console = {
1288*4882a593Smuzhiyun .name = CDNS_UART_TTY_NAME,
1289*4882a593Smuzhiyun .write = cdns_uart_console_write,
1290*4882a593Smuzhiyun .device = uart_console_device,
1291*4882a593Smuzhiyun .setup = cdns_uart_console_setup,
1292*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
1293*4882a593Smuzhiyun .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
1294*4882a593Smuzhiyun .data = &cdns_uart_uart_driver,
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1299*4882a593Smuzhiyun /**
1300*4882a593Smuzhiyun * cdns_uart_suspend - suspend event
1301*4882a593Smuzhiyun * @device: Pointer to the device structure
1302*4882a593Smuzhiyun *
1303*4882a593Smuzhiyun * Return: 0
1304*4882a593Smuzhiyun */
cdns_uart_suspend(struct device * device)1305*4882a593Smuzhiyun static int cdns_uart_suspend(struct device *device)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(device);
1308*4882a593Smuzhiyun struct cdns_uart *cdns_uart = port->private_data;
1309*4882a593Smuzhiyun int may_wake;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun may_wake = device_may_wakeup(device);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun if (console_suspend_enabled && uart_console(port) && may_wake) {
1314*4882a593Smuzhiyun unsigned long flags = 0;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1317*4882a593Smuzhiyun /* Empty the receive FIFO 1st before making changes */
1318*4882a593Smuzhiyun while (!(readl(port->membase + CDNS_UART_SR) &
1319*4882a593Smuzhiyun CDNS_UART_SR_RXEMPTY))
1320*4882a593Smuzhiyun readl(port->membase + CDNS_UART_FIFO);
1321*4882a593Smuzhiyun /* set RX trigger level to 1 */
1322*4882a593Smuzhiyun writel(1, port->membase + CDNS_UART_RXWM);
1323*4882a593Smuzhiyun /* disable RX timeout interrups */
1324*4882a593Smuzhiyun writel(CDNS_UART_IXR_TOUT, port->membase + CDNS_UART_IDR);
1325*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun /*
1329*4882a593Smuzhiyun * Call the API provided in serial_core.c file which handles
1330*4882a593Smuzhiyun * the suspend.
1331*4882a593Smuzhiyun */
1332*4882a593Smuzhiyun return uart_suspend_port(cdns_uart->cdns_uart_driver, port);
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /**
1336*4882a593Smuzhiyun * cdns_uart_resume - Resume after a previous suspend
1337*4882a593Smuzhiyun * @device: Pointer to the device structure
1338*4882a593Smuzhiyun *
1339*4882a593Smuzhiyun * Return: 0
1340*4882a593Smuzhiyun */
cdns_uart_resume(struct device * device)1341*4882a593Smuzhiyun static int cdns_uart_resume(struct device *device)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(device);
1344*4882a593Smuzhiyun struct cdns_uart *cdns_uart = port->private_data;
1345*4882a593Smuzhiyun unsigned long flags = 0;
1346*4882a593Smuzhiyun u32 ctrl_reg;
1347*4882a593Smuzhiyun int may_wake;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun may_wake = device_may_wakeup(device);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun if (console_suspend_enabled && uart_console(port) && !may_wake) {
1352*4882a593Smuzhiyun clk_enable(cdns_uart->pclk);
1353*4882a593Smuzhiyun clk_enable(cdns_uart->uartclk);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun /* Set TX/RX Reset */
1358*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
1359*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
1360*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
1361*4882a593Smuzhiyun while (readl(port->membase + CDNS_UART_CR) &
1362*4882a593Smuzhiyun (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
1363*4882a593Smuzhiyun cpu_relax();
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* restore rx timeout value */
1366*4882a593Smuzhiyun writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
1367*4882a593Smuzhiyun /* Enable Tx/Rx */
1368*4882a593Smuzhiyun ctrl_reg = readl(port->membase + CDNS_UART_CR);
1369*4882a593Smuzhiyun ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
1370*4882a593Smuzhiyun ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
1371*4882a593Smuzhiyun writel(ctrl_reg, port->membase + CDNS_UART_CR);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun clk_disable(cdns_uart->uartclk);
1374*4882a593Smuzhiyun clk_disable(cdns_uart->pclk);
1375*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1376*4882a593Smuzhiyun } else {
1377*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1378*4882a593Smuzhiyun /* restore original rx trigger level */
1379*4882a593Smuzhiyun writel(rx_trigger_level, port->membase + CDNS_UART_RXWM);
1380*4882a593Smuzhiyun /* enable RX timeout interrupt */
1381*4882a593Smuzhiyun writel(CDNS_UART_IXR_TOUT, port->membase + CDNS_UART_IER);
1382*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun return uart_resume_port(cdns_uart->cdns_uart_driver, port);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun #endif /* ! CONFIG_PM_SLEEP */
cdns_runtime_suspend(struct device * dev)1388*4882a593Smuzhiyun static int __maybe_unused cdns_runtime_suspend(struct device *dev)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(dev);
1391*4882a593Smuzhiyun struct cdns_uart *cdns_uart = port->private_data;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun clk_disable(cdns_uart->uartclk);
1394*4882a593Smuzhiyun clk_disable(cdns_uart->pclk);
1395*4882a593Smuzhiyun return 0;
1396*4882a593Smuzhiyun };
1397*4882a593Smuzhiyun
cdns_runtime_resume(struct device * dev)1398*4882a593Smuzhiyun static int __maybe_unused cdns_runtime_resume(struct device *dev)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(dev);
1401*4882a593Smuzhiyun struct cdns_uart *cdns_uart = port->private_data;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun clk_enable(cdns_uart->pclk);
1404*4882a593Smuzhiyun clk_enable(cdns_uart->uartclk);
1405*4882a593Smuzhiyun return 0;
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun static const struct dev_pm_ops cdns_uart_dev_pm_ops = {
1409*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(cdns_uart_suspend, cdns_uart_resume)
1410*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(cdns_runtime_suspend,
1411*4882a593Smuzhiyun cdns_runtime_resume, NULL)
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun static const struct cdns_platform_data zynqmp_uart_def = {
1415*4882a593Smuzhiyun .quirks = CDNS_UART_RXBS_SUPPORT, };
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Match table for of_platform binding */
1418*4882a593Smuzhiyun static const struct of_device_id cdns_uart_of_match[] = {
1419*4882a593Smuzhiyun { .compatible = "xlnx,xuartps", },
1420*4882a593Smuzhiyun { .compatible = "cdns,uart-r1p8", },
1421*4882a593Smuzhiyun { .compatible = "cdns,uart-r1p12", .data = &zynqmp_uart_def },
1422*4882a593Smuzhiyun { .compatible = "xlnx,zynqmp-uart", .data = &zynqmp_uart_def },
1423*4882a593Smuzhiyun {}
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun /* Temporary variable for storing number of instances */
1428*4882a593Smuzhiyun static int instances;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun /**
1431*4882a593Smuzhiyun * cdns_uart_probe - Platform driver probe
1432*4882a593Smuzhiyun * @pdev: Pointer to the platform device structure
1433*4882a593Smuzhiyun *
1434*4882a593Smuzhiyun * Return: 0 on success, negative errno otherwise
1435*4882a593Smuzhiyun */
cdns_uart_probe(struct platform_device * pdev)1436*4882a593Smuzhiyun static int cdns_uart_probe(struct platform_device *pdev)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun int rc, id, irq;
1439*4882a593Smuzhiyun struct uart_port *port;
1440*4882a593Smuzhiyun struct resource *res;
1441*4882a593Smuzhiyun struct cdns_uart *cdns_uart_data;
1442*4882a593Smuzhiyun const struct of_device_id *match;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
1445*4882a593Smuzhiyun GFP_KERNEL);
1446*4882a593Smuzhiyun if (!cdns_uart_data)
1447*4882a593Smuzhiyun return -ENOMEM;
1448*4882a593Smuzhiyun port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
1449*4882a593Smuzhiyun if (!port)
1450*4882a593Smuzhiyun return -ENOMEM;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun /* Look for a serialN alias */
1453*4882a593Smuzhiyun id = of_alias_get_id(pdev->dev.of_node, "serial");
1454*4882a593Smuzhiyun if (id < 0)
1455*4882a593Smuzhiyun id = 0;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun if (id >= CDNS_UART_NR_PORTS) {
1458*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot get uart_port structure\n");
1459*4882a593Smuzhiyun return -ENODEV;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if (!cdns_uart_uart_driver.state) {
1463*4882a593Smuzhiyun cdns_uart_uart_driver.owner = THIS_MODULE;
1464*4882a593Smuzhiyun cdns_uart_uart_driver.driver_name = CDNS_UART_NAME;
1465*4882a593Smuzhiyun cdns_uart_uart_driver.dev_name = CDNS_UART_TTY_NAME;
1466*4882a593Smuzhiyun cdns_uart_uart_driver.major = CDNS_UART_MAJOR;
1467*4882a593Smuzhiyun cdns_uart_uart_driver.minor = CDNS_UART_MINOR;
1468*4882a593Smuzhiyun cdns_uart_uart_driver.nr = CDNS_UART_NR_PORTS;
1469*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1470*4882a593Smuzhiyun cdns_uart_uart_driver.cons = &cdns_uart_console;
1471*4882a593Smuzhiyun #endif
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun rc = uart_register_driver(&cdns_uart_uart_driver);
1474*4882a593Smuzhiyun if (rc < 0) {
1475*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register driver\n");
1476*4882a593Smuzhiyun return rc;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun cdns_uart_data->cdns_uart_driver = &cdns_uart_uart_driver;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun match = of_match_node(cdns_uart_of_match, pdev->dev.of_node);
1483*4882a593Smuzhiyun if (match && match->data) {
1484*4882a593Smuzhiyun const struct cdns_platform_data *data = match->data;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun cdns_uart_data->quirks = data->quirks;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
1490*4882a593Smuzhiyun if (PTR_ERR(cdns_uart_data->pclk) == -EPROBE_DEFER) {
1491*4882a593Smuzhiyun rc = PTR_ERR(cdns_uart_data->pclk);
1492*4882a593Smuzhiyun goto err_out_unregister_driver;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun if (IS_ERR(cdns_uart_data->pclk)) {
1496*4882a593Smuzhiyun cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
1497*4882a593Smuzhiyun if (IS_ERR(cdns_uart_data->pclk)) {
1498*4882a593Smuzhiyun rc = PTR_ERR(cdns_uart_data->pclk);
1499*4882a593Smuzhiyun goto err_out_unregister_driver;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
1505*4882a593Smuzhiyun if (PTR_ERR(cdns_uart_data->uartclk) == -EPROBE_DEFER) {
1506*4882a593Smuzhiyun rc = PTR_ERR(cdns_uart_data->uartclk);
1507*4882a593Smuzhiyun goto err_out_unregister_driver;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun if (IS_ERR(cdns_uart_data->uartclk)) {
1511*4882a593Smuzhiyun cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
1512*4882a593Smuzhiyun if (IS_ERR(cdns_uart_data->uartclk)) {
1513*4882a593Smuzhiyun rc = PTR_ERR(cdns_uart_data->uartclk);
1514*4882a593Smuzhiyun goto err_out_unregister_driver;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun rc = clk_prepare_enable(cdns_uart_data->pclk);
1520*4882a593Smuzhiyun if (rc) {
1521*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
1522*4882a593Smuzhiyun goto err_out_unregister_driver;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun rc = clk_prepare_enable(cdns_uart_data->uartclk);
1525*4882a593Smuzhiyun if (rc) {
1526*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to enable device clock.\n");
1527*4882a593Smuzhiyun goto err_out_clk_dis_pclk;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1531*4882a593Smuzhiyun if (!res) {
1532*4882a593Smuzhiyun rc = -ENODEV;
1533*4882a593Smuzhiyun goto err_out_clk_disable;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1537*4882a593Smuzhiyun if (irq <= 0) {
1538*4882a593Smuzhiyun rc = -ENXIO;
1539*4882a593Smuzhiyun goto err_out_clk_disable;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
1543*4882a593Smuzhiyun cdns_uart_data->clk_rate_change_nb.notifier_call =
1544*4882a593Smuzhiyun cdns_uart_clk_notifier_cb;
1545*4882a593Smuzhiyun if (clk_notifier_register(cdns_uart_data->uartclk,
1546*4882a593Smuzhiyun &cdns_uart_data->clk_rate_change_nb))
1547*4882a593Smuzhiyun dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
1548*4882a593Smuzhiyun #endif
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* At this point, we've got an empty uart_port struct, initialize it */
1551*4882a593Smuzhiyun spin_lock_init(&port->lock);
1552*4882a593Smuzhiyun port->type = PORT_UNKNOWN;
1553*4882a593Smuzhiyun port->iotype = UPIO_MEM32;
1554*4882a593Smuzhiyun port->flags = UPF_BOOT_AUTOCONF;
1555*4882a593Smuzhiyun port->ops = &cdns_uart_ops;
1556*4882a593Smuzhiyun port->fifosize = CDNS_UART_FIFO_SIZE;
1557*4882a593Smuzhiyun port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE);
1558*4882a593Smuzhiyun port->line = id;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun /*
1561*4882a593Smuzhiyun * Register the port.
1562*4882a593Smuzhiyun * This function also registers this device with the tty layer
1563*4882a593Smuzhiyun * and triggers invocation of the config_port() entry point.
1564*4882a593Smuzhiyun */
1565*4882a593Smuzhiyun port->mapbase = res->start;
1566*4882a593Smuzhiyun port->irq = irq;
1567*4882a593Smuzhiyun port->dev = &pdev->dev;
1568*4882a593Smuzhiyun port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
1569*4882a593Smuzhiyun port->private_data = cdns_uart_data;
1570*4882a593Smuzhiyun cdns_uart_data->port = port;
1571*4882a593Smuzhiyun platform_set_drvdata(pdev, port);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
1574*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, UART_AUTOSUSPEND_TIMEOUT);
1575*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
1576*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1577*4882a593Smuzhiyun device_init_wakeup(port->dev, true);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1580*4882a593Smuzhiyun /*
1581*4882a593Smuzhiyun * If console hasn't been found yet try to assign this port
1582*4882a593Smuzhiyun * because it is required to be assigned for console setup function.
1583*4882a593Smuzhiyun * If register_console() don't assign value, then console_port pointer
1584*4882a593Smuzhiyun * is cleanup.
1585*4882a593Smuzhiyun */
1586*4882a593Smuzhiyun if (!console_port) {
1587*4882a593Smuzhiyun cdns_uart_console.index = id;
1588*4882a593Smuzhiyun console_port = port;
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun #endif
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun rc = uart_add_one_port(&cdns_uart_uart_driver, port);
1593*4882a593Smuzhiyun if (rc) {
1594*4882a593Smuzhiyun dev_err(&pdev->dev,
1595*4882a593Smuzhiyun "uart_add_one_port() failed; err=%i\n", rc);
1596*4882a593Smuzhiyun goto err_out_pm_disable;
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1600*4882a593Smuzhiyun /* This is not port which is used for console that's why clean it up */
1601*4882a593Smuzhiyun if (console_port == port &&
1602*4882a593Smuzhiyun !(cdns_uart_uart_driver.cons->flags & CON_ENABLED)) {
1603*4882a593Smuzhiyun console_port = NULL;
1604*4882a593Smuzhiyun cdns_uart_console.index = -1;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun #endif
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun cdns_uart_data->cts_override = of_property_read_bool(pdev->dev.of_node,
1609*4882a593Smuzhiyun "cts-override");
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun instances++;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun return 0;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun err_out_pm_disable:
1616*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1617*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
1618*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(&pdev->dev);
1619*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
1620*4882a593Smuzhiyun clk_notifier_unregister(cdns_uart_data->uartclk,
1621*4882a593Smuzhiyun &cdns_uart_data->clk_rate_change_nb);
1622*4882a593Smuzhiyun #endif
1623*4882a593Smuzhiyun err_out_clk_disable:
1624*4882a593Smuzhiyun clk_disable_unprepare(cdns_uart_data->uartclk);
1625*4882a593Smuzhiyun err_out_clk_dis_pclk:
1626*4882a593Smuzhiyun clk_disable_unprepare(cdns_uart_data->pclk);
1627*4882a593Smuzhiyun err_out_unregister_driver:
1628*4882a593Smuzhiyun if (!instances)
1629*4882a593Smuzhiyun uart_unregister_driver(cdns_uart_data->cdns_uart_driver);
1630*4882a593Smuzhiyun return rc;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun /**
1634*4882a593Smuzhiyun * cdns_uart_remove - called when the platform driver is unregistered
1635*4882a593Smuzhiyun * @pdev: Pointer to the platform device structure
1636*4882a593Smuzhiyun *
1637*4882a593Smuzhiyun * Return: 0 on success, negative errno otherwise
1638*4882a593Smuzhiyun */
cdns_uart_remove(struct platform_device * pdev)1639*4882a593Smuzhiyun static int cdns_uart_remove(struct platform_device *pdev)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun struct uart_port *port = platform_get_drvdata(pdev);
1642*4882a593Smuzhiyun struct cdns_uart *cdns_uart_data = port->private_data;
1643*4882a593Smuzhiyun int rc;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun /* Remove the cdns_uart port from the serial core */
1646*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
1647*4882a593Smuzhiyun clk_notifier_unregister(cdns_uart_data->uartclk,
1648*4882a593Smuzhiyun &cdns_uart_data->clk_rate_change_nb);
1649*4882a593Smuzhiyun #endif
1650*4882a593Smuzhiyun rc = uart_remove_one_port(cdns_uart_data->cdns_uart_driver, port);
1651*4882a593Smuzhiyun port->mapbase = 0;
1652*4882a593Smuzhiyun clk_disable_unprepare(cdns_uart_data->uartclk);
1653*4882a593Smuzhiyun clk_disable_unprepare(cdns_uart_data->pclk);
1654*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1655*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
1656*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(&pdev->dev);
1657*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, false);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1660*4882a593Smuzhiyun if (console_port == port)
1661*4882a593Smuzhiyun console_port = NULL;
1662*4882a593Smuzhiyun #endif
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (!--instances)
1665*4882a593Smuzhiyun uart_unregister_driver(cdns_uart_data->cdns_uart_driver);
1666*4882a593Smuzhiyun return rc;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun static struct platform_driver cdns_uart_platform_driver = {
1670*4882a593Smuzhiyun .probe = cdns_uart_probe,
1671*4882a593Smuzhiyun .remove = cdns_uart_remove,
1672*4882a593Smuzhiyun .driver = {
1673*4882a593Smuzhiyun .name = CDNS_UART_NAME,
1674*4882a593Smuzhiyun .of_match_table = cdns_uart_of_match,
1675*4882a593Smuzhiyun .pm = &cdns_uart_dev_pm_ops,
1676*4882a593Smuzhiyun .suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_XILINX_PS_UART),
1677*4882a593Smuzhiyun },
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun
cdns_uart_init(void)1680*4882a593Smuzhiyun static int __init cdns_uart_init(void)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun /* Register the platform driver */
1683*4882a593Smuzhiyun return platform_driver_register(&cdns_uart_platform_driver);
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
cdns_uart_exit(void)1686*4882a593Smuzhiyun static void __exit cdns_uart_exit(void)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun /* Unregister the platform driver */
1689*4882a593Smuzhiyun platform_driver_unregister(&cdns_uart_platform_driver);
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun arch_initcall(cdns_uart_init);
1693*4882a593Smuzhiyun module_exit(cdns_uart_exit);
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Cadence UART");
1696*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx Inc.");
1697*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1698