1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef _SUNZILOG_H 3*4882a593Smuzhiyun #define _SUNZILOG_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun struct zilog_channel { 6*4882a593Smuzhiyun volatile unsigned char control; 7*4882a593Smuzhiyun volatile unsigned char __pad1; 8*4882a593Smuzhiyun volatile unsigned char data; 9*4882a593Smuzhiyun volatile unsigned char __pad2; 10*4882a593Smuzhiyun }; 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun struct zilog_layout { 13*4882a593Smuzhiyun struct zilog_channel channelB; 14*4882a593Smuzhiyun struct zilog_channel channelA; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define NUM_ZSREGS 17 18*4882a593Smuzhiyun #define R7p 16 /* Written as R7 with P15 bit 0 set */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Conversion routines to/from brg time constants from/to bits 21*4882a593Smuzhiyun * per second. 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #define BRG_TO_BPS(brg, freq) ((freq) / 2 / ((brg) + 2)) 24*4882a593Smuzhiyun #define BPS_TO_BRG(bps, freq) ((((freq) + (bps)) / (2 * (bps))) - 2) 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* The Zilog register set */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define FLAG 0x7e 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* Write Register 0 */ 31*4882a593Smuzhiyun #define R0 0 /* Register selects */ 32*4882a593Smuzhiyun #define R1 1 33*4882a593Smuzhiyun #define R2 2 34*4882a593Smuzhiyun #define R3 3 35*4882a593Smuzhiyun #define R4 4 36*4882a593Smuzhiyun #define R5 5 37*4882a593Smuzhiyun #define R6 6 38*4882a593Smuzhiyun #define R7 7 39*4882a593Smuzhiyun #define R8 8 40*4882a593Smuzhiyun #define R9 9 41*4882a593Smuzhiyun #define R10 10 42*4882a593Smuzhiyun #define R11 11 43*4882a593Smuzhiyun #define R12 12 44*4882a593Smuzhiyun #define R13 13 45*4882a593Smuzhiyun #define R14 14 46*4882a593Smuzhiyun #define R15 15 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define NULLCODE 0 /* Null Code */ 49*4882a593Smuzhiyun #define POINT_HIGH 0x8 /* Select upper half of registers */ 50*4882a593Smuzhiyun #define RES_EXT_INT 0x10 /* Reset Ext. Status Interrupts */ 51*4882a593Smuzhiyun #define SEND_ABORT 0x18 /* HDLC Abort */ 52*4882a593Smuzhiyun #define RES_RxINT_FC 0x20 /* Reset RxINT on First Character */ 53*4882a593Smuzhiyun #define RES_Tx_P 0x28 /* Reset TxINT Pending */ 54*4882a593Smuzhiyun #define ERR_RES 0x30 /* Error Reset */ 55*4882a593Smuzhiyun #define RES_H_IUS 0x38 /* Reset highest IUS */ 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define RES_Rx_CRC 0x40 /* Reset Rx CRC Checker */ 58*4882a593Smuzhiyun #define RES_Tx_CRC 0x80 /* Reset Tx CRC Checker */ 59*4882a593Smuzhiyun #define RES_EOM_L 0xC0 /* Reset EOM latch */ 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* Write Register 1 */ 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ 64*4882a593Smuzhiyun #define TxINT_ENAB 0x2 /* Tx Int Enable */ 65*4882a593Smuzhiyun #define PAR_SPEC 0x4 /* Parity is special condition */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define RxINT_DISAB 0 /* Rx Int Disable */ 68*4882a593Smuzhiyun #define RxINT_FCERR 0x8 /* Rx Int on First Character Only or Error */ 69*4882a593Smuzhiyun #define INT_ALL_Rx 0x10 /* Int on all Rx Characters or error */ 70*4882a593Smuzhiyun #define INT_ERR_Rx 0x18 /* Int on error only */ 71*4882a593Smuzhiyun #define RxINT_MASK 0x18 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define WT_RDY_RT 0x20 /* Wait/Ready on R/T */ 74*4882a593Smuzhiyun #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ 75*4882a593Smuzhiyun #define WT_RDY_ENAB 0x80 /* Wait/Ready Enable */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* Write Register #2 (Interrupt Vector) */ 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* Write Register 3 */ 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define RxENAB 0x1 /* Rx Enable */ 82*4882a593Smuzhiyun #define SYNC_L_INH 0x2 /* Sync Character Load Inhibit */ 83*4882a593Smuzhiyun #define ADD_SM 0x4 /* Address Search Mode (SDLC) */ 84*4882a593Smuzhiyun #define RxCRC_ENAB 0x8 /* Rx CRC Enable */ 85*4882a593Smuzhiyun #define ENT_HM 0x10 /* Enter Hunt Mode */ 86*4882a593Smuzhiyun #define AUTO_ENAB 0x20 /* Auto Enables */ 87*4882a593Smuzhiyun #define Rx5 0x0 /* Rx 5 Bits/Character */ 88*4882a593Smuzhiyun #define Rx7 0x40 /* Rx 7 Bits/Character */ 89*4882a593Smuzhiyun #define Rx6 0x80 /* Rx 6 Bits/Character */ 90*4882a593Smuzhiyun #define Rx8 0xc0 /* Rx 8 Bits/Character */ 91*4882a593Smuzhiyun #define RxN_MASK 0xc0 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* Write Register 4 */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define PAR_ENAB 0x1 /* Parity Enable */ 96*4882a593Smuzhiyun #define PAR_EVEN 0x2 /* Parity Even/Odd* */ 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define SYNC_ENAB 0 /* Sync Modes Enable */ 99*4882a593Smuzhiyun #define SB1 0x4 /* 1 stop bit/char */ 100*4882a593Smuzhiyun #define SB15 0x8 /* 1.5 stop bits/char */ 101*4882a593Smuzhiyun #define SB2 0xc /* 2 stop bits/char */ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define MONSYNC 0 /* 8 Bit Sync character */ 104*4882a593Smuzhiyun #define BISYNC 0x10 /* 16 bit sync character */ 105*4882a593Smuzhiyun #define SDLC 0x20 /* SDLC Mode (01111110 Sync Flag) */ 106*4882a593Smuzhiyun #define EXTSYNC 0x30 /* External Sync Mode */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define X1CLK 0x0 /* x1 clock mode */ 109*4882a593Smuzhiyun #define X16CLK 0x40 /* x16 clock mode */ 110*4882a593Smuzhiyun #define X32CLK 0x80 /* x32 clock mode */ 111*4882a593Smuzhiyun #define X64CLK 0xC0 /* x64 clock mode */ 112*4882a593Smuzhiyun #define XCLK_MASK 0xC0 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* Write Register 5 */ 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define TxCRC_ENAB 0x1 /* Tx CRC Enable */ 117*4882a593Smuzhiyun #define RTS 0x2 /* RTS */ 118*4882a593Smuzhiyun #define SDLC_CRC 0x4 /* SDLC/CRC-16 */ 119*4882a593Smuzhiyun #define TxENAB 0x8 /* Tx Enable */ 120*4882a593Smuzhiyun #define SND_BRK 0x10 /* Send Break */ 121*4882a593Smuzhiyun #define Tx5 0x0 /* Tx 5 bits (or less)/character */ 122*4882a593Smuzhiyun #define Tx7 0x20 /* Tx 7 bits/character */ 123*4882a593Smuzhiyun #define Tx6 0x40 /* Tx 6 bits/character */ 124*4882a593Smuzhiyun #define Tx8 0x60 /* Tx 8 bits/character */ 125*4882a593Smuzhiyun #define TxN_MASK 0x60 126*4882a593Smuzhiyun #define DTR 0x80 /* DTR */ 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* Write Register 6 (Sync bits 0-7/SDLC Address Field) */ 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* Write Register 7 (Sync bits 8-15/SDLC 01111110) */ 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* Write Register 7' (ESCC Only) */ 133*4882a593Smuzhiyun #define AUTO_TxFLAG 1 /* Automatic Tx SDLC Flag */ 134*4882a593Smuzhiyun #define AUTO_EOM_RST 2 /* Automatic EOM Reset */ 135*4882a593Smuzhiyun #define AUTOnRTS 4 /* Automatic /RTS pin deactivation */ 136*4882a593Smuzhiyun #define RxFIFO_LVL 8 /* Receive FIFO interrupt level */ 137*4882a593Smuzhiyun #define nDTRnREQ 0x10 /* /DTR/REQ timing */ 138*4882a593Smuzhiyun #define TxFIFO_LVL 0x20 /* Transmit FIFO interrupt level */ 139*4882a593Smuzhiyun #define EXT_RD_EN 0x40 /* Extended read register enable */ 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* Write Register 8 (transmit buffer) */ 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* Write Register 9 (Master interrupt control) */ 144*4882a593Smuzhiyun #define VIS 1 /* Vector Includes Status */ 145*4882a593Smuzhiyun #define NV 2 /* No Vector */ 146*4882a593Smuzhiyun #define DLC 4 /* Disable Lower Chain */ 147*4882a593Smuzhiyun #define MIE 8 /* Master Interrupt Enable */ 148*4882a593Smuzhiyun #define STATHI 0x10 /* Status high */ 149*4882a593Smuzhiyun #define SWIACK 0x20 /* Software Interrupt Ack (not on NMOS) */ 150*4882a593Smuzhiyun #define NORESET 0 /* No reset on write to R9 */ 151*4882a593Smuzhiyun #define CHRB 0x40 /* Reset channel B */ 152*4882a593Smuzhiyun #define CHRA 0x80 /* Reset channel A */ 153*4882a593Smuzhiyun #define FHWRES 0xc0 /* Force hardware reset */ 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* Write Register 10 (misc control bits) */ 156*4882a593Smuzhiyun #define BIT6 1 /* 6 bit/8bit sync */ 157*4882a593Smuzhiyun #define LOOPMODE 2 /* SDLC Loop mode */ 158*4882a593Smuzhiyun #define ABUNDER 4 /* Abort/flag on SDLC xmit underrun */ 159*4882a593Smuzhiyun #define MARKIDLE 8 /* Mark/flag on idle */ 160*4882a593Smuzhiyun #define GAOP 0x10 /* Go active on poll */ 161*4882a593Smuzhiyun #define NRZ 0 /* NRZ mode */ 162*4882a593Smuzhiyun #define NRZI 0x20 /* NRZI mode */ 163*4882a593Smuzhiyun #define FM1 0x40 /* FM1 (transition = 1) */ 164*4882a593Smuzhiyun #define FM0 0x60 /* FM0 (transition = 0) */ 165*4882a593Smuzhiyun #define CRCPS 0x80 /* CRC Preset I/O */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* Write Register 11 (Clock Mode control) */ 168*4882a593Smuzhiyun #define TRxCXT 0 /* TRxC = Xtal output */ 169*4882a593Smuzhiyun #define TRxCTC 1 /* TRxC = Transmit clock */ 170*4882a593Smuzhiyun #define TRxCBR 2 /* TRxC = BR Generator Output */ 171*4882a593Smuzhiyun #define TRxCDP 3 /* TRxC = DPLL output */ 172*4882a593Smuzhiyun #define TRxCOI 4 /* TRxC O/I */ 173*4882a593Smuzhiyun #define TCRTxCP 0 /* Transmit clock = RTxC pin */ 174*4882a593Smuzhiyun #define TCTRxCP 8 /* Transmit clock = TRxC pin */ 175*4882a593Smuzhiyun #define TCBR 0x10 /* Transmit clock = BR Generator output */ 176*4882a593Smuzhiyun #define TCDPLL 0x18 /* Transmit clock = DPLL output */ 177*4882a593Smuzhiyun #define RCRTxCP 0 /* Receive clock = RTxC pin */ 178*4882a593Smuzhiyun #define RCTRxCP 0x20 /* Receive clock = TRxC pin */ 179*4882a593Smuzhiyun #define RCBR 0x40 /* Receive clock = BR Generator output */ 180*4882a593Smuzhiyun #define RCDPLL 0x60 /* Receive clock = DPLL output */ 181*4882a593Smuzhiyun #define RTxCX 0x80 /* RTxC Xtal/No Xtal */ 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* Write Register 12 (lower byte of baud rate generator time constant) */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* Write Register 13 (upper byte of baud rate generator time constant) */ 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* Write Register 14 (Misc control bits) */ 188*4882a593Smuzhiyun #define BRENAB 1 /* Baud rate generator enable */ 189*4882a593Smuzhiyun #define BRSRC 2 /* Baud rate generator source */ 190*4882a593Smuzhiyun #define DTRREQ 4 /* DTR/Request function */ 191*4882a593Smuzhiyun #define AUTOECHO 8 /* Auto Echo */ 192*4882a593Smuzhiyun #define LOOPBAK 0x10 /* Local loopback */ 193*4882a593Smuzhiyun #define SEARCH 0x20 /* Enter search mode */ 194*4882a593Smuzhiyun #define RMC 0x40 /* Reset missing clock */ 195*4882a593Smuzhiyun #define DISDPLL 0x60 /* Disable DPLL */ 196*4882a593Smuzhiyun #define SSBR 0x80 /* Set DPLL source = BR generator */ 197*4882a593Smuzhiyun #define SSRTxC 0xa0 /* Set DPLL source = RTxC */ 198*4882a593Smuzhiyun #define SFMM 0xc0 /* Set FM mode */ 199*4882a593Smuzhiyun #define SNRZI 0xe0 /* Set NRZI mode */ 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* Write Register 15 (external/status interrupt control) */ 202*4882a593Smuzhiyun #define WR7pEN 1 /* WR7' Enable (ESCC only) */ 203*4882a593Smuzhiyun #define ZCIE 2 /* Zero count IE */ 204*4882a593Smuzhiyun #define FIFOEN 4 /* FIFO Enable (ESCC only) */ 205*4882a593Smuzhiyun #define DCDIE 8 /* DCD IE */ 206*4882a593Smuzhiyun #define SYNCIE 0x10 /* Sync/hunt IE */ 207*4882a593Smuzhiyun #define CTSIE 0x20 /* CTS IE */ 208*4882a593Smuzhiyun #define TxUIE 0x40 /* Tx Underrun/EOM IE */ 209*4882a593Smuzhiyun #define BRKIE 0x80 /* Break/Abort IE */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun /* Read Register 0 */ 213*4882a593Smuzhiyun #define Rx_CH_AV 0x1 /* Rx Character Available */ 214*4882a593Smuzhiyun #define ZCOUNT 0x2 /* Zero count */ 215*4882a593Smuzhiyun #define Tx_BUF_EMP 0x4 /* Tx Buffer empty */ 216*4882a593Smuzhiyun #define DCD 0x8 /* DCD */ 217*4882a593Smuzhiyun #define SYNC 0x10 /* Sync/hunt */ 218*4882a593Smuzhiyun #define CTS 0x20 /* CTS */ 219*4882a593Smuzhiyun #define TxEOM 0x40 /* Tx underrun */ 220*4882a593Smuzhiyun #define BRK_ABRT 0x80 /* Break/Abort */ 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* Read Register 1 */ 223*4882a593Smuzhiyun #define ALL_SNT 0x1 /* All sent */ 224*4882a593Smuzhiyun /* Residue Data for 8 Rx bits/char programmed */ 225*4882a593Smuzhiyun #define RES3 0x8 /* 0/3 */ 226*4882a593Smuzhiyun #define RES4 0x4 /* 0/4 */ 227*4882a593Smuzhiyun #define RES5 0xc /* 0/5 */ 228*4882a593Smuzhiyun #define RES6 0x2 /* 0/6 */ 229*4882a593Smuzhiyun #define RES7 0xa /* 0/7 */ 230*4882a593Smuzhiyun #define RES8 0x6 /* 0/8 */ 231*4882a593Smuzhiyun #define RES18 0xe /* 1/8 */ 232*4882a593Smuzhiyun #define RES28 0x0 /* 2/8 */ 233*4882a593Smuzhiyun /* Special Rx Condition Interrupts */ 234*4882a593Smuzhiyun #define PAR_ERR 0x10 /* Parity error */ 235*4882a593Smuzhiyun #define Rx_OVR 0x20 /* Rx Overrun Error */ 236*4882a593Smuzhiyun #define CRC_ERR 0x40 /* CRC/Framing Error */ 237*4882a593Smuzhiyun #define END_FR 0x80 /* End of Frame (SDLC) */ 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* Read Register 2 (channel b only) - Interrupt vector */ 240*4882a593Smuzhiyun #define CHB_Tx_EMPTY 0x00 241*4882a593Smuzhiyun #define CHB_EXT_STAT 0x02 242*4882a593Smuzhiyun #define CHB_Rx_AVAIL 0x04 243*4882a593Smuzhiyun #define CHB_SPECIAL 0x06 244*4882a593Smuzhiyun #define CHA_Tx_EMPTY 0x08 245*4882a593Smuzhiyun #define CHA_EXT_STAT 0x0a 246*4882a593Smuzhiyun #define CHA_Rx_AVAIL 0x0c 247*4882a593Smuzhiyun #define CHA_SPECIAL 0x0e 248*4882a593Smuzhiyun #define STATUS_MASK 0x0e 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* Read Register 3 (interrupt pending register) ch a only */ 251*4882a593Smuzhiyun #define CHBEXT 0x1 /* Channel B Ext/Stat IP */ 252*4882a593Smuzhiyun #define CHBTxIP 0x2 /* Channel B Tx IP */ 253*4882a593Smuzhiyun #define CHBRxIP 0x4 /* Channel B Rx IP */ 254*4882a593Smuzhiyun #define CHAEXT 0x8 /* Channel A Ext/Stat IP */ 255*4882a593Smuzhiyun #define CHATxIP 0x10 /* Channel A Tx IP */ 256*4882a593Smuzhiyun #define CHARxIP 0x20 /* Channel A Rx IP */ 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* Read Register 6 (LSB frame byte count [Not on NMOS]) */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* Read Register 7 (MSB frame byte count and FIFO status [Not on NMOS]) */ 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* Read Register 8 (receive data register) */ 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* Read Register 10 (misc status bits) */ 265*4882a593Smuzhiyun #define ONLOOP 2 /* On loop */ 266*4882a593Smuzhiyun #define LOOPSEND 0x10 /* Loop sending */ 267*4882a593Smuzhiyun #define CLK2MIS 0x40 /* Two clocks missing */ 268*4882a593Smuzhiyun #define CLK1MIS 0x80 /* One clock missing */ 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* Read Register 12 (lower byte of baud rate generator constant) */ 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun /* Read Register 13 (upper byte of baud rate generator constant) */ 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun /* Read Register 15 (value of WR 15) */ 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* Misc macros */ 277*4882a593Smuzhiyun #define ZS_CLEARERR(channel) do { sbus_writeb(ERR_RES, &channel->control); \ 278*4882a593Smuzhiyun udelay(5); } while(0) 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define ZS_CLEARSTAT(channel) do { sbus_writeb(RES_EXT_INT, &channel->control); \ 281*4882a593Smuzhiyun udelay(5); } while(0) 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define ZS_CLEARFIFO(channel) do { sbus_readb(&channel->data); \ 284*4882a593Smuzhiyun udelay(2); \ 285*4882a593Smuzhiyun sbus_readb(&channel->data); \ 286*4882a593Smuzhiyun udelay(2); \ 287*4882a593Smuzhiyun sbus_readb(&channel->data); \ 288*4882a593Smuzhiyun udelay(2); } while(0) 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #endif /* _SUNZILOG_H */ 291