xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/sunzilog.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* sunzilog.c: Zilog serial driver for Sparc systems.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Driver for Zilog serial chips found on Sun workstations and
5*4882a593Smuzhiyun  * servers.  This driver could actually be made more generic.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This is based on the old drivers/sbus/char/zs.c code.  A lot
8*4882a593Smuzhiyun  * of code has been simply moved over directly from there but
9*4882a593Smuzhiyun  * much has been rewritten.  Credits therefore go out to Eddie
10*4882a593Smuzhiyun  * C. Dost, Pete Zaitcev, Ted Ts'o and Alex Buell for their
11*4882a593Smuzhiyun  * work there.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Copyright (C) 2002, 2006, 2007 David S. Miller (davem@davemloft.net)
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/tty_flip.h>
22*4882a593Smuzhiyun #include <linux/major.h>
23*4882a593Smuzhiyun #include <linux/string.h>
24*4882a593Smuzhiyun #include <linux/ptrace.h>
25*4882a593Smuzhiyun #include <linux/ioport.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/circ_buf.h>
28*4882a593Smuzhiyun #include <linux/serial.h>
29*4882a593Smuzhiyun #include <linux/sysrq.h>
30*4882a593Smuzhiyun #include <linux/console.h>
31*4882a593Smuzhiyun #include <linux/spinlock.h>
32*4882a593Smuzhiyun #ifdef CONFIG_SERIO
33*4882a593Smuzhiyun #include <linux/serio.h>
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun #include <linux/init.h>
36*4882a593Smuzhiyun #include <linux/of_device.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <asm/io.h>
39*4882a593Smuzhiyun #include <asm/irq.h>
40*4882a593Smuzhiyun #include <asm/prom.h>
41*4882a593Smuzhiyun #include <asm/setup.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #include <linux/serial_core.h>
44*4882a593Smuzhiyun #include <linux/sunserialcore.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include "sunzilog.h"
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* On 32-bit sparcs we need to delay after register accesses
49*4882a593Smuzhiyun  * to accommodate sun4 systems, but we do not need to flush writes.
50*4882a593Smuzhiyun  * On 64-bit sparc we only need to flush single writes to ensure
51*4882a593Smuzhiyun  * completion.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun #ifndef CONFIG_SPARC64
54*4882a593Smuzhiyun #define ZSDELAY()		udelay(5)
55*4882a593Smuzhiyun #define ZSDELAY_LONG()		udelay(20)
56*4882a593Smuzhiyun #define ZS_WSYNC(channel)	do { } while (0)
57*4882a593Smuzhiyun #else
58*4882a593Smuzhiyun #define ZSDELAY()
59*4882a593Smuzhiyun #define ZSDELAY_LONG()
60*4882a593Smuzhiyun #define ZS_WSYNC(__channel) \
61*4882a593Smuzhiyun 	readb(&((__channel)->control))
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define ZS_CLOCK		4915200 /* Zilog input clock rate. */
65*4882a593Smuzhiyun #define ZS_CLOCK_DIVISOR	16      /* Divisor this driver uses. */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun  * We wrap our port structure around the generic uart_port.
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun struct uart_sunzilog_port {
71*4882a593Smuzhiyun 	struct uart_port		port;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* IRQ servicing chain.  */
74*4882a593Smuzhiyun 	struct uart_sunzilog_port	*next;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Current values of Zilog write registers.  */
77*4882a593Smuzhiyun 	unsigned char			curregs[NUM_ZSREGS];
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	unsigned int			flags;
80*4882a593Smuzhiyun #define SUNZILOG_FLAG_CONS_KEYB		0x00000001
81*4882a593Smuzhiyun #define SUNZILOG_FLAG_CONS_MOUSE	0x00000002
82*4882a593Smuzhiyun #define SUNZILOG_FLAG_IS_CONS		0x00000004
83*4882a593Smuzhiyun #define SUNZILOG_FLAG_IS_KGDB		0x00000008
84*4882a593Smuzhiyun #define SUNZILOG_FLAG_MODEM_STATUS	0x00000010
85*4882a593Smuzhiyun #define SUNZILOG_FLAG_IS_CHANNEL_A	0x00000020
86*4882a593Smuzhiyun #define SUNZILOG_FLAG_REGS_HELD		0x00000040
87*4882a593Smuzhiyun #define SUNZILOG_FLAG_TX_STOPPED	0x00000080
88*4882a593Smuzhiyun #define SUNZILOG_FLAG_TX_ACTIVE		0x00000100
89*4882a593Smuzhiyun #define SUNZILOG_FLAG_ESCC		0x00000200
90*4882a593Smuzhiyun #define SUNZILOG_FLAG_ISR_HANDLER	0x00000400
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	unsigned int cflag;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	unsigned char			parity_mask;
95*4882a593Smuzhiyun 	unsigned char			prev_status;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #ifdef CONFIG_SERIO
98*4882a593Smuzhiyun 	struct serio			serio;
99*4882a593Smuzhiyun 	int				serio_open;
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static void sunzilog_putchar(struct uart_port *port, int ch);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define ZILOG_CHANNEL_FROM_PORT(PORT)	((struct zilog_channel __iomem *)((PORT)->membase))
106*4882a593Smuzhiyun #define UART_ZILOG(PORT)		((struct uart_sunzilog_port *)(PORT))
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define ZS_IS_KEYB(UP)	((UP)->flags & SUNZILOG_FLAG_CONS_KEYB)
109*4882a593Smuzhiyun #define ZS_IS_MOUSE(UP)	((UP)->flags & SUNZILOG_FLAG_CONS_MOUSE)
110*4882a593Smuzhiyun #define ZS_IS_CONS(UP)	((UP)->flags & SUNZILOG_FLAG_IS_CONS)
111*4882a593Smuzhiyun #define ZS_IS_KGDB(UP)	((UP)->flags & SUNZILOG_FLAG_IS_KGDB)
112*4882a593Smuzhiyun #define ZS_WANTS_MODEM_STATUS(UP)	((UP)->flags & SUNZILOG_FLAG_MODEM_STATUS)
113*4882a593Smuzhiyun #define ZS_IS_CHANNEL_A(UP)	((UP)->flags & SUNZILOG_FLAG_IS_CHANNEL_A)
114*4882a593Smuzhiyun #define ZS_REGS_HELD(UP)	((UP)->flags & SUNZILOG_FLAG_REGS_HELD)
115*4882a593Smuzhiyun #define ZS_TX_STOPPED(UP)	((UP)->flags & SUNZILOG_FLAG_TX_STOPPED)
116*4882a593Smuzhiyun #define ZS_TX_ACTIVE(UP)	((UP)->flags & SUNZILOG_FLAG_TX_ACTIVE)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Reading and writing Zilog8530 registers.  The delays are to make this
119*4882a593Smuzhiyun  * driver work on the Sun4 which needs a settling delay after each chip
120*4882a593Smuzhiyun  * register access, other machines handle this in hardware via auxiliary
121*4882a593Smuzhiyun  * flip-flops which implement the settle time we do in software.
122*4882a593Smuzhiyun  *
123*4882a593Smuzhiyun  * The port lock must be held and local IRQs must be disabled
124*4882a593Smuzhiyun  * when {read,write}_zsreg is invoked.
125*4882a593Smuzhiyun  */
read_zsreg(struct zilog_channel __iomem * channel,unsigned char reg)126*4882a593Smuzhiyun static unsigned char read_zsreg(struct zilog_channel __iomem *channel,
127*4882a593Smuzhiyun 				unsigned char reg)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	unsigned char retval;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	writeb(reg, &channel->control);
132*4882a593Smuzhiyun 	ZSDELAY();
133*4882a593Smuzhiyun 	retval = readb(&channel->control);
134*4882a593Smuzhiyun 	ZSDELAY();
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return retval;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
write_zsreg(struct zilog_channel __iomem * channel,unsigned char reg,unsigned char value)139*4882a593Smuzhiyun static void write_zsreg(struct zilog_channel __iomem *channel,
140*4882a593Smuzhiyun 			unsigned char reg, unsigned char value)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	writeb(reg, &channel->control);
143*4882a593Smuzhiyun 	ZSDELAY();
144*4882a593Smuzhiyun 	writeb(value, &channel->control);
145*4882a593Smuzhiyun 	ZSDELAY();
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
sunzilog_clear_fifo(struct zilog_channel __iomem * channel)148*4882a593Smuzhiyun static void sunzilog_clear_fifo(struct zilog_channel __iomem *channel)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	int i;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
153*4882a593Smuzhiyun 		unsigned char regval;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		regval = readb(&channel->control);
156*4882a593Smuzhiyun 		ZSDELAY();
157*4882a593Smuzhiyun 		if (regval & Rx_CH_AV)
158*4882a593Smuzhiyun 			break;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		regval = read_zsreg(channel, R1);
161*4882a593Smuzhiyun 		readb(&channel->data);
162*4882a593Smuzhiyun 		ZSDELAY();
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		if (regval & (PAR_ERR | Rx_OVR | CRC_ERR)) {
165*4882a593Smuzhiyun 			writeb(ERR_RES, &channel->control);
166*4882a593Smuzhiyun 			ZSDELAY();
167*4882a593Smuzhiyun 			ZS_WSYNC(channel);
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* This function must only be called when the TX is not busy.  The UART
173*4882a593Smuzhiyun  * port lock must be held and local interrupts disabled.
174*4882a593Smuzhiyun  */
__load_zsregs(struct zilog_channel __iomem * channel,unsigned char * regs)175*4882a593Smuzhiyun static int __load_zsregs(struct zilog_channel __iomem *channel, unsigned char *regs)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	int i;
178*4882a593Smuzhiyun 	int escc;
179*4882a593Smuzhiyun 	unsigned char r15;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Let pending transmits finish.  */
182*4882a593Smuzhiyun 	for (i = 0; i < 1000; i++) {
183*4882a593Smuzhiyun 		unsigned char stat = read_zsreg(channel, R1);
184*4882a593Smuzhiyun 		if (stat & ALL_SNT)
185*4882a593Smuzhiyun 			break;
186*4882a593Smuzhiyun 		udelay(100);
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	writeb(ERR_RES, &channel->control);
190*4882a593Smuzhiyun 	ZSDELAY();
191*4882a593Smuzhiyun 	ZS_WSYNC(channel);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	sunzilog_clear_fifo(channel);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Disable all interrupts.  */
196*4882a593Smuzhiyun 	write_zsreg(channel, R1,
197*4882a593Smuzhiyun 		    regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Set parity, sync config, stop bits, and clock divisor.  */
200*4882a593Smuzhiyun 	write_zsreg(channel, R4, regs[R4]);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* Set misc. TX/RX control bits.  */
203*4882a593Smuzhiyun 	write_zsreg(channel, R10, regs[R10]);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Set TX/RX controls sans the enable bits.  */
206*4882a593Smuzhiyun 	write_zsreg(channel, R3, regs[R3] & ~RxENAB);
207*4882a593Smuzhiyun 	write_zsreg(channel, R5, regs[R5] & ~TxENAB);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Synchronous mode config.  */
210*4882a593Smuzhiyun 	write_zsreg(channel, R6, regs[R6]);
211*4882a593Smuzhiyun 	write_zsreg(channel, R7, regs[R7]);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Don't mess with the interrupt vector (R2, unused by us) and
214*4882a593Smuzhiyun 	 * master interrupt control (R9).  We make sure this is setup
215*4882a593Smuzhiyun 	 * properly at probe time then never touch it again.
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Disable baud generator.  */
219*4882a593Smuzhiyun 	write_zsreg(channel, R14, regs[R14] & ~BRENAB);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Clock mode control.  */
222*4882a593Smuzhiyun 	write_zsreg(channel, R11, regs[R11]);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Lower and upper byte of baud rate generator divisor.  */
225*4882a593Smuzhiyun 	write_zsreg(channel, R12, regs[R12]);
226*4882a593Smuzhiyun 	write_zsreg(channel, R13, regs[R13]);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* Now rewrite R14, with BRENAB (if set).  */
229*4882a593Smuzhiyun 	write_zsreg(channel, R14, regs[R14]);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* External status interrupt control.  */
232*4882a593Smuzhiyun 	write_zsreg(channel, R15, (regs[R15] | WR7pEN) & ~FIFOEN);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* ESCC Extension Register */
235*4882a593Smuzhiyun 	r15 = read_zsreg(channel, R15);
236*4882a593Smuzhiyun 	if (r15 & 0x01)	{
237*4882a593Smuzhiyun 		write_zsreg(channel, R7,  regs[R7p]);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		/* External status interrupt and FIFO control.  */
240*4882a593Smuzhiyun 		write_zsreg(channel, R15, regs[R15] & ~WR7pEN);
241*4882a593Smuzhiyun 		escc = 1;
242*4882a593Smuzhiyun 	} else {
243*4882a593Smuzhiyun 		 /* Clear FIFO bit case it is an issue */
244*4882a593Smuzhiyun 		regs[R15] &= ~FIFOEN;
245*4882a593Smuzhiyun 		escc = 0;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Reset external status interrupts.  */
249*4882a593Smuzhiyun 	write_zsreg(channel, R0, RES_EXT_INT); /* First Latch  */
250*4882a593Smuzhiyun 	write_zsreg(channel, R0, RES_EXT_INT); /* Second Latch */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Rewrite R3/R5, this time without enables masked.  */
253*4882a593Smuzhiyun 	write_zsreg(channel, R3, regs[R3]);
254*4882a593Smuzhiyun 	write_zsreg(channel, R5, regs[R5]);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Rewrite R1, this time without IRQ enabled masked.  */
257*4882a593Smuzhiyun 	write_zsreg(channel, R1, regs[R1]);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return escc;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* Reprogram the Zilog channel HW registers with the copies found in the
263*4882a593Smuzhiyun  * software state struct.  If the transmitter is busy, we defer this update
264*4882a593Smuzhiyun  * until the next TX complete interrupt.  Else, we do it right now.
265*4882a593Smuzhiyun  *
266*4882a593Smuzhiyun  * The UART port lock must be held and local interrupts disabled.
267*4882a593Smuzhiyun  */
sunzilog_maybe_update_regs(struct uart_sunzilog_port * up,struct zilog_channel __iomem * channel)268*4882a593Smuzhiyun static void sunzilog_maybe_update_regs(struct uart_sunzilog_port *up,
269*4882a593Smuzhiyun 				       struct zilog_channel __iomem *channel)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	if (!ZS_REGS_HELD(up)) {
272*4882a593Smuzhiyun 		if (ZS_TX_ACTIVE(up)) {
273*4882a593Smuzhiyun 			up->flags |= SUNZILOG_FLAG_REGS_HELD;
274*4882a593Smuzhiyun 		} else {
275*4882a593Smuzhiyun 			__load_zsregs(channel, up->curregs);
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
sunzilog_change_mouse_baud(struct uart_sunzilog_port * up)280*4882a593Smuzhiyun static void sunzilog_change_mouse_baud(struct uart_sunzilog_port *up)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	unsigned int cur_cflag = up->cflag;
283*4882a593Smuzhiyun 	int brg, new_baud;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	up->cflag &= ~CBAUD;
286*4882a593Smuzhiyun 	up->cflag |= suncore_mouse_baud_cflag_next(cur_cflag, &new_baud);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	brg = BPS_TO_BRG(new_baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
289*4882a593Smuzhiyun 	up->curregs[R12] = (brg & 0xff);
290*4882a593Smuzhiyun 	up->curregs[R13] = (brg >> 8) & 0xff;
291*4882a593Smuzhiyun 	sunzilog_maybe_update_regs(up, ZILOG_CHANNEL_FROM_PORT(&up->port));
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
sunzilog_kbdms_receive_chars(struct uart_sunzilog_port * up,unsigned char ch,int is_break)294*4882a593Smuzhiyun static void sunzilog_kbdms_receive_chars(struct uart_sunzilog_port *up,
295*4882a593Smuzhiyun 					 unsigned char ch, int is_break)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	if (ZS_IS_KEYB(up)) {
298*4882a593Smuzhiyun 		/* Stop-A is handled by drivers/char/keyboard.c now. */
299*4882a593Smuzhiyun #ifdef CONFIG_SERIO
300*4882a593Smuzhiyun 		if (up->serio_open)
301*4882a593Smuzhiyun 			serio_interrupt(&up->serio, ch, 0);
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun 	} else if (ZS_IS_MOUSE(up)) {
304*4882a593Smuzhiyun 		int ret = suncore_mouse_baud_detection(ch, is_break);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		switch (ret) {
307*4882a593Smuzhiyun 		case 2:
308*4882a593Smuzhiyun 			sunzilog_change_mouse_baud(up);
309*4882a593Smuzhiyun 			fallthrough;
310*4882a593Smuzhiyun 		case 1:
311*4882a593Smuzhiyun 			break;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		case 0:
314*4882a593Smuzhiyun #ifdef CONFIG_SERIO
315*4882a593Smuzhiyun 			if (up->serio_open)
316*4882a593Smuzhiyun 				serio_interrupt(&up->serio, ch, 0);
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun 			break;
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static struct tty_port *
sunzilog_receive_chars(struct uart_sunzilog_port * up,struct zilog_channel __iomem * channel)324*4882a593Smuzhiyun sunzilog_receive_chars(struct uart_sunzilog_port *up,
325*4882a593Smuzhiyun 		       struct zilog_channel __iomem *channel)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct tty_port *port = NULL;
328*4882a593Smuzhiyun 	unsigned char ch, r1, flag;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (up->port.state != NULL)		/* Unopened serial console */
331*4882a593Smuzhiyun 		port = &up->port.state->port;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	for (;;) {
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		r1 = read_zsreg(channel, R1);
336*4882a593Smuzhiyun 		if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
337*4882a593Smuzhiyun 			writeb(ERR_RES, &channel->control);
338*4882a593Smuzhiyun 			ZSDELAY();
339*4882a593Smuzhiyun 			ZS_WSYNC(channel);
340*4882a593Smuzhiyun 		}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		ch = readb(&channel->control);
343*4882a593Smuzhiyun 		ZSDELAY();
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 		/* This funny hack depends upon BRK_ABRT not interfering
346*4882a593Smuzhiyun 		 * with the other bits we care about in R1.
347*4882a593Smuzhiyun 		 */
348*4882a593Smuzhiyun 		if (ch & BRK_ABRT)
349*4882a593Smuzhiyun 			r1 |= BRK_ABRT;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		if (!(ch & Rx_CH_AV))
352*4882a593Smuzhiyun 			break;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		ch = readb(&channel->data);
355*4882a593Smuzhiyun 		ZSDELAY();
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		ch &= up->parity_mask;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		if (unlikely(ZS_IS_KEYB(up)) || unlikely(ZS_IS_MOUSE(up))) {
360*4882a593Smuzhiyun 			sunzilog_kbdms_receive_chars(up, ch, 0);
361*4882a593Smuzhiyun 			continue;
362*4882a593Smuzhiyun 		}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		/* A real serial line, record the character and status.  */
365*4882a593Smuzhiyun 		flag = TTY_NORMAL;
366*4882a593Smuzhiyun 		up->port.icount.rx++;
367*4882a593Smuzhiyun 		if (r1 & (BRK_ABRT | PAR_ERR | Rx_OVR | CRC_ERR)) {
368*4882a593Smuzhiyun 			if (r1 & BRK_ABRT) {
369*4882a593Smuzhiyun 				r1 &= ~(PAR_ERR | CRC_ERR);
370*4882a593Smuzhiyun 				up->port.icount.brk++;
371*4882a593Smuzhiyun 				if (uart_handle_break(&up->port))
372*4882a593Smuzhiyun 					continue;
373*4882a593Smuzhiyun 			}
374*4882a593Smuzhiyun 			else if (r1 & PAR_ERR)
375*4882a593Smuzhiyun 				up->port.icount.parity++;
376*4882a593Smuzhiyun 			else if (r1 & CRC_ERR)
377*4882a593Smuzhiyun 				up->port.icount.frame++;
378*4882a593Smuzhiyun 			if (r1 & Rx_OVR)
379*4882a593Smuzhiyun 				up->port.icount.overrun++;
380*4882a593Smuzhiyun 			r1 &= up->port.read_status_mask;
381*4882a593Smuzhiyun 			if (r1 & BRK_ABRT)
382*4882a593Smuzhiyun 				flag = TTY_BREAK;
383*4882a593Smuzhiyun 			else if (r1 & PAR_ERR)
384*4882a593Smuzhiyun 				flag = TTY_PARITY;
385*4882a593Smuzhiyun 			else if (r1 & CRC_ERR)
386*4882a593Smuzhiyun 				flag = TTY_FRAME;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 		if (uart_handle_sysrq_char(&up->port, ch) || !port)
389*4882a593Smuzhiyun 			continue;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		if (up->port.ignore_status_mask == 0xff ||
392*4882a593Smuzhiyun 		    (r1 & up->port.ignore_status_mask) == 0) {
393*4882a593Smuzhiyun 		    	tty_insert_flip_char(port, ch, flag);
394*4882a593Smuzhiyun 		}
395*4882a593Smuzhiyun 		if (r1 & Rx_OVR)
396*4882a593Smuzhiyun 			tty_insert_flip_char(port, 0, TTY_OVERRUN);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return port;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
sunzilog_status_handle(struct uart_sunzilog_port * up,struct zilog_channel __iomem * channel)402*4882a593Smuzhiyun static void sunzilog_status_handle(struct uart_sunzilog_port *up,
403*4882a593Smuzhiyun 				   struct zilog_channel __iomem *channel)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	unsigned char status;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	status = readb(&channel->control);
408*4882a593Smuzhiyun 	ZSDELAY();
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	writeb(RES_EXT_INT, &channel->control);
411*4882a593Smuzhiyun 	ZSDELAY();
412*4882a593Smuzhiyun 	ZS_WSYNC(channel);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (status & BRK_ABRT) {
415*4882a593Smuzhiyun 		if (ZS_IS_MOUSE(up))
416*4882a593Smuzhiyun 			sunzilog_kbdms_receive_chars(up, 0, 1);
417*4882a593Smuzhiyun 		if (ZS_IS_CONS(up)) {
418*4882a593Smuzhiyun 			/* Wait for BREAK to deassert to avoid potentially
419*4882a593Smuzhiyun 			 * confusing the PROM.
420*4882a593Smuzhiyun 			 */
421*4882a593Smuzhiyun 			while (1) {
422*4882a593Smuzhiyun 				status = readb(&channel->control);
423*4882a593Smuzhiyun 				ZSDELAY();
424*4882a593Smuzhiyun 				if (!(status & BRK_ABRT))
425*4882a593Smuzhiyun 					break;
426*4882a593Smuzhiyun 			}
427*4882a593Smuzhiyun 			sun_do_break();
428*4882a593Smuzhiyun 			return;
429*4882a593Smuzhiyun 		}
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (ZS_WANTS_MODEM_STATUS(up)) {
433*4882a593Smuzhiyun 		if (status & SYNC)
434*4882a593Smuzhiyun 			up->port.icount.dsr++;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		/* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
437*4882a593Smuzhiyun 		 * But it does not tell us which bit has changed, we have to keep
438*4882a593Smuzhiyun 		 * track of this ourselves.
439*4882a593Smuzhiyun 		 */
440*4882a593Smuzhiyun 		if ((status ^ up->prev_status) ^ DCD)
441*4882a593Smuzhiyun 			uart_handle_dcd_change(&up->port,
442*4882a593Smuzhiyun 					       (status & DCD));
443*4882a593Smuzhiyun 		if ((status ^ up->prev_status) ^ CTS)
444*4882a593Smuzhiyun 			uart_handle_cts_change(&up->port,
445*4882a593Smuzhiyun 					       (status & CTS));
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	up->prev_status = status;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
sunzilog_transmit_chars(struct uart_sunzilog_port * up,struct zilog_channel __iomem * channel)453*4882a593Smuzhiyun static void sunzilog_transmit_chars(struct uart_sunzilog_port *up,
454*4882a593Smuzhiyun 				    struct zilog_channel __iomem *channel)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct circ_buf *xmit;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (ZS_IS_CONS(up)) {
459*4882a593Smuzhiyun 		unsigned char status = readb(&channel->control);
460*4882a593Smuzhiyun 		ZSDELAY();
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 		/* TX still busy?  Just wait for the next TX done interrupt.
463*4882a593Smuzhiyun 		 *
464*4882a593Smuzhiyun 		 * It can occur because of how we do serial console writes.  It would
465*4882a593Smuzhiyun 		 * be nice to transmit console writes just like we normally would for
466*4882a593Smuzhiyun 		 * a TTY line. (ie. buffered and TX interrupt driven).  That is not
467*4882a593Smuzhiyun 		 * easy because console writes cannot sleep.  One solution might be
468*4882a593Smuzhiyun 		 * to poll on enough port->xmit space becoming free.  -DaveM
469*4882a593Smuzhiyun 		 */
470*4882a593Smuzhiyun 		if (!(status & Tx_BUF_EMP))
471*4882a593Smuzhiyun 			return;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	up->flags &= ~SUNZILOG_FLAG_TX_ACTIVE;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	if (ZS_REGS_HELD(up)) {
477*4882a593Smuzhiyun 		__load_zsregs(channel, up->curregs);
478*4882a593Smuzhiyun 		up->flags &= ~SUNZILOG_FLAG_REGS_HELD;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (ZS_TX_STOPPED(up)) {
482*4882a593Smuzhiyun 		up->flags &= ~SUNZILOG_FLAG_TX_STOPPED;
483*4882a593Smuzhiyun 		goto ack_tx_int;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (up->port.x_char) {
487*4882a593Smuzhiyun 		up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
488*4882a593Smuzhiyun 		writeb(up->port.x_char, &channel->data);
489*4882a593Smuzhiyun 		ZSDELAY();
490*4882a593Smuzhiyun 		ZS_WSYNC(channel);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		up->port.icount.tx++;
493*4882a593Smuzhiyun 		up->port.x_char = 0;
494*4882a593Smuzhiyun 		return;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (up->port.state == NULL)
498*4882a593Smuzhiyun 		goto ack_tx_int;
499*4882a593Smuzhiyun 	xmit = &up->port.state->xmit;
500*4882a593Smuzhiyun 	if (uart_circ_empty(xmit))
501*4882a593Smuzhiyun 		goto ack_tx_int;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (uart_tx_stopped(&up->port))
504*4882a593Smuzhiyun 		goto ack_tx_int;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
507*4882a593Smuzhiyun 	writeb(xmit->buf[xmit->tail], &channel->data);
508*4882a593Smuzhiyun 	ZSDELAY();
509*4882a593Smuzhiyun 	ZS_WSYNC(channel);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
512*4882a593Smuzhiyun 	up->port.icount.tx++;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
515*4882a593Smuzhiyun 		uart_write_wakeup(&up->port);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun ack_tx_int:
520*4882a593Smuzhiyun 	writeb(RES_Tx_P, &channel->control);
521*4882a593Smuzhiyun 	ZSDELAY();
522*4882a593Smuzhiyun 	ZS_WSYNC(channel);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
sunzilog_interrupt(int irq,void * dev_id)525*4882a593Smuzhiyun static irqreturn_t sunzilog_interrupt(int irq, void *dev_id)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = dev_id;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	while (up) {
530*4882a593Smuzhiyun 		struct zilog_channel __iomem *channel
531*4882a593Smuzhiyun 			= ZILOG_CHANNEL_FROM_PORT(&up->port);
532*4882a593Smuzhiyun 		struct tty_port *port;
533*4882a593Smuzhiyun 		unsigned char r3;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		spin_lock(&up->port.lock);
536*4882a593Smuzhiyun 		r3 = read_zsreg(channel, R3);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		/* Channel A */
539*4882a593Smuzhiyun 		port = NULL;
540*4882a593Smuzhiyun 		if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
541*4882a593Smuzhiyun 			writeb(RES_H_IUS, &channel->control);
542*4882a593Smuzhiyun 			ZSDELAY();
543*4882a593Smuzhiyun 			ZS_WSYNC(channel);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 			if (r3 & CHARxIP)
546*4882a593Smuzhiyun 				port = sunzilog_receive_chars(up, channel);
547*4882a593Smuzhiyun 			if (r3 & CHAEXT)
548*4882a593Smuzhiyun 				sunzilog_status_handle(up, channel);
549*4882a593Smuzhiyun 			if (r3 & CHATxIP)
550*4882a593Smuzhiyun 				sunzilog_transmit_chars(up, channel);
551*4882a593Smuzhiyun 		}
552*4882a593Smuzhiyun 		spin_unlock(&up->port.lock);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 		if (port)
555*4882a593Smuzhiyun 			tty_flip_buffer_push(port);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		/* Channel B */
558*4882a593Smuzhiyun 		up = up->next;
559*4882a593Smuzhiyun 		channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		spin_lock(&up->port.lock);
562*4882a593Smuzhiyun 		port = NULL;
563*4882a593Smuzhiyun 		if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
564*4882a593Smuzhiyun 			writeb(RES_H_IUS, &channel->control);
565*4882a593Smuzhiyun 			ZSDELAY();
566*4882a593Smuzhiyun 			ZS_WSYNC(channel);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 			if (r3 & CHBRxIP)
569*4882a593Smuzhiyun 				port = sunzilog_receive_chars(up, channel);
570*4882a593Smuzhiyun 			if (r3 & CHBEXT)
571*4882a593Smuzhiyun 				sunzilog_status_handle(up, channel);
572*4882a593Smuzhiyun 			if (r3 & CHBTxIP)
573*4882a593Smuzhiyun 				sunzilog_transmit_chars(up, channel);
574*4882a593Smuzhiyun 		}
575*4882a593Smuzhiyun 		spin_unlock(&up->port.lock);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		if (port)
578*4882a593Smuzhiyun 			tty_flip_buffer_push(port);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		up = up->next;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return IRQ_HANDLED;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun /* A convenient way to quickly get R0 status.  The caller must _not_ hold the
587*4882a593Smuzhiyun  * port lock, it is acquired here.
588*4882a593Smuzhiyun  */
sunzilog_read_channel_status(struct uart_port * port)589*4882a593Smuzhiyun static __inline__ unsigned char sunzilog_read_channel_status(struct uart_port *port)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel;
592*4882a593Smuzhiyun 	unsigned char status;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	channel = ZILOG_CHANNEL_FROM_PORT(port);
595*4882a593Smuzhiyun 	status = readb(&channel->control);
596*4882a593Smuzhiyun 	ZSDELAY();
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return status;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun /* The port lock is not held.  */
sunzilog_tx_empty(struct uart_port * port)602*4882a593Smuzhiyun static unsigned int sunzilog_tx_empty(struct uart_port *port)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	unsigned long flags;
605*4882a593Smuzhiyun 	unsigned char status;
606*4882a593Smuzhiyun 	unsigned int ret;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	status = sunzilog_read_channel_status(port);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (status & Tx_BUF_EMP)
615*4882a593Smuzhiyun 		ret = TIOCSER_TEMT;
616*4882a593Smuzhiyun 	else
617*4882a593Smuzhiyun 		ret = 0;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return ret;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /* The port lock is held and interrupts are disabled.  */
sunzilog_get_mctrl(struct uart_port * port)623*4882a593Smuzhiyun static unsigned int sunzilog_get_mctrl(struct uart_port *port)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	unsigned char status;
626*4882a593Smuzhiyun 	unsigned int ret;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	status = sunzilog_read_channel_status(port);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	ret = 0;
631*4882a593Smuzhiyun 	if (status & DCD)
632*4882a593Smuzhiyun 		ret |= TIOCM_CAR;
633*4882a593Smuzhiyun 	if (status & SYNC)
634*4882a593Smuzhiyun 		ret |= TIOCM_DSR;
635*4882a593Smuzhiyun 	if (status & CTS)
636*4882a593Smuzhiyun 		ret |= TIOCM_CTS;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	return ret;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun /* The port lock is held and interrupts are disabled.  */
sunzilog_set_mctrl(struct uart_port * port,unsigned int mctrl)642*4882a593Smuzhiyun static void sunzilog_set_mctrl(struct uart_port *port, unsigned int mctrl)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
645*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
646*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
647*4882a593Smuzhiyun 	unsigned char set_bits, clear_bits;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	set_bits = clear_bits = 0;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (mctrl & TIOCM_RTS)
652*4882a593Smuzhiyun 		set_bits |= RTS;
653*4882a593Smuzhiyun 	else
654*4882a593Smuzhiyun 		clear_bits |= RTS;
655*4882a593Smuzhiyun 	if (mctrl & TIOCM_DTR)
656*4882a593Smuzhiyun 		set_bits |= DTR;
657*4882a593Smuzhiyun 	else
658*4882a593Smuzhiyun 		clear_bits |= DTR;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* NOTE: Not subject to 'transmitter active' rule.  */
661*4882a593Smuzhiyun 	up->curregs[R5] |= set_bits;
662*4882a593Smuzhiyun 	up->curregs[R5] &= ~clear_bits;
663*4882a593Smuzhiyun 	write_zsreg(channel, R5, up->curregs[R5]);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun /* The port lock is held and interrupts are disabled.  */
sunzilog_stop_tx(struct uart_port * port)667*4882a593Smuzhiyun static void sunzilog_stop_tx(struct uart_port *port)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
670*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	up->flags |= SUNZILOG_FLAG_TX_STOPPED;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun /* The port lock is held and interrupts are disabled.  */
sunzilog_start_tx(struct uart_port * port)676*4882a593Smuzhiyun static void sunzilog_start_tx(struct uart_port *port)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
679*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
680*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
681*4882a593Smuzhiyun 	unsigned char status;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
684*4882a593Smuzhiyun 	up->flags &= ~SUNZILOG_FLAG_TX_STOPPED;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	status = readb(&channel->control);
687*4882a593Smuzhiyun 	ZSDELAY();
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* TX busy?  Just wait for the TX done interrupt.  */
690*4882a593Smuzhiyun 	if (!(status & Tx_BUF_EMP))
691*4882a593Smuzhiyun 		return;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	/* Send the first character to jump-start the TX done
694*4882a593Smuzhiyun 	 * IRQ sending engine.
695*4882a593Smuzhiyun 	 */
696*4882a593Smuzhiyun 	if (port->x_char) {
697*4882a593Smuzhiyun 		writeb(port->x_char, &channel->data);
698*4882a593Smuzhiyun 		ZSDELAY();
699*4882a593Smuzhiyun 		ZS_WSYNC(channel);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		port->icount.tx++;
702*4882a593Smuzhiyun 		port->x_char = 0;
703*4882a593Smuzhiyun 	} else {
704*4882a593Smuzhiyun 		struct circ_buf *xmit = &port->state->xmit;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		if (uart_circ_empty(xmit))
707*4882a593Smuzhiyun 			return;
708*4882a593Smuzhiyun 		writeb(xmit->buf[xmit->tail], &channel->data);
709*4882a593Smuzhiyun 		ZSDELAY();
710*4882a593Smuzhiyun 		ZS_WSYNC(channel);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
713*4882a593Smuzhiyun 		port->icount.tx++;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
716*4882a593Smuzhiyun 			uart_write_wakeup(&up->port);
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun /* The port lock is held.  */
sunzilog_stop_rx(struct uart_port * port)721*4882a593Smuzhiyun static void sunzilog_stop_rx(struct uart_port *port)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = UART_ZILOG(port);
724*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	if (ZS_IS_CONS(up))
727*4882a593Smuzhiyun 		return;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	channel = ZILOG_CHANNEL_FROM_PORT(port);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	/* Disable all RX interrupts.  */
732*4882a593Smuzhiyun 	up->curregs[R1] &= ~RxINT_MASK;
733*4882a593Smuzhiyun 	sunzilog_maybe_update_regs(up, channel);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun /* The port lock is held.  */
sunzilog_enable_ms(struct uart_port * port)737*4882a593Smuzhiyun static void sunzilog_enable_ms(struct uart_port *port)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
740*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
741*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
742*4882a593Smuzhiyun 	unsigned char new_reg;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	new_reg = up->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
745*4882a593Smuzhiyun 	if (new_reg != up->curregs[R15]) {
746*4882a593Smuzhiyun 		up->curregs[R15] = new_reg;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 		/* NOTE: Not subject to 'transmitter active' rule.  */
749*4882a593Smuzhiyun 		write_zsreg(channel, R15, up->curregs[R15] & ~WR7pEN);
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun /* The port lock is not held.  */
sunzilog_break_ctl(struct uart_port * port,int break_state)754*4882a593Smuzhiyun static void sunzilog_break_ctl(struct uart_port *port, int break_state)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
757*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
758*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
759*4882a593Smuzhiyun 	unsigned char set_bits, clear_bits, new_reg;
760*4882a593Smuzhiyun 	unsigned long flags;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	set_bits = clear_bits = 0;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (break_state)
765*4882a593Smuzhiyun 		set_bits |= SND_BRK;
766*4882a593Smuzhiyun 	else
767*4882a593Smuzhiyun 		clear_bits |= SND_BRK;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	new_reg = (up->curregs[R5] | set_bits) & ~clear_bits;
772*4882a593Smuzhiyun 	if (new_reg != up->curregs[R5]) {
773*4882a593Smuzhiyun 		up->curregs[R5] = new_reg;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		/* NOTE: Not subject to 'transmitter active' rule.  */
776*4882a593Smuzhiyun 		write_zsreg(channel, R5, up->curregs[R5]);
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
__sunzilog_startup(struct uart_sunzilog_port * up)782*4882a593Smuzhiyun static void __sunzilog_startup(struct uart_sunzilog_port *up)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
787*4882a593Smuzhiyun 	up->prev_status = readb(&channel->control);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	/* Enable receiver and transmitter.  */
790*4882a593Smuzhiyun 	up->curregs[R3] |= RxENAB;
791*4882a593Smuzhiyun 	up->curregs[R5] |= TxENAB;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	up->curregs[R1] |= EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
794*4882a593Smuzhiyun 	sunzilog_maybe_update_regs(up, channel);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
sunzilog_startup(struct uart_port * port)797*4882a593Smuzhiyun static int sunzilog_startup(struct uart_port *port)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = UART_ZILOG(port);
800*4882a593Smuzhiyun 	unsigned long flags;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (ZS_IS_CONS(up))
803*4882a593Smuzhiyun 		return 0;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
806*4882a593Smuzhiyun 	__sunzilog_startup(up);
807*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
808*4882a593Smuzhiyun 	return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun /*
812*4882a593Smuzhiyun  * The test for ZS_IS_CONS is explained by the following e-mail:
813*4882a593Smuzhiyun  *****
814*4882a593Smuzhiyun  * From: Russell King <rmk@arm.linux.org.uk>
815*4882a593Smuzhiyun  * Date: Sun, 8 Dec 2002 10:18:38 +0000
816*4882a593Smuzhiyun  *
817*4882a593Smuzhiyun  * On Sun, Dec 08, 2002 at 02:43:36AM -0500, Pete Zaitcev wrote:
818*4882a593Smuzhiyun  * > I boot my 2.5 boxes using "console=ttyS0,9600" argument,
819*4882a593Smuzhiyun  * > and I noticed that something is not right with reference
820*4882a593Smuzhiyun  * > counting in this case. It seems that when the console
821*4882a593Smuzhiyun  * > is open by kernel initially, this is not accounted
822*4882a593Smuzhiyun  * > as an open, and uart_startup is not called.
823*4882a593Smuzhiyun  *
824*4882a593Smuzhiyun  * That is correct.  We are unable to call uart_startup when the serial
825*4882a593Smuzhiyun  * console is initialised because it may need to allocate memory (as
826*4882a593Smuzhiyun  * request_irq does) and the memory allocators may not have been
827*4882a593Smuzhiyun  * initialised.
828*4882a593Smuzhiyun  *
829*4882a593Smuzhiyun  * 1. initialise the port into a state where it can send characters in the
830*4882a593Smuzhiyun  *    console write method.
831*4882a593Smuzhiyun  *
832*4882a593Smuzhiyun  * 2. don't do the actual hardware shutdown in your shutdown() method (but
833*4882a593Smuzhiyun  *    do the normal software shutdown - ie, free irqs etc)
834*4882a593Smuzhiyun  *****
835*4882a593Smuzhiyun  */
sunzilog_shutdown(struct uart_port * port)836*4882a593Smuzhiyun static void sunzilog_shutdown(struct uart_port *port)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = UART_ZILOG(port);
839*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel;
840*4882a593Smuzhiyun 	unsigned long flags;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	if (ZS_IS_CONS(up))
843*4882a593Smuzhiyun 		return;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	channel = ZILOG_CHANNEL_FROM_PORT(port);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* Disable receiver and transmitter.  */
850*4882a593Smuzhiyun 	up->curregs[R3] &= ~RxENAB;
851*4882a593Smuzhiyun 	up->curregs[R5] &= ~TxENAB;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* Disable all interrupts and BRK assertion.  */
854*4882a593Smuzhiyun 	up->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
855*4882a593Smuzhiyun 	up->curregs[R5] &= ~SND_BRK;
856*4882a593Smuzhiyun 	sunzilog_maybe_update_regs(up, channel);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun /* Shared by TTY driver and serial console setup.  The port lock is held
862*4882a593Smuzhiyun  * and local interrupts are disabled.
863*4882a593Smuzhiyun  */
864*4882a593Smuzhiyun static void
sunzilog_convert_to_zs(struct uart_sunzilog_port * up,unsigned int cflag,unsigned int iflag,int brg)865*4882a593Smuzhiyun sunzilog_convert_to_zs(struct uart_sunzilog_port *up, unsigned int cflag,
866*4882a593Smuzhiyun 		       unsigned int iflag, int brg)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	up->curregs[R10] = NRZ;
870*4882a593Smuzhiyun 	up->curregs[R11] = TCBR | RCBR;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/* Program BAUD and clock source. */
873*4882a593Smuzhiyun 	up->curregs[R4] &= ~XCLK_MASK;
874*4882a593Smuzhiyun 	up->curregs[R4] |= X16CLK;
875*4882a593Smuzhiyun 	up->curregs[R12] = brg & 0xff;
876*4882a593Smuzhiyun 	up->curregs[R13] = (brg >> 8) & 0xff;
877*4882a593Smuzhiyun 	up->curregs[R14] = BRSRC | BRENAB;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	/* Character size, stop bits, and parity. */
880*4882a593Smuzhiyun 	up->curregs[R3] &= ~RxN_MASK;
881*4882a593Smuzhiyun 	up->curregs[R5] &= ~TxN_MASK;
882*4882a593Smuzhiyun 	switch (cflag & CSIZE) {
883*4882a593Smuzhiyun 	case CS5:
884*4882a593Smuzhiyun 		up->curregs[R3] |= Rx5;
885*4882a593Smuzhiyun 		up->curregs[R5] |= Tx5;
886*4882a593Smuzhiyun 		up->parity_mask = 0x1f;
887*4882a593Smuzhiyun 		break;
888*4882a593Smuzhiyun 	case CS6:
889*4882a593Smuzhiyun 		up->curregs[R3] |= Rx6;
890*4882a593Smuzhiyun 		up->curregs[R5] |= Tx6;
891*4882a593Smuzhiyun 		up->parity_mask = 0x3f;
892*4882a593Smuzhiyun 		break;
893*4882a593Smuzhiyun 	case CS7:
894*4882a593Smuzhiyun 		up->curregs[R3] |= Rx7;
895*4882a593Smuzhiyun 		up->curregs[R5] |= Tx7;
896*4882a593Smuzhiyun 		up->parity_mask = 0x7f;
897*4882a593Smuzhiyun 		break;
898*4882a593Smuzhiyun 	case CS8:
899*4882a593Smuzhiyun 	default:
900*4882a593Smuzhiyun 		up->curregs[R3] |= Rx8;
901*4882a593Smuzhiyun 		up->curregs[R5] |= Tx8;
902*4882a593Smuzhiyun 		up->parity_mask = 0xff;
903*4882a593Smuzhiyun 		break;
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 	up->curregs[R4] &= ~0x0c;
906*4882a593Smuzhiyun 	if (cflag & CSTOPB)
907*4882a593Smuzhiyun 		up->curregs[R4] |= SB2;
908*4882a593Smuzhiyun 	else
909*4882a593Smuzhiyun 		up->curregs[R4] |= SB1;
910*4882a593Smuzhiyun 	if (cflag & PARENB)
911*4882a593Smuzhiyun 		up->curregs[R4] |= PAR_ENAB;
912*4882a593Smuzhiyun 	else
913*4882a593Smuzhiyun 		up->curregs[R4] &= ~PAR_ENAB;
914*4882a593Smuzhiyun 	if (!(cflag & PARODD))
915*4882a593Smuzhiyun 		up->curregs[R4] |= PAR_EVEN;
916*4882a593Smuzhiyun 	else
917*4882a593Smuzhiyun 		up->curregs[R4] &= ~PAR_EVEN;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	up->port.read_status_mask = Rx_OVR;
920*4882a593Smuzhiyun 	if (iflag & INPCK)
921*4882a593Smuzhiyun 		up->port.read_status_mask |= CRC_ERR | PAR_ERR;
922*4882a593Smuzhiyun 	if (iflag & (IGNBRK | BRKINT | PARMRK))
923*4882a593Smuzhiyun 		up->port.read_status_mask |= BRK_ABRT;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	up->port.ignore_status_mask = 0;
926*4882a593Smuzhiyun 	if (iflag & IGNPAR)
927*4882a593Smuzhiyun 		up->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
928*4882a593Smuzhiyun 	if (iflag & IGNBRK) {
929*4882a593Smuzhiyun 		up->port.ignore_status_mask |= BRK_ABRT;
930*4882a593Smuzhiyun 		if (iflag & IGNPAR)
931*4882a593Smuzhiyun 			up->port.ignore_status_mask |= Rx_OVR;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	if ((cflag & CREAD) == 0)
935*4882a593Smuzhiyun 		up->port.ignore_status_mask = 0xff;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun /* The port lock is not held.  */
939*4882a593Smuzhiyun static void
sunzilog_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)940*4882a593Smuzhiyun sunzilog_set_termios(struct uart_port *port, struct ktermios *termios,
941*4882a593Smuzhiyun 		     struct ktermios *old)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
944*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
945*4882a593Smuzhiyun 	unsigned long flags;
946*4882a593Smuzhiyun 	int baud, brg;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, termios, old, 1200, 76800);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	spin_lock_irqsave(&up->port.lock, flags);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	sunzilog_convert_to_zs(up, termios->c_cflag, termios->c_iflag, brg);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
957*4882a593Smuzhiyun 		up->flags |= SUNZILOG_FLAG_MODEM_STATUS;
958*4882a593Smuzhiyun 	else
959*4882a593Smuzhiyun 		up->flags &= ~SUNZILOG_FLAG_MODEM_STATUS;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	up->cflag = termios->c_cflag;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	sunzilog_maybe_update_regs(up, ZILOG_CHANNEL_FROM_PORT(port));
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	uart_update_timeout(port, termios->c_cflag, baud);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	spin_unlock_irqrestore(&up->port.lock, flags);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
sunzilog_type(struct uart_port * port)970*4882a593Smuzhiyun static const char *sunzilog_type(struct uart_port *port)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = UART_ZILOG(port);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	return (up->flags & SUNZILOG_FLAG_ESCC) ? "zs (ESCC)" : "zs";
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun /* We do not request/release mappings of the registers here, this
978*4882a593Smuzhiyun  * happens at early serial probe time.
979*4882a593Smuzhiyun  */
sunzilog_release_port(struct uart_port * port)980*4882a593Smuzhiyun static void sunzilog_release_port(struct uart_port *port)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
sunzilog_request_port(struct uart_port * port)984*4882a593Smuzhiyun static int sunzilog_request_port(struct uart_port *port)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun /* These do not need to do anything interesting either.  */
sunzilog_config_port(struct uart_port * port,int flags)990*4882a593Smuzhiyun static void sunzilog_config_port(struct uart_port *port, int flags)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun /* We do not support letting the user mess with the divisor, IRQ, etc. */
sunzilog_verify_port(struct uart_port * port,struct serial_struct * ser)995*4882a593Smuzhiyun static int sunzilog_verify_port(struct uart_port *port, struct serial_struct *ser)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	return -EINVAL;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
sunzilog_get_poll_char(struct uart_port * port)1001*4882a593Smuzhiyun static int sunzilog_get_poll_char(struct uart_port *port)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	unsigned char ch, r1;
1004*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
1005*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
1006*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel
1007*4882a593Smuzhiyun 		= ZILOG_CHANNEL_FROM_PORT(&up->port);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	r1 = read_zsreg(channel, R1);
1011*4882a593Smuzhiyun 	if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
1012*4882a593Smuzhiyun 		writeb(ERR_RES, &channel->control);
1013*4882a593Smuzhiyun 		ZSDELAY();
1014*4882a593Smuzhiyun 		ZS_WSYNC(channel);
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	ch = readb(&channel->control);
1018*4882a593Smuzhiyun 	ZSDELAY();
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* This funny hack depends upon BRK_ABRT not interfering
1021*4882a593Smuzhiyun 	 * with the other bits we care about in R1.
1022*4882a593Smuzhiyun 	 */
1023*4882a593Smuzhiyun 	if (ch & BRK_ABRT)
1024*4882a593Smuzhiyun 		r1 |= BRK_ABRT;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	if (!(ch & Rx_CH_AV))
1027*4882a593Smuzhiyun 		return NO_POLL_CHAR;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	ch = readb(&channel->data);
1030*4882a593Smuzhiyun 	ZSDELAY();
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	ch &= up->parity_mask;
1033*4882a593Smuzhiyun 	return ch;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
sunzilog_put_poll_char(struct uart_port * port,unsigned char ch)1036*4882a593Smuzhiyun static void sunzilog_put_poll_char(struct uart_port *port,
1037*4882a593Smuzhiyun 			unsigned char ch)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct uart_sunzilog_port *up =
1040*4882a593Smuzhiyun 		container_of(port, struct uart_sunzilog_port, port);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	sunzilog_putchar(&up->port, ch);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun #endif /* CONFIG_CONSOLE_POLL */
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun static const struct uart_ops sunzilog_pops = {
1047*4882a593Smuzhiyun 	.tx_empty	=	sunzilog_tx_empty,
1048*4882a593Smuzhiyun 	.set_mctrl	=	sunzilog_set_mctrl,
1049*4882a593Smuzhiyun 	.get_mctrl	=	sunzilog_get_mctrl,
1050*4882a593Smuzhiyun 	.stop_tx	=	sunzilog_stop_tx,
1051*4882a593Smuzhiyun 	.start_tx	=	sunzilog_start_tx,
1052*4882a593Smuzhiyun 	.stop_rx	=	sunzilog_stop_rx,
1053*4882a593Smuzhiyun 	.enable_ms	=	sunzilog_enable_ms,
1054*4882a593Smuzhiyun 	.break_ctl	=	sunzilog_break_ctl,
1055*4882a593Smuzhiyun 	.startup	=	sunzilog_startup,
1056*4882a593Smuzhiyun 	.shutdown	=	sunzilog_shutdown,
1057*4882a593Smuzhiyun 	.set_termios	=	sunzilog_set_termios,
1058*4882a593Smuzhiyun 	.type		=	sunzilog_type,
1059*4882a593Smuzhiyun 	.release_port	=	sunzilog_release_port,
1060*4882a593Smuzhiyun 	.request_port	=	sunzilog_request_port,
1061*4882a593Smuzhiyun 	.config_port	=	sunzilog_config_port,
1062*4882a593Smuzhiyun 	.verify_port	=	sunzilog_verify_port,
1063*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
1064*4882a593Smuzhiyun 	.poll_get_char	=	sunzilog_get_poll_char,
1065*4882a593Smuzhiyun 	.poll_put_char	=	sunzilog_put_poll_char,
1066*4882a593Smuzhiyun #endif
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static int uart_chip_count;
1070*4882a593Smuzhiyun static struct uart_sunzilog_port *sunzilog_port_table;
1071*4882a593Smuzhiyun static struct zilog_layout __iomem **sunzilog_chip_regs;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun static struct uart_sunzilog_port *sunzilog_irq_chain;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun static struct uart_driver sunzilog_reg = {
1076*4882a593Smuzhiyun 	.owner		=	THIS_MODULE,
1077*4882a593Smuzhiyun 	.driver_name	=	"sunzilog",
1078*4882a593Smuzhiyun 	.dev_name	=	"ttyS",
1079*4882a593Smuzhiyun 	.major		=	TTY_MAJOR,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun 
sunzilog_alloc_tables(int num_sunzilog)1082*4882a593Smuzhiyun static int __init sunzilog_alloc_tables(int num_sunzilog)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun 	struct uart_sunzilog_port *up;
1085*4882a593Smuzhiyun 	unsigned long size;
1086*4882a593Smuzhiyun 	int num_channels = num_sunzilog * 2;
1087*4882a593Smuzhiyun 	int i;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	size = num_channels * sizeof(struct uart_sunzilog_port);
1090*4882a593Smuzhiyun 	sunzilog_port_table = kzalloc(size, GFP_KERNEL);
1091*4882a593Smuzhiyun 	if (!sunzilog_port_table)
1092*4882a593Smuzhiyun 		return -ENOMEM;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	for (i = 0; i < num_channels; i++) {
1095*4882a593Smuzhiyun 		up = &sunzilog_port_table[i];
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 		spin_lock_init(&up->port.lock);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 		if (i == 0)
1100*4882a593Smuzhiyun 			sunzilog_irq_chain = up;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 		if (i < num_channels - 1)
1103*4882a593Smuzhiyun 			up->next = up + 1;
1104*4882a593Smuzhiyun 		else
1105*4882a593Smuzhiyun 			up->next = NULL;
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	size = num_sunzilog * sizeof(struct zilog_layout __iomem *);
1109*4882a593Smuzhiyun 	sunzilog_chip_regs = kzalloc(size, GFP_KERNEL);
1110*4882a593Smuzhiyun 	if (!sunzilog_chip_regs) {
1111*4882a593Smuzhiyun 		kfree(sunzilog_port_table);
1112*4882a593Smuzhiyun 		sunzilog_irq_chain = NULL;
1113*4882a593Smuzhiyun 		return -ENOMEM;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	return 0;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
sunzilog_free_tables(void)1119*4882a593Smuzhiyun static void sunzilog_free_tables(void)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun 	kfree(sunzilog_port_table);
1122*4882a593Smuzhiyun 	sunzilog_irq_chain = NULL;
1123*4882a593Smuzhiyun 	kfree(sunzilog_chip_regs);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun #define ZS_PUT_CHAR_MAX_DELAY	2000	/* 10 ms */
1127*4882a593Smuzhiyun 
sunzilog_putchar(struct uart_port * port,int ch)1128*4882a593Smuzhiyun static void sunzilog_putchar(struct uart_port *port, int ch)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
1131*4882a593Smuzhiyun 	int loops = ZS_PUT_CHAR_MAX_DELAY;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/* This is a timed polling loop so do not switch the explicit
1134*4882a593Smuzhiyun 	 * udelay with ZSDELAY as that is a NOP on some platforms.  -DaveM
1135*4882a593Smuzhiyun 	 */
1136*4882a593Smuzhiyun 	do {
1137*4882a593Smuzhiyun 		unsigned char val = readb(&channel->control);
1138*4882a593Smuzhiyun 		if (val & Tx_BUF_EMP) {
1139*4882a593Smuzhiyun 			ZSDELAY();
1140*4882a593Smuzhiyun 			break;
1141*4882a593Smuzhiyun 		}
1142*4882a593Smuzhiyun 		udelay(5);
1143*4882a593Smuzhiyun 	} while (--loops);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	writeb(ch, &channel->data);
1146*4882a593Smuzhiyun 	ZSDELAY();
1147*4882a593Smuzhiyun 	ZS_WSYNC(channel);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun #ifdef CONFIG_SERIO
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun static DEFINE_SPINLOCK(sunzilog_serio_lock);
1153*4882a593Smuzhiyun 
sunzilog_serio_write(struct serio * serio,unsigned char ch)1154*4882a593Smuzhiyun static int sunzilog_serio_write(struct serio *serio, unsigned char ch)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = serio->port_data;
1157*4882a593Smuzhiyun 	unsigned long flags;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	sunzilog_putchar(&up->port, ch);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	return 0;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun 
sunzilog_serio_open(struct serio * serio)1168*4882a593Smuzhiyun static int sunzilog_serio_open(struct serio *serio)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = serio->port_data;
1171*4882a593Smuzhiyun 	unsigned long flags;
1172*4882a593Smuzhiyun 	int ret;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1175*4882a593Smuzhiyun 	if (!up->serio_open) {
1176*4882a593Smuzhiyun 		up->serio_open = 1;
1177*4882a593Smuzhiyun 		ret = 0;
1178*4882a593Smuzhiyun 	} else
1179*4882a593Smuzhiyun 		ret = -EBUSY;
1180*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	return ret;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun 
sunzilog_serio_close(struct serio * serio)1185*4882a593Smuzhiyun static void sunzilog_serio_close(struct serio *serio)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = serio->port_data;
1188*4882a593Smuzhiyun 	unsigned long flags;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1191*4882a593Smuzhiyun 	up->serio_open = 0;
1192*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun #endif /* CONFIG_SERIO */
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SUNZILOG_CONSOLE
1198*4882a593Smuzhiyun static void
sunzilog_console_write(struct console * con,const char * s,unsigned int count)1199*4882a593Smuzhiyun sunzilog_console_write(struct console *con, const char *s, unsigned int count)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = &sunzilog_port_table[con->index];
1202*4882a593Smuzhiyun 	unsigned long flags;
1203*4882a593Smuzhiyun 	int locked = 1;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	if (up->port.sysrq || oops_in_progress)
1206*4882a593Smuzhiyun 		locked = spin_trylock_irqsave(&up->port.lock, flags);
1207*4882a593Smuzhiyun 	else
1208*4882a593Smuzhiyun 		spin_lock_irqsave(&up->port.lock, flags);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	uart_console_write(&up->port, s, count, sunzilog_putchar);
1211*4882a593Smuzhiyun 	udelay(2);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	if (locked)
1214*4882a593Smuzhiyun 		spin_unlock_irqrestore(&up->port.lock, flags);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
sunzilog_console_setup(struct console * con,char * options)1217*4882a593Smuzhiyun static int __init sunzilog_console_setup(struct console *con, char *options)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = &sunzilog_port_table[con->index];
1220*4882a593Smuzhiyun 	unsigned long flags;
1221*4882a593Smuzhiyun 	int baud, brg;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	if (up->port.type != PORT_SUNZILOG)
1224*4882a593Smuzhiyun 		return -EINVAL;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	printk(KERN_INFO "Console: ttyS%d (SunZilog zs%d)\n",
1227*4882a593Smuzhiyun 	       (sunzilog_reg.minor - 64) + con->index, con->index);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* Get firmware console settings.  */
1230*4882a593Smuzhiyun 	sunserial_console_termios(con, up->port.dev->of_node);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	/* Firmware console speed is limited to 150-->38400 baud so
1233*4882a593Smuzhiyun 	 * this hackish cflag thing is OK.
1234*4882a593Smuzhiyun 	 */
1235*4882a593Smuzhiyun 	switch (con->cflag & CBAUD) {
1236*4882a593Smuzhiyun 	case B150: baud = 150; break;
1237*4882a593Smuzhiyun 	case B300: baud = 300; break;
1238*4882a593Smuzhiyun 	case B600: baud = 600; break;
1239*4882a593Smuzhiyun 	case B1200: baud = 1200; break;
1240*4882a593Smuzhiyun 	case B2400: baud = 2400; break;
1241*4882a593Smuzhiyun 	case B4800: baud = 4800; break;
1242*4882a593Smuzhiyun 	default: case B9600: baud = 9600; break;
1243*4882a593Smuzhiyun 	case B19200: baud = 19200; break;
1244*4882a593Smuzhiyun 	case B38400: baud = 38400; break;
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	spin_lock_irqsave(&up->port.lock, flags);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	up->curregs[R15] |= BRKIE;
1252*4882a593Smuzhiyun 	sunzilog_convert_to_zs(up, con->cflag, 0, brg);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	sunzilog_set_mctrl(&up->port, TIOCM_DTR | TIOCM_RTS);
1255*4882a593Smuzhiyun 	__sunzilog_startup(up);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	spin_unlock_irqrestore(&up->port.lock, flags);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun static struct console sunzilog_console_ops = {
1263*4882a593Smuzhiyun 	.name	=	"ttyS",
1264*4882a593Smuzhiyun 	.write	=	sunzilog_console_write,
1265*4882a593Smuzhiyun 	.device	=	uart_console_device,
1266*4882a593Smuzhiyun 	.setup	=	sunzilog_console_setup,
1267*4882a593Smuzhiyun 	.flags	=	CON_PRINTBUFFER,
1268*4882a593Smuzhiyun 	.index	=	-1,
1269*4882a593Smuzhiyun 	.data   =	&sunzilog_reg,
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun 
SUNZILOG_CONSOLE(void)1272*4882a593Smuzhiyun static inline struct console *SUNZILOG_CONSOLE(void)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	return &sunzilog_console_ops;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun #else
1278*4882a593Smuzhiyun #define SUNZILOG_CONSOLE()	(NULL)
1279*4882a593Smuzhiyun #endif
1280*4882a593Smuzhiyun 
sunzilog_init_kbdms(struct uart_sunzilog_port * up)1281*4882a593Smuzhiyun static void sunzilog_init_kbdms(struct uart_sunzilog_port *up)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun 	int baud, brg;
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	if (up->flags & SUNZILOG_FLAG_CONS_KEYB) {
1286*4882a593Smuzhiyun 		up->cflag = B1200 | CS8 | CLOCAL | CREAD;
1287*4882a593Smuzhiyun 		baud = 1200;
1288*4882a593Smuzhiyun 	} else {
1289*4882a593Smuzhiyun 		up->cflag = B4800 | CS8 | CLOCAL | CREAD;
1290*4882a593Smuzhiyun 		baud = 4800;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	up->curregs[R15] |= BRKIE;
1294*4882a593Smuzhiyun 	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1295*4882a593Smuzhiyun 	sunzilog_convert_to_zs(up, up->cflag, 0, brg);
1296*4882a593Smuzhiyun 	sunzilog_set_mctrl(&up->port, TIOCM_DTR | TIOCM_RTS);
1297*4882a593Smuzhiyun 	__sunzilog_startup(up);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun #ifdef CONFIG_SERIO
sunzilog_register_serio(struct uart_sunzilog_port * up)1301*4882a593Smuzhiyun static void sunzilog_register_serio(struct uart_sunzilog_port *up)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun 	struct serio *serio = &up->serio;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	serio->port_data = up;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	serio->id.type = SERIO_RS232;
1308*4882a593Smuzhiyun 	if (up->flags & SUNZILOG_FLAG_CONS_KEYB) {
1309*4882a593Smuzhiyun 		serio->id.proto = SERIO_SUNKBD;
1310*4882a593Smuzhiyun 		strlcpy(serio->name, "zskbd", sizeof(serio->name));
1311*4882a593Smuzhiyun 	} else {
1312*4882a593Smuzhiyun 		serio->id.proto = SERIO_SUN;
1313*4882a593Smuzhiyun 		serio->id.extra = 1;
1314*4882a593Smuzhiyun 		strlcpy(serio->name, "zsms", sizeof(serio->name));
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun 	strlcpy(serio->phys,
1317*4882a593Smuzhiyun 		((up->flags & SUNZILOG_FLAG_CONS_KEYB) ?
1318*4882a593Smuzhiyun 		 "zs/serio0" : "zs/serio1"),
1319*4882a593Smuzhiyun 		sizeof(serio->phys));
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	serio->write = sunzilog_serio_write;
1322*4882a593Smuzhiyun 	serio->open = sunzilog_serio_open;
1323*4882a593Smuzhiyun 	serio->close = sunzilog_serio_close;
1324*4882a593Smuzhiyun 	serio->dev.parent = up->port.dev;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	serio_register_port(serio);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun #endif
1329*4882a593Smuzhiyun 
sunzilog_init_hw(struct uart_sunzilog_port * up)1330*4882a593Smuzhiyun static void sunzilog_init_hw(struct uart_sunzilog_port *up)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	struct zilog_channel __iomem *channel;
1333*4882a593Smuzhiyun 	unsigned long flags;
1334*4882a593Smuzhiyun 	int baud, brg;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	spin_lock_irqsave(&up->port.lock, flags);
1339*4882a593Smuzhiyun 	if (ZS_IS_CHANNEL_A(up)) {
1340*4882a593Smuzhiyun 		write_zsreg(channel, R9, FHWRES);
1341*4882a593Smuzhiyun 		ZSDELAY_LONG();
1342*4882a593Smuzhiyun 		(void) read_zsreg(channel, R0);
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	if (up->flags & (SUNZILOG_FLAG_CONS_KEYB |
1346*4882a593Smuzhiyun 			 SUNZILOG_FLAG_CONS_MOUSE)) {
1347*4882a593Smuzhiyun 		up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
1348*4882a593Smuzhiyun 		up->curregs[R4] = PAR_EVEN | X16CLK | SB1;
1349*4882a593Smuzhiyun 		up->curregs[R3] = RxENAB | Rx8;
1350*4882a593Smuzhiyun 		up->curregs[R5] = TxENAB | Tx8;
1351*4882a593Smuzhiyun 		up->curregs[R6] = 0x00; /* SDLC Address */
1352*4882a593Smuzhiyun 		up->curregs[R7] = 0x7E; /* SDLC Flag    */
1353*4882a593Smuzhiyun 		up->curregs[R9] = NV;
1354*4882a593Smuzhiyun 		up->curregs[R7p] = 0x00;
1355*4882a593Smuzhiyun 		sunzilog_init_kbdms(up);
1356*4882a593Smuzhiyun 		/* Only enable interrupts if an ISR handler available */
1357*4882a593Smuzhiyun 		if (up->flags & SUNZILOG_FLAG_ISR_HANDLER)
1358*4882a593Smuzhiyun 			up->curregs[R9] |= MIE;
1359*4882a593Smuzhiyun 		write_zsreg(channel, R9, up->curregs[R9]);
1360*4882a593Smuzhiyun 	} else {
1361*4882a593Smuzhiyun 		/* Normal serial TTY. */
1362*4882a593Smuzhiyun 		up->parity_mask = 0xff;
1363*4882a593Smuzhiyun 		up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
1364*4882a593Smuzhiyun 		up->curregs[R4] = PAR_EVEN | X16CLK | SB1;
1365*4882a593Smuzhiyun 		up->curregs[R3] = RxENAB | Rx8;
1366*4882a593Smuzhiyun 		up->curregs[R5] = TxENAB | Tx8;
1367*4882a593Smuzhiyun 		up->curregs[R6] = 0x00; /* SDLC Address */
1368*4882a593Smuzhiyun 		up->curregs[R7] = 0x7E; /* SDLC Flag    */
1369*4882a593Smuzhiyun 		up->curregs[R9] = NV;
1370*4882a593Smuzhiyun 		up->curregs[R10] = NRZ;
1371*4882a593Smuzhiyun 		up->curregs[R11] = TCBR | RCBR;
1372*4882a593Smuzhiyun 		baud = 9600;
1373*4882a593Smuzhiyun 		brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1374*4882a593Smuzhiyun 		up->curregs[R12] = (brg & 0xff);
1375*4882a593Smuzhiyun 		up->curregs[R13] = (brg >> 8) & 0xff;
1376*4882a593Smuzhiyun 		up->curregs[R14] = BRSRC | BRENAB;
1377*4882a593Smuzhiyun 		up->curregs[R15] = FIFOEN; /* Use FIFO if on ESCC */
1378*4882a593Smuzhiyun 		up->curregs[R7p] = TxFIFO_LVL | RxFIFO_LVL;
1379*4882a593Smuzhiyun 		if (__load_zsregs(channel, up->curregs)) {
1380*4882a593Smuzhiyun 			up->flags |= SUNZILOG_FLAG_ESCC;
1381*4882a593Smuzhiyun 		}
1382*4882a593Smuzhiyun 		/* Only enable interrupts if an ISR handler available */
1383*4882a593Smuzhiyun 		if (up->flags & SUNZILOG_FLAG_ISR_HANDLER)
1384*4882a593Smuzhiyun 			up->curregs[R9] |= MIE;
1385*4882a593Smuzhiyun 		write_zsreg(channel, R9, up->curregs[R9]);
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	spin_unlock_irqrestore(&up->port.lock, flags);
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun #ifdef CONFIG_SERIO
1391*4882a593Smuzhiyun 	if (up->flags & (SUNZILOG_FLAG_CONS_KEYB |
1392*4882a593Smuzhiyun 			 SUNZILOG_FLAG_CONS_MOUSE))
1393*4882a593Smuzhiyun 		sunzilog_register_serio(up);
1394*4882a593Smuzhiyun #endif
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun static int zilog_irq;
1398*4882a593Smuzhiyun 
zs_probe(struct platform_device * op)1399*4882a593Smuzhiyun static int zs_probe(struct platform_device *op)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	static int kbm_inst, uart_inst;
1402*4882a593Smuzhiyun 	int inst;
1403*4882a593Smuzhiyun 	struct uart_sunzilog_port *up;
1404*4882a593Smuzhiyun 	struct zilog_layout __iomem *rp;
1405*4882a593Smuzhiyun 	int keyboard_mouse = 0;
1406*4882a593Smuzhiyun 	int err;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	if (of_find_property(op->dev.of_node, "keyboard", NULL))
1409*4882a593Smuzhiyun 		keyboard_mouse = 1;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	/* uarts must come before keyboards/mice */
1412*4882a593Smuzhiyun 	if (keyboard_mouse)
1413*4882a593Smuzhiyun 		inst = uart_chip_count + kbm_inst;
1414*4882a593Smuzhiyun 	else
1415*4882a593Smuzhiyun 		inst = uart_inst;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	sunzilog_chip_regs[inst] = of_ioremap(&op->resource[0], 0,
1418*4882a593Smuzhiyun 					      sizeof(struct zilog_layout),
1419*4882a593Smuzhiyun 					      "zs");
1420*4882a593Smuzhiyun 	if (!sunzilog_chip_regs[inst])
1421*4882a593Smuzhiyun 		return -ENOMEM;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	rp = sunzilog_chip_regs[inst];
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	if (!zilog_irq)
1426*4882a593Smuzhiyun 		zilog_irq = op->archdata.irqs[0];
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	up = &sunzilog_port_table[inst * 2];
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	/* Channel A */
1431*4882a593Smuzhiyun 	up[0].port.mapbase = op->resource[0].start + 0x00;
1432*4882a593Smuzhiyun 	up[0].port.membase = (void __iomem *) &rp->channelA;
1433*4882a593Smuzhiyun 	up[0].port.iotype = UPIO_MEM;
1434*4882a593Smuzhiyun 	up[0].port.irq = op->archdata.irqs[0];
1435*4882a593Smuzhiyun 	up[0].port.uartclk = ZS_CLOCK;
1436*4882a593Smuzhiyun 	up[0].port.fifosize = 1;
1437*4882a593Smuzhiyun 	up[0].port.ops = &sunzilog_pops;
1438*4882a593Smuzhiyun 	up[0].port.type = PORT_SUNZILOG;
1439*4882a593Smuzhiyun 	up[0].port.flags = 0;
1440*4882a593Smuzhiyun 	up[0].port.line = (inst * 2) + 0;
1441*4882a593Smuzhiyun 	up[0].port.dev = &op->dev;
1442*4882a593Smuzhiyun 	up[0].flags |= SUNZILOG_FLAG_IS_CHANNEL_A;
1443*4882a593Smuzhiyun 	up[0].port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_SUNZILOG_CONSOLE);
1444*4882a593Smuzhiyun 	if (keyboard_mouse)
1445*4882a593Smuzhiyun 		up[0].flags |= SUNZILOG_FLAG_CONS_KEYB;
1446*4882a593Smuzhiyun 	sunzilog_init_hw(&up[0]);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	/* Channel B */
1449*4882a593Smuzhiyun 	up[1].port.mapbase = op->resource[0].start + 0x04;
1450*4882a593Smuzhiyun 	up[1].port.membase = (void __iomem *) &rp->channelB;
1451*4882a593Smuzhiyun 	up[1].port.iotype = UPIO_MEM;
1452*4882a593Smuzhiyun 	up[1].port.irq = op->archdata.irqs[0];
1453*4882a593Smuzhiyun 	up[1].port.uartclk = ZS_CLOCK;
1454*4882a593Smuzhiyun 	up[1].port.fifosize = 1;
1455*4882a593Smuzhiyun 	up[1].port.ops = &sunzilog_pops;
1456*4882a593Smuzhiyun 	up[1].port.type = PORT_SUNZILOG;
1457*4882a593Smuzhiyun 	up[1].port.flags = 0;
1458*4882a593Smuzhiyun 	up[1].port.line = (inst * 2) + 1;
1459*4882a593Smuzhiyun 	up[1].port.dev = &op->dev;
1460*4882a593Smuzhiyun 	up[1].flags |= 0;
1461*4882a593Smuzhiyun 	up[1].port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_SUNZILOG_CONSOLE);
1462*4882a593Smuzhiyun 	if (keyboard_mouse)
1463*4882a593Smuzhiyun 		up[1].flags |= SUNZILOG_FLAG_CONS_MOUSE;
1464*4882a593Smuzhiyun 	sunzilog_init_hw(&up[1]);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	if (!keyboard_mouse) {
1467*4882a593Smuzhiyun 		if (sunserial_console_match(SUNZILOG_CONSOLE(), op->dev.of_node,
1468*4882a593Smuzhiyun 					    &sunzilog_reg, up[0].port.line,
1469*4882a593Smuzhiyun 					    false))
1470*4882a593Smuzhiyun 			up->flags |= SUNZILOG_FLAG_IS_CONS;
1471*4882a593Smuzhiyun 		err = uart_add_one_port(&sunzilog_reg, &up[0].port);
1472*4882a593Smuzhiyun 		if (err) {
1473*4882a593Smuzhiyun 			of_iounmap(&op->resource[0],
1474*4882a593Smuzhiyun 				   rp, sizeof(struct zilog_layout));
1475*4882a593Smuzhiyun 			return err;
1476*4882a593Smuzhiyun 		}
1477*4882a593Smuzhiyun 		if (sunserial_console_match(SUNZILOG_CONSOLE(), op->dev.of_node,
1478*4882a593Smuzhiyun 					    &sunzilog_reg, up[1].port.line,
1479*4882a593Smuzhiyun 					    false))
1480*4882a593Smuzhiyun 			up->flags |= SUNZILOG_FLAG_IS_CONS;
1481*4882a593Smuzhiyun 		err = uart_add_one_port(&sunzilog_reg, &up[1].port);
1482*4882a593Smuzhiyun 		if (err) {
1483*4882a593Smuzhiyun 			uart_remove_one_port(&sunzilog_reg, &up[0].port);
1484*4882a593Smuzhiyun 			of_iounmap(&op->resource[0],
1485*4882a593Smuzhiyun 				   rp, sizeof(struct zilog_layout));
1486*4882a593Smuzhiyun 			return err;
1487*4882a593Smuzhiyun 		}
1488*4882a593Smuzhiyun 		uart_inst++;
1489*4882a593Smuzhiyun 	} else {
1490*4882a593Smuzhiyun 		printk(KERN_INFO "%s: Keyboard at MMIO 0x%llx (irq = %d) "
1491*4882a593Smuzhiyun 		       "is a %s\n",
1492*4882a593Smuzhiyun 		       dev_name(&op->dev),
1493*4882a593Smuzhiyun 		       (unsigned long long) up[0].port.mapbase,
1494*4882a593Smuzhiyun 		       op->archdata.irqs[0], sunzilog_type(&up[0].port));
1495*4882a593Smuzhiyun 		printk(KERN_INFO "%s: Mouse at MMIO 0x%llx (irq = %d) "
1496*4882a593Smuzhiyun 		       "is a %s\n",
1497*4882a593Smuzhiyun 		       dev_name(&op->dev),
1498*4882a593Smuzhiyun 		       (unsigned long long) up[1].port.mapbase,
1499*4882a593Smuzhiyun 		       op->archdata.irqs[0], sunzilog_type(&up[1].port));
1500*4882a593Smuzhiyun 		kbm_inst++;
1501*4882a593Smuzhiyun 	}
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	platform_set_drvdata(op, &up[0]);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	return 0;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun 
zs_remove_one(struct uart_sunzilog_port * up)1508*4882a593Smuzhiyun static void zs_remove_one(struct uart_sunzilog_port *up)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun 	if (ZS_IS_KEYB(up) || ZS_IS_MOUSE(up)) {
1511*4882a593Smuzhiyun #ifdef CONFIG_SERIO
1512*4882a593Smuzhiyun 		serio_unregister_port(&up->serio);
1513*4882a593Smuzhiyun #endif
1514*4882a593Smuzhiyun 	} else
1515*4882a593Smuzhiyun 		uart_remove_one_port(&sunzilog_reg, &up->port);
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun 
zs_remove(struct platform_device * op)1518*4882a593Smuzhiyun static int zs_remove(struct platform_device *op)
1519*4882a593Smuzhiyun {
1520*4882a593Smuzhiyun 	struct uart_sunzilog_port *up = platform_get_drvdata(op);
1521*4882a593Smuzhiyun 	struct zilog_layout __iomem *regs;
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	zs_remove_one(&up[0]);
1524*4882a593Smuzhiyun 	zs_remove_one(&up[1]);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	regs = sunzilog_chip_regs[up[0].port.line / 2];
1527*4882a593Smuzhiyun 	of_iounmap(&op->resource[0], regs, sizeof(struct zilog_layout));
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	return 0;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun static const struct of_device_id zs_match[] = {
1533*4882a593Smuzhiyun 	{
1534*4882a593Smuzhiyun 		.name = "zs",
1535*4882a593Smuzhiyun 	},
1536*4882a593Smuzhiyun 	{},
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zs_match);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun static struct platform_driver zs_driver = {
1541*4882a593Smuzhiyun 	.driver = {
1542*4882a593Smuzhiyun 		.name = "zs",
1543*4882a593Smuzhiyun 		.of_match_table = zs_match,
1544*4882a593Smuzhiyun 	},
1545*4882a593Smuzhiyun 	.probe		= zs_probe,
1546*4882a593Smuzhiyun 	.remove		= zs_remove,
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun 
sunzilog_init(void)1549*4882a593Smuzhiyun static int __init sunzilog_init(void)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun 	struct device_node *dp;
1552*4882a593Smuzhiyun 	int err;
1553*4882a593Smuzhiyun 	int num_keybms = 0;
1554*4882a593Smuzhiyun 	int num_sunzilog = 0;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	for_each_node_by_name(dp, "zs") {
1557*4882a593Smuzhiyun 		num_sunzilog++;
1558*4882a593Smuzhiyun 		if (of_find_property(dp, "keyboard", NULL))
1559*4882a593Smuzhiyun 			num_keybms++;
1560*4882a593Smuzhiyun 	}
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	if (num_sunzilog) {
1563*4882a593Smuzhiyun 		err = sunzilog_alloc_tables(num_sunzilog);
1564*4882a593Smuzhiyun 		if (err)
1565*4882a593Smuzhiyun 			goto out;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 		uart_chip_count = num_sunzilog - num_keybms;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 		err = sunserial_register_minors(&sunzilog_reg,
1570*4882a593Smuzhiyun 						uart_chip_count * 2);
1571*4882a593Smuzhiyun 		if (err)
1572*4882a593Smuzhiyun 			goto out_free_tables;
1573*4882a593Smuzhiyun 	}
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	err = platform_driver_register(&zs_driver);
1576*4882a593Smuzhiyun 	if (err)
1577*4882a593Smuzhiyun 		goto out_unregister_uart;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	if (zilog_irq) {
1580*4882a593Smuzhiyun 		struct uart_sunzilog_port *up = sunzilog_irq_chain;
1581*4882a593Smuzhiyun 		err = request_irq(zilog_irq, sunzilog_interrupt, IRQF_SHARED,
1582*4882a593Smuzhiyun 				  "zs", sunzilog_irq_chain);
1583*4882a593Smuzhiyun 		if (err)
1584*4882a593Smuzhiyun 			goto out_unregister_driver;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 		/* Enable Interrupts */
1587*4882a593Smuzhiyun 		while (up) {
1588*4882a593Smuzhiyun 			struct zilog_channel __iomem *channel;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 			/* printk (KERN_INFO "Enable IRQ for ZILOG Hardware %p\n", up); */
1591*4882a593Smuzhiyun 			channel          = ZILOG_CHANNEL_FROM_PORT(&up->port);
1592*4882a593Smuzhiyun 			up->flags       |= SUNZILOG_FLAG_ISR_HANDLER;
1593*4882a593Smuzhiyun 			up->curregs[R9] |= MIE;
1594*4882a593Smuzhiyun 			write_zsreg(channel, R9, up->curregs[R9]);
1595*4882a593Smuzhiyun 			up = up->next;
1596*4882a593Smuzhiyun 		}
1597*4882a593Smuzhiyun 	}
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun out:
1600*4882a593Smuzhiyun 	return err;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun out_unregister_driver:
1603*4882a593Smuzhiyun 	platform_driver_unregister(&zs_driver);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun out_unregister_uart:
1606*4882a593Smuzhiyun 	if (num_sunzilog) {
1607*4882a593Smuzhiyun 		sunserial_unregister_minors(&sunzilog_reg, num_sunzilog);
1608*4882a593Smuzhiyun 		sunzilog_reg.cons = NULL;
1609*4882a593Smuzhiyun 	}
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun out_free_tables:
1612*4882a593Smuzhiyun 	sunzilog_free_tables();
1613*4882a593Smuzhiyun 	goto out;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
sunzilog_exit(void)1616*4882a593Smuzhiyun static void __exit sunzilog_exit(void)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun 	platform_driver_unregister(&zs_driver);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	if (zilog_irq) {
1621*4882a593Smuzhiyun 		struct uart_sunzilog_port *up = sunzilog_irq_chain;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 		/* Disable Interrupts */
1624*4882a593Smuzhiyun 		while (up) {
1625*4882a593Smuzhiyun 			struct zilog_channel __iomem *channel;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 			/* printk (KERN_INFO "Disable IRQ for ZILOG Hardware %p\n", up); */
1628*4882a593Smuzhiyun 			channel          = ZILOG_CHANNEL_FROM_PORT(&up->port);
1629*4882a593Smuzhiyun 			up->flags       &= ~SUNZILOG_FLAG_ISR_HANDLER;
1630*4882a593Smuzhiyun 			up->curregs[R9] &= ~MIE;
1631*4882a593Smuzhiyun 			write_zsreg(channel, R9, up->curregs[R9]);
1632*4882a593Smuzhiyun 			up = up->next;
1633*4882a593Smuzhiyun 		}
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 		free_irq(zilog_irq, sunzilog_irq_chain);
1636*4882a593Smuzhiyun 		zilog_irq = 0;
1637*4882a593Smuzhiyun 	}
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	if (sunzilog_reg.nr) {
1640*4882a593Smuzhiyun 		sunserial_unregister_minors(&sunzilog_reg, sunzilog_reg.nr);
1641*4882a593Smuzhiyun 		sunzilog_free_tables();
1642*4882a593Smuzhiyun 	}
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun module_init(sunzilog_init);
1646*4882a593Smuzhiyun module_exit(sunzilog_exit);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun MODULE_AUTHOR("David S. Miller");
1649*4882a593Smuzhiyun MODULE_DESCRIPTION("Sun Zilog serial port driver");
1650*4882a593Smuzhiyun MODULE_VERSION("2.0");
1651*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1652