1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) Maxime Coquelin 2015
4*4882a593Smuzhiyun * Copyright (C) STMicroelectronics SA 2017
5*4882a593Smuzhiyun * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com>
6*4882a593Smuzhiyun * Gerald Baeza <gerald.baeza@st.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Inspired by st-asc.c from STMicroelectronics (c)
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/console.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/dma-direction.h>
15*4882a593Smuzhiyun #include <linux/dmaengine.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/iopoll.h>
19*4882a593Smuzhiyun #include <linux/irq.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_platform.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/pm_runtime.h>
26*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
27*4882a593Smuzhiyun #include <linux/serial_core.h>
28*4882a593Smuzhiyun #include <linux/serial.h>
29*4882a593Smuzhiyun #include <linux/spinlock.h>
30*4882a593Smuzhiyun #include <linux/sysrq.h>
31*4882a593Smuzhiyun #include <linux/tty_flip.h>
32*4882a593Smuzhiyun #include <linux/tty.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "serial_mctrl_gpio.h"
35*4882a593Smuzhiyun #include "stm32-usart.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static void stm32_usart_stop_tx(struct uart_port *port);
38*4882a593Smuzhiyun static void stm32_usart_transmit_chars(struct uart_port *port);
39*4882a593Smuzhiyun
to_stm32_port(struct uart_port * port)40*4882a593Smuzhiyun static inline struct stm32_port *to_stm32_port(struct uart_port *port)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun return container_of(port, struct stm32_port, port);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
stm32_usart_set_bits(struct uart_port * port,u32 reg,u32 bits)45*4882a593Smuzhiyun static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun u32 val;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun val = readl_relaxed(port->membase + reg);
50*4882a593Smuzhiyun val |= bits;
51*4882a593Smuzhiyun writel_relaxed(val, port->membase + reg);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
stm32_usart_clr_bits(struct uart_port * port,u32 reg,u32 bits)54*4882a593Smuzhiyun static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun u32 val;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun val = readl_relaxed(port->membase + reg);
59*4882a593Smuzhiyun val &= ~bits;
60*4882a593Smuzhiyun writel_relaxed(val, port->membase + reg);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
stm32_usart_config_reg_rs485(u32 * cr1,u32 * cr3,u32 delay_ADE,u32 delay_DDE,u32 baud)63*4882a593Smuzhiyun static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
64*4882a593Smuzhiyun u32 delay_DDE, u32 baud)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun u32 rs485_deat_dedt;
67*4882a593Smuzhiyun u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
68*4882a593Smuzhiyun bool over8;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun *cr3 |= USART_CR3_DEM;
71*4882a593Smuzhiyun over8 = *cr1 & USART_CR1_OVER8;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun *cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (over8)
76*4882a593Smuzhiyun rs485_deat_dedt = delay_ADE * baud * 8;
77*4882a593Smuzhiyun else
78*4882a593Smuzhiyun rs485_deat_dedt = delay_ADE * baud * 16;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
81*4882a593Smuzhiyun rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
82*4882a593Smuzhiyun rs485_deat_dedt_max : rs485_deat_dedt;
83*4882a593Smuzhiyun rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
84*4882a593Smuzhiyun USART_CR1_DEAT_MASK;
85*4882a593Smuzhiyun *cr1 |= rs485_deat_dedt;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (over8)
88*4882a593Smuzhiyun rs485_deat_dedt = delay_DDE * baud * 8;
89*4882a593Smuzhiyun else
90*4882a593Smuzhiyun rs485_deat_dedt = delay_DDE * baud * 16;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
93*4882a593Smuzhiyun rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
94*4882a593Smuzhiyun rs485_deat_dedt_max : rs485_deat_dedt;
95*4882a593Smuzhiyun rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
96*4882a593Smuzhiyun USART_CR1_DEDT_MASK;
97*4882a593Smuzhiyun *cr1 |= rs485_deat_dedt;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
stm32_usart_config_rs485(struct uart_port * port,struct serial_rs485 * rs485conf)100*4882a593Smuzhiyun static int stm32_usart_config_rs485(struct uart_port *port,
101*4882a593Smuzhiyun struct serial_rs485 *rs485conf)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
104*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
105*4882a593Smuzhiyun const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
106*4882a593Smuzhiyun u32 usartdiv, baud, cr1, cr3;
107*4882a593Smuzhiyun bool over8;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun port->rs485 = *rs485conf;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun rs485conf->flags |= SER_RS485_RX_DURING_TX;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_ENABLED) {
116*4882a593Smuzhiyun cr1 = readl_relaxed(port->membase + ofs->cr1);
117*4882a593Smuzhiyun cr3 = readl_relaxed(port->membase + ofs->cr3);
118*4882a593Smuzhiyun usartdiv = readl_relaxed(port->membase + ofs->brr);
119*4882a593Smuzhiyun usartdiv = usartdiv & GENMASK(15, 0);
120*4882a593Smuzhiyun over8 = cr1 & USART_CR1_OVER8;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (over8)
123*4882a593Smuzhiyun usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
124*4882a593Smuzhiyun << USART_BRR_04_R_SHIFT;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
127*4882a593Smuzhiyun stm32_usart_config_reg_rs485(&cr1, &cr3,
128*4882a593Smuzhiyun rs485conf->delay_rts_before_send,
129*4882a593Smuzhiyun rs485conf->delay_rts_after_send,
130*4882a593Smuzhiyun baud);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
133*4882a593Smuzhiyun cr3 &= ~USART_CR3_DEP;
134*4882a593Smuzhiyun rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
135*4882a593Smuzhiyun } else {
136*4882a593Smuzhiyun cr3 |= USART_CR3_DEP;
137*4882a593Smuzhiyun rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun writel_relaxed(cr3, port->membase + ofs->cr3);
141*4882a593Smuzhiyun writel_relaxed(cr1, port->membase + ofs->cr1);
142*4882a593Smuzhiyun } else {
143*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3,
144*4882a593Smuzhiyun USART_CR3_DEM | USART_CR3_DEP);
145*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1,
146*4882a593Smuzhiyun USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
stm32_usart_init_rs485(struct uart_port * port,struct platform_device * pdev)154*4882a593Smuzhiyun static int stm32_usart_init_rs485(struct uart_port *port,
155*4882a593Smuzhiyun struct platform_device *pdev)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct serial_rs485 *rs485conf = &port->rs485;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun rs485conf->flags = 0;
160*4882a593Smuzhiyun rs485conf->delay_rts_before_send = 0;
161*4882a593Smuzhiyun rs485conf->delay_rts_after_send = 0;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (!pdev->dev.of_node)
164*4882a593Smuzhiyun return -ENODEV;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return uart_get_rs485_mode(port);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
stm32_usart_pending_rx(struct uart_port * port,u32 * sr,int * last_res,bool threaded)169*4882a593Smuzhiyun static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr,
170*4882a593Smuzhiyun int *last_res, bool threaded)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
173*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
174*4882a593Smuzhiyun enum dma_status status;
175*4882a593Smuzhiyun struct dma_tx_state state;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun *sr = readl_relaxed(port->membase + ofs->isr);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (threaded && stm32_port->rx_ch) {
180*4882a593Smuzhiyun status = dmaengine_tx_status(stm32_port->rx_ch,
181*4882a593Smuzhiyun stm32_port->rx_ch->cookie,
182*4882a593Smuzhiyun &state);
183*4882a593Smuzhiyun if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
184*4882a593Smuzhiyun return 1;
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun } else if (*sr & USART_SR_RXNE) {
188*4882a593Smuzhiyun return 1;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
stm32_usart_get_char(struct uart_port * port,u32 * sr,int * last_res)193*4882a593Smuzhiyun static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr,
194*4882a593Smuzhiyun int *last_res)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
197*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
198*4882a593Smuzhiyun unsigned long c;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (stm32_port->rx_ch) {
201*4882a593Smuzhiyun c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
202*4882a593Smuzhiyun if ((*last_res) == 0)
203*4882a593Smuzhiyun *last_res = RX_BUF_L;
204*4882a593Smuzhiyun } else {
205*4882a593Smuzhiyun c = readl_relaxed(port->membase + ofs->rdr);
206*4882a593Smuzhiyun /* apply RDR data mask */
207*4882a593Smuzhiyun c &= stm32_port->rdr_mask;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return c;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
stm32_usart_receive_chars(struct uart_port * port,bool threaded)213*4882a593Smuzhiyun static void stm32_usart_receive_chars(struct uart_port *port, bool threaded)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct tty_port *tport = &port->state->port;
216*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
217*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
218*4882a593Smuzhiyun unsigned long c;
219*4882a593Smuzhiyun u32 sr;
220*4882a593Smuzhiyun char flag;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun spin_lock(&port->lock);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res,
225*4882a593Smuzhiyun threaded)) {
226*4882a593Smuzhiyun sr |= USART_SR_DUMMY_RX;
227*4882a593Smuzhiyun flag = TTY_NORMAL;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * Status bits has to be cleared before reading the RDR:
231*4882a593Smuzhiyun * In FIFO mode, reading the RDR will pop the next data
232*4882a593Smuzhiyun * (if any) along with its status bits into the SR.
233*4882a593Smuzhiyun * Not doing so leads to misalignement between RDR and SR,
234*4882a593Smuzhiyun * and clear status bits of the next rx data.
235*4882a593Smuzhiyun *
236*4882a593Smuzhiyun * Clear errors flags for stm32f7 and stm32h7 compatible
237*4882a593Smuzhiyun * devices. On stm32f4 compatible devices, the error bit is
238*4882a593Smuzhiyun * cleared by the sequence [read SR - read DR].
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
241*4882a593Smuzhiyun writel_relaxed(sr & USART_SR_ERR_MASK,
242*4882a593Smuzhiyun port->membase + ofs->icr);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun c = stm32_usart_get_char(port, &sr, &stm32_port->last_res);
245*4882a593Smuzhiyun port->icount.rx++;
246*4882a593Smuzhiyun if (sr & USART_SR_ERR_MASK) {
247*4882a593Smuzhiyun if (sr & USART_SR_ORE) {
248*4882a593Smuzhiyun port->icount.overrun++;
249*4882a593Smuzhiyun } else if (sr & USART_SR_PE) {
250*4882a593Smuzhiyun port->icount.parity++;
251*4882a593Smuzhiyun } else if (sr & USART_SR_FE) {
252*4882a593Smuzhiyun /* Break detection if character is null */
253*4882a593Smuzhiyun if (!c) {
254*4882a593Smuzhiyun port->icount.brk++;
255*4882a593Smuzhiyun if (uart_handle_break(port))
256*4882a593Smuzhiyun continue;
257*4882a593Smuzhiyun } else {
258*4882a593Smuzhiyun port->icount.frame++;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun sr &= port->read_status_mask;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (sr & USART_SR_PE) {
265*4882a593Smuzhiyun flag = TTY_PARITY;
266*4882a593Smuzhiyun } else if (sr & USART_SR_FE) {
267*4882a593Smuzhiyun if (!c)
268*4882a593Smuzhiyun flag = TTY_BREAK;
269*4882a593Smuzhiyun else
270*4882a593Smuzhiyun flag = TTY_FRAME;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (uart_handle_sysrq_char(port, c))
275*4882a593Smuzhiyun continue;
276*4882a593Smuzhiyun uart_insert_char(port, sr, USART_SR_ORE, c, flag);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun spin_unlock(&port->lock);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun tty_flip_buffer_push(tport);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
stm32_usart_tx_dma_complete(void * arg)284*4882a593Smuzhiyun static void stm32_usart_tx_dma_complete(void *arg)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct uart_port *port = arg;
287*4882a593Smuzhiyun struct stm32_port *stm32port = to_stm32_port(port);
288*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
289*4882a593Smuzhiyun unsigned long flags;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun dmaengine_terminate_async(stm32port->tx_ch);
292*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
293*4882a593Smuzhiyun stm32port->tx_dma_busy = false;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Let's see if we have pending data to send */
296*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
297*4882a593Smuzhiyun stm32_usart_transmit_chars(port);
298*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
stm32_usart_tx_interrupt_enable(struct uart_port * port)301*4882a593Smuzhiyun static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
304*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * Enables TX FIFO threashold irq when FIFO is enabled,
308*4882a593Smuzhiyun * or TX empty irq when FIFO is disabled
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun if (stm32_port->fifoen)
311*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
312*4882a593Smuzhiyun else
313*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
stm32_usart_tx_interrupt_disable(struct uart_port * port)316*4882a593Smuzhiyun static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
319*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (stm32_port->fifoen)
322*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
323*4882a593Smuzhiyun else
324*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
stm32_usart_transmit_chars_pio(struct uart_port * port)327*4882a593Smuzhiyun static void stm32_usart_transmit_chars_pio(struct uart_port *port)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
330*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
331*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (stm32_port->tx_dma_busy) {
334*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
335*4882a593Smuzhiyun stm32_port->tx_dma_busy = false;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun while (!uart_circ_empty(xmit)) {
339*4882a593Smuzhiyun /* Check that TDR is empty before filling FIFO */
340*4882a593Smuzhiyun if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
343*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
344*4882a593Smuzhiyun port->icount.tx++;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* rely on TXE irq (mask or unmask) for sending remaining data */
348*4882a593Smuzhiyun if (uart_circ_empty(xmit))
349*4882a593Smuzhiyun stm32_usart_tx_interrupt_disable(port);
350*4882a593Smuzhiyun else
351*4882a593Smuzhiyun stm32_usart_tx_interrupt_enable(port);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
stm32_usart_transmit_chars_dma(struct uart_port * port)354*4882a593Smuzhiyun static void stm32_usart_transmit_chars_dma(struct uart_port *port)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct stm32_port *stm32port = to_stm32_port(port);
357*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
358*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
359*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc = NULL;
360*4882a593Smuzhiyun unsigned int count, i;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (stm32port->tx_dma_busy)
363*4882a593Smuzhiyun return;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun stm32port->tx_dma_busy = true;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun count = uart_circ_chars_pending(xmit);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (count > TX_BUF_L)
370*4882a593Smuzhiyun count = TX_BUF_L;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (xmit->tail < xmit->head) {
373*4882a593Smuzhiyun memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
374*4882a593Smuzhiyun } else {
375*4882a593Smuzhiyun size_t one = UART_XMIT_SIZE - xmit->tail;
376*4882a593Smuzhiyun size_t two;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (one > count)
379*4882a593Smuzhiyun one = count;
380*4882a593Smuzhiyun two = count - one;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
383*4882a593Smuzhiyun if (two)
384*4882a593Smuzhiyun memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun desc = dmaengine_prep_slave_single(stm32port->tx_ch,
388*4882a593Smuzhiyun stm32port->tx_dma_buf,
389*4882a593Smuzhiyun count,
390*4882a593Smuzhiyun DMA_MEM_TO_DEV,
391*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (!desc)
394*4882a593Smuzhiyun goto fallback_err;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun desc->callback = stm32_usart_tx_dma_complete;
397*4882a593Smuzhiyun desc->callback_param = port;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Push current DMA TX transaction in the pending queue */
400*4882a593Smuzhiyun if (dma_submit_error(dmaengine_submit(desc))) {
401*4882a593Smuzhiyun /* dma no yet started, safe to free resources */
402*4882a593Smuzhiyun dmaengine_terminate_async(stm32port->tx_ch);
403*4882a593Smuzhiyun goto fallback_err;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* Issue pending DMA TX requests */
407*4882a593Smuzhiyun dma_async_issue_pending(stm32port->tx_ch);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
412*4882a593Smuzhiyun port->icount.tx += count;
413*4882a593Smuzhiyun return;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun fallback_err:
416*4882a593Smuzhiyun for (i = count; i > 0; i--)
417*4882a593Smuzhiyun stm32_usart_transmit_chars_pio(port);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
stm32_usart_transmit_chars(struct uart_port * port)420*4882a593Smuzhiyun static void stm32_usart_transmit_chars(struct uart_port *port)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
423*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
424*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
425*4882a593Smuzhiyun u32 isr;
426*4882a593Smuzhiyun int ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (port->x_char) {
429*4882a593Smuzhiyun if (stm32_port->tx_dma_busy)
430*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Check that TDR is empty before filling FIFO */
433*4882a593Smuzhiyun ret =
434*4882a593Smuzhiyun readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
435*4882a593Smuzhiyun isr,
436*4882a593Smuzhiyun (isr & USART_SR_TXE),
437*4882a593Smuzhiyun 10, 1000);
438*4882a593Smuzhiyun if (ret)
439*4882a593Smuzhiyun dev_warn(port->dev, "1 character may be erased\n");
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun writel_relaxed(port->x_char, port->membase + ofs->tdr);
442*4882a593Smuzhiyun port->x_char = 0;
443*4882a593Smuzhiyun port->icount.tx++;
444*4882a593Smuzhiyun if (stm32_port->tx_dma_busy)
445*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
446*4882a593Smuzhiyun return;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
450*4882a593Smuzhiyun stm32_usart_tx_interrupt_disable(port);
451*4882a593Smuzhiyun return;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (ofs->icr == UNDEF_REG)
455*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
456*4882a593Smuzhiyun else
457*4882a593Smuzhiyun writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (stm32_port->tx_ch)
460*4882a593Smuzhiyun stm32_usart_transmit_chars_dma(port);
461*4882a593Smuzhiyun else
462*4882a593Smuzhiyun stm32_usart_transmit_chars_pio(port);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
465*4882a593Smuzhiyun uart_write_wakeup(port);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (uart_circ_empty(xmit))
468*4882a593Smuzhiyun stm32_usart_tx_interrupt_disable(port);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
stm32_usart_interrupt(int irq,void * ptr)471*4882a593Smuzhiyun static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun struct uart_port *port = ptr;
474*4882a593Smuzhiyun struct tty_port *tport = &port->state->port;
475*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
476*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
477*4882a593Smuzhiyun u32 sr;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun sr = readl_relaxed(port->membase + ofs->isr);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
482*4882a593Smuzhiyun writel_relaxed(USART_ICR_RTOCF,
483*4882a593Smuzhiyun port->membase + ofs->icr);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
486*4882a593Smuzhiyun /* Clear wake up flag and disable wake up interrupt */
487*4882a593Smuzhiyun writel_relaxed(USART_ICR_WUCF,
488*4882a593Smuzhiyun port->membase + ofs->icr);
489*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
490*4882a593Smuzhiyun if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
491*4882a593Smuzhiyun pm_wakeup_event(tport->tty->dev, 0);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
495*4882a593Smuzhiyun stm32_usart_receive_chars(port, false);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
498*4882a593Smuzhiyun spin_lock(&port->lock);
499*4882a593Smuzhiyun stm32_usart_transmit_chars(port);
500*4882a593Smuzhiyun spin_unlock(&port->lock);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (stm32_port->rx_ch)
504*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
505*4882a593Smuzhiyun else
506*4882a593Smuzhiyun return IRQ_HANDLED;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
stm32_usart_threaded_interrupt(int irq,void * ptr)509*4882a593Smuzhiyun static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct uart_port *port = ptr;
512*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (stm32_port->rx_ch)
515*4882a593Smuzhiyun stm32_usart_receive_chars(port, true);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return IRQ_HANDLED;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
stm32_usart_tx_empty(struct uart_port * port)520*4882a593Smuzhiyun static unsigned int stm32_usart_tx_empty(struct uart_port *port)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
523*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
526*4882a593Smuzhiyun return TIOCSER_TEMT;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
stm32_usart_set_mctrl(struct uart_port * port,unsigned int mctrl)531*4882a593Smuzhiyun static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
534*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
537*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
538*4882a593Smuzhiyun else
539*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun mctrl_gpio_set(stm32_port->gpios, mctrl);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
stm32_usart_get_mctrl(struct uart_port * port)544*4882a593Smuzhiyun static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
547*4882a593Smuzhiyun unsigned int ret;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* This routine is used to get signals of: DCD, DSR, RI, and CTS */
550*4882a593Smuzhiyun ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return mctrl_gpio_get(stm32_port->gpios, &ret);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
stm32_usart_enable_ms(struct uart_port * port)555*4882a593Smuzhiyun static void stm32_usart_enable_ms(struct uart_port *port)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
stm32_usart_disable_ms(struct uart_port * port)560*4882a593Smuzhiyun static void stm32_usart_disable_ms(struct uart_port *port)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* Transmit stop */
stm32_usart_stop_tx(struct uart_port * port)566*4882a593Smuzhiyun static void stm32_usart_stop_tx(struct uart_port *port)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
569*4882a593Smuzhiyun struct serial_rs485 *rs485conf = &port->rs485;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun stm32_usart_tx_interrupt_disable(port);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_ENABLED) {
574*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
575*4882a593Smuzhiyun mctrl_gpio_set(stm32_port->gpios,
576*4882a593Smuzhiyun stm32_port->port.mctrl & ~TIOCM_RTS);
577*4882a593Smuzhiyun } else {
578*4882a593Smuzhiyun mctrl_gpio_set(stm32_port->gpios,
579*4882a593Smuzhiyun stm32_port->port.mctrl | TIOCM_RTS);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* There are probably characters waiting to be transmitted. */
stm32_usart_start_tx(struct uart_port * port)585*4882a593Smuzhiyun static void stm32_usart_start_tx(struct uart_port *port)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
588*4882a593Smuzhiyun struct serial_rs485 *rs485conf = &port->rs485;
589*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (uart_circ_empty(xmit) && !port->x_char)
592*4882a593Smuzhiyun return;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_ENABLED) {
595*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
596*4882a593Smuzhiyun mctrl_gpio_set(stm32_port->gpios,
597*4882a593Smuzhiyun stm32_port->port.mctrl | TIOCM_RTS);
598*4882a593Smuzhiyun } else {
599*4882a593Smuzhiyun mctrl_gpio_set(stm32_port->gpios,
600*4882a593Smuzhiyun stm32_port->port.mctrl & ~TIOCM_RTS);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun stm32_usart_transmit_chars(port);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Throttle the remote when input buffer is about to overflow. */
stm32_usart_throttle(struct uart_port * port)608*4882a593Smuzhiyun static void stm32_usart_throttle(struct uart_port *port)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
611*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
612*4882a593Smuzhiyun unsigned long flags;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
615*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
616*4882a593Smuzhiyun if (stm32_port->cr3_irq)
617*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* Unthrottle the remote, the input buffer can now accept data. */
stm32_usart_unthrottle(struct uart_port * port)623*4882a593Smuzhiyun static void stm32_usart_unthrottle(struct uart_port *port)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
626*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
627*4882a593Smuzhiyun unsigned long flags;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
630*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
631*4882a593Smuzhiyun if (stm32_port->cr3_irq)
632*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Receive stop */
stm32_usart_stop_rx(struct uart_port * port)638*4882a593Smuzhiyun static void stm32_usart_stop_rx(struct uart_port *port)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
641*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
644*4882a593Smuzhiyun if (stm32_port->cr3_irq)
645*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Handle breaks - ignored by us */
stm32_usart_break_ctl(struct uart_port * port,int break_state)649*4882a593Smuzhiyun static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
stm32_usart_startup(struct uart_port * port)653*4882a593Smuzhiyun static int stm32_usart_startup(struct uart_port *port)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
656*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
657*4882a593Smuzhiyun const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
658*4882a593Smuzhiyun const char *name = to_platform_device(port->dev)->name;
659*4882a593Smuzhiyun u32 val;
660*4882a593Smuzhiyun int ret;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
663*4882a593Smuzhiyun stm32_usart_threaded_interrupt,
664*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_NO_SUSPEND,
665*4882a593Smuzhiyun name, port);
666*4882a593Smuzhiyun if (ret)
667*4882a593Smuzhiyun return ret;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* RX FIFO Flush */
670*4882a593Smuzhiyun if (ofs->rqr != UNDEF_REG)
671*4882a593Smuzhiyun writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* RX enabling */
674*4882a593Smuzhiyun val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
675*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr1, val);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
stm32_usart_shutdown(struct uart_port * port)680*4882a593Smuzhiyun static void stm32_usart_shutdown(struct uart_port *port)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
683*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
684*4882a593Smuzhiyun const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
685*4882a593Smuzhiyun u32 val, isr;
686*4882a593Smuzhiyun int ret;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Disable modem control interrupts */
689*4882a593Smuzhiyun stm32_usart_disable_ms(port);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun val = USART_CR1_TXEIE | USART_CR1_TE;
692*4882a593Smuzhiyun val |= stm32_port->cr1_irq | USART_CR1_RE;
693*4882a593Smuzhiyun val |= BIT(cfg->uart_enable_bit);
694*4882a593Smuzhiyun if (stm32_port->fifoen)
695*4882a593Smuzhiyun val |= USART_CR1_FIFOEN;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
698*4882a593Smuzhiyun isr, (isr & USART_SR_TC),
699*4882a593Smuzhiyun 10, 100000);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (ret)
702*4882a593Smuzhiyun dev_err(port->dev, "transmission complete not set\n");
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* flush RX & TX FIFO */
705*4882a593Smuzhiyun if (ofs->rqr != UNDEF_REG)
706*4882a593Smuzhiyun writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
707*4882a593Smuzhiyun port->membase + ofs->rqr);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, val);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun free_irq(port->irq, port);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
stm32_usart_get_databits(struct ktermios * termios)714*4882a593Smuzhiyun static unsigned int stm32_usart_get_databits(struct ktermios *termios)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun unsigned int bits;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun tcflag_t cflag = termios->c_cflag;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun switch (cflag & CSIZE) {
721*4882a593Smuzhiyun /*
722*4882a593Smuzhiyun * CSIZE settings are not necessarily supported in hardware.
723*4882a593Smuzhiyun * CSIZE unsupported configurations are handled here to set word length
724*4882a593Smuzhiyun * to 8 bits word as default configuration and to print debug message.
725*4882a593Smuzhiyun */
726*4882a593Smuzhiyun case CS5:
727*4882a593Smuzhiyun bits = 5;
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun case CS6:
730*4882a593Smuzhiyun bits = 6;
731*4882a593Smuzhiyun break;
732*4882a593Smuzhiyun case CS7:
733*4882a593Smuzhiyun bits = 7;
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun /* default including CS8 */
736*4882a593Smuzhiyun default:
737*4882a593Smuzhiyun bits = 8;
738*4882a593Smuzhiyun break;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return bits;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
stm32_usart_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)744*4882a593Smuzhiyun static void stm32_usart_set_termios(struct uart_port *port,
745*4882a593Smuzhiyun struct ktermios *termios,
746*4882a593Smuzhiyun struct ktermios *old)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
749*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
750*4882a593Smuzhiyun const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
751*4882a593Smuzhiyun struct serial_rs485 *rs485conf = &port->rs485;
752*4882a593Smuzhiyun unsigned int baud, bits;
753*4882a593Smuzhiyun u32 usartdiv, mantissa, fraction, oversampling;
754*4882a593Smuzhiyun tcflag_t cflag = termios->c_cflag;
755*4882a593Smuzhiyun u32 cr1, cr2, cr3, isr;
756*4882a593Smuzhiyun unsigned long flags;
757*4882a593Smuzhiyun int ret;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (!stm32_port->hw_flow_control)
760*4882a593Smuzhiyun cflag &= ~CRTSCTS;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
767*4882a593Smuzhiyun isr,
768*4882a593Smuzhiyun (isr & USART_SR_TC),
769*4882a593Smuzhiyun 10, 100000);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* Send the TC error message only when ISR_TC is not set. */
772*4882a593Smuzhiyun if (ret)
773*4882a593Smuzhiyun dev_err(port->dev, "Transmission is not complete\n");
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* Stop serial port and reset value */
776*4882a593Smuzhiyun writel_relaxed(0, port->membase + ofs->cr1);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* flush RX & TX FIFO */
779*4882a593Smuzhiyun if (ofs->rqr != UNDEF_REG)
780*4882a593Smuzhiyun writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
781*4882a593Smuzhiyun port->membase + ofs->rqr);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun cr1 = USART_CR1_TE | USART_CR1_RE;
784*4882a593Smuzhiyun if (stm32_port->fifoen)
785*4882a593Smuzhiyun cr1 |= USART_CR1_FIFOEN;
786*4882a593Smuzhiyun cr2 = 0;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* Tx and RX FIFO configuration */
789*4882a593Smuzhiyun cr3 = readl_relaxed(port->membase + ofs->cr3);
790*4882a593Smuzhiyun cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
791*4882a593Smuzhiyun if (stm32_port->fifoen) {
792*4882a593Smuzhiyun cr3 &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
793*4882a593Smuzhiyun cr3 |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
794*4882a593Smuzhiyun cr3 |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (cflag & CSTOPB)
798*4882a593Smuzhiyun cr2 |= USART_CR2_STOP_2B;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun bits = stm32_usart_get_databits(termios);
801*4882a593Smuzhiyun stm32_port->rdr_mask = (BIT(bits) - 1);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (cflag & PARENB) {
804*4882a593Smuzhiyun bits++;
805*4882a593Smuzhiyun cr1 |= USART_CR1_PCE;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /*
809*4882a593Smuzhiyun * Word length configuration:
810*4882a593Smuzhiyun * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
811*4882a593Smuzhiyun * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
812*4882a593Smuzhiyun * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
813*4882a593Smuzhiyun * M0 and M1 already cleared by cr1 initialization.
814*4882a593Smuzhiyun */
815*4882a593Smuzhiyun if (bits == 9) {
816*4882a593Smuzhiyun cr1 |= USART_CR1_M0;
817*4882a593Smuzhiyun } else if ((bits == 7) && cfg->has_7bits_data) {
818*4882a593Smuzhiyun cr1 |= USART_CR1_M1;
819*4882a593Smuzhiyun } else if (bits != 8) {
820*4882a593Smuzhiyun dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
821*4882a593Smuzhiyun , bits);
822*4882a593Smuzhiyun cflag &= ~CSIZE;
823*4882a593Smuzhiyun cflag |= CS8;
824*4882a593Smuzhiyun termios->c_cflag = cflag;
825*4882a593Smuzhiyun bits = 8;
826*4882a593Smuzhiyun if (cflag & PARENB) {
827*4882a593Smuzhiyun bits++;
828*4882a593Smuzhiyun cr1 |= USART_CR1_M0;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
833*4882a593Smuzhiyun stm32_port->fifoen)) {
834*4882a593Smuzhiyun if (cflag & CSTOPB)
835*4882a593Smuzhiyun bits = bits + 3; /* 1 start bit + 2 stop bits */
836*4882a593Smuzhiyun else
837*4882a593Smuzhiyun bits = bits + 2; /* 1 start bit + 1 stop bit */
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* RX timeout irq to occur after last stop bit + bits */
840*4882a593Smuzhiyun stm32_port->cr1_irq = USART_CR1_RTOIE;
841*4882a593Smuzhiyun writel_relaxed(bits, port->membase + ofs->rtor);
842*4882a593Smuzhiyun cr2 |= USART_CR2_RTOEN;
843*4882a593Smuzhiyun /* Not using dma, enable fifo threshold irq */
844*4882a593Smuzhiyun if (!stm32_port->rx_ch)
845*4882a593Smuzhiyun stm32_port->cr3_irq = USART_CR3_RXFTIE;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun cr1 |= stm32_port->cr1_irq;
849*4882a593Smuzhiyun cr3 |= stm32_port->cr3_irq;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (cflag & PARODD)
852*4882a593Smuzhiyun cr1 |= USART_CR1_PS;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
855*4882a593Smuzhiyun if (cflag & CRTSCTS) {
856*4882a593Smuzhiyun port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
857*4882a593Smuzhiyun cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /*
863*4882a593Smuzhiyun * The USART supports 16 or 8 times oversampling.
864*4882a593Smuzhiyun * By default we prefer 16 times oversampling, so that the receiver
865*4882a593Smuzhiyun * has a better tolerance to clock deviations.
866*4882a593Smuzhiyun * 8 times oversampling is only used to achieve higher speeds.
867*4882a593Smuzhiyun */
868*4882a593Smuzhiyun if (usartdiv < 16) {
869*4882a593Smuzhiyun oversampling = 8;
870*4882a593Smuzhiyun cr1 |= USART_CR1_OVER8;
871*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
872*4882a593Smuzhiyun } else {
873*4882a593Smuzhiyun oversampling = 16;
874*4882a593Smuzhiyun cr1 &= ~USART_CR1_OVER8;
875*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
879*4882a593Smuzhiyun fraction = usartdiv % oversampling;
880*4882a593Smuzhiyun writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun uart_update_timeout(port, cflag, baud);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun port->read_status_mask = USART_SR_ORE;
885*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
886*4882a593Smuzhiyun port->read_status_mask |= USART_SR_PE | USART_SR_FE;
887*4882a593Smuzhiyun if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
888*4882a593Smuzhiyun port->read_status_mask |= USART_SR_FE;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* Characters to ignore */
891*4882a593Smuzhiyun port->ignore_status_mask = 0;
892*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
893*4882a593Smuzhiyun port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
894*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK) {
895*4882a593Smuzhiyun port->ignore_status_mask |= USART_SR_FE;
896*4882a593Smuzhiyun /*
897*4882a593Smuzhiyun * If we're ignoring parity and break indicators,
898*4882a593Smuzhiyun * ignore overruns too (for real raw support).
899*4882a593Smuzhiyun */
900*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
901*4882a593Smuzhiyun port->ignore_status_mask |= USART_SR_ORE;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Ignore all characters if CREAD is not set */
905*4882a593Smuzhiyun if ((termios->c_cflag & CREAD) == 0)
906*4882a593Smuzhiyun port->ignore_status_mask |= USART_SR_DUMMY_RX;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (stm32_port->rx_ch)
909*4882a593Smuzhiyun cr3 |= USART_CR3_DMAR;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_ENABLED) {
912*4882a593Smuzhiyun stm32_usart_config_reg_rs485(&cr1, &cr3,
913*4882a593Smuzhiyun rs485conf->delay_rts_before_send,
914*4882a593Smuzhiyun rs485conf->delay_rts_after_send,
915*4882a593Smuzhiyun baud);
916*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
917*4882a593Smuzhiyun cr3 &= ~USART_CR3_DEP;
918*4882a593Smuzhiyun rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
919*4882a593Smuzhiyun } else {
920*4882a593Smuzhiyun cr3 |= USART_CR3_DEP;
921*4882a593Smuzhiyun rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun } else {
925*4882a593Smuzhiyun cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
926*4882a593Smuzhiyun cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* Configure wake up from low power on start bit detection */
930*4882a593Smuzhiyun if (stm32_port->wakeirq > 0) {
931*4882a593Smuzhiyun cr3 &= ~USART_CR3_WUS_MASK;
932*4882a593Smuzhiyun cr3 |= USART_CR3_WUS_START_BIT;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun writel_relaxed(cr3, port->membase + ofs->cr3);
936*4882a593Smuzhiyun writel_relaxed(cr2, port->membase + ofs->cr2);
937*4882a593Smuzhiyun writel_relaxed(cr1, port->membase + ofs->cr1);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
940*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* Handle modem control interrupts */
943*4882a593Smuzhiyun if (UART_ENABLE_MS(port, termios->c_cflag))
944*4882a593Smuzhiyun stm32_usart_enable_ms(port);
945*4882a593Smuzhiyun else
946*4882a593Smuzhiyun stm32_usart_disable_ms(port);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
stm32_usart_type(struct uart_port * port)949*4882a593Smuzhiyun static const char *stm32_usart_type(struct uart_port *port)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
stm32_usart_release_port(struct uart_port * port)954*4882a593Smuzhiyun static void stm32_usart_release_port(struct uart_port *port)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
stm32_usart_request_port(struct uart_port * port)958*4882a593Smuzhiyun static int stm32_usart_request_port(struct uart_port *port)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun return 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
stm32_usart_config_port(struct uart_port * port,int flags)963*4882a593Smuzhiyun static void stm32_usart_config_port(struct uart_port *port, int flags)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE)
966*4882a593Smuzhiyun port->type = PORT_STM32;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static int
stm32_usart_verify_port(struct uart_port * port,struct serial_struct * ser)970*4882a593Smuzhiyun stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun /* No user changeable parameters */
973*4882a593Smuzhiyun return -EINVAL;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
stm32_usart_pm(struct uart_port * port,unsigned int state,unsigned int oldstate)976*4882a593Smuzhiyun static void stm32_usart_pm(struct uart_port *port, unsigned int state,
977*4882a593Smuzhiyun unsigned int oldstate)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun struct stm32_port *stm32port = container_of(port,
980*4882a593Smuzhiyun struct stm32_port, port);
981*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
982*4882a593Smuzhiyun const struct stm32_usart_config *cfg = &stm32port->info->cfg;
983*4882a593Smuzhiyun unsigned long flags = 0;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun switch (state) {
986*4882a593Smuzhiyun case UART_PM_STATE_ON:
987*4882a593Smuzhiyun pm_runtime_get_sync(port->dev);
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun case UART_PM_STATE_OFF:
990*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
991*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
992*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
993*4882a593Smuzhiyun pm_runtime_put_sync(port->dev);
994*4882a593Smuzhiyun break;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static const struct uart_ops stm32_uart_ops = {
999*4882a593Smuzhiyun .tx_empty = stm32_usart_tx_empty,
1000*4882a593Smuzhiyun .set_mctrl = stm32_usart_set_mctrl,
1001*4882a593Smuzhiyun .get_mctrl = stm32_usart_get_mctrl,
1002*4882a593Smuzhiyun .stop_tx = stm32_usart_stop_tx,
1003*4882a593Smuzhiyun .start_tx = stm32_usart_start_tx,
1004*4882a593Smuzhiyun .throttle = stm32_usart_throttle,
1005*4882a593Smuzhiyun .unthrottle = stm32_usart_unthrottle,
1006*4882a593Smuzhiyun .stop_rx = stm32_usart_stop_rx,
1007*4882a593Smuzhiyun .enable_ms = stm32_usart_enable_ms,
1008*4882a593Smuzhiyun .break_ctl = stm32_usart_break_ctl,
1009*4882a593Smuzhiyun .startup = stm32_usart_startup,
1010*4882a593Smuzhiyun .shutdown = stm32_usart_shutdown,
1011*4882a593Smuzhiyun .set_termios = stm32_usart_set_termios,
1012*4882a593Smuzhiyun .pm = stm32_usart_pm,
1013*4882a593Smuzhiyun .type = stm32_usart_type,
1014*4882a593Smuzhiyun .release_port = stm32_usart_release_port,
1015*4882a593Smuzhiyun .request_port = stm32_usart_request_port,
1016*4882a593Smuzhiyun .config_port = stm32_usart_config_port,
1017*4882a593Smuzhiyun .verify_port = stm32_usart_verify_port,
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
stm32_usart_init_port(struct stm32_port * stm32port,struct platform_device * pdev)1020*4882a593Smuzhiyun static int stm32_usart_init_port(struct stm32_port *stm32port,
1021*4882a593Smuzhiyun struct platform_device *pdev)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun struct uart_port *port = &stm32port->port;
1024*4882a593Smuzhiyun struct resource *res;
1025*4882a593Smuzhiyun int ret;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
1028*4882a593Smuzhiyun if (ret <= 0)
1029*4882a593Smuzhiyun return ret ? : -ENODEV;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun port->iotype = UPIO_MEM;
1032*4882a593Smuzhiyun port->flags = UPF_BOOT_AUTOCONF;
1033*4882a593Smuzhiyun port->ops = &stm32_uart_ops;
1034*4882a593Smuzhiyun port->dev = &pdev->dev;
1035*4882a593Smuzhiyun port->fifosize = stm32port->info->cfg.fifosize;
1036*4882a593Smuzhiyun port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1037*4882a593Smuzhiyun port->irq = ret;
1038*4882a593Smuzhiyun port->rs485_config = stm32_usart_config_rs485;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun ret = stm32_usart_init_rs485(port, pdev);
1041*4882a593Smuzhiyun if (ret)
1042*4882a593Smuzhiyun return ret;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (stm32port->info->cfg.has_wakeup) {
1045*4882a593Smuzhiyun stm32port->wakeirq = platform_get_irq_optional(pdev, 1);
1046*4882a593Smuzhiyun if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
1047*4882a593Smuzhiyun return stm32port->wakeirq ? : -ENODEV;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun stm32port->fifoen = stm32port->info->cfg.has_fifo;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1053*4882a593Smuzhiyun port->membase = devm_ioremap_resource(&pdev->dev, res);
1054*4882a593Smuzhiyun if (IS_ERR(port->membase))
1055*4882a593Smuzhiyun return PTR_ERR(port->membase);
1056*4882a593Smuzhiyun port->mapbase = res->start;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun spin_lock_init(&port->lock);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun stm32port->clk = devm_clk_get(&pdev->dev, NULL);
1061*4882a593Smuzhiyun if (IS_ERR(stm32port->clk))
1062*4882a593Smuzhiyun return PTR_ERR(stm32port->clk);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* Ensure that clk rate is correct by enabling the clk */
1065*4882a593Smuzhiyun ret = clk_prepare_enable(stm32port->clk);
1066*4882a593Smuzhiyun if (ret)
1067*4882a593Smuzhiyun return ret;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1070*4882a593Smuzhiyun if (!stm32port->port.uartclk) {
1071*4882a593Smuzhiyun ret = -EINVAL;
1072*4882a593Smuzhiyun goto err_clk;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
1076*4882a593Smuzhiyun if (IS_ERR(stm32port->gpios)) {
1077*4882a593Smuzhiyun ret = PTR_ERR(stm32port->gpios);
1078*4882a593Smuzhiyun goto err_clk;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* Both CTS/RTS gpios and "st,hw-flow-ctrl" should not be specified */
1082*4882a593Smuzhiyun if (stm32port->hw_flow_control) {
1083*4882a593Smuzhiyun if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
1084*4882a593Smuzhiyun mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
1085*4882a593Smuzhiyun dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
1086*4882a593Smuzhiyun ret = -EINVAL;
1087*4882a593Smuzhiyun goto err_clk;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun return ret;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun err_clk:
1094*4882a593Smuzhiyun clk_disable_unprepare(stm32port->clk);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun return ret;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
stm32_usart_of_get_port(struct platform_device * pdev)1099*4882a593Smuzhiyun static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1102*4882a593Smuzhiyun int id;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (!np)
1105*4882a593Smuzhiyun return NULL;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun id = of_alias_get_id(np, "serial");
1108*4882a593Smuzhiyun if (id < 0) {
1109*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1110*4882a593Smuzhiyun return NULL;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (WARN_ON(id >= STM32_MAX_PORTS))
1114*4882a593Smuzhiyun return NULL;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun stm32_ports[id].hw_flow_control =
1117*4882a593Smuzhiyun of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
1118*4882a593Smuzhiyun of_property_read_bool (np, "uart-has-rtscts");
1119*4882a593Smuzhiyun stm32_ports[id].port.line = id;
1120*4882a593Smuzhiyun stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1121*4882a593Smuzhiyun stm32_ports[id].cr3_irq = 0;
1122*4882a593Smuzhiyun stm32_ports[id].last_res = RX_BUF_L;
1123*4882a593Smuzhiyun return &stm32_ports[id];
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun #ifdef CONFIG_OF
1127*4882a593Smuzhiyun static const struct of_device_id stm32_match[] = {
1128*4882a593Smuzhiyun { .compatible = "st,stm32-uart", .data = &stm32f4_info},
1129*4882a593Smuzhiyun { .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1130*4882a593Smuzhiyun { .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
1131*4882a593Smuzhiyun {},
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_match);
1135*4882a593Smuzhiyun #endif
1136*4882a593Smuzhiyun
stm32_usart_of_dma_rx_probe(struct stm32_port * stm32port,struct platform_device * pdev)1137*4882a593Smuzhiyun static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
1138*4882a593Smuzhiyun struct platform_device *pdev)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1141*4882a593Smuzhiyun struct uart_port *port = &stm32port->port;
1142*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1143*4882a593Smuzhiyun struct dma_slave_config config;
1144*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc = NULL;
1145*4882a593Smuzhiyun int ret;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /*
1148*4882a593Smuzhiyun * Using DMA and threaded handler for the console could lead to
1149*4882a593Smuzhiyun * deadlocks.
1150*4882a593Smuzhiyun */
1151*4882a593Smuzhiyun if (uart_console(port))
1152*4882a593Smuzhiyun return -ENODEV;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /* Request DMA RX channel */
1155*4882a593Smuzhiyun stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
1156*4882a593Smuzhiyun if (!stm32port->rx_ch) {
1157*4882a593Smuzhiyun dev_info(dev, "rx dma alloc failed\n");
1158*4882a593Smuzhiyun return -ENODEV;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
1161*4882a593Smuzhiyun &stm32port->rx_dma_buf,
1162*4882a593Smuzhiyun GFP_KERNEL);
1163*4882a593Smuzhiyun if (!stm32port->rx_buf) {
1164*4882a593Smuzhiyun ret = -ENOMEM;
1165*4882a593Smuzhiyun goto alloc_err;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* Configure DMA channel */
1169*4882a593Smuzhiyun memset(&config, 0, sizeof(config));
1170*4882a593Smuzhiyun config.src_addr = port->mapbase + ofs->rdr;
1171*4882a593Smuzhiyun config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun ret = dmaengine_slave_config(stm32port->rx_ch, &config);
1174*4882a593Smuzhiyun if (ret < 0) {
1175*4882a593Smuzhiyun dev_err(dev, "rx dma channel config failed\n");
1176*4882a593Smuzhiyun ret = -ENODEV;
1177*4882a593Smuzhiyun goto config_err;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* Prepare a DMA cyclic transaction */
1181*4882a593Smuzhiyun desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
1182*4882a593Smuzhiyun stm32port->rx_dma_buf,
1183*4882a593Smuzhiyun RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
1184*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
1185*4882a593Smuzhiyun if (!desc) {
1186*4882a593Smuzhiyun dev_err(dev, "rx dma prep cyclic failed\n");
1187*4882a593Smuzhiyun ret = -ENODEV;
1188*4882a593Smuzhiyun goto config_err;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* No callback as dma buffer is drained on usart interrupt */
1192*4882a593Smuzhiyun desc->callback = NULL;
1193*4882a593Smuzhiyun desc->callback_param = NULL;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /* Push current DMA transaction in the pending queue */
1196*4882a593Smuzhiyun ret = dma_submit_error(dmaengine_submit(desc));
1197*4882a593Smuzhiyun if (ret) {
1198*4882a593Smuzhiyun dmaengine_terminate_sync(stm32port->rx_ch);
1199*4882a593Smuzhiyun goto config_err;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /* Issue pending DMA requests */
1203*4882a593Smuzhiyun dma_async_issue_pending(stm32port->rx_ch);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun return 0;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun config_err:
1208*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1209*4882a593Smuzhiyun RX_BUF_L, stm32port->rx_buf,
1210*4882a593Smuzhiyun stm32port->rx_dma_buf);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun alloc_err:
1213*4882a593Smuzhiyun dma_release_channel(stm32port->rx_ch);
1214*4882a593Smuzhiyun stm32port->rx_ch = NULL;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun return ret;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
stm32_usart_of_dma_tx_probe(struct stm32_port * stm32port,struct platform_device * pdev)1219*4882a593Smuzhiyun static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
1220*4882a593Smuzhiyun struct platform_device *pdev)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1223*4882a593Smuzhiyun struct uart_port *port = &stm32port->port;
1224*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1225*4882a593Smuzhiyun struct dma_slave_config config;
1226*4882a593Smuzhiyun int ret;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun stm32port->tx_dma_busy = false;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /* Request DMA TX channel */
1231*4882a593Smuzhiyun stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
1232*4882a593Smuzhiyun if (!stm32port->tx_ch) {
1233*4882a593Smuzhiyun dev_info(dev, "tx dma alloc failed\n");
1234*4882a593Smuzhiyun return -ENODEV;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
1237*4882a593Smuzhiyun &stm32port->tx_dma_buf,
1238*4882a593Smuzhiyun GFP_KERNEL);
1239*4882a593Smuzhiyun if (!stm32port->tx_buf) {
1240*4882a593Smuzhiyun ret = -ENOMEM;
1241*4882a593Smuzhiyun goto alloc_err;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* Configure DMA channel */
1245*4882a593Smuzhiyun memset(&config, 0, sizeof(config));
1246*4882a593Smuzhiyun config.dst_addr = port->mapbase + ofs->tdr;
1247*4882a593Smuzhiyun config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun ret = dmaengine_slave_config(stm32port->tx_ch, &config);
1250*4882a593Smuzhiyun if (ret < 0) {
1251*4882a593Smuzhiyun dev_err(dev, "tx dma channel config failed\n");
1252*4882a593Smuzhiyun ret = -ENODEV;
1253*4882a593Smuzhiyun goto config_err;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun return 0;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun config_err:
1259*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1260*4882a593Smuzhiyun TX_BUF_L, stm32port->tx_buf,
1261*4882a593Smuzhiyun stm32port->tx_dma_buf);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun alloc_err:
1264*4882a593Smuzhiyun dma_release_channel(stm32port->tx_ch);
1265*4882a593Smuzhiyun stm32port->tx_ch = NULL;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun return ret;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
stm32_usart_serial_probe(struct platform_device * pdev)1270*4882a593Smuzhiyun static int stm32_usart_serial_probe(struct platform_device *pdev)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun struct stm32_port *stm32port;
1273*4882a593Smuzhiyun int ret;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun stm32port = stm32_usart_of_get_port(pdev);
1276*4882a593Smuzhiyun if (!stm32port)
1277*4882a593Smuzhiyun return -ENODEV;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun stm32port->info = of_device_get_match_data(&pdev->dev);
1280*4882a593Smuzhiyun if (!stm32port->info)
1281*4882a593Smuzhiyun return -EINVAL;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun ret = stm32_usart_init_port(stm32port, pdev);
1284*4882a593Smuzhiyun if (ret)
1285*4882a593Smuzhiyun return ret;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun if (stm32port->wakeirq > 0) {
1288*4882a593Smuzhiyun ret = device_init_wakeup(&pdev->dev, true);
1289*4882a593Smuzhiyun if (ret)
1290*4882a593Smuzhiyun goto err_uninit;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
1293*4882a593Smuzhiyun stm32port->wakeirq);
1294*4882a593Smuzhiyun if (ret)
1295*4882a593Smuzhiyun goto err_nowup;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun device_set_wakeup_enable(&pdev->dev, false);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun ret = stm32_usart_of_dma_rx_probe(stm32port, pdev);
1301*4882a593Smuzhiyun if (ret)
1302*4882a593Smuzhiyun dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun ret = stm32_usart_of_dma_tx_probe(stm32port, pdev);
1305*4882a593Smuzhiyun if (ret)
1306*4882a593Smuzhiyun dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun platform_set_drvdata(pdev, &stm32port->port);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
1311*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
1312*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1315*4882a593Smuzhiyun if (ret)
1316*4882a593Smuzhiyun goto err_port;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun return 0;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun err_port:
1323*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1324*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
1325*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun if (stm32port->rx_ch) {
1328*4882a593Smuzhiyun dmaengine_terminate_async(stm32port->rx_ch);
1329*4882a593Smuzhiyun dma_release_channel(stm32port->rx_ch);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun if (stm32port->rx_dma_buf)
1333*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1334*4882a593Smuzhiyun RX_BUF_L, stm32port->rx_buf,
1335*4882a593Smuzhiyun stm32port->rx_dma_buf);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (stm32port->tx_ch) {
1338*4882a593Smuzhiyun dmaengine_terminate_async(stm32port->tx_ch);
1339*4882a593Smuzhiyun dma_release_channel(stm32port->tx_ch);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if (stm32port->tx_dma_buf)
1343*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1344*4882a593Smuzhiyun TX_BUF_L, stm32port->tx_buf,
1345*4882a593Smuzhiyun stm32port->tx_dma_buf);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (stm32port->wakeirq > 0)
1348*4882a593Smuzhiyun dev_pm_clear_wake_irq(&pdev->dev);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun err_nowup:
1351*4882a593Smuzhiyun if (stm32port->wakeirq > 0)
1352*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, false);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun err_uninit:
1355*4882a593Smuzhiyun clk_disable_unprepare(stm32port->clk);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun return ret;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
stm32_usart_serial_remove(struct platform_device * pdev)1360*4882a593Smuzhiyun static int stm32_usart_serial_remove(struct platform_device *pdev)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun struct uart_port *port = platform_get_drvdata(pdev);
1363*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
1364*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1365*4882a593Smuzhiyun int err;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun pm_runtime_get_sync(&pdev->dev);
1368*4882a593Smuzhiyun err = uart_remove_one_port(&stm32_usart_driver, port);
1369*4882a593Smuzhiyun if (err)
1370*4882a593Smuzhiyun return(err);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1373*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
1374*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun if (stm32_port->rx_ch) {
1379*4882a593Smuzhiyun dmaengine_terminate_async(stm32_port->rx_ch);
1380*4882a593Smuzhiyun dma_release_channel(stm32_port->rx_ch);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun if (stm32_port->rx_dma_buf)
1384*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1385*4882a593Smuzhiyun RX_BUF_L, stm32_port->rx_buf,
1386*4882a593Smuzhiyun stm32_port->rx_dma_buf);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun if (stm32_port->tx_ch) {
1391*4882a593Smuzhiyun dmaengine_terminate_async(stm32_port->tx_ch);
1392*4882a593Smuzhiyun dma_release_channel(stm32_port->tx_ch);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun if (stm32_port->tx_dma_buf)
1396*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1397*4882a593Smuzhiyun TX_BUF_L, stm32_port->tx_buf,
1398*4882a593Smuzhiyun stm32_port->tx_dma_buf);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (stm32_port->wakeirq > 0) {
1401*4882a593Smuzhiyun dev_pm_clear_wake_irq(&pdev->dev);
1402*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, false);
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun clk_disable_unprepare(stm32_port->clk);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun return 0;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_STM32_CONSOLE
stm32_usart_console_putchar(struct uart_port * port,int ch)1411*4882a593Smuzhiyun static void stm32_usart_console_putchar(struct uart_port *port, int ch)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
1414*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
1417*4882a593Smuzhiyun cpu_relax();
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun writel_relaxed(ch, port->membase + ofs->tdr);
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
stm32_usart_console_write(struct console * co,const char * s,unsigned int cnt)1422*4882a593Smuzhiyun static void stm32_usart_console_write(struct console *co, const char *s,
1423*4882a593Smuzhiyun unsigned int cnt)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun struct uart_port *port = &stm32_ports[co->index].port;
1426*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
1427*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1428*4882a593Smuzhiyun const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1429*4882a593Smuzhiyun unsigned long flags;
1430*4882a593Smuzhiyun u32 old_cr1, new_cr1;
1431*4882a593Smuzhiyun int locked = 1;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun local_irq_save(flags);
1434*4882a593Smuzhiyun if (port->sysrq)
1435*4882a593Smuzhiyun locked = 0;
1436*4882a593Smuzhiyun else if (oops_in_progress)
1437*4882a593Smuzhiyun locked = spin_trylock(&port->lock);
1438*4882a593Smuzhiyun else
1439*4882a593Smuzhiyun spin_lock(&port->lock);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* Save and disable interrupts, enable the transmitter */
1442*4882a593Smuzhiyun old_cr1 = readl_relaxed(port->membase + ofs->cr1);
1443*4882a593Smuzhiyun new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
1444*4882a593Smuzhiyun new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit);
1445*4882a593Smuzhiyun writel_relaxed(new_cr1, port->membase + ofs->cr1);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun uart_console_write(port, s, cnt, stm32_usart_console_putchar);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* Restore interrupt state */
1450*4882a593Smuzhiyun writel_relaxed(old_cr1, port->membase + ofs->cr1);
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun if (locked)
1453*4882a593Smuzhiyun spin_unlock(&port->lock);
1454*4882a593Smuzhiyun local_irq_restore(flags);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
stm32_usart_console_setup(struct console * co,char * options)1457*4882a593Smuzhiyun static int stm32_usart_console_setup(struct console *co, char *options)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun struct stm32_port *stm32port;
1460*4882a593Smuzhiyun int baud = 9600;
1461*4882a593Smuzhiyun int bits = 8;
1462*4882a593Smuzhiyun int parity = 'n';
1463*4882a593Smuzhiyun int flow = 'n';
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun if (co->index >= STM32_MAX_PORTS)
1466*4882a593Smuzhiyun return -ENODEV;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun stm32port = &stm32_ports[co->index];
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /*
1471*4882a593Smuzhiyun * This driver does not support early console initialization
1472*4882a593Smuzhiyun * (use ARM early printk support instead), so we only expect
1473*4882a593Smuzhiyun * this to be called during the uart port registration when the
1474*4882a593Smuzhiyun * driver gets probed and the port should be mapped at that point.
1475*4882a593Smuzhiyun */
1476*4882a593Smuzhiyun if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
1477*4882a593Smuzhiyun return -ENXIO;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun if (options)
1480*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun static struct console stm32_console = {
1486*4882a593Smuzhiyun .name = STM32_SERIAL_NAME,
1487*4882a593Smuzhiyun .device = uart_console_device,
1488*4882a593Smuzhiyun .write = stm32_usart_console_write,
1489*4882a593Smuzhiyun .setup = stm32_usart_console_setup,
1490*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
1491*4882a593Smuzhiyun .index = -1,
1492*4882a593Smuzhiyun .data = &stm32_usart_driver,
1493*4882a593Smuzhiyun };
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun #define STM32_SERIAL_CONSOLE (&stm32_console)
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun #else
1498*4882a593Smuzhiyun #define STM32_SERIAL_CONSOLE NULL
1499*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_STM32_CONSOLE */
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun static struct uart_driver stm32_usart_driver = {
1502*4882a593Smuzhiyun .driver_name = DRIVER_NAME,
1503*4882a593Smuzhiyun .dev_name = STM32_SERIAL_NAME,
1504*4882a593Smuzhiyun .major = 0,
1505*4882a593Smuzhiyun .minor = 0,
1506*4882a593Smuzhiyun .nr = STM32_MAX_PORTS,
1507*4882a593Smuzhiyun .cons = STM32_SERIAL_CONSOLE,
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun
stm32_usart_serial_en_wakeup(struct uart_port * port,bool enable)1510*4882a593Smuzhiyun static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1511*4882a593Smuzhiyun bool enable)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun struct stm32_port *stm32_port = to_stm32_port(port);
1514*4882a593Smuzhiyun const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (stm32_port->wakeirq <= 0)
1517*4882a593Smuzhiyun return;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /*
1520*4882a593Smuzhiyun * Enable low-power wake-up and wake-up irq if argument is set to
1521*4882a593Smuzhiyun * "enable", disable low-power wake-up and wake-up irq otherwise
1522*4882a593Smuzhiyun */
1523*4882a593Smuzhiyun if (enable) {
1524*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
1525*4882a593Smuzhiyun stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
1526*4882a593Smuzhiyun } else {
1527*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
1528*4882a593Smuzhiyun stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
stm32_usart_serial_suspend(struct device * dev)1532*4882a593Smuzhiyun static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(dev);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun uart_suspend_port(&stm32_usart_driver, port);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun if (device_may_wakeup(dev))
1539*4882a593Smuzhiyun stm32_usart_serial_en_wakeup(port, true);
1540*4882a593Smuzhiyun else
1541*4882a593Smuzhiyun stm32_usart_serial_en_wakeup(port, false);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /*
1544*4882a593Smuzhiyun * When "no_console_suspend" is enabled, keep the pinctrl default state
1545*4882a593Smuzhiyun * and rely on bootloader stage to restore this state upon resume.
1546*4882a593Smuzhiyun * Otherwise, apply the idle or sleep states depending on wakeup
1547*4882a593Smuzhiyun * capabilities.
1548*4882a593Smuzhiyun */
1549*4882a593Smuzhiyun if (console_suspend_enabled || !uart_console(port)) {
1550*4882a593Smuzhiyun if (device_may_wakeup(dev))
1551*4882a593Smuzhiyun pinctrl_pm_select_idle_state(dev);
1552*4882a593Smuzhiyun else
1553*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(dev);
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun return 0;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
stm32_usart_serial_resume(struct device * dev)1559*4882a593Smuzhiyun static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(dev);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun pinctrl_pm_select_default_state(dev);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun if (device_may_wakeup(dev))
1566*4882a593Smuzhiyun stm32_usart_serial_en_wakeup(port, false);
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun return uart_resume_port(&stm32_usart_driver, port);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
stm32_usart_runtime_suspend(struct device * dev)1571*4882a593Smuzhiyun static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(dev);
1574*4882a593Smuzhiyun struct stm32_port *stm32port = container_of(port,
1575*4882a593Smuzhiyun struct stm32_port, port);
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun clk_disable_unprepare(stm32port->clk);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun return 0;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
stm32_usart_runtime_resume(struct device * dev)1582*4882a593Smuzhiyun static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun struct uart_port *port = dev_get_drvdata(dev);
1585*4882a593Smuzhiyun struct stm32_port *stm32port = container_of(port,
1586*4882a593Smuzhiyun struct stm32_port, port);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun return clk_prepare_enable(stm32port->clk);
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun static const struct dev_pm_ops stm32_serial_pm_ops = {
1592*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
1593*4882a593Smuzhiyun stm32_usart_runtime_resume, NULL)
1594*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
1595*4882a593Smuzhiyun stm32_usart_serial_resume)
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun static struct platform_driver stm32_serial_driver = {
1599*4882a593Smuzhiyun .probe = stm32_usart_serial_probe,
1600*4882a593Smuzhiyun .remove = stm32_usart_serial_remove,
1601*4882a593Smuzhiyun .driver = {
1602*4882a593Smuzhiyun .name = DRIVER_NAME,
1603*4882a593Smuzhiyun .pm = &stm32_serial_pm_ops,
1604*4882a593Smuzhiyun .of_match_table = of_match_ptr(stm32_match),
1605*4882a593Smuzhiyun },
1606*4882a593Smuzhiyun };
1607*4882a593Smuzhiyun
stm32_usart_init(void)1608*4882a593Smuzhiyun static int __init stm32_usart_init(void)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun static char banner[] __initdata = "STM32 USART driver initialized";
1611*4882a593Smuzhiyun int ret;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun pr_info("%s\n", banner);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun ret = uart_register_driver(&stm32_usart_driver);
1616*4882a593Smuzhiyun if (ret)
1617*4882a593Smuzhiyun return ret;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun ret = platform_driver_register(&stm32_serial_driver);
1620*4882a593Smuzhiyun if (ret)
1621*4882a593Smuzhiyun uart_unregister_driver(&stm32_usart_driver);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun return ret;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
stm32_usart_exit(void)1626*4882a593Smuzhiyun static void __exit stm32_usart_exit(void)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun platform_driver_unregister(&stm32_serial_driver);
1629*4882a593Smuzhiyun uart_unregister_driver(&stm32_usart_driver);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun module_init(stm32_usart_init);
1633*4882a593Smuzhiyun module_exit(stm32_usart_exit);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
1636*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
1637*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1638