xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/sirfsoc_uart.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Drivers for CSR SiRFprimaII onboard UARTs.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/log2.h>
9*4882a593Smuzhiyun #include <linux/hrtimer.h>
10*4882a593Smuzhiyun struct sirfsoc_uart_param {
11*4882a593Smuzhiyun 	const char *uart_name;
12*4882a593Smuzhiyun 	const char *port_name;
13*4882a593Smuzhiyun };
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct sirfsoc_register {
16*4882a593Smuzhiyun 	/* hardware uart specific */
17*4882a593Smuzhiyun 	u32 sirfsoc_line_ctrl;
18*4882a593Smuzhiyun 	u32 sirfsoc_divisor;
19*4882a593Smuzhiyun 	/* uart - usp common */
20*4882a593Smuzhiyun 	u32 sirfsoc_tx_rx_en;
21*4882a593Smuzhiyun 	u32 sirfsoc_int_en_reg;
22*4882a593Smuzhiyun 	u32 sirfsoc_int_st_reg;
23*4882a593Smuzhiyun 	u32 sirfsoc_int_en_clr_reg;
24*4882a593Smuzhiyun 	u32 sirfsoc_tx_dma_io_ctrl;
25*4882a593Smuzhiyun 	u32 sirfsoc_tx_dma_io_len;
26*4882a593Smuzhiyun 	u32 sirfsoc_tx_fifo_ctrl;
27*4882a593Smuzhiyun 	u32 sirfsoc_tx_fifo_level_chk;
28*4882a593Smuzhiyun 	u32 sirfsoc_tx_fifo_op;
29*4882a593Smuzhiyun 	u32 sirfsoc_tx_fifo_status;
30*4882a593Smuzhiyun 	u32 sirfsoc_tx_fifo_data;
31*4882a593Smuzhiyun 	u32 sirfsoc_rx_dma_io_ctrl;
32*4882a593Smuzhiyun 	u32 sirfsoc_rx_dma_io_len;
33*4882a593Smuzhiyun 	u32 sirfsoc_rx_fifo_ctrl;
34*4882a593Smuzhiyun 	u32 sirfsoc_rx_fifo_level_chk;
35*4882a593Smuzhiyun 	u32 sirfsoc_rx_fifo_op;
36*4882a593Smuzhiyun 	u32 sirfsoc_rx_fifo_status;
37*4882a593Smuzhiyun 	u32 sirfsoc_rx_fifo_data;
38*4882a593Smuzhiyun 	u32 sirfsoc_afc_ctrl;
39*4882a593Smuzhiyun 	u32 sirfsoc_swh_dma_io;
40*4882a593Smuzhiyun 	/* hardware usp specific */
41*4882a593Smuzhiyun 	u32 sirfsoc_mode1;
42*4882a593Smuzhiyun 	u32 sirfsoc_mode2;
43*4882a593Smuzhiyun 	u32 sirfsoc_tx_frame_ctrl;
44*4882a593Smuzhiyun 	u32 sirfsoc_rx_frame_ctrl;
45*4882a593Smuzhiyun 	u32 sirfsoc_async_param_reg;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun typedef u32 (*fifo_full_mask)(struct uart_port *port);
49*4882a593Smuzhiyun typedef u32 (*fifo_empty_mask)(struct uart_port *port);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct sirfsoc_fifo_status {
52*4882a593Smuzhiyun 	fifo_full_mask ff_full;
53*4882a593Smuzhiyun 	fifo_empty_mask ff_empty;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun struct sirfsoc_int_en {
57*4882a593Smuzhiyun 	u32 sirfsoc_rx_done_en;
58*4882a593Smuzhiyun 	u32 sirfsoc_tx_done_en;
59*4882a593Smuzhiyun 	u32 sirfsoc_rx_oflow_en;
60*4882a593Smuzhiyun 	u32 sirfsoc_tx_allout_en;
61*4882a593Smuzhiyun 	u32 sirfsoc_rx_io_dma_en;
62*4882a593Smuzhiyun 	u32 sirfsoc_tx_io_dma_en;
63*4882a593Smuzhiyun 	u32 sirfsoc_rxfifo_full_en;
64*4882a593Smuzhiyun 	u32 sirfsoc_txfifo_empty_en;
65*4882a593Smuzhiyun 	u32 sirfsoc_rxfifo_thd_en;
66*4882a593Smuzhiyun 	u32 sirfsoc_txfifo_thd_en;
67*4882a593Smuzhiyun 	u32 sirfsoc_frm_err_en;
68*4882a593Smuzhiyun 	u32 sirfsoc_rxd_brk_en;
69*4882a593Smuzhiyun 	u32 sirfsoc_rx_timeout_en;
70*4882a593Smuzhiyun 	u32 sirfsoc_parity_err_en;
71*4882a593Smuzhiyun 	u32 sirfsoc_cts_en;
72*4882a593Smuzhiyun 	u32 sirfsoc_rts_en;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct sirfsoc_int_status {
76*4882a593Smuzhiyun 	u32 sirfsoc_rx_done;
77*4882a593Smuzhiyun 	u32 sirfsoc_tx_done;
78*4882a593Smuzhiyun 	u32 sirfsoc_rx_oflow;
79*4882a593Smuzhiyun 	u32 sirfsoc_tx_allout;
80*4882a593Smuzhiyun 	u32 sirfsoc_rx_io_dma;
81*4882a593Smuzhiyun 	u32 sirfsoc_tx_io_dma;
82*4882a593Smuzhiyun 	u32 sirfsoc_rxfifo_full;
83*4882a593Smuzhiyun 	u32 sirfsoc_txfifo_empty;
84*4882a593Smuzhiyun 	u32 sirfsoc_rxfifo_thd;
85*4882a593Smuzhiyun 	u32 sirfsoc_txfifo_thd;
86*4882a593Smuzhiyun 	u32 sirfsoc_frm_err;
87*4882a593Smuzhiyun 	u32 sirfsoc_rxd_brk;
88*4882a593Smuzhiyun 	u32 sirfsoc_rx_timeout;
89*4882a593Smuzhiyun 	u32 sirfsoc_parity_err;
90*4882a593Smuzhiyun 	u32 sirfsoc_cts;
91*4882a593Smuzhiyun 	u32 sirfsoc_rts;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun enum sirfsoc_uart_type {
95*4882a593Smuzhiyun 	SIRF_REAL_UART,
96*4882a593Smuzhiyun 	SIRF_USP_UART,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct sirfsoc_uart_register {
100*4882a593Smuzhiyun 	struct sirfsoc_register uart_reg;
101*4882a593Smuzhiyun 	struct sirfsoc_int_en uart_int_en;
102*4882a593Smuzhiyun 	struct sirfsoc_int_status uart_int_st;
103*4882a593Smuzhiyun 	struct sirfsoc_fifo_status fifo_status;
104*4882a593Smuzhiyun 	struct sirfsoc_uart_param uart_param;
105*4882a593Smuzhiyun 	enum sirfsoc_uart_type uart_type;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
uart_usp_ff_full_mask(struct uart_port * port)108*4882a593Smuzhiyun static u32 uart_usp_ff_full_mask(struct uart_port *port)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	u32 full_bit;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	full_bit = ilog2(port->fifosize);
113*4882a593Smuzhiyun 	return (1 << full_bit);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
uart_usp_ff_empty_mask(struct uart_port * port)116*4882a593Smuzhiyun static u32 uart_usp_ff_empty_mask(struct uart_port *port)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	u32 empty_bit;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	empty_bit = ilog2(port->fifosize) + 1;
121*4882a593Smuzhiyun 	return (1 << empty_bit);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static struct sirfsoc_uart_register sirfsoc_usp = {
125*4882a593Smuzhiyun 	.uart_reg = {
126*4882a593Smuzhiyun 		.sirfsoc_mode1		= 0x0000,
127*4882a593Smuzhiyun 		.sirfsoc_mode2		= 0x0004,
128*4882a593Smuzhiyun 		.sirfsoc_tx_frame_ctrl	= 0x0008,
129*4882a593Smuzhiyun 		.sirfsoc_rx_frame_ctrl	= 0x000c,
130*4882a593Smuzhiyun 		.sirfsoc_tx_rx_en	= 0x0010,
131*4882a593Smuzhiyun 		.sirfsoc_int_en_reg	= 0x0014,
132*4882a593Smuzhiyun 		.sirfsoc_int_st_reg	= 0x0018,
133*4882a593Smuzhiyun 		.sirfsoc_async_param_reg = 0x0024,
134*4882a593Smuzhiyun 		.sirfsoc_tx_dma_io_ctrl	= 0x0100,
135*4882a593Smuzhiyun 		.sirfsoc_tx_dma_io_len	= 0x0104,
136*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_ctrl	= 0x0108,
137*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_level_chk = 0x010c,
138*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_op	= 0x0110,
139*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_status	= 0x0114,
140*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_data	= 0x0118,
141*4882a593Smuzhiyun 		.sirfsoc_rx_dma_io_ctrl	= 0x0120,
142*4882a593Smuzhiyun 		.sirfsoc_rx_dma_io_len	= 0x0124,
143*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_ctrl	= 0x0128,
144*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_level_chk = 0x012c,
145*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_op	= 0x0130,
146*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_status	= 0x0134,
147*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_data	= 0x0138,
148*4882a593Smuzhiyun 		.sirfsoc_int_en_clr_reg = 0x140,
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun 	.uart_int_en = {
151*4882a593Smuzhiyun 		.sirfsoc_rx_done_en	= BIT(0),
152*4882a593Smuzhiyun 		.sirfsoc_tx_done_en	= BIT(1),
153*4882a593Smuzhiyun 		.sirfsoc_rx_oflow_en	= BIT(2),
154*4882a593Smuzhiyun 		.sirfsoc_tx_allout_en	= BIT(3),
155*4882a593Smuzhiyun 		.sirfsoc_rx_io_dma_en	= BIT(4),
156*4882a593Smuzhiyun 		.sirfsoc_tx_io_dma_en	= BIT(5),
157*4882a593Smuzhiyun 		.sirfsoc_rxfifo_full_en	= BIT(6),
158*4882a593Smuzhiyun 		.sirfsoc_txfifo_empty_en = BIT(7),
159*4882a593Smuzhiyun 		.sirfsoc_rxfifo_thd_en	= BIT(8),
160*4882a593Smuzhiyun 		.sirfsoc_txfifo_thd_en	= BIT(9),
161*4882a593Smuzhiyun 		.sirfsoc_frm_err_en	= BIT(10),
162*4882a593Smuzhiyun 		.sirfsoc_rx_timeout_en	= BIT(11),
163*4882a593Smuzhiyun 		.sirfsoc_rxd_brk_en	= BIT(15),
164*4882a593Smuzhiyun 	},
165*4882a593Smuzhiyun 	.uart_int_st = {
166*4882a593Smuzhiyun 		.sirfsoc_rx_done	= BIT(0),
167*4882a593Smuzhiyun 		.sirfsoc_tx_done	= BIT(1),
168*4882a593Smuzhiyun 		.sirfsoc_rx_oflow	= BIT(2),
169*4882a593Smuzhiyun 		.sirfsoc_tx_allout	= BIT(3),
170*4882a593Smuzhiyun 		.sirfsoc_rx_io_dma	= BIT(4),
171*4882a593Smuzhiyun 		.sirfsoc_tx_io_dma	= BIT(5),
172*4882a593Smuzhiyun 		.sirfsoc_rxfifo_full	= BIT(6),
173*4882a593Smuzhiyun 		.sirfsoc_txfifo_empty	= BIT(7),
174*4882a593Smuzhiyun 		.sirfsoc_rxfifo_thd	= BIT(8),
175*4882a593Smuzhiyun 		.sirfsoc_txfifo_thd	= BIT(9),
176*4882a593Smuzhiyun 		.sirfsoc_frm_err	= BIT(10),
177*4882a593Smuzhiyun 		.sirfsoc_rx_timeout	= BIT(11),
178*4882a593Smuzhiyun 		.sirfsoc_rxd_brk	= BIT(15),
179*4882a593Smuzhiyun 	},
180*4882a593Smuzhiyun 	.fifo_status = {
181*4882a593Smuzhiyun 		.ff_full		= uart_usp_ff_full_mask,
182*4882a593Smuzhiyun 		.ff_empty		= uart_usp_ff_empty_mask,
183*4882a593Smuzhiyun 	},
184*4882a593Smuzhiyun 	.uart_param = {
185*4882a593Smuzhiyun 		.uart_name = "ttySiRF",
186*4882a593Smuzhiyun 		.port_name = "sirfsoc-uart",
187*4882a593Smuzhiyun 	},
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static struct sirfsoc_uart_register sirfsoc_uart = {
191*4882a593Smuzhiyun 	.uart_reg = {
192*4882a593Smuzhiyun 		.sirfsoc_line_ctrl	= 0x0040,
193*4882a593Smuzhiyun 		.sirfsoc_tx_rx_en	= 0x004c,
194*4882a593Smuzhiyun 		.sirfsoc_divisor	= 0x0050,
195*4882a593Smuzhiyun 		.sirfsoc_int_en_reg	= 0x0054,
196*4882a593Smuzhiyun 		.sirfsoc_int_st_reg	= 0x0058,
197*4882a593Smuzhiyun 		.sirfsoc_int_en_clr_reg	= 0x0060,
198*4882a593Smuzhiyun 		.sirfsoc_tx_dma_io_ctrl	= 0x0100,
199*4882a593Smuzhiyun 		.sirfsoc_tx_dma_io_len	= 0x0104,
200*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_ctrl	= 0x0108,
201*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_level_chk = 0x010c,
202*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_op	= 0x0110,
203*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_status	= 0x0114,
204*4882a593Smuzhiyun 		.sirfsoc_tx_fifo_data	= 0x0118,
205*4882a593Smuzhiyun 		.sirfsoc_rx_dma_io_ctrl	= 0x0120,
206*4882a593Smuzhiyun 		.sirfsoc_rx_dma_io_len	= 0x0124,
207*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_ctrl	= 0x0128,
208*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_level_chk = 0x012c,
209*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_op	= 0x0130,
210*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_status	= 0x0134,
211*4882a593Smuzhiyun 		.sirfsoc_rx_fifo_data	= 0x0138,
212*4882a593Smuzhiyun 		.sirfsoc_afc_ctrl	= 0x0140,
213*4882a593Smuzhiyun 		.sirfsoc_swh_dma_io	= 0x0148,
214*4882a593Smuzhiyun 	},
215*4882a593Smuzhiyun 	.uart_int_en = {
216*4882a593Smuzhiyun 		.sirfsoc_rx_done_en	= BIT(0),
217*4882a593Smuzhiyun 		.sirfsoc_tx_done_en	= BIT(1),
218*4882a593Smuzhiyun 		.sirfsoc_rx_oflow_en	= BIT(2),
219*4882a593Smuzhiyun 		.sirfsoc_tx_allout_en	= BIT(3),
220*4882a593Smuzhiyun 		.sirfsoc_rx_io_dma_en	= BIT(4),
221*4882a593Smuzhiyun 		.sirfsoc_tx_io_dma_en	= BIT(5),
222*4882a593Smuzhiyun 		.sirfsoc_rxfifo_full_en	= BIT(6),
223*4882a593Smuzhiyun 		.sirfsoc_txfifo_empty_en = BIT(7),
224*4882a593Smuzhiyun 		.sirfsoc_rxfifo_thd_en	= BIT(8),
225*4882a593Smuzhiyun 		.sirfsoc_txfifo_thd_en	= BIT(9),
226*4882a593Smuzhiyun 		.sirfsoc_frm_err_en	= BIT(10),
227*4882a593Smuzhiyun 		.sirfsoc_rxd_brk_en	= BIT(11),
228*4882a593Smuzhiyun 		.sirfsoc_rx_timeout_en	= BIT(12),
229*4882a593Smuzhiyun 		.sirfsoc_parity_err_en	= BIT(13),
230*4882a593Smuzhiyun 		.sirfsoc_cts_en		= BIT(14),
231*4882a593Smuzhiyun 		.sirfsoc_rts_en		= BIT(15),
232*4882a593Smuzhiyun 	},
233*4882a593Smuzhiyun 	.uart_int_st = {
234*4882a593Smuzhiyun 		.sirfsoc_rx_done	= BIT(0),
235*4882a593Smuzhiyun 		.sirfsoc_tx_done	= BIT(1),
236*4882a593Smuzhiyun 		.sirfsoc_rx_oflow	= BIT(2),
237*4882a593Smuzhiyun 		.sirfsoc_tx_allout	= BIT(3),
238*4882a593Smuzhiyun 		.sirfsoc_rx_io_dma	= BIT(4),
239*4882a593Smuzhiyun 		.sirfsoc_tx_io_dma	= BIT(5),
240*4882a593Smuzhiyun 		.sirfsoc_rxfifo_full	= BIT(6),
241*4882a593Smuzhiyun 		.sirfsoc_txfifo_empty	= BIT(7),
242*4882a593Smuzhiyun 		.sirfsoc_rxfifo_thd	= BIT(8),
243*4882a593Smuzhiyun 		.sirfsoc_txfifo_thd	= BIT(9),
244*4882a593Smuzhiyun 		.sirfsoc_frm_err	= BIT(10),
245*4882a593Smuzhiyun 		.sirfsoc_rxd_brk	= BIT(11),
246*4882a593Smuzhiyun 		.sirfsoc_rx_timeout	= BIT(12),
247*4882a593Smuzhiyun 		.sirfsoc_parity_err	= BIT(13),
248*4882a593Smuzhiyun 		.sirfsoc_cts		= BIT(14),
249*4882a593Smuzhiyun 		.sirfsoc_rts		= BIT(15),
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun 	.fifo_status = {
252*4882a593Smuzhiyun 		.ff_full		= uart_usp_ff_full_mask,
253*4882a593Smuzhiyun 		.ff_empty		= uart_usp_ff_empty_mask,
254*4882a593Smuzhiyun 	},
255*4882a593Smuzhiyun 	.uart_param = {
256*4882a593Smuzhiyun 		.uart_name = "ttySiRF",
257*4882a593Smuzhiyun 		.port_name = "sirfsoc_uart",
258*4882a593Smuzhiyun 	},
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun /* uart io ctrl */
261*4882a593Smuzhiyun #define SIRFUART_DATA_BIT_LEN_MASK		0x3
262*4882a593Smuzhiyun #define SIRFUART_DATA_BIT_LEN_5			BIT(0)
263*4882a593Smuzhiyun #define SIRFUART_DATA_BIT_LEN_6			1
264*4882a593Smuzhiyun #define SIRFUART_DATA_BIT_LEN_7			2
265*4882a593Smuzhiyun #define SIRFUART_DATA_BIT_LEN_8			3
266*4882a593Smuzhiyun #define SIRFUART_STOP_BIT_LEN_1			0
267*4882a593Smuzhiyun #define SIRFUART_STOP_BIT_LEN_2			BIT(2)
268*4882a593Smuzhiyun #define SIRFUART_PARITY_EN			BIT(3)
269*4882a593Smuzhiyun #define SIRFUART_EVEN_BIT			BIT(4)
270*4882a593Smuzhiyun #define SIRFUART_STICK_BIT_MASK			(7 << 3)
271*4882a593Smuzhiyun #define SIRFUART_STICK_BIT_NONE			(0 << 3)
272*4882a593Smuzhiyun #define SIRFUART_STICK_BIT_EVEN			BIT(3)
273*4882a593Smuzhiyun #define SIRFUART_STICK_BIT_ODD			(3 << 3)
274*4882a593Smuzhiyun #define SIRFUART_STICK_BIT_MARK			(5 << 3)
275*4882a593Smuzhiyun #define SIRFUART_STICK_BIT_SPACE		(7 << 3)
276*4882a593Smuzhiyun #define SIRFUART_SET_BREAK			BIT(6)
277*4882a593Smuzhiyun #define SIRFUART_LOOP_BACK			BIT(7)
278*4882a593Smuzhiyun #define SIRFUART_PARITY_MASK			(7 << 3)
279*4882a593Smuzhiyun #define SIRFUART_DUMMY_READ			BIT(16)
280*4882a593Smuzhiyun #define SIRFUART_AFC_CTRL_RX_THD		0x70
281*4882a593Smuzhiyun #define SIRFUART_AFC_RX_EN			BIT(8)
282*4882a593Smuzhiyun #define SIRFUART_AFC_TX_EN			BIT(9)
283*4882a593Smuzhiyun #define SIRFUART_AFC_CTS_CTRL			BIT(10)
284*4882a593Smuzhiyun #define SIRFUART_AFC_RTS_CTRL			BIT(11)
285*4882a593Smuzhiyun #define	SIRFUART_AFC_CTS_STATUS			BIT(12)
286*4882a593Smuzhiyun #define	SIRFUART_AFC_RTS_STATUS			BIT(13)
287*4882a593Smuzhiyun /* UART FIFO Register */
288*4882a593Smuzhiyun #define SIRFUART_FIFO_STOP			0x0
289*4882a593Smuzhiyun #define SIRFUART_FIFO_RESET			BIT(0)
290*4882a593Smuzhiyun #define SIRFUART_FIFO_START			BIT(1)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define SIRFUART_RX_EN				BIT(0)
293*4882a593Smuzhiyun #define SIRFUART_TX_EN				BIT(1)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define SIRFUART_IO_MODE			BIT(0)
296*4882a593Smuzhiyun #define SIRFUART_DMA_MODE			0x0
297*4882a593Smuzhiyun #define SIRFUART_RX_DMA_FLUSH			0x4
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define SIRFUART_CLEAR_RX_ADDR_EN		0x2
300*4882a593Smuzhiyun /* Baud Rate Calculation */
301*4882a593Smuzhiyun #define SIRF_USP_MIN_SAMPLE_DIV			0x1
302*4882a593Smuzhiyun #define SIRF_MIN_SAMPLE_DIV			0xf
303*4882a593Smuzhiyun #define SIRF_MAX_SAMPLE_DIV			0x3f
304*4882a593Smuzhiyun #define SIRF_IOCLK_DIV_MAX			0xffff
305*4882a593Smuzhiyun #define SIRF_SAMPLE_DIV_SHIFT			16
306*4882a593Smuzhiyun #define SIRF_IOCLK_DIV_MASK			0xffff
307*4882a593Smuzhiyun #define SIRF_SAMPLE_DIV_MASK			0x3f0000
308*4882a593Smuzhiyun #define SIRF_BAUD_RATE_SUPPORT_NR		18
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* USP SPEC */
311*4882a593Smuzhiyun #define SIRFSOC_USP_ENDIAN_CTRL_LSBF		BIT(4)
312*4882a593Smuzhiyun #define SIRFSOC_USP_EN				BIT(5)
313*4882a593Smuzhiyun #define SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET	0
314*4882a593Smuzhiyun #define SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET	8
315*4882a593Smuzhiyun #define SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK	0x3ff
316*4882a593Smuzhiyun #define SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET	21
317*4882a593Smuzhiyun #define SIRFSOC_USP_TX_DATA_LEN_OFFSET		0
318*4882a593Smuzhiyun #define SIRFSOC_USP_TX_SYNC_LEN_OFFSET		8
319*4882a593Smuzhiyun #define SIRFSOC_USP_TX_FRAME_LEN_OFFSET		16
320*4882a593Smuzhiyun #define SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET	24
321*4882a593Smuzhiyun #define SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET	30
322*4882a593Smuzhiyun #define SIRFSOC_USP_RX_DATA_LEN_OFFSET		0
323*4882a593Smuzhiyun #define SIRFSOC_USP_RX_FRAME_LEN_OFFSET		8
324*4882a593Smuzhiyun #define SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET	16
325*4882a593Smuzhiyun #define SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET	24
326*4882a593Smuzhiyun #define SIRFSOC_USP_ASYNC_DIV2_MASK		0x3f
327*4882a593Smuzhiyun #define SIRFSOC_USP_ASYNC_DIV2_OFFSET		16
328*4882a593Smuzhiyun #define SIRFSOC_USP_LOOP_BACK_CTRL		BIT(2)
329*4882a593Smuzhiyun #define SIRFSOC_USP_FRADDR_CLR_EN		BIT(1)
330*4882a593Smuzhiyun /* USP-UART Common */
331*4882a593Smuzhiyun #define SIRFSOC_UART_RX_TIMEOUT(br, to)	(((br) * (((to) + 999) / 1000)) / 1000)
332*4882a593Smuzhiyun #define SIRFUART_RECV_TIMEOUT_VALUE(x)	\
333*4882a593Smuzhiyun 				(((x) > 0xFFFF) ? 0xFFFF : ((x) & 0xFFFF))
334*4882a593Smuzhiyun #define SIRFUART_USP_RECV_TIMEOUT(x)	(x & 0xFFFF)
335*4882a593Smuzhiyun #define SIRFUART_UART_RECV_TIMEOUT(x)	((x & 0xFFFF) << 16)
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define SIRFUART_FIFO_THD(port)		(port->fifosize >> 1)
338*4882a593Smuzhiyun #define SIRFUART_ERR_INT_STAT(unit_st, uart_type)			\
339*4882a593Smuzhiyun 				(uint_st->sirfsoc_rx_oflow |		\
340*4882a593Smuzhiyun 				uint_st->sirfsoc_frm_err |		\
341*4882a593Smuzhiyun 				uint_st->sirfsoc_rxd_brk |		\
342*4882a593Smuzhiyun 				((uart_type != SIRF_REAL_UART) ? \
343*4882a593Smuzhiyun 				 0 : uint_st->sirfsoc_parity_err))
344*4882a593Smuzhiyun #define SIRFUART_RX_IO_INT_EN(uint_en, uart_type)			\
345*4882a593Smuzhiyun 				(uint_en->sirfsoc_rx_done_en |\
346*4882a593Smuzhiyun 				 uint_en->sirfsoc_rxfifo_thd_en |\
347*4882a593Smuzhiyun 				 uint_en->sirfsoc_rxfifo_full_en |\
348*4882a593Smuzhiyun 				 uint_en->sirfsoc_frm_err_en |\
349*4882a593Smuzhiyun 				 uint_en->sirfsoc_rx_oflow_en |\
350*4882a593Smuzhiyun 				 uint_en->sirfsoc_rxd_brk_en |\
351*4882a593Smuzhiyun 				((uart_type != SIRF_REAL_UART) ? \
352*4882a593Smuzhiyun 				 0 : uint_en->sirfsoc_parity_err_en))
353*4882a593Smuzhiyun #define SIRFUART_RX_IO_INT_ST(uint_st)				\
354*4882a593Smuzhiyun 				(uint_st->sirfsoc_rxfifo_thd |\
355*4882a593Smuzhiyun 				 uint_st->sirfsoc_rxfifo_full|\
356*4882a593Smuzhiyun 				 uint_st->sirfsoc_rx_done |\
357*4882a593Smuzhiyun 				 uint_st->sirfsoc_rx_timeout)
358*4882a593Smuzhiyun #define SIRFUART_CTS_INT_ST(uint_st)	(uint_st->sirfsoc_cts)
359*4882a593Smuzhiyun #define SIRFUART_RX_DMA_INT_EN(uint_en, uart_type)		\
360*4882a593Smuzhiyun 				(uint_en->sirfsoc_frm_err_en |\
361*4882a593Smuzhiyun 				 uint_en->sirfsoc_rx_oflow_en |\
362*4882a593Smuzhiyun 				 uint_en->sirfsoc_rxd_brk_en |\
363*4882a593Smuzhiyun 				((uart_type != SIRF_REAL_UART) ? \
364*4882a593Smuzhiyun 				 0 : uint_en->sirfsoc_parity_err_en))
365*4882a593Smuzhiyun /* Generic Definitions */
366*4882a593Smuzhiyun #define SIRFSOC_UART_NAME			"ttySiRF"
367*4882a593Smuzhiyun #define SIRFSOC_UART_MAJOR			0
368*4882a593Smuzhiyun #define SIRFSOC_UART_MINOR			0
369*4882a593Smuzhiyun #define SIRFUART_PORT_NAME			"sirfsoc-uart"
370*4882a593Smuzhiyun #define SIRFUART_MAP_SIZE			0x200
371*4882a593Smuzhiyun #define SIRFSOC_UART_NR				11
372*4882a593Smuzhiyun #define SIRFSOC_PORT_TYPE			0xa5
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* Uart Common Use Macro*/
375*4882a593Smuzhiyun #define SIRFSOC_RX_DMA_BUF_SIZE		(1024 * 32)
376*4882a593Smuzhiyun #define BYTES_TO_ALIGN(dma_addr)	((unsigned long)(dma_addr) & 0x3)
377*4882a593Smuzhiyun /* Uart Fifo Level Chk */
378*4882a593Smuzhiyun #define SIRFUART_TX_FIFO_SC_OFFSET	0
379*4882a593Smuzhiyun #define SIRFUART_TX_FIFO_LC_OFFSET	10
380*4882a593Smuzhiyun #define SIRFUART_TX_FIFO_HC_OFFSET	20
381*4882a593Smuzhiyun #define SIRFUART_TX_FIFO_CHK_SC(line, value) ((((line) == 1) ? (value & 0x3) :\
382*4882a593Smuzhiyun 				(value & 0x1f)) << SIRFUART_TX_FIFO_SC_OFFSET)
383*4882a593Smuzhiyun #define SIRFUART_TX_FIFO_CHK_LC(line, value) ((((line) == 1) ? (value & 0x3) :\
384*4882a593Smuzhiyun 				(value & 0x1f)) << SIRFUART_TX_FIFO_LC_OFFSET)
385*4882a593Smuzhiyun #define SIRFUART_TX_FIFO_CHK_HC(line, value) ((((line) == 1) ? (value & 0x3) :\
386*4882a593Smuzhiyun 				(value & 0x1f)) << SIRFUART_TX_FIFO_HC_OFFSET)
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define SIRFUART_RX_FIFO_CHK_SC SIRFUART_TX_FIFO_CHK_SC
389*4882a593Smuzhiyun #define	SIRFUART_RX_FIFO_CHK_LC SIRFUART_TX_FIFO_CHK_LC
390*4882a593Smuzhiyun #define SIRFUART_RX_FIFO_CHK_HC SIRFUART_TX_FIFO_CHK_HC
391*4882a593Smuzhiyun #define SIRFUART_RX_FIFO_MASK 0x7f
392*4882a593Smuzhiyun /* Indicate how many buffers used */
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* For Fast Baud Rate Calculation */
395*4882a593Smuzhiyun struct sirfsoc_baudrate_to_regv {
396*4882a593Smuzhiyun 	unsigned int baud_rate;
397*4882a593Smuzhiyun 	unsigned int reg_val;
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun enum sirfsoc_tx_state {
401*4882a593Smuzhiyun 	TX_DMA_IDLE,
402*4882a593Smuzhiyun 	TX_DMA_RUNNING,
403*4882a593Smuzhiyun 	TX_DMA_PAUSE,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun struct sirfsoc_rx_buffer {
407*4882a593Smuzhiyun 	struct circ_buf			xmit;
408*4882a593Smuzhiyun 	dma_cookie_t			cookie;
409*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	*desc;
410*4882a593Smuzhiyun 	dma_addr_t			dma_addr;
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun struct sirfsoc_uart_port {
414*4882a593Smuzhiyun 	bool				hw_flow_ctrl;
415*4882a593Smuzhiyun 	bool				ms_enabled;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	struct uart_port		port;
418*4882a593Smuzhiyun 	struct clk			*clk;
419*4882a593Smuzhiyun 	/* for SiRFatlas7, there are SET/CLR for UART_INT_EN */
420*4882a593Smuzhiyun 	bool				is_atlas7;
421*4882a593Smuzhiyun 	struct sirfsoc_uart_register	*uart_reg;
422*4882a593Smuzhiyun 	struct dma_chan			*rx_dma_chan;
423*4882a593Smuzhiyun 	struct dma_chan			*tx_dma_chan;
424*4882a593Smuzhiyun 	dma_addr_t			tx_dma_addr;
425*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	*tx_dma_desc;
426*4882a593Smuzhiyun 	unsigned long			transfer_size;
427*4882a593Smuzhiyun 	enum sirfsoc_tx_state		tx_dma_state;
428*4882a593Smuzhiyun 	unsigned int			cts_gpio;
429*4882a593Smuzhiyun 	unsigned int			rts_gpio;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	struct sirfsoc_rx_buffer	rx_dma_items;
432*4882a593Smuzhiyun 	struct hrtimer			hrt;
433*4882a593Smuzhiyun 	bool				is_hrt_enabled;
434*4882a593Smuzhiyun 	unsigned long			rx_period_time;
435*4882a593Smuzhiyun 	unsigned long			rx_last_pos;
436*4882a593Smuzhiyun 	unsigned long			pio_fetch_cnt;
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /* Register Access Control */
440*4882a593Smuzhiyun #define portaddr(port, reg)		((port)->membase + (reg))
441*4882a593Smuzhiyun #define rd_regl(port, reg)		(__raw_readl(portaddr(port, reg)))
442*4882a593Smuzhiyun #define wr_regl(port, reg, val)		__raw_writel(val, portaddr(port, reg))
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* UART Port Mask */
445*4882a593Smuzhiyun #define SIRFUART_FIFOLEVEL_MASK(port)	((port->fifosize - 1) & 0xFFF)
446*4882a593Smuzhiyun #define SIRFUART_FIFOFULL_MASK(port)	(port->fifosize & 0xFFF)
447*4882a593Smuzhiyun #define SIRFUART_FIFOEMPTY_MASK(port)	((port->fifosize & 0xFFF) << 1)
448