xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/sccnxp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  NXP (Philips) SCC+++(SCN+++) serial driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/console.h>
17*4882a593Smuzhiyun #include <linux/serial_core.h>
18*4882a593Smuzhiyun #include <linux/serial.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/tty_flip.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/platform_data/serial-sccnxp.h>
25*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SCCNXP_NAME			"uart-sccnxp"
28*4882a593Smuzhiyun #define SCCNXP_MAJOR			204
29*4882a593Smuzhiyun #define SCCNXP_MINOR			205
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define SCCNXP_MR_REG			(0x00)
32*4882a593Smuzhiyun #	define MR0_BAUD_NORMAL		(0 << 0)
33*4882a593Smuzhiyun #	define MR0_BAUD_EXT1		(1 << 0)
34*4882a593Smuzhiyun #	define MR0_BAUD_EXT2		(5 << 0)
35*4882a593Smuzhiyun #	define MR0_FIFO			(1 << 3)
36*4882a593Smuzhiyun #	define MR0_TXLVL		(1 << 4)
37*4882a593Smuzhiyun #	define MR1_BITS_5		(0 << 0)
38*4882a593Smuzhiyun #	define MR1_BITS_6		(1 << 0)
39*4882a593Smuzhiyun #	define MR1_BITS_7		(2 << 0)
40*4882a593Smuzhiyun #	define MR1_BITS_8		(3 << 0)
41*4882a593Smuzhiyun #	define MR1_PAR_EVN		(0 << 2)
42*4882a593Smuzhiyun #	define MR1_PAR_ODD		(1 << 2)
43*4882a593Smuzhiyun #	define MR1_PAR_NO		(4 << 2)
44*4882a593Smuzhiyun #	define MR2_STOP1		(7 << 0)
45*4882a593Smuzhiyun #	define MR2_STOP2		(0xf << 0)
46*4882a593Smuzhiyun #define SCCNXP_SR_REG			(0x01)
47*4882a593Smuzhiyun #	define SR_RXRDY			(1 << 0)
48*4882a593Smuzhiyun #	define SR_FULL			(1 << 1)
49*4882a593Smuzhiyun #	define SR_TXRDY			(1 << 2)
50*4882a593Smuzhiyun #	define SR_TXEMT			(1 << 3)
51*4882a593Smuzhiyun #	define SR_OVR			(1 << 4)
52*4882a593Smuzhiyun #	define SR_PE			(1 << 5)
53*4882a593Smuzhiyun #	define SR_FE			(1 << 6)
54*4882a593Smuzhiyun #	define SR_BRK			(1 << 7)
55*4882a593Smuzhiyun #define SCCNXP_CSR_REG			(SCCNXP_SR_REG)
56*4882a593Smuzhiyun #	define CSR_TIMER_MODE		(0x0d)
57*4882a593Smuzhiyun #define SCCNXP_CR_REG			(0x02)
58*4882a593Smuzhiyun #	define CR_RX_ENABLE		(1 << 0)
59*4882a593Smuzhiyun #	define CR_RX_DISABLE		(1 << 1)
60*4882a593Smuzhiyun #	define CR_TX_ENABLE		(1 << 2)
61*4882a593Smuzhiyun #	define CR_TX_DISABLE		(1 << 3)
62*4882a593Smuzhiyun #	define CR_CMD_MRPTR1		(0x01 << 4)
63*4882a593Smuzhiyun #	define CR_CMD_RX_RESET		(0x02 << 4)
64*4882a593Smuzhiyun #	define CR_CMD_TX_RESET		(0x03 << 4)
65*4882a593Smuzhiyun #	define CR_CMD_STATUS_RESET	(0x04 << 4)
66*4882a593Smuzhiyun #	define CR_CMD_BREAK_RESET	(0x05 << 4)
67*4882a593Smuzhiyun #	define CR_CMD_START_BREAK	(0x06 << 4)
68*4882a593Smuzhiyun #	define CR_CMD_STOP_BREAK	(0x07 << 4)
69*4882a593Smuzhiyun #	define CR_CMD_MRPTR0		(0x0b << 4)
70*4882a593Smuzhiyun #define SCCNXP_RHR_REG			(0x03)
71*4882a593Smuzhiyun #define SCCNXP_THR_REG			SCCNXP_RHR_REG
72*4882a593Smuzhiyun #define SCCNXP_IPCR_REG			(0x04)
73*4882a593Smuzhiyun #define SCCNXP_ACR_REG			SCCNXP_IPCR_REG
74*4882a593Smuzhiyun #	define ACR_BAUD0		(0 << 7)
75*4882a593Smuzhiyun #	define ACR_BAUD1		(1 << 7)
76*4882a593Smuzhiyun #	define ACR_TIMER_MODE		(6 << 4)
77*4882a593Smuzhiyun #define SCCNXP_ISR_REG			(0x05)
78*4882a593Smuzhiyun #define SCCNXP_IMR_REG			SCCNXP_ISR_REG
79*4882a593Smuzhiyun #	define IMR_TXRDY		(1 << 0)
80*4882a593Smuzhiyun #	define IMR_RXRDY		(1 << 1)
81*4882a593Smuzhiyun #	define ISR_TXRDY(x)		(1 << ((x * 4) + 0))
82*4882a593Smuzhiyun #	define ISR_RXRDY(x)		(1 << ((x * 4) + 1))
83*4882a593Smuzhiyun #define SCCNXP_CTPU_REG			(0x06)
84*4882a593Smuzhiyun #define SCCNXP_CTPL_REG			(0x07)
85*4882a593Smuzhiyun #define SCCNXP_IPR_REG			(0x0d)
86*4882a593Smuzhiyun #define SCCNXP_OPCR_REG			SCCNXP_IPR_REG
87*4882a593Smuzhiyun #define SCCNXP_SOP_REG			(0x0e)
88*4882a593Smuzhiyun #define SCCNXP_START_COUNTER_REG	SCCNXP_SOP_REG
89*4882a593Smuzhiyun #define SCCNXP_ROP_REG			(0x0f)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Route helpers */
92*4882a593Smuzhiyun #define MCTRL_MASK(sig)			(0xf << (sig))
93*4882a593Smuzhiyun #define MCTRL_IBIT(cfg, sig)		((((cfg) >> (sig)) & 0xf) - LINE_IP0)
94*4882a593Smuzhiyun #define MCTRL_OBIT(cfg, sig)		((((cfg) >> (sig)) & 0xf) - LINE_OP0)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define SCCNXP_HAVE_IO		0x00000001
97*4882a593Smuzhiyun #define SCCNXP_HAVE_MR0		0x00000002
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct sccnxp_chip {
100*4882a593Smuzhiyun 	const char		*name;
101*4882a593Smuzhiyun 	unsigned int		nr;
102*4882a593Smuzhiyun 	unsigned long		freq_min;
103*4882a593Smuzhiyun 	unsigned long		freq_std;
104*4882a593Smuzhiyun 	unsigned long		freq_max;
105*4882a593Smuzhiyun 	unsigned int		flags;
106*4882a593Smuzhiyun 	unsigned int		fifosize;
107*4882a593Smuzhiyun 	/* Time between read/write cycles */
108*4882a593Smuzhiyun 	unsigned int		trwd;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun struct sccnxp_port {
112*4882a593Smuzhiyun 	struct uart_driver	uart;
113*4882a593Smuzhiyun 	struct uart_port	port[SCCNXP_MAX_UARTS];
114*4882a593Smuzhiyun 	bool			opened[SCCNXP_MAX_UARTS];
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	int			irq;
117*4882a593Smuzhiyun 	u8			imr;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	struct sccnxp_chip	*chip;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
122*4882a593Smuzhiyun 	struct console		console;
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	spinlock_t		lock;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	bool			poll;
128*4882a593Smuzhiyun 	struct timer_list	timer;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	struct sccnxp_pdata	pdata;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	struct regulator	*regulator;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const struct sccnxp_chip sc2681 = {
136*4882a593Smuzhiyun 	.name		= "SC2681",
137*4882a593Smuzhiyun 	.nr		= 2,
138*4882a593Smuzhiyun 	.freq_min	= 1000000,
139*4882a593Smuzhiyun 	.freq_std	= 3686400,
140*4882a593Smuzhiyun 	.freq_max	= 4000000,
141*4882a593Smuzhiyun 	.flags		= SCCNXP_HAVE_IO,
142*4882a593Smuzhiyun 	.fifosize	= 3,
143*4882a593Smuzhiyun 	.trwd		= 200,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const struct sccnxp_chip sc2691 = {
147*4882a593Smuzhiyun 	.name		= "SC2691",
148*4882a593Smuzhiyun 	.nr		= 1,
149*4882a593Smuzhiyun 	.freq_min	= 1000000,
150*4882a593Smuzhiyun 	.freq_std	= 3686400,
151*4882a593Smuzhiyun 	.freq_max	= 4000000,
152*4882a593Smuzhiyun 	.flags		= 0,
153*4882a593Smuzhiyun 	.fifosize	= 3,
154*4882a593Smuzhiyun 	.trwd		= 150,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const struct sccnxp_chip sc2692 = {
158*4882a593Smuzhiyun 	.name		= "SC2692",
159*4882a593Smuzhiyun 	.nr		= 2,
160*4882a593Smuzhiyun 	.freq_min	= 1000000,
161*4882a593Smuzhiyun 	.freq_std	= 3686400,
162*4882a593Smuzhiyun 	.freq_max	= 4000000,
163*4882a593Smuzhiyun 	.flags		= SCCNXP_HAVE_IO,
164*4882a593Smuzhiyun 	.fifosize	= 3,
165*4882a593Smuzhiyun 	.trwd		= 30,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct sccnxp_chip sc2891 = {
169*4882a593Smuzhiyun 	.name		= "SC2891",
170*4882a593Smuzhiyun 	.nr		= 1,
171*4882a593Smuzhiyun 	.freq_min	= 100000,
172*4882a593Smuzhiyun 	.freq_std	= 3686400,
173*4882a593Smuzhiyun 	.freq_max	= 8000000,
174*4882a593Smuzhiyun 	.flags		= SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
175*4882a593Smuzhiyun 	.fifosize	= 16,
176*4882a593Smuzhiyun 	.trwd		= 27,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const struct sccnxp_chip sc2892 = {
180*4882a593Smuzhiyun 	.name		= "SC2892",
181*4882a593Smuzhiyun 	.nr		= 2,
182*4882a593Smuzhiyun 	.freq_min	= 100000,
183*4882a593Smuzhiyun 	.freq_std	= 3686400,
184*4882a593Smuzhiyun 	.freq_max	= 8000000,
185*4882a593Smuzhiyun 	.flags		= SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
186*4882a593Smuzhiyun 	.fifosize	= 16,
187*4882a593Smuzhiyun 	.trwd		= 17,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct sccnxp_chip sc28202 = {
191*4882a593Smuzhiyun 	.name		= "SC28202",
192*4882a593Smuzhiyun 	.nr		= 2,
193*4882a593Smuzhiyun 	.freq_min	= 1000000,
194*4882a593Smuzhiyun 	.freq_std	= 14745600,
195*4882a593Smuzhiyun 	.freq_max	= 50000000,
196*4882a593Smuzhiyun 	.flags		= SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
197*4882a593Smuzhiyun 	.fifosize	= 256,
198*4882a593Smuzhiyun 	.trwd		= 10,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const struct sccnxp_chip sc68681 = {
202*4882a593Smuzhiyun 	.name		= "SC68681",
203*4882a593Smuzhiyun 	.nr		= 2,
204*4882a593Smuzhiyun 	.freq_min	= 1000000,
205*4882a593Smuzhiyun 	.freq_std	= 3686400,
206*4882a593Smuzhiyun 	.freq_max	= 4000000,
207*4882a593Smuzhiyun 	.flags		= SCCNXP_HAVE_IO,
208*4882a593Smuzhiyun 	.fifosize	= 3,
209*4882a593Smuzhiyun 	.trwd		= 200,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const struct sccnxp_chip sc68692 = {
213*4882a593Smuzhiyun 	.name		= "SC68692",
214*4882a593Smuzhiyun 	.nr		= 2,
215*4882a593Smuzhiyun 	.freq_min	= 1000000,
216*4882a593Smuzhiyun 	.freq_std	= 3686400,
217*4882a593Smuzhiyun 	.freq_max	= 4000000,
218*4882a593Smuzhiyun 	.flags		= SCCNXP_HAVE_IO,
219*4882a593Smuzhiyun 	.fifosize	= 3,
220*4882a593Smuzhiyun 	.trwd		= 200,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
sccnxp_read(struct uart_port * port,u8 reg)223*4882a593Smuzhiyun static u8 sccnxp_read(struct uart_port *port, u8 reg)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
226*4882a593Smuzhiyun 	u8 ret;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ret = readb(port->membase + (reg << port->regshift));
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ndelay(s->chip->trwd);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
sccnxp_write(struct uart_port * port,u8 reg,u8 v)235*4882a593Smuzhiyun static void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	writeb(v, port->membase + (reg << port->regshift));
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	ndelay(s->chip->trwd);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
sccnxp_port_read(struct uart_port * port,u8 reg)244*4882a593Smuzhiyun static u8 sccnxp_port_read(struct uart_port *port, u8 reg)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	return sccnxp_read(port, (port->line << 3) + reg);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
sccnxp_port_write(struct uart_port * port,u8 reg,u8 v)249*4882a593Smuzhiyun static void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	sccnxp_write(port, (port->line << 3) + reg, v);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
sccnxp_update_best_err(int a,int b,int * besterr)254*4882a593Smuzhiyun static int sccnxp_update_best_err(int a, int b, int *besterr)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	int err = abs(a - b);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (*besterr > err) {
259*4882a593Smuzhiyun 		*besterr = err;
260*4882a593Smuzhiyun 		return 0;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 1;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const struct {
267*4882a593Smuzhiyun 	u8	csr;
268*4882a593Smuzhiyun 	u8	acr;
269*4882a593Smuzhiyun 	u8	mr0;
270*4882a593Smuzhiyun 	int	baud;
271*4882a593Smuzhiyun } baud_std[] = {
272*4882a593Smuzhiyun 	{ 0,	ACR_BAUD0,	MR0_BAUD_NORMAL,	50, },
273*4882a593Smuzhiyun 	{ 0,	ACR_BAUD1,	MR0_BAUD_NORMAL,	75, },
274*4882a593Smuzhiyun 	{ 1,	ACR_BAUD0,	MR0_BAUD_NORMAL,	110, },
275*4882a593Smuzhiyun 	{ 2,	ACR_BAUD0,	MR0_BAUD_NORMAL,	134, },
276*4882a593Smuzhiyun 	{ 3,	ACR_BAUD1,	MR0_BAUD_NORMAL,	150, },
277*4882a593Smuzhiyun 	{ 3,	ACR_BAUD0,	MR0_BAUD_NORMAL,	200, },
278*4882a593Smuzhiyun 	{ 4,	ACR_BAUD0,	MR0_BAUD_NORMAL,	300, },
279*4882a593Smuzhiyun 	{ 0,	ACR_BAUD1,	MR0_BAUD_EXT1,		450, },
280*4882a593Smuzhiyun 	{ 1,	ACR_BAUD0,	MR0_BAUD_EXT2,		880, },
281*4882a593Smuzhiyun 	{ 3,	ACR_BAUD1,	MR0_BAUD_EXT1,		900, },
282*4882a593Smuzhiyun 	{ 5,	ACR_BAUD0,	MR0_BAUD_NORMAL,	600, },
283*4882a593Smuzhiyun 	{ 7,	ACR_BAUD0,	MR0_BAUD_NORMAL,	1050, },
284*4882a593Smuzhiyun 	{ 2,	ACR_BAUD0,	MR0_BAUD_EXT2,		1076, },
285*4882a593Smuzhiyun 	{ 6,	ACR_BAUD0,	MR0_BAUD_NORMAL,	1200, },
286*4882a593Smuzhiyun 	{ 10,	ACR_BAUD1,	MR0_BAUD_NORMAL,	1800, },
287*4882a593Smuzhiyun 	{ 7,	ACR_BAUD1,	MR0_BAUD_NORMAL,	2000, },
288*4882a593Smuzhiyun 	{ 8,	ACR_BAUD0,	MR0_BAUD_NORMAL,	2400, },
289*4882a593Smuzhiyun 	{ 5,	ACR_BAUD1,	MR0_BAUD_EXT1,		3600, },
290*4882a593Smuzhiyun 	{ 9,	ACR_BAUD0,	MR0_BAUD_NORMAL,	4800, },
291*4882a593Smuzhiyun 	{ 10,	ACR_BAUD0,	MR0_BAUD_NORMAL,	7200, },
292*4882a593Smuzhiyun 	{ 11,	ACR_BAUD0,	MR0_BAUD_NORMAL,	9600, },
293*4882a593Smuzhiyun 	{ 8,	ACR_BAUD0,	MR0_BAUD_EXT1,		14400, },
294*4882a593Smuzhiyun 	{ 12,	ACR_BAUD1,	MR0_BAUD_NORMAL,	19200, },
295*4882a593Smuzhiyun 	{ 9,	ACR_BAUD0,	MR0_BAUD_EXT1,		28800, },
296*4882a593Smuzhiyun 	{ 12,	ACR_BAUD0,	MR0_BAUD_NORMAL,	38400, },
297*4882a593Smuzhiyun 	{ 11,	ACR_BAUD0,	MR0_BAUD_EXT1,		57600, },
298*4882a593Smuzhiyun 	{ 12,	ACR_BAUD1,	MR0_BAUD_EXT1,		115200, },
299*4882a593Smuzhiyun 	{ 12,	ACR_BAUD0,	MR0_BAUD_EXT1,		230400, },
300*4882a593Smuzhiyun 	{ 0, 0, 0, 0 }
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
sccnxp_set_baud(struct uart_port * port,int baud)303*4882a593Smuzhiyun static int sccnxp_set_baud(struct uart_port *port, int baud)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
306*4882a593Smuzhiyun 	int div_std, tmp_baud, bestbaud = INT_MAX, besterr = INT_MAX;
307*4882a593Smuzhiyun 	struct sccnxp_chip *chip = s->chip;
308*4882a593Smuzhiyun 	u8 i, acr = 0, csr = 0, mr0 = 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Find divisor to load to the timer preset registers */
311*4882a593Smuzhiyun 	div_std = DIV_ROUND_CLOSEST(port->uartclk, 2 * 16 * baud);
312*4882a593Smuzhiyun 	if ((div_std >= 2) && (div_std <= 0xffff)) {
313*4882a593Smuzhiyun 		bestbaud = DIV_ROUND_CLOSEST(port->uartclk, 2 * 16 * div_std);
314*4882a593Smuzhiyun 		sccnxp_update_best_err(baud, bestbaud, &besterr);
315*4882a593Smuzhiyun 		csr = CSR_TIMER_MODE;
316*4882a593Smuzhiyun 		sccnxp_port_write(port, SCCNXP_CTPU_REG, div_std >> 8);
317*4882a593Smuzhiyun 		sccnxp_port_write(port, SCCNXP_CTPL_REG, div_std);
318*4882a593Smuzhiyun 		/* Issue start timer/counter command */
319*4882a593Smuzhiyun 		sccnxp_port_read(port, SCCNXP_START_COUNTER_REG);
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* Find best baud from table */
323*4882a593Smuzhiyun 	for (i = 0; baud_std[i].baud && besterr; i++) {
324*4882a593Smuzhiyun 		if (baud_std[i].mr0 && !(chip->flags & SCCNXP_HAVE_MR0))
325*4882a593Smuzhiyun 			continue;
326*4882a593Smuzhiyun 		div_std = DIV_ROUND_CLOSEST(chip->freq_std, baud_std[i].baud);
327*4882a593Smuzhiyun 		tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
328*4882a593Smuzhiyun 		if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
329*4882a593Smuzhiyun 			acr = baud_std[i].acr;
330*4882a593Smuzhiyun 			csr = baud_std[i].csr;
331*4882a593Smuzhiyun 			mr0 = baud_std[i].mr0;
332*4882a593Smuzhiyun 			bestbaud = tmp_baud;
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (chip->flags & SCCNXP_HAVE_MR0) {
337*4882a593Smuzhiyun 		/* Enable FIFO, set half level for TX */
338*4882a593Smuzhiyun 		mr0 |= MR0_FIFO | MR0_TXLVL;
339*4882a593Smuzhiyun 		/* Update MR0 */
340*4882a593Smuzhiyun 		sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
341*4882a593Smuzhiyun 		sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
345*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (baud != bestbaud)
348*4882a593Smuzhiyun 		dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
349*4882a593Smuzhiyun 			baud, bestbaud);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return bestbaud;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
sccnxp_enable_irq(struct uart_port * port,int mask)354*4882a593Smuzhiyun static void sccnxp_enable_irq(struct uart_port *port, int mask)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	s->imr |= mask << (port->line * 4);
359*4882a593Smuzhiyun 	sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
sccnxp_disable_irq(struct uart_port * port,int mask)362*4882a593Smuzhiyun static void sccnxp_disable_irq(struct uart_port *port, int mask)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	s->imr &= ~(mask << (port->line * 4));
367*4882a593Smuzhiyun 	sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
sccnxp_set_bit(struct uart_port * port,int sig,int state)370*4882a593Smuzhiyun static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	u8 bitmask;
373*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
376*4882a593Smuzhiyun 		bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
377*4882a593Smuzhiyun 		if (state)
378*4882a593Smuzhiyun 			sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
379*4882a593Smuzhiyun 		else
380*4882a593Smuzhiyun 			sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
sccnxp_handle_rx(struct uart_port * port)384*4882a593Smuzhiyun static void sccnxp_handle_rx(struct uart_port *port)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	u8 sr;
387*4882a593Smuzhiyun 	unsigned int ch, flag;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	for (;;) {
390*4882a593Smuzhiyun 		sr = sccnxp_port_read(port, SCCNXP_SR_REG);
391*4882a593Smuzhiyun 		if (!(sr & SR_RXRDY))
392*4882a593Smuzhiyun 			break;
393*4882a593Smuzhiyun 		sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		port->icount.rx++;
398*4882a593Smuzhiyun 		flag = TTY_NORMAL;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		if (unlikely(sr)) {
401*4882a593Smuzhiyun 			if (sr & SR_BRK) {
402*4882a593Smuzhiyun 				port->icount.brk++;
403*4882a593Smuzhiyun 				sccnxp_port_write(port, SCCNXP_CR_REG,
404*4882a593Smuzhiyun 						  CR_CMD_BREAK_RESET);
405*4882a593Smuzhiyun 				if (uart_handle_break(port))
406*4882a593Smuzhiyun 					continue;
407*4882a593Smuzhiyun 			} else if (sr & SR_PE)
408*4882a593Smuzhiyun 				port->icount.parity++;
409*4882a593Smuzhiyun 			else if (sr & SR_FE)
410*4882a593Smuzhiyun 				port->icount.frame++;
411*4882a593Smuzhiyun 			else if (sr & SR_OVR) {
412*4882a593Smuzhiyun 				port->icount.overrun++;
413*4882a593Smuzhiyun 				sccnxp_port_write(port, SCCNXP_CR_REG,
414*4882a593Smuzhiyun 						  CR_CMD_STATUS_RESET);
415*4882a593Smuzhiyun 			}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 			sr &= port->read_status_mask;
418*4882a593Smuzhiyun 			if (sr & SR_BRK)
419*4882a593Smuzhiyun 				flag = TTY_BREAK;
420*4882a593Smuzhiyun 			else if (sr & SR_PE)
421*4882a593Smuzhiyun 				flag = TTY_PARITY;
422*4882a593Smuzhiyun 			else if (sr & SR_FE)
423*4882a593Smuzhiyun 				flag = TTY_FRAME;
424*4882a593Smuzhiyun 			else if (sr & SR_OVR)
425*4882a593Smuzhiyun 				flag = TTY_OVERRUN;
426*4882a593Smuzhiyun 		}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		if (uart_handle_sysrq_char(port, ch))
429*4882a593Smuzhiyun 			continue;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		if (sr & port->ignore_status_mask)
432*4882a593Smuzhiyun 			continue;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 		uart_insert_char(port, sr, SR_OVR, ch, flag);
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	tty_flip_buffer_push(&port->state->port);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
sccnxp_handle_tx(struct uart_port * port)440*4882a593Smuzhiyun static void sccnxp_handle_tx(struct uart_port *port)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	u8 sr;
443*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
444*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (unlikely(port->x_char)) {
447*4882a593Smuzhiyun 		sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
448*4882a593Smuzhiyun 		port->icount.tx++;
449*4882a593Smuzhiyun 		port->x_char = 0;
450*4882a593Smuzhiyun 		return;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
454*4882a593Smuzhiyun 		/* Disable TX if FIFO is empty */
455*4882a593Smuzhiyun 		if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
456*4882a593Smuzhiyun 			sccnxp_disable_irq(port, IMR_TXRDY);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 			/* Set direction to input */
459*4882a593Smuzhiyun 			if (s->chip->flags & SCCNXP_HAVE_IO)
460*4882a593Smuzhiyun 				sccnxp_set_bit(port, DIR_OP, 0);
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 		return;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	while (!uart_circ_empty(xmit)) {
466*4882a593Smuzhiyun 		sr = sccnxp_port_read(port, SCCNXP_SR_REG);
467*4882a593Smuzhiyun 		if (!(sr & SR_TXRDY))
468*4882a593Smuzhiyun 			break;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
471*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
472*4882a593Smuzhiyun 		port->icount.tx++;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
476*4882a593Smuzhiyun 		uart_write_wakeup(port);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
sccnxp_handle_events(struct sccnxp_port * s)479*4882a593Smuzhiyun static void sccnxp_handle_events(struct sccnxp_port *s)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	int i;
482*4882a593Smuzhiyun 	u8 isr;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	do {
485*4882a593Smuzhiyun 		isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
486*4882a593Smuzhiyun 		isr &= s->imr;
487*4882a593Smuzhiyun 		if (!isr)
488*4882a593Smuzhiyun 			break;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		for (i = 0; i < s->uart.nr; i++) {
491*4882a593Smuzhiyun 			if (s->opened[i] && (isr & ISR_RXRDY(i)))
492*4882a593Smuzhiyun 				sccnxp_handle_rx(&s->port[i]);
493*4882a593Smuzhiyun 			if (s->opened[i] && (isr & ISR_TXRDY(i)))
494*4882a593Smuzhiyun 				sccnxp_handle_tx(&s->port[i]);
495*4882a593Smuzhiyun 		}
496*4882a593Smuzhiyun 	} while (1);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
sccnxp_timer(struct timer_list * t)499*4882a593Smuzhiyun static void sccnxp_timer(struct timer_list *t)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	struct sccnxp_port *s = from_timer(s, t, timer);
502*4882a593Smuzhiyun 	unsigned long flags;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
505*4882a593Smuzhiyun 	sccnxp_handle_events(s);
506*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	mod_timer(&s->timer, jiffies + usecs_to_jiffies(s->pdata.poll_time_us));
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
sccnxp_ist(int irq,void * dev_id)511*4882a593Smuzhiyun static irqreturn_t sccnxp_ist(int irq, void *dev_id)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
514*4882a593Smuzhiyun 	unsigned long flags;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
517*4882a593Smuzhiyun 	sccnxp_handle_events(s);
518*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return IRQ_HANDLED;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
sccnxp_start_tx(struct uart_port * port)523*4882a593Smuzhiyun static void sccnxp_start_tx(struct uart_port *port)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
526*4882a593Smuzhiyun 	unsigned long flags;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* Set direction to output */
531*4882a593Smuzhiyun 	if (s->chip->flags & SCCNXP_HAVE_IO)
532*4882a593Smuzhiyun 		sccnxp_set_bit(port, DIR_OP, 1);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	sccnxp_enable_irq(port, IMR_TXRDY);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
sccnxp_stop_tx(struct uart_port * port)539*4882a593Smuzhiyun static void sccnxp_stop_tx(struct uart_port *port)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	/* Do nothing */
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
sccnxp_stop_rx(struct uart_port * port)544*4882a593Smuzhiyun static void sccnxp_stop_rx(struct uart_port *port)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
547*4882a593Smuzhiyun 	unsigned long flags;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
550*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
551*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
sccnxp_tx_empty(struct uart_port * port)554*4882a593Smuzhiyun static unsigned int sccnxp_tx_empty(struct uart_port *port)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	u8 val;
557*4882a593Smuzhiyun 	unsigned long flags;
558*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
561*4882a593Smuzhiyun 	val = sccnxp_port_read(port, SCCNXP_SR_REG);
562*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
sccnxp_set_mctrl(struct uart_port * port,unsigned int mctrl)567*4882a593Smuzhiyun static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
570*4882a593Smuzhiyun 	unsigned long flags;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (!(s->chip->flags & SCCNXP_HAVE_IO))
573*4882a593Smuzhiyun 		return;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
578*4882a593Smuzhiyun 	sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
sccnxp_get_mctrl(struct uart_port * port)583*4882a593Smuzhiyun static unsigned int sccnxp_get_mctrl(struct uart_port *port)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	u8 bitmask, ipr;
586*4882a593Smuzhiyun 	unsigned long flags;
587*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
588*4882a593Smuzhiyun 	unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (!(s->chip->flags & SCCNXP_HAVE_IO))
591*4882a593Smuzhiyun 		return mctrl;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
598*4882a593Smuzhiyun 		bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
599*4882a593Smuzhiyun 					  DSR_IP);
600*4882a593Smuzhiyun 		mctrl &= ~TIOCM_DSR;
601*4882a593Smuzhiyun 		mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 	if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
604*4882a593Smuzhiyun 		bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
605*4882a593Smuzhiyun 					  CTS_IP);
606*4882a593Smuzhiyun 		mctrl &= ~TIOCM_CTS;
607*4882a593Smuzhiyun 		mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 	if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
610*4882a593Smuzhiyun 		bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
611*4882a593Smuzhiyun 					  DCD_IP);
612*4882a593Smuzhiyun 		mctrl &= ~TIOCM_CAR;
613*4882a593Smuzhiyun 		mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 	if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
616*4882a593Smuzhiyun 		bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
617*4882a593Smuzhiyun 					  RNG_IP);
618*4882a593Smuzhiyun 		mctrl &= ~TIOCM_RNG;
619*4882a593Smuzhiyun 		mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return mctrl;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
sccnxp_break_ctl(struct uart_port * port,int break_state)627*4882a593Smuzhiyun static void sccnxp_break_ctl(struct uart_port *port, int break_state)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
630*4882a593Smuzhiyun 	unsigned long flags;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
633*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
634*4882a593Smuzhiyun 			  CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
635*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
sccnxp_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)638*4882a593Smuzhiyun static void sccnxp_set_termios(struct uart_port *port,
639*4882a593Smuzhiyun 			       struct ktermios *termios, struct ktermios *old)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
642*4882a593Smuzhiyun 	unsigned long flags;
643*4882a593Smuzhiyun 	u8 mr1, mr2;
644*4882a593Smuzhiyun 	int baud;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* Mask termios capabilities we don't support */
649*4882a593Smuzhiyun 	termios->c_cflag &= ~CMSPAR;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* Disable RX & TX, reset break condition, status and FIFOs */
652*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
653*4882a593Smuzhiyun 					       CR_RX_DISABLE | CR_TX_DISABLE);
654*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
655*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
656*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* Word size */
659*4882a593Smuzhiyun 	switch (termios->c_cflag & CSIZE) {
660*4882a593Smuzhiyun 	case CS5:
661*4882a593Smuzhiyun 		mr1 = MR1_BITS_5;
662*4882a593Smuzhiyun 		break;
663*4882a593Smuzhiyun 	case CS6:
664*4882a593Smuzhiyun 		mr1 = MR1_BITS_6;
665*4882a593Smuzhiyun 		break;
666*4882a593Smuzhiyun 	case CS7:
667*4882a593Smuzhiyun 		mr1 = MR1_BITS_7;
668*4882a593Smuzhiyun 		break;
669*4882a593Smuzhiyun 	case CS8:
670*4882a593Smuzhiyun 	default:
671*4882a593Smuzhiyun 		mr1 = MR1_BITS_8;
672*4882a593Smuzhiyun 		break;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* Parity */
676*4882a593Smuzhiyun 	if (termios->c_cflag & PARENB) {
677*4882a593Smuzhiyun 		if (termios->c_cflag & PARODD)
678*4882a593Smuzhiyun 			mr1 |= MR1_PAR_ODD;
679*4882a593Smuzhiyun 	} else
680*4882a593Smuzhiyun 		mr1 |= MR1_PAR_NO;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* Stop bits */
683*4882a593Smuzhiyun 	mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Update desired format */
686*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
687*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
688*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* Set read status mask */
691*4882a593Smuzhiyun 	port->read_status_mask = SR_OVR;
692*4882a593Smuzhiyun 	if (termios->c_iflag & INPCK)
693*4882a593Smuzhiyun 		port->read_status_mask |= SR_PE | SR_FE;
694*4882a593Smuzhiyun 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
695*4882a593Smuzhiyun 		port->read_status_mask |= SR_BRK;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* Set status ignore mask */
698*4882a593Smuzhiyun 	port->ignore_status_mask = 0;
699*4882a593Smuzhiyun 	if (termios->c_iflag & IGNBRK)
700*4882a593Smuzhiyun 		port->ignore_status_mask |= SR_BRK;
701*4882a593Smuzhiyun 	if (termios->c_iflag & IGNPAR)
702*4882a593Smuzhiyun 		port->ignore_status_mask |= SR_PE;
703*4882a593Smuzhiyun 	if (!(termios->c_cflag & CREAD))
704*4882a593Smuzhiyun 		port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/* Setup baudrate */
707*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, termios, old, 50,
708*4882a593Smuzhiyun 				  (s->chip->flags & SCCNXP_HAVE_MR0) ?
709*4882a593Smuzhiyun 				  230400 : 38400);
710*4882a593Smuzhiyun 	baud = sccnxp_set_baud(port, baud);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* Update timeout according to new baud rate */
713*4882a593Smuzhiyun 	uart_update_timeout(port, termios->c_cflag, baud);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* Report actual baudrate back to core */
716*4882a593Smuzhiyun 	if (tty_termios_baud_rate(termios))
717*4882a593Smuzhiyun 		tty_termios_encode_baud_rate(termios, baud, baud);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* Enable RX & TX */
720*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
sccnxp_startup(struct uart_port * port)725*4882a593Smuzhiyun static int sccnxp_startup(struct uart_port *port)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
728*4882a593Smuzhiyun 	unsigned long flags;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if (s->chip->flags & SCCNXP_HAVE_IO) {
733*4882a593Smuzhiyun 		/* Outputs are controlled manually */
734*4882a593Smuzhiyun 		sccnxp_write(port, SCCNXP_OPCR_REG, 0);
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	/* Reset break condition, status and FIFOs */
738*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
739*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
740*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
741*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* Enable RX & TX */
744*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/* Enable RX interrupt */
747*4882a593Smuzhiyun 	sccnxp_enable_irq(port, IMR_RXRDY);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	s->opened[port->line] = 1;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	return 0;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
sccnxp_shutdown(struct uart_port * port)756*4882a593Smuzhiyun static void sccnxp_shutdown(struct uart_port *port)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
759*4882a593Smuzhiyun 	unsigned long flags;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	s->opened[port->line] = 0;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* Disable interrupts */
766*4882a593Smuzhiyun 	sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* Disable TX & RX */
769*4882a593Smuzhiyun 	sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* Leave direction to input */
772*4882a593Smuzhiyun 	if (s->chip->flags & SCCNXP_HAVE_IO)
773*4882a593Smuzhiyun 		sccnxp_set_bit(port, DIR_OP, 0);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
sccnxp_type(struct uart_port * port)778*4882a593Smuzhiyun static const char *sccnxp_type(struct uart_port *port)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	struct sccnxp_port *s = dev_get_drvdata(port->dev);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return (port->type == PORT_SC26XX) ? s->chip->name : NULL;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
sccnxp_release_port(struct uart_port * port)785*4882a593Smuzhiyun static void sccnxp_release_port(struct uart_port *port)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	/* Do nothing */
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
sccnxp_request_port(struct uart_port * port)790*4882a593Smuzhiyun static int sccnxp_request_port(struct uart_port *port)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	/* Do nothing */
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
sccnxp_config_port(struct uart_port * port,int flags)796*4882a593Smuzhiyun static void sccnxp_config_port(struct uart_port *port, int flags)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	if (flags & UART_CONFIG_TYPE)
799*4882a593Smuzhiyun 		port->type = PORT_SC26XX;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
sccnxp_verify_port(struct uart_port * port,struct serial_struct * s)802*4882a593Smuzhiyun static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun 	if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
805*4882a593Smuzhiyun 		return 0;
806*4882a593Smuzhiyun 	if (s->irq == port->irq)
807*4882a593Smuzhiyun 		return 0;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return -EINVAL;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static const struct uart_ops sccnxp_ops = {
813*4882a593Smuzhiyun 	.tx_empty	= sccnxp_tx_empty,
814*4882a593Smuzhiyun 	.set_mctrl	= sccnxp_set_mctrl,
815*4882a593Smuzhiyun 	.get_mctrl	= sccnxp_get_mctrl,
816*4882a593Smuzhiyun 	.stop_tx	= sccnxp_stop_tx,
817*4882a593Smuzhiyun 	.start_tx	= sccnxp_start_tx,
818*4882a593Smuzhiyun 	.stop_rx	= sccnxp_stop_rx,
819*4882a593Smuzhiyun 	.break_ctl	= sccnxp_break_ctl,
820*4882a593Smuzhiyun 	.startup	= sccnxp_startup,
821*4882a593Smuzhiyun 	.shutdown	= sccnxp_shutdown,
822*4882a593Smuzhiyun 	.set_termios	= sccnxp_set_termios,
823*4882a593Smuzhiyun 	.type		= sccnxp_type,
824*4882a593Smuzhiyun 	.release_port	= sccnxp_release_port,
825*4882a593Smuzhiyun 	.request_port	= sccnxp_request_port,
826*4882a593Smuzhiyun 	.config_port	= sccnxp_config_port,
827*4882a593Smuzhiyun 	.verify_port	= sccnxp_verify_port,
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
sccnxp_console_putchar(struct uart_port * port,int c)831*4882a593Smuzhiyun static void sccnxp_console_putchar(struct uart_port *port, int c)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	int tryes = 100000;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	while (tryes--) {
836*4882a593Smuzhiyun 		if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
837*4882a593Smuzhiyun 			sccnxp_port_write(port, SCCNXP_THR_REG, c);
838*4882a593Smuzhiyun 			break;
839*4882a593Smuzhiyun 		}
840*4882a593Smuzhiyun 		barrier();
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
sccnxp_console_write(struct console * co,const char * c,unsigned n)844*4882a593Smuzhiyun static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct sccnxp_port *s = (struct sccnxp_port *)co->data;
847*4882a593Smuzhiyun 	struct uart_port *port = &s->port[co->index];
848*4882a593Smuzhiyun 	unsigned long flags;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	spin_lock_irqsave(&s->lock, flags);
851*4882a593Smuzhiyun 	uart_console_write(port, c, n, sccnxp_console_putchar);
852*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s->lock, flags);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
sccnxp_console_setup(struct console * co,char * options)855*4882a593Smuzhiyun static int sccnxp_console_setup(struct console *co, char *options)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct sccnxp_port *s = (struct sccnxp_port *)co->data;
858*4882a593Smuzhiyun 	struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
859*4882a593Smuzhiyun 	int baud = 9600, bits = 8, parity = 'n', flow = 'n';
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (options)
862*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun #endif
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun static const struct platform_device_id sccnxp_id_table[] = {
869*4882a593Smuzhiyun 	{ .name = "sc2681",	.driver_data = (kernel_ulong_t)&sc2681, },
870*4882a593Smuzhiyun 	{ .name = "sc2691",	.driver_data = (kernel_ulong_t)&sc2691, },
871*4882a593Smuzhiyun 	{ .name = "sc2692",	.driver_data = (kernel_ulong_t)&sc2692, },
872*4882a593Smuzhiyun 	{ .name = "sc2891",	.driver_data = (kernel_ulong_t)&sc2891, },
873*4882a593Smuzhiyun 	{ .name = "sc2892",	.driver_data = (kernel_ulong_t)&sc2892, },
874*4882a593Smuzhiyun 	{ .name = "sc28202",	.driver_data = (kernel_ulong_t)&sc28202, },
875*4882a593Smuzhiyun 	{ .name = "sc68681",	.driver_data = (kernel_ulong_t)&sc68681, },
876*4882a593Smuzhiyun 	{ .name = "sc68692",	.driver_data = (kernel_ulong_t)&sc68692, },
877*4882a593Smuzhiyun 	{ }
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
880*4882a593Smuzhiyun 
sccnxp_probe(struct platform_device * pdev)881*4882a593Smuzhiyun static int sccnxp_probe(struct platform_device *pdev)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
884*4882a593Smuzhiyun 	struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
885*4882a593Smuzhiyun 	int i, ret, uartclk;
886*4882a593Smuzhiyun 	struct sccnxp_port *s;
887*4882a593Smuzhiyun 	void __iomem *membase;
888*4882a593Smuzhiyun 	struct clk *clk;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	membase = devm_ioremap_resource(&pdev->dev, res);
891*4882a593Smuzhiyun 	if (IS_ERR(membase))
892*4882a593Smuzhiyun 		return PTR_ERR(membase);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
895*4882a593Smuzhiyun 	if (!s) {
896*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Error allocating port structure\n");
897*4882a593Smuzhiyun 		return -ENOMEM;
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 	platform_set_drvdata(pdev, s);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	spin_lock_init(&s->lock);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	s->chip = (struct sccnxp_chip *)pdev->id_entry->driver_data;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	s->regulator = devm_regulator_get(&pdev->dev, "vcc");
906*4882a593Smuzhiyun 	if (!IS_ERR(s->regulator)) {
907*4882a593Smuzhiyun 		ret = regulator_enable(s->regulator);
908*4882a593Smuzhiyun 		if (ret) {
909*4882a593Smuzhiyun 			dev_err(&pdev->dev,
910*4882a593Smuzhiyun 				"Failed to enable regulator: %i\n", ret);
911*4882a593Smuzhiyun 			return ret;
912*4882a593Smuzhiyun 		}
913*4882a593Smuzhiyun 	} else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
914*4882a593Smuzhiyun 		return -EPROBE_DEFER;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, NULL);
917*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
918*4882a593Smuzhiyun 		ret = PTR_ERR(clk);
919*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
920*4882a593Smuzhiyun 			goto err_out;
921*4882a593Smuzhiyun 		uartclk = 0;
922*4882a593Smuzhiyun 	} else {
923*4882a593Smuzhiyun 		ret = clk_prepare_enable(clk);
924*4882a593Smuzhiyun 		if (ret)
925*4882a593Smuzhiyun 			goto err_out;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		ret = devm_add_action_or_reset(&pdev->dev,
928*4882a593Smuzhiyun 				(void(*)(void *))clk_disable_unprepare,
929*4882a593Smuzhiyun 				clk);
930*4882a593Smuzhiyun 		if (ret)
931*4882a593Smuzhiyun 			goto err_out;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 		uartclk = clk_get_rate(clk);
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (!uartclk) {
937*4882a593Smuzhiyun 		dev_notice(&pdev->dev, "Using default clock frequency\n");
938*4882a593Smuzhiyun 		uartclk = s->chip->freq_std;
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* Check input frequency */
942*4882a593Smuzhiyun 	if ((uartclk < s->chip->freq_min) || (uartclk > s->chip->freq_max)) {
943*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Frequency out of bounds\n");
944*4882a593Smuzhiyun 		ret = -EINVAL;
945*4882a593Smuzhiyun 		goto err_out;
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (pdata)
949*4882a593Smuzhiyun 		memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	if (s->pdata.poll_time_us) {
952*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
953*4882a593Smuzhiyun 			 s->pdata.poll_time_us);
954*4882a593Smuzhiyun 		s->poll = 1;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (!s->poll) {
958*4882a593Smuzhiyun 		s->irq = platform_get_irq(pdev, 0);
959*4882a593Smuzhiyun 		if (s->irq < 0) {
960*4882a593Smuzhiyun 			ret = -ENXIO;
961*4882a593Smuzhiyun 			goto err_out;
962*4882a593Smuzhiyun 		}
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	s->uart.owner		= THIS_MODULE;
966*4882a593Smuzhiyun 	s->uart.dev_name	= "ttySC";
967*4882a593Smuzhiyun 	s->uart.major		= SCCNXP_MAJOR;
968*4882a593Smuzhiyun 	s->uart.minor		= SCCNXP_MINOR;
969*4882a593Smuzhiyun 	s->uart.nr		= s->chip->nr;
970*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
971*4882a593Smuzhiyun 	s->uart.cons		= &s->console;
972*4882a593Smuzhiyun 	s->uart.cons->device	= uart_console_device;
973*4882a593Smuzhiyun 	s->uart.cons->write	= sccnxp_console_write;
974*4882a593Smuzhiyun 	s->uart.cons->setup	= sccnxp_console_setup;
975*4882a593Smuzhiyun 	s->uart.cons->flags	= CON_PRINTBUFFER;
976*4882a593Smuzhiyun 	s->uart.cons->index	= -1;
977*4882a593Smuzhiyun 	s->uart.cons->data	= s;
978*4882a593Smuzhiyun 	strcpy(s->uart.cons->name, "ttySC");
979*4882a593Smuzhiyun #endif
980*4882a593Smuzhiyun 	ret = uart_register_driver(&s->uart);
981*4882a593Smuzhiyun 	if (ret) {
982*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Registering UART driver failed\n");
983*4882a593Smuzhiyun 		goto err_out;
984*4882a593Smuzhiyun 	}
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	for (i = 0; i < s->uart.nr; i++) {
987*4882a593Smuzhiyun 		s->port[i].line		= i;
988*4882a593Smuzhiyun 		s->port[i].dev		= &pdev->dev;
989*4882a593Smuzhiyun 		s->port[i].irq		= s->irq;
990*4882a593Smuzhiyun 		s->port[i].type		= PORT_SC26XX;
991*4882a593Smuzhiyun 		s->port[i].fifosize	= s->chip->fifosize;
992*4882a593Smuzhiyun 		s->port[i].flags	= UPF_SKIP_TEST | UPF_FIXED_TYPE;
993*4882a593Smuzhiyun 		s->port[i].iotype	= UPIO_MEM;
994*4882a593Smuzhiyun 		s->port[i].mapbase	= res->start;
995*4882a593Smuzhiyun 		s->port[i].membase	= membase;
996*4882a593Smuzhiyun 		s->port[i].regshift	= s->pdata.reg_shift;
997*4882a593Smuzhiyun 		s->port[i].uartclk	= uartclk;
998*4882a593Smuzhiyun 		s->port[i].ops		= &sccnxp_ops;
999*4882a593Smuzhiyun 		s->port[i].has_sysrq = IS_ENABLED(CONFIG_SERIAL_SCCNXP_CONSOLE);
1000*4882a593Smuzhiyun 		uart_add_one_port(&s->uart, &s->port[i]);
1001*4882a593Smuzhiyun 		/* Set direction to input */
1002*4882a593Smuzhiyun 		if (s->chip->flags & SCCNXP_HAVE_IO)
1003*4882a593Smuzhiyun 			sccnxp_set_bit(&s->port[i], DIR_OP, 0);
1004*4882a593Smuzhiyun 	}
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	/* Disable interrupts */
1007*4882a593Smuzhiyun 	s->imr = 0;
1008*4882a593Smuzhiyun 	sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	if (!s->poll) {
1011*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
1012*4882a593Smuzhiyun 						sccnxp_ist,
1013*4882a593Smuzhiyun 						IRQF_TRIGGER_FALLING |
1014*4882a593Smuzhiyun 						IRQF_ONESHOT,
1015*4882a593Smuzhiyun 						dev_name(&pdev->dev), s);
1016*4882a593Smuzhiyun 		if (!ret)
1017*4882a593Smuzhiyun 			return 0;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
1020*4882a593Smuzhiyun 	} else {
1021*4882a593Smuzhiyun 		timer_setup(&s->timer, sccnxp_timer, 0);
1022*4882a593Smuzhiyun 		mod_timer(&s->timer, jiffies +
1023*4882a593Smuzhiyun 			  usecs_to_jiffies(s->pdata.poll_time_us));
1024*4882a593Smuzhiyun 		return 0;
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	uart_unregister_driver(&s->uart);
1028*4882a593Smuzhiyun err_out:
1029*4882a593Smuzhiyun 	if (!IS_ERR(s->regulator))
1030*4882a593Smuzhiyun 		regulator_disable(s->regulator);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	return ret;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
sccnxp_remove(struct platform_device * pdev)1035*4882a593Smuzhiyun static int sccnxp_remove(struct platform_device *pdev)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	int i;
1038*4882a593Smuzhiyun 	struct sccnxp_port *s = platform_get_drvdata(pdev);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	if (!s->poll)
1041*4882a593Smuzhiyun 		devm_free_irq(&pdev->dev, s->irq, s);
1042*4882a593Smuzhiyun 	else
1043*4882a593Smuzhiyun 		del_timer_sync(&s->timer);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	for (i = 0; i < s->uart.nr; i++)
1046*4882a593Smuzhiyun 		uart_remove_one_port(&s->uart, &s->port[i]);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	uart_unregister_driver(&s->uart);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	if (!IS_ERR(s->regulator))
1051*4882a593Smuzhiyun 		return regulator_disable(s->regulator);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun static struct platform_driver sccnxp_uart_driver = {
1057*4882a593Smuzhiyun 	.driver = {
1058*4882a593Smuzhiyun 		.name	= SCCNXP_NAME,
1059*4882a593Smuzhiyun 	},
1060*4882a593Smuzhiyun 	.probe		= sccnxp_probe,
1061*4882a593Smuzhiyun 	.remove		= sccnxp_remove,
1062*4882a593Smuzhiyun 	.id_table	= sccnxp_id_table,
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun module_platform_driver(sccnxp_uart_driver);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1067*4882a593Smuzhiyun MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1068*4882a593Smuzhiyun MODULE_DESCRIPTION("SCCNXP serial driver");
1069