1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for the asynchronous serial interface (DUART) included
4*4882a593Smuzhiyun * in the BCM1250 and derived System-On-a-Chip (SOC) devices.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2007 Maciej W. Rozycki
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Derived from drivers/char/sb1250_duart.c for which the following
9*4882a593Smuzhiyun * copyright applies:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (c) 2000, 2001, 2002, 2003, 2004 Broadcom Corporation
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * References:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * "BCM1250/BCM1125/BCM1125H User Manual", Broadcom Corporation
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/compiler.h>
19*4882a593Smuzhiyun #include <linux/console.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/ioport.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/major.h>
28*4882a593Smuzhiyun #include <linux/serial.h>
29*4882a593Smuzhiyun #include <linux/serial_core.h>
30*4882a593Smuzhiyun #include <linux/spinlock.h>
31*4882a593Smuzhiyun #include <linux/sysrq.h>
32*4882a593Smuzhiyun #include <linux/tty.h>
33*4882a593Smuzhiyun #include <linux/tty_flip.h>
34*4882a593Smuzhiyun #include <linux/types.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <linux/refcount.h>
37*4882a593Smuzhiyun #include <asm/io.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <asm/sibyte/sb1250.h>
40*4882a593Smuzhiyun #include <asm/sibyte/sb1250_uart.h>
41*4882a593Smuzhiyun #include <asm/sibyte/swarm.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
45*4882a593Smuzhiyun #include <asm/sibyte/bcm1480_regs.h>
46*4882a593Smuzhiyun #include <asm/sibyte/bcm1480_int.h>
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SBD_CHANREGS(line) A_BCM1480_DUART_CHANREG((line), 0)
49*4882a593Smuzhiyun #define SBD_CTRLREGS(line) A_BCM1480_DUART_CTRLREG((line), 0)
50*4882a593Smuzhiyun #define SBD_INT(line) (K_BCM1480_INT_UART_0 + (line))
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define DUART_CHANREG_SPACING BCM1480_DUART_CHANREG_SPACING
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define R_DUART_IMRREG(line) R_BCM1480_DUART_IMRREG(line)
55*4882a593Smuzhiyun #define R_DUART_INCHREG(line) R_BCM1480_DUART_INCHREG(line)
56*4882a593Smuzhiyun #define R_DUART_ISRREG(line) R_BCM1480_DUART_ISRREG(line)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #elif defined(CONFIG_SIBYTE_SB1250) || defined(CONFIG_SIBYTE_BCM112X)
59*4882a593Smuzhiyun #include <asm/sibyte/sb1250_regs.h>
60*4882a593Smuzhiyun #include <asm/sibyte/sb1250_int.h>
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SBD_CHANREGS(line) A_DUART_CHANREG((line), 0)
63*4882a593Smuzhiyun #define SBD_CTRLREGS(line) A_DUART_CTRLREG(0)
64*4882a593Smuzhiyun #define SBD_INT(line) (K_INT_UART_0 + (line))
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #else
67*4882a593Smuzhiyun #error invalid SB1250 UART configuration
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun MODULE_AUTHOR("Maciej W. Rozycki <macro@linux-mips.org>");
73*4882a593Smuzhiyun MODULE_DESCRIPTION("BCM1xxx on-chip DUART serial driver");
74*4882a593Smuzhiyun MODULE_LICENSE("GPL");
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define DUART_MAX_CHIP 2
78*4882a593Smuzhiyun #define DUART_MAX_SIDE 2
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * Per-port state.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun struct sbd_port {
84*4882a593Smuzhiyun struct sbd_duart *duart;
85*4882a593Smuzhiyun struct uart_port port;
86*4882a593Smuzhiyun unsigned char __iomem *memctrl;
87*4882a593Smuzhiyun int tx_stopped;
88*4882a593Smuzhiyun int initialised;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * Per-DUART state for the shared register space.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun struct sbd_duart {
95*4882a593Smuzhiyun struct sbd_port sport[2];
96*4882a593Smuzhiyun unsigned long mapctrl;
97*4882a593Smuzhiyun refcount_t map_guard;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define to_sport(uport) container_of(uport, struct sbd_port, port)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct sbd_duart sbd_duarts[DUART_MAX_CHIP];
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Reading and writing SB1250 DUART registers.
107*4882a593Smuzhiyun *
108*4882a593Smuzhiyun * There are three register spaces: two per-channel ones and
109*4882a593Smuzhiyun * a shared one. We have to define accessors appropriately.
110*4882a593Smuzhiyun * All registers are 64-bit and all but the Baud Rate Clock
111*4882a593Smuzhiyun * registers only define 8 least significant bits. There is
112*4882a593Smuzhiyun * also a workaround to take into account. Raw accessors use
113*4882a593Smuzhiyun * the full register width, but cooked ones truncate it
114*4882a593Smuzhiyun * intentionally so that the rest of the driver does not care.
115*4882a593Smuzhiyun */
__read_sbdchn(struct sbd_port * sport,int reg)116*4882a593Smuzhiyun static u64 __read_sbdchn(struct sbd_port *sport, int reg)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun void __iomem *csr = sport->port.membase + reg;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return __raw_readq(csr);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
__read_sbdshr(struct sbd_port * sport,int reg)123*4882a593Smuzhiyun static u64 __read_sbdshr(struct sbd_port *sport, int reg)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun void __iomem *csr = sport->memctrl + reg;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return __raw_readq(csr);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
__write_sbdchn(struct sbd_port * sport,int reg,u64 value)130*4882a593Smuzhiyun static void __write_sbdchn(struct sbd_port *sport, int reg, u64 value)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun void __iomem *csr = sport->port.membase + reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun __raw_writeq(value, csr);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
__write_sbdshr(struct sbd_port * sport,int reg,u64 value)137*4882a593Smuzhiyun static void __write_sbdshr(struct sbd_port *sport, int reg, u64 value)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun void __iomem *csr = sport->memctrl + reg;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun __raw_writeq(value, csr);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * In bug 1956, we get glitches that can mess up uart registers. This
146*4882a593Smuzhiyun * "read-mode-reg after any register access" is an accepted workaround.
147*4882a593Smuzhiyun */
__war_sbd1956(struct sbd_port * sport)148*4882a593Smuzhiyun static void __war_sbd1956(struct sbd_port *sport)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun __read_sbdchn(sport, R_DUART_MODE_REG_1);
151*4882a593Smuzhiyun __read_sbdchn(sport, R_DUART_MODE_REG_2);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
read_sbdchn(struct sbd_port * sport,int reg)154*4882a593Smuzhiyun static unsigned char read_sbdchn(struct sbd_port *sport, int reg)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun unsigned char retval;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun retval = __read_sbdchn(sport, reg);
159*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SB1_PASS_2_WORKAROUNDS))
160*4882a593Smuzhiyun __war_sbd1956(sport);
161*4882a593Smuzhiyun return retval;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
read_sbdshr(struct sbd_port * sport,int reg)164*4882a593Smuzhiyun static unsigned char read_sbdshr(struct sbd_port *sport, int reg)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun unsigned char retval;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun retval = __read_sbdshr(sport, reg);
169*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SB1_PASS_2_WORKAROUNDS))
170*4882a593Smuzhiyun __war_sbd1956(sport);
171*4882a593Smuzhiyun return retval;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
write_sbdchn(struct sbd_port * sport,int reg,unsigned int value)174*4882a593Smuzhiyun static void write_sbdchn(struct sbd_port *sport, int reg, unsigned int value)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun __write_sbdchn(sport, reg, value);
177*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SB1_PASS_2_WORKAROUNDS))
178*4882a593Smuzhiyun __war_sbd1956(sport);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
write_sbdshr(struct sbd_port * sport,int reg,unsigned int value)181*4882a593Smuzhiyun static void write_sbdshr(struct sbd_port *sport, int reg, unsigned int value)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun __write_sbdshr(sport, reg, value);
184*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SB1_PASS_2_WORKAROUNDS))
185*4882a593Smuzhiyun __war_sbd1956(sport);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun
sbd_receive_ready(struct sbd_port * sport)189*4882a593Smuzhiyun static int sbd_receive_ready(struct sbd_port *sport)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun return read_sbdchn(sport, R_DUART_STATUS) & M_DUART_RX_RDY;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
sbd_receive_drain(struct sbd_port * sport)194*4882a593Smuzhiyun static int sbd_receive_drain(struct sbd_port *sport)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun int loops = 10000;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun while (sbd_receive_ready(sport) && --loops)
199*4882a593Smuzhiyun read_sbdchn(sport, R_DUART_RX_HOLD);
200*4882a593Smuzhiyun return loops;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
sbd_transmit_ready(struct sbd_port * sport)203*4882a593Smuzhiyun static int __maybe_unused sbd_transmit_ready(struct sbd_port *sport)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun return read_sbdchn(sport, R_DUART_STATUS) & M_DUART_TX_RDY;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
sbd_transmit_drain(struct sbd_port * sport)208*4882a593Smuzhiyun static int __maybe_unused sbd_transmit_drain(struct sbd_port *sport)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun int loops = 10000;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun while (!sbd_transmit_ready(sport) && --loops)
213*4882a593Smuzhiyun udelay(2);
214*4882a593Smuzhiyun return loops;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
sbd_transmit_empty(struct sbd_port * sport)217*4882a593Smuzhiyun static int sbd_transmit_empty(struct sbd_port *sport)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun return read_sbdchn(sport, R_DUART_STATUS) & M_DUART_TX_EMT;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
sbd_line_drain(struct sbd_port * sport)222*4882a593Smuzhiyun static int sbd_line_drain(struct sbd_port *sport)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun int loops = 10000;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun while (!sbd_transmit_empty(sport) && --loops)
227*4882a593Smuzhiyun udelay(2);
228*4882a593Smuzhiyun return loops;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun
sbd_tx_empty(struct uart_port * uport)232*4882a593Smuzhiyun static unsigned int sbd_tx_empty(struct uart_port *uport)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return sbd_transmit_empty(sport) ? TIOCSER_TEMT : 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
sbd_get_mctrl(struct uart_port * uport)239*4882a593Smuzhiyun static unsigned int sbd_get_mctrl(struct uart_port *uport)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
242*4882a593Smuzhiyun unsigned int mctrl, status;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun status = read_sbdshr(sport, R_DUART_IN_PORT);
245*4882a593Smuzhiyun status >>= (uport->line) % 2;
246*4882a593Smuzhiyun mctrl = (!(status & M_DUART_IN_PIN0_VAL) ? TIOCM_CTS : 0) |
247*4882a593Smuzhiyun (!(status & M_DUART_IN_PIN4_VAL) ? TIOCM_CAR : 0) |
248*4882a593Smuzhiyun (!(status & M_DUART_RIN0_PIN) ? TIOCM_RNG : 0) |
249*4882a593Smuzhiyun (!(status & M_DUART_IN_PIN2_VAL) ? TIOCM_DSR : 0);
250*4882a593Smuzhiyun return mctrl;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
sbd_set_mctrl(struct uart_port * uport,unsigned int mctrl)253*4882a593Smuzhiyun static void sbd_set_mctrl(struct uart_port *uport, unsigned int mctrl)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
256*4882a593Smuzhiyun unsigned int clr = 0, set = 0, mode2;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (mctrl & TIOCM_DTR)
259*4882a593Smuzhiyun set |= M_DUART_SET_OPR2;
260*4882a593Smuzhiyun else
261*4882a593Smuzhiyun clr |= M_DUART_CLR_OPR2;
262*4882a593Smuzhiyun if (mctrl & TIOCM_RTS)
263*4882a593Smuzhiyun set |= M_DUART_SET_OPR0;
264*4882a593Smuzhiyun else
265*4882a593Smuzhiyun clr |= M_DUART_CLR_OPR0;
266*4882a593Smuzhiyun clr <<= (uport->line) % 2;
267*4882a593Smuzhiyun set <<= (uport->line) % 2;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun mode2 = read_sbdchn(sport, R_DUART_MODE_REG_2);
270*4882a593Smuzhiyun mode2 &= ~M_DUART_CHAN_MODE;
271*4882a593Smuzhiyun if (mctrl & TIOCM_LOOP)
272*4882a593Smuzhiyun mode2 |= V_DUART_CHAN_MODE_LCL_LOOP;
273*4882a593Smuzhiyun else
274*4882a593Smuzhiyun mode2 |= V_DUART_CHAN_MODE_NORMAL;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_CLEAR_OPR, clr);
277*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_SET_OPR, set);
278*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_MODE_REG_2, mode2);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
sbd_stop_tx(struct uart_port * uport)281*4882a593Smuzhiyun static void sbd_stop_tx(struct uart_port *uport)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, M_DUART_TX_DIS);
286*4882a593Smuzhiyun sport->tx_stopped = 1;
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
sbd_start_tx(struct uart_port * uport)289*4882a593Smuzhiyun static void sbd_start_tx(struct uart_port *uport)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
292*4882a593Smuzhiyun unsigned int mask;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Enable tx interrupts. */
295*4882a593Smuzhiyun mask = read_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2));
296*4882a593Smuzhiyun mask |= M_DUART_IMR_TX;
297*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2), mask);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Go!, go!, go!... */
300*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, M_DUART_TX_EN);
301*4882a593Smuzhiyun sport->tx_stopped = 0;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
sbd_stop_rx(struct uart_port * uport)304*4882a593Smuzhiyun static void sbd_stop_rx(struct uart_port *uport)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2), 0);
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
sbd_enable_ms(struct uart_port * uport)311*4882a593Smuzhiyun static void sbd_enable_ms(struct uart_port *uport)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_AUXCTL_X,
316*4882a593Smuzhiyun M_DUART_CIN_CHNG_ENA | M_DUART_CTS_CHNG_ENA);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
sbd_break_ctl(struct uart_port * uport,int break_state)319*4882a593Smuzhiyun static void sbd_break_ctl(struct uart_port *uport, int break_state)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (break_state == -1)
324*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, V_DUART_MISC_CMD_START_BREAK);
325*4882a593Smuzhiyun else
326*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, V_DUART_MISC_CMD_STOP_BREAK);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun
sbd_receive_chars(struct sbd_port * sport)330*4882a593Smuzhiyun static void sbd_receive_chars(struct sbd_port *sport)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
333*4882a593Smuzhiyun struct uart_icount *icount;
334*4882a593Smuzhiyun unsigned int status, ch, flag;
335*4882a593Smuzhiyun int count;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun for (count = 16; count; count--) {
338*4882a593Smuzhiyun status = read_sbdchn(sport, R_DUART_STATUS);
339*4882a593Smuzhiyun if (!(status & M_DUART_RX_RDY))
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ch = read_sbdchn(sport, R_DUART_RX_HOLD);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun flag = TTY_NORMAL;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun icount = &uport->icount;
347*4882a593Smuzhiyun icount->rx++;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (unlikely(status &
350*4882a593Smuzhiyun (M_DUART_RCVD_BRK | M_DUART_FRM_ERR |
351*4882a593Smuzhiyun M_DUART_PARITY_ERR | M_DUART_OVRUN_ERR))) {
352*4882a593Smuzhiyun if (status & M_DUART_RCVD_BRK) {
353*4882a593Smuzhiyun icount->brk++;
354*4882a593Smuzhiyun if (uart_handle_break(uport))
355*4882a593Smuzhiyun continue;
356*4882a593Smuzhiyun } else if (status & M_DUART_FRM_ERR)
357*4882a593Smuzhiyun icount->frame++;
358*4882a593Smuzhiyun else if (status & M_DUART_PARITY_ERR)
359*4882a593Smuzhiyun icount->parity++;
360*4882a593Smuzhiyun if (status & M_DUART_OVRUN_ERR)
361*4882a593Smuzhiyun icount->overrun++;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun status &= uport->read_status_mask;
364*4882a593Smuzhiyun if (status & M_DUART_RCVD_BRK)
365*4882a593Smuzhiyun flag = TTY_BREAK;
366*4882a593Smuzhiyun else if (status & M_DUART_FRM_ERR)
367*4882a593Smuzhiyun flag = TTY_FRAME;
368*4882a593Smuzhiyun else if (status & M_DUART_PARITY_ERR)
369*4882a593Smuzhiyun flag = TTY_PARITY;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (uart_handle_sysrq_char(uport, ch))
373*4882a593Smuzhiyun continue;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun uart_insert_char(uport, status, M_DUART_OVRUN_ERR, ch, flag);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun tty_flip_buffer_push(&uport->state->port);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
sbd_transmit_chars(struct sbd_port * sport)381*4882a593Smuzhiyun static void sbd_transmit_chars(struct sbd_port *sport)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
384*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
385*4882a593Smuzhiyun unsigned int mask;
386*4882a593Smuzhiyun int stop_tx;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* XON/XOFF chars. */
389*4882a593Smuzhiyun if (sport->port.x_char) {
390*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_TX_HOLD, sport->port.x_char);
391*4882a593Smuzhiyun sport->port.icount.tx++;
392*4882a593Smuzhiyun sport->port.x_char = 0;
393*4882a593Smuzhiyun return;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* If nothing to do or stopped or hardware stopped. */
397*4882a593Smuzhiyun stop_tx = (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port));
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Send char. */
400*4882a593Smuzhiyun if (!stop_tx) {
401*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_TX_HOLD, xmit->buf[xmit->tail]);
402*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
403*4882a593Smuzhiyun sport->port.icount.tx++;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
406*4882a593Smuzhiyun uart_write_wakeup(&sport->port);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Are we are done? */
410*4882a593Smuzhiyun if (stop_tx || uart_circ_empty(xmit)) {
411*4882a593Smuzhiyun /* Disable tx interrupts. */
412*4882a593Smuzhiyun mask = read_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2));
413*4882a593Smuzhiyun mask &= ~M_DUART_IMR_TX;
414*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2), mask);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
sbd_status_handle(struct sbd_port * sport)418*4882a593Smuzhiyun static void sbd_status_handle(struct sbd_port *sport)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
421*4882a593Smuzhiyun unsigned int delta;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun delta = read_sbdshr(sport, R_DUART_INCHREG((uport->line) % 2));
424*4882a593Smuzhiyun delta >>= (uport->line) % 2;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (delta & (M_DUART_IN_PIN0_VAL << S_DUART_IN_PIN_CHNG))
427*4882a593Smuzhiyun uart_handle_cts_change(uport, !(delta & M_DUART_IN_PIN0_VAL));
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (delta & (M_DUART_IN_PIN2_VAL << S_DUART_IN_PIN_CHNG))
430*4882a593Smuzhiyun uport->icount.dsr++;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (delta & ((M_DUART_IN_PIN2_VAL | M_DUART_IN_PIN0_VAL) <<
433*4882a593Smuzhiyun S_DUART_IN_PIN_CHNG))
434*4882a593Smuzhiyun wake_up_interruptible(&uport->state->port.delta_msr_wait);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
sbd_interrupt(int irq,void * dev_id)437*4882a593Smuzhiyun static irqreturn_t sbd_interrupt(int irq, void *dev_id)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct sbd_port *sport = dev_id;
440*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
441*4882a593Smuzhiyun irqreturn_t status = IRQ_NONE;
442*4882a593Smuzhiyun unsigned int intstat;
443*4882a593Smuzhiyun int count;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun for (count = 16; count; count--) {
446*4882a593Smuzhiyun intstat = read_sbdshr(sport,
447*4882a593Smuzhiyun R_DUART_ISRREG((uport->line) % 2));
448*4882a593Smuzhiyun intstat &= read_sbdshr(sport,
449*4882a593Smuzhiyun R_DUART_IMRREG((uport->line) % 2));
450*4882a593Smuzhiyun intstat &= M_DUART_ISR_ALL;
451*4882a593Smuzhiyun if (!intstat)
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (intstat & M_DUART_ISR_RX)
455*4882a593Smuzhiyun sbd_receive_chars(sport);
456*4882a593Smuzhiyun if (intstat & M_DUART_ISR_IN)
457*4882a593Smuzhiyun sbd_status_handle(sport);
458*4882a593Smuzhiyun if (intstat & M_DUART_ISR_TX)
459*4882a593Smuzhiyun sbd_transmit_chars(sport);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun status = IRQ_HANDLED;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun return status;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun
sbd_startup(struct uart_port * uport)468*4882a593Smuzhiyun static int sbd_startup(struct uart_port *uport)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
471*4882a593Smuzhiyun unsigned int mode1;
472*4882a593Smuzhiyun int ret;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = request_irq(sport->port.irq, sbd_interrupt,
475*4882a593Smuzhiyun IRQF_SHARED, "sb1250-duart", sport);
476*4882a593Smuzhiyun if (ret)
477*4882a593Smuzhiyun return ret;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Clear the receive FIFO. */
480*4882a593Smuzhiyun sbd_receive_drain(sport);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Clear the interrupt registers. */
483*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, V_DUART_MISC_CMD_RESET_BREAK_INT);
484*4882a593Smuzhiyun read_sbdshr(sport, R_DUART_INCHREG((uport->line) % 2));
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* Set rx/tx interrupt to FIFO available. */
487*4882a593Smuzhiyun mode1 = read_sbdchn(sport, R_DUART_MODE_REG_1);
488*4882a593Smuzhiyun mode1 &= ~(M_DUART_RX_IRQ_SEL_RXFULL | M_DUART_TX_IRQ_SEL_TXEMPT);
489*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_MODE_REG_1, mode1);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Disable tx, enable rx. */
492*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, M_DUART_TX_DIS | M_DUART_RX_EN);
493*4882a593Smuzhiyun sport->tx_stopped = 1;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Enable interrupts. */
496*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2),
497*4882a593Smuzhiyun M_DUART_IMR_IN | M_DUART_IMR_RX);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
sbd_shutdown(struct uart_port * uport)502*4882a593Smuzhiyun static void sbd_shutdown(struct uart_port *uport)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, M_DUART_TX_DIS | M_DUART_RX_DIS);
507*4882a593Smuzhiyun sport->tx_stopped = 1;
508*4882a593Smuzhiyun free_irq(sport->port.irq, sport);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun
sbd_init_port(struct sbd_port * sport)512*4882a593Smuzhiyun static void sbd_init_port(struct sbd_port *sport)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (sport->initialised)
517*4882a593Smuzhiyun return;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* There is no DUART reset feature, so just set some sane defaults. */
520*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, V_DUART_MISC_CMD_RESET_TX);
521*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, V_DUART_MISC_CMD_RESET_RX);
522*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_MODE_REG_1, V_DUART_BITS_PER_CHAR_8);
523*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_MODE_REG_2, 0);
524*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_FULL_CTL,
525*4882a593Smuzhiyun V_DUART_INT_TIME(0) | V_DUART_SIG_FULL(15));
526*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_OPCR_X, 0);
527*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_AUXCTL_X, 0);
528*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2), 0);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun sport->initialised = 1;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
sbd_set_termios(struct uart_port * uport,struct ktermios * termios,struct ktermios * old_termios)533*4882a593Smuzhiyun static void sbd_set_termios(struct uart_port *uport, struct ktermios *termios,
534*4882a593Smuzhiyun struct ktermios *old_termios)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
537*4882a593Smuzhiyun unsigned int mode1 = 0, mode2 = 0, aux = 0;
538*4882a593Smuzhiyun unsigned int mode1mask = 0, mode2mask = 0, auxmask = 0;
539*4882a593Smuzhiyun unsigned int oldmode1, oldmode2, oldaux;
540*4882a593Smuzhiyun unsigned int baud, brg;
541*4882a593Smuzhiyun unsigned int command;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun mode1mask |= ~(M_DUART_PARITY_MODE | M_DUART_PARITY_TYPE_ODD |
544*4882a593Smuzhiyun M_DUART_BITS_PER_CHAR);
545*4882a593Smuzhiyun mode2mask |= ~M_DUART_STOP_BIT_LEN_2;
546*4882a593Smuzhiyun auxmask |= ~M_DUART_CTS_CHNG_ENA;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* Byte size. */
549*4882a593Smuzhiyun switch (termios->c_cflag & CSIZE) {
550*4882a593Smuzhiyun case CS5:
551*4882a593Smuzhiyun case CS6:
552*4882a593Smuzhiyun /* Unsupported, leave unchanged. */
553*4882a593Smuzhiyun mode1mask |= M_DUART_PARITY_MODE;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun case CS7:
556*4882a593Smuzhiyun mode1 |= V_DUART_BITS_PER_CHAR_7;
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun case CS8:
559*4882a593Smuzhiyun default:
560*4882a593Smuzhiyun mode1 |= V_DUART_BITS_PER_CHAR_8;
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* Parity and stop bits. */
565*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
566*4882a593Smuzhiyun mode2 |= M_DUART_STOP_BIT_LEN_2;
567*4882a593Smuzhiyun else
568*4882a593Smuzhiyun mode2 |= M_DUART_STOP_BIT_LEN_1;
569*4882a593Smuzhiyun if (termios->c_cflag & PARENB)
570*4882a593Smuzhiyun mode1 |= V_DUART_PARITY_MODE_ADD;
571*4882a593Smuzhiyun else
572*4882a593Smuzhiyun mode1 |= V_DUART_PARITY_MODE_NONE;
573*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
574*4882a593Smuzhiyun mode1 |= M_DUART_PARITY_TYPE_ODD;
575*4882a593Smuzhiyun else
576*4882a593Smuzhiyun mode1 |= M_DUART_PARITY_TYPE_EVEN;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun baud = uart_get_baud_rate(uport, termios, old_termios, 1200, 5000000);
579*4882a593Smuzhiyun brg = V_DUART_BAUD_RATE(baud);
580*4882a593Smuzhiyun /* The actual lower bound is 1221bps, so compensate. */
581*4882a593Smuzhiyun if (brg > M_DUART_CLK_COUNTER)
582*4882a593Smuzhiyun brg = M_DUART_CLK_COUNTER;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun uart_update_timeout(uport, termios->c_cflag, baud);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun uport->read_status_mask = M_DUART_OVRUN_ERR;
587*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
588*4882a593Smuzhiyun uport->read_status_mask |= M_DUART_FRM_ERR |
589*4882a593Smuzhiyun M_DUART_PARITY_ERR;
590*4882a593Smuzhiyun if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
591*4882a593Smuzhiyun uport->read_status_mask |= M_DUART_RCVD_BRK;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun uport->ignore_status_mask = 0;
594*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
595*4882a593Smuzhiyun uport->ignore_status_mask |= M_DUART_FRM_ERR |
596*4882a593Smuzhiyun M_DUART_PARITY_ERR;
597*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK) {
598*4882a593Smuzhiyun uport->ignore_status_mask |= M_DUART_RCVD_BRK;
599*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
600*4882a593Smuzhiyun uport->ignore_status_mask |= M_DUART_OVRUN_ERR;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (termios->c_cflag & CREAD)
604*4882a593Smuzhiyun command = M_DUART_RX_EN;
605*4882a593Smuzhiyun else
606*4882a593Smuzhiyun command = M_DUART_RX_DIS;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS)
609*4882a593Smuzhiyun aux |= M_DUART_CTS_CHNG_ENA;
610*4882a593Smuzhiyun else
611*4882a593Smuzhiyun aux &= ~M_DUART_CTS_CHNG_ENA;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun spin_lock(&uport->lock);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (sport->tx_stopped)
616*4882a593Smuzhiyun command |= M_DUART_TX_DIS;
617*4882a593Smuzhiyun else
618*4882a593Smuzhiyun command |= M_DUART_TX_EN;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun oldmode1 = read_sbdchn(sport, R_DUART_MODE_REG_1) & mode1mask;
621*4882a593Smuzhiyun oldmode2 = read_sbdchn(sport, R_DUART_MODE_REG_2) & mode2mask;
622*4882a593Smuzhiyun oldaux = read_sbdchn(sport, R_DUART_AUXCTL_X) & auxmask;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (!sport->tx_stopped)
625*4882a593Smuzhiyun sbd_line_drain(sport);
626*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, M_DUART_TX_DIS | M_DUART_RX_DIS);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_MODE_REG_1, mode1 | oldmode1);
629*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_MODE_REG_2, mode2 | oldmode2);
630*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CLK_SEL, brg);
631*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_AUXCTL_X, aux | oldaux);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, command);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun spin_unlock(&uport->lock);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun
sbd_type(struct uart_port * uport)639*4882a593Smuzhiyun static const char *sbd_type(struct uart_port *uport)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun return "SB1250 DUART";
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
sbd_release_port(struct uart_port * uport)644*4882a593Smuzhiyun static void sbd_release_port(struct uart_port *uport)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
647*4882a593Smuzhiyun struct sbd_duart *duart = sport->duart;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun iounmap(sport->memctrl);
650*4882a593Smuzhiyun sport->memctrl = NULL;
651*4882a593Smuzhiyun iounmap(uport->membase);
652*4882a593Smuzhiyun uport->membase = NULL;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if(refcount_dec_and_test(&duart->map_guard))
655*4882a593Smuzhiyun release_mem_region(duart->mapctrl, DUART_CHANREG_SPACING);
656*4882a593Smuzhiyun release_mem_region(uport->mapbase, DUART_CHANREG_SPACING);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
sbd_map_port(struct uart_port * uport)659*4882a593Smuzhiyun static int sbd_map_port(struct uart_port *uport)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun const char *err = KERN_ERR "sbd: Cannot map MMIO\n";
662*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
663*4882a593Smuzhiyun struct sbd_duart *duart = sport->duart;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (!uport->membase)
666*4882a593Smuzhiyun uport->membase = ioremap(uport->mapbase,
667*4882a593Smuzhiyun DUART_CHANREG_SPACING);
668*4882a593Smuzhiyun if (!uport->membase) {
669*4882a593Smuzhiyun printk(err);
670*4882a593Smuzhiyun return -ENOMEM;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (!sport->memctrl)
674*4882a593Smuzhiyun sport->memctrl = ioremap(duart->mapctrl,
675*4882a593Smuzhiyun DUART_CHANREG_SPACING);
676*4882a593Smuzhiyun if (!sport->memctrl) {
677*4882a593Smuzhiyun printk(err);
678*4882a593Smuzhiyun iounmap(uport->membase);
679*4882a593Smuzhiyun uport->membase = NULL;
680*4882a593Smuzhiyun return -ENOMEM;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
sbd_request_port(struct uart_port * uport)686*4882a593Smuzhiyun static int sbd_request_port(struct uart_port *uport)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun const char *err = KERN_ERR "sbd: Unable to reserve MMIO resource\n";
689*4882a593Smuzhiyun struct sbd_duart *duart = to_sport(uport)->duart;
690*4882a593Smuzhiyun int ret = 0;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (!request_mem_region(uport->mapbase, DUART_CHANREG_SPACING,
693*4882a593Smuzhiyun "sb1250-duart")) {
694*4882a593Smuzhiyun printk(err);
695*4882a593Smuzhiyun return -EBUSY;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun refcount_inc(&duart->map_guard);
698*4882a593Smuzhiyun if (refcount_read(&duart->map_guard) == 1) {
699*4882a593Smuzhiyun if (!request_mem_region(duart->mapctrl, DUART_CHANREG_SPACING,
700*4882a593Smuzhiyun "sb1250-duart")) {
701*4882a593Smuzhiyun refcount_dec(&duart->map_guard);
702*4882a593Smuzhiyun printk(err);
703*4882a593Smuzhiyun ret = -EBUSY;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun if (!ret) {
707*4882a593Smuzhiyun ret = sbd_map_port(uport);
708*4882a593Smuzhiyun if (ret) {
709*4882a593Smuzhiyun if (refcount_dec_and_test(&duart->map_guard))
710*4882a593Smuzhiyun release_mem_region(duart->mapctrl,
711*4882a593Smuzhiyun DUART_CHANREG_SPACING);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun if (ret) {
715*4882a593Smuzhiyun release_mem_region(uport->mapbase, DUART_CHANREG_SPACING);
716*4882a593Smuzhiyun return ret;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
sbd_config_port(struct uart_port * uport,int flags)721*4882a593Smuzhiyun static void sbd_config_port(struct uart_port *uport, int flags)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE) {
726*4882a593Smuzhiyun if (sbd_request_port(uport))
727*4882a593Smuzhiyun return;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun uport->type = PORT_SB1250_DUART;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun sbd_init_port(sport);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
sbd_verify_port(struct uart_port * uport,struct serial_struct * ser)735*4882a593Smuzhiyun static int sbd_verify_port(struct uart_port *uport, struct serial_struct *ser)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun int ret = 0;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN && ser->type != PORT_SB1250_DUART)
740*4882a593Smuzhiyun ret = -EINVAL;
741*4882a593Smuzhiyun if (ser->irq != uport->irq)
742*4882a593Smuzhiyun ret = -EINVAL;
743*4882a593Smuzhiyun if (ser->baud_base != uport->uartclk / 16)
744*4882a593Smuzhiyun ret = -EINVAL;
745*4882a593Smuzhiyun return ret;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun static const struct uart_ops sbd_ops = {
750*4882a593Smuzhiyun .tx_empty = sbd_tx_empty,
751*4882a593Smuzhiyun .set_mctrl = sbd_set_mctrl,
752*4882a593Smuzhiyun .get_mctrl = sbd_get_mctrl,
753*4882a593Smuzhiyun .stop_tx = sbd_stop_tx,
754*4882a593Smuzhiyun .start_tx = sbd_start_tx,
755*4882a593Smuzhiyun .stop_rx = sbd_stop_rx,
756*4882a593Smuzhiyun .enable_ms = sbd_enable_ms,
757*4882a593Smuzhiyun .break_ctl = sbd_break_ctl,
758*4882a593Smuzhiyun .startup = sbd_startup,
759*4882a593Smuzhiyun .shutdown = sbd_shutdown,
760*4882a593Smuzhiyun .set_termios = sbd_set_termios,
761*4882a593Smuzhiyun .type = sbd_type,
762*4882a593Smuzhiyun .release_port = sbd_release_port,
763*4882a593Smuzhiyun .request_port = sbd_request_port,
764*4882a593Smuzhiyun .config_port = sbd_config_port,
765*4882a593Smuzhiyun .verify_port = sbd_verify_port,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* Initialize SB1250 DUART port structures. */
sbd_probe_duarts(void)769*4882a593Smuzhiyun static void __init sbd_probe_duarts(void)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun static int probed;
772*4882a593Smuzhiyun int chip, side;
773*4882a593Smuzhiyun int max_lines, line;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (probed)
776*4882a593Smuzhiyun return;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Set the number of available units based on the SOC type. */
779*4882a593Smuzhiyun switch (soc_type) {
780*4882a593Smuzhiyun case K_SYS_SOC_TYPE_BCM1x55:
781*4882a593Smuzhiyun case K_SYS_SOC_TYPE_BCM1x80:
782*4882a593Smuzhiyun max_lines = 4;
783*4882a593Smuzhiyun break;
784*4882a593Smuzhiyun default:
785*4882a593Smuzhiyun /* Assume at least two serial ports at the normal address. */
786*4882a593Smuzhiyun max_lines = 2;
787*4882a593Smuzhiyun break;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun probed = 1;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun for (chip = 0, line = 0; chip < DUART_MAX_CHIP && line < max_lines;
793*4882a593Smuzhiyun chip++) {
794*4882a593Smuzhiyun sbd_duarts[chip].mapctrl = SBD_CTRLREGS(line);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun for (side = 0; side < DUART_MAX_SIDE && line < max_lines;
797*4882a593Smuzhiyun side++, line++) {
798*4882a593Smuzhiyun struct sbd_port *sport = &sbd_duarts[chip].sport[side];
799*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun sport->duart = &sbd_duarts[chip];
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun uport->irq = SBD_INT(line);
804*4882a593Smuzhiyun uport->uartclk = 100000000 / 20 * 16;
805*4882a593Smuzhiyun uport->fifosize = 16;
806*4882a593Smuzhiyun uport->iotype = UPIO_MEM;
807*4882a593Smuzhiyun uport->flags = UPF_BOOT_AUTOCONF;
808*4882a593Smuzhiyun uport->ops = &sbd_ops;
809*4882a593Smuzhiyun uport->line = line;
810*4882a593Smuzhiyun uport->mapbase = SBD_CHANREGS(line);
811*4882a593Smuzhiyun uport->has_sysrq = IS_ENABLED(CONFIG_SERIAL_SB1250_DUART_CONSOLE);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SB1250_DUART_CONSOLE
818*4882a593Smuzhiyun /*
819*4882a593Smuzhiyun * Serial console stuff. Very basic, polling driver for doing serial
820*4882a593Smuzhiyun * console output. The console_lock is held by the caller, so we
821*4882a593Smuzhiyun * shouldn't be interrupted for more console activity.
822*4882a593Smuzhiyun */
sbd_console_putchar(struct uart_port * uport,int ch)823*4882a593Smuzhiyun static void sbd_console_putchar(struct uart_port *uport, int ch)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun struct sbd_port *sport = to_sport(uport);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun sbd_transmit_drain(sport);
828*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_TX_HOLD, ch);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
sbd_console_write(struct console * co,const char * s,unsigned int count)831*4882a593Smuzhiyun static void sbd_console_write(struct console *co, const char *s,
832*4882a593Smuzhiyun unsigned int count)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun int chip = co->index / DUART_MAX_SIDE;
835*4882a593Smuzhiyun int side = co->index % DUART_MAX_SIDE;
836*4882a593Smuzhiyun struct sbd_port *sport = &sbd_duarts[chip].sport[side];
837*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
838*4882a593Smuzhiyun unsigned long flags;
839*4882a593Smuzhiyun unsigned int mask;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Disable transmit interrupts and enable the transmitter. */
842*4882a593Smuzhiyun spin_lock_irqsave(&uport->lock, flags);
843*4882a593Smuzhiyun mask = read_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2));
844*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2),
845*4882a593Smuzhiyun mask & ~M_DUART_IMR_TX);
846*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, M_DUART_TX_EN);
847*4882a593Smuzhiyun spin_unlock_irqrestore(&uport->lock, flags);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun uart_console_write(&sport->port, s, count, sbd_console_putchar);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Restore transmit interrupts and the transmitter enable. */
852*4882a593Smuzhiyun spin_lock_irqsave(&uport->lock, flags);
853*4882a593Smuzhiyun sbd_line_drain(sport);
854*4882a593Smuzhiyun if (sport->tx_stopped)
855*4882a593Smuzhiyun write_sbdchn(sport, R_DUART_CMD, M_DUART_TX_DIS);
856*4882a593Smuzhiyun write_sbdshr(sport, R_DUART_IMRREG((uport->line) % 2), mask);
857*4882a593Smuzhiyun spin_unlock_irqrestore(&uport->lock, flags);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
sbd_console_setup(struct console * co,char * options)860*4882a593Smuzhiyun static int __init sbd_console_setup(struct console *co, char *options)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun int chip = co->index / DUART_MAX_SIDE;
863*4882a593Smuzhiyun int side = co->index % DUART_MAX_SIDE;
864*4882a593Smuzhiyun struct sbd_port *sport = &sbd_duarts[chip].sport[side];
865*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
866*4882a593Smuzhiyun int baud = 115200;
867*4882a593Smuzhiyun int bits = 8;
868*4882a593Smuzhiyun int parity = 'n';
869*4882a593Smuzhiyun int flow = 'n';
870*4882a593Smuzhiyun int ret;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (!sport->duart)
873*4882a593Smuzhiyun return -ENXIO;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun ret = sbd_map_port(uport);
876*4882a593Smuzhiyun if (ret)
877*4882a593Smuzhiyun return ret;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun sbd_init_port(sport);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun if (options)
882*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
883*4882a593Smuzhiyun return uart_set_options(uport, co, baud, parity, bits, flow);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun static struct uart_driver sbd_reg;
887*4882a593Smuzhiyun static struct console sbd_console = {
888*4882a593Smuzhiyun .name = "duart",
889*4882a593Smuzhiyun .write = sbd_console_write,
890*4882a593Smuzhiyun .device = uart_console_device,
891*4882a593Smuzhiyun .setup = sbd_console_setup,
892*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
893*4882a593Smuzhiyun .index = -1,
894*4882a593Smuzhiyun .data = &sbd_reg
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
sbd_serial_console_init(void)897*4882a593Smuzhiyun static int __init sbd_serial_console_init(void)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun sbd_probe_duarts();
900*4882a593Smuzhiyun register_console(&sbd_console);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun console_initcall(sbd_serial_console_init);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun #define SERIAL_SB1250_DUART_CONSOLE &sbd_console
908*4882a593Smuzhiyun #else
909*4882a593Smuzhiyun #define SERIAL_SB1250_DUART_CONSOLE NULL
910*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_SB1250_DUART_CONSOLE */
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun static struct uart_driver sbd_reg = {
914*4882a593Smuzhiyun .owner = THIS_MODULE,
915*4882a593Smuzhiyun .driver_name = "sb1250_duart",
916*4882a593Smuzhiyun .dev_name = "duart",
917*4882a593Smuzhiyun .major = TTY_MAJOR,
918*4882a593Smuzhiyun .minor = SB1250_DUART_MINOR_BASE,
919*4882a593Smuzhiyun .nr = DUART_MAX_CHIP * DUART_MAX_SIDE,
920*4882a593Smuzhiyun .cons = SERIAL_SB1250_DUART_CONSOLE,
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* Set up the driver and register it. */
sbd_init(void)924*4882a593Smuzhiyun static int __init sbd_init(void)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun int i, ret;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun sbd_probe_duarts();
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun ret = uart_register_driver(&sbd_reg);
931*4882a593Smuzhiyun if (ret)
932*4882a593Smuzhiyun return ret;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun for (i = 0; i < DUART_MAX_CHIP * DUART_MAX_SIDE; i++) {
935*4882a593Smuzhiyun struct sbd_duart *duart = &sbd_duarts[i / DUART_MAX_SIDE];
936*4882a593Smuzhiyun struct sbd_port *sport = &duart->sport[i % DUART_MAX_SIDE];
937*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (sport->duart)
940*4882a593Smuzhiyun uart_add_one_port(&sbd_reg, uport);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun return 0;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Unload the driver. Unregister stuff, get ready to go away. */
sbd_exit(void)947*4882a593Smuzhiyun static void __exit sbd_exit(void)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun int i;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun for (i = DUART_MAX_CHIP * DUART_MAX_SIDE - 1; i >= 0; i--) {
952*4882a593Smuzhiyun struct sbd_duart *duart = &sbd_duarts[i / DUART_MAX_SIDE];
953*4882a593Smuzhiyun struct sbd_port *sport = &duart->sport[i % DUART_MAX_SIDE];
954*4882a593Smuzhiyun struct uart_port *uport = &sport->port;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (sport->duart)
957*4882a593Smuzhiyun uart_remove_one_port(&sbd_reg, uport);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun uart_unregister_driver(&sbd_reg);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun module_init(sbd_init);
964*4882a593Smuzhiyun module_exit(sbd_exit);
965