1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver core for Samsung SoC onboard UARTs.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Ben Dooks, Copyright (c) 2003-2008 Simtec Electronics
6*4882a593Smuzhiyun * http://armlinux.simtec.co.uk/
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /* Note on 2410 error handling
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The s3c2410 manual has a love/hate affair with the contents of the
12*4882a593Smuzhiyun * UERSTAT register in the UART blocks, and keeps marking some of the
13*4882a593Smuzhiyun * error bits as reserved. Having checked with the s3c2410x01,
14*4882a593Smuzhiyun * it copes with BREAKs properly, so I am happy to ignore the RESERVED
15*4882a593Smuzhiyun * feature from the latter versions of the manual.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * If it becomes aparrent that latter versions of the 2410 remove these
18*4882a593Smuzhiyun * bits, then action will have to be taken to differentiate the versions
19*4882a593Smuzhiyun * and change the policy on BREAK
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * BJD, 04-Nov-2004
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/dmaengine.h>
25*4882a593Smuzhiyun #include <linux/dma-mapping.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/ioport.h>
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun #include <linux/platform_device.h>
31*4882a593Smuzhiyun #include <linux/init.h>
32*4882a593Smuzhiyun #include <linux/sysrq.h>
33*4882a593Smuzhiyun #include <linux/console.h>
34*4882a593Smuzhiyun #include <linux/tty.h>
35*4882a593Smuzhiyun #include <linux/tty_flip.h>
36*4882a593Smuzhiyun #include <linux/serial_core.h>
37*4882a593Smuzhiyun #include <linux/serial.h>
38*4882a593Smuzhiyun #include <linux/serial_s3c.h>
39*4882a593Smuzhiyun #include <linux/delay.h>
40*4882a593Smuzhiyun #include <linux/clk.h>
41*4882a593Smuzhiyun #include <linux/cpufreq.h>
42*4882a593Smuzhiyun #include <linux/of.h>
43*4882a593Smuzhiyun #include <asm/irq.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* UART name and device definitions */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define S3C24XX_SERIAL_NAME "ttySAC"
48*4882a593Smuzhiyun #define S3C24XX_SERIAL_MAJOR 204
49*4882a593Smuzhiyun #define S3C24XX_SERIAL_MINOR 64
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define S3C24XX_TX_PIO 1
52*4882a593Smuzhiyun #define S3C24XX_TX_DMA 2
53*4882a593Smuzhiyun #define S3C24XX_RX_PIO 1
54*4882a593Smuzhiyun #define S3C24XX_RX_DMA 2
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* flag to ignore all characters coming in */
57*4882a593Smuzhiyun #define RXSTAT_DUMMY_READ (0x10000000)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct s3c24xx_uart_info {
60*4882a593Smuzhiyun char *name;
61*4882a593Smuzhiyun unsigned int type;
62*4882a593Smuzhiyun unsigned int fifosize;
63*4882a593Smuzhiyun unsigned long rx_fifomask;
64*4882a593Smuzhiyun unsigned long rx_fifoshift;
65*4882a593Smuzhiyun unsigned long rx_fifofull;
66*4882a593Smuzhiyun unsigned long tx_fifomask;
67*4882a593Smuzhiyun unsigned long tx_fifoshift;
68*4882a593Smuzhiyun unsigned long tx_fifofull;
69*4882a593Smuzhiyun unsigned int def_clk_sel;
70*4882a593Smuzhiyun unsigned long num_clks;
71*4882a593Smuzhiyun unsigned long clksel_mask;
72*4882a593Smuzhiyun unsigned long clksel_shift;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* uart port features */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun unsigned int has_divslot:1;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct s3c24xx_serial_drv_data {
80*4882a593Smuzhiyun struct s3c24xx_uart_info *info;
81*4882a593Smuzhiyun struct s3c2410_uartcfg *def_cfg;
82*4882a593Smuzhiyun unsigned int fifosize[CONFIG_SERIAL_SAMSUNG_UARTS];
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct s3c24xx_uart_dma {
86*4882a593Smuzhiyun unsigned int rx_chan_id;
87*4882a593Smuzhiyun unsigned int tx_chan_id;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct dma_slave_config rx_conf;
90*4882a593Smuzhiyun struct dma_slave_config tx_conf;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct dma_chan *rx_chan;
93*4882a593Smuzhiyun struct dma_chan *tx_chan;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun dma_addr_t rx_addr;
96*4882a593Smuzhiyun dma_addr_t tx_addr;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun dma_cookie_t rx_cookie;
99*4882a593Smuzhiyun dma_cookie_t tx_cookie;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun char *rx_buf;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun dma_addr_t tx_transfer_addr;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun size_t rx_size;
106*4882a593Smuzhiyun size_t tx_size;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx_desc;
109*4882a593Smuzhiyun struct dma_async_tx_descriptor *rx_desc;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun int tx_bytes_requested;
112*4882a593Smuzhiyun int rx_bytes_requested;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun struct s3c24xx_uart_port {
116*4882a593Smuzhiyun unsigned char rx_claimed;
117*4882a593Smuzhiyun unsigned char tx_claimed;
118*4882a593Smuzhiyun unsigned char rx_enabled;
119*4882a593Smuzhiyun unsigned char tx_enabled;
120*4882a593Smuzhiyun unsigned int pm_level;
121*4882a593Smuzhiyun unsigned long baudclk_rate;
122*4882a593Smuzhiyun unsigned int min_dma_size;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun unsigned int rx_irq;
125*4882a593Smuzhiyun unsigned int tx_irq;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun unsigned int tx_in_progress;
128*4882a593Smuzhiyun unsigned int tx_mode;
129*4882a593Smuzhiyun unsigned int rx_mode;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun struct s3c24xx_uart_info *info;
132*4882a593Smuzhiyun struct clk *clk;
133*4882a593Smuzhiyun struct clk *baudclk;
134*4882a593Smuzhiyun struct uart_port port;
135*4882a593Smuzhiyun struct s3c24xx_serial_drv_data *drv_data;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* reference to platform data */
138*4882a593Smuzhiyun struct s3c2410_uartcfg *cfg;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C24XX_CPUFREQ
143*4882a593Smuzhiyun struct notifier_block freq_transition;
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* conversion functions */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define s3c24xx_dev_to_port(__dev) dev_get_drvdata(__dev)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* register access controls */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define portaddr(port, reg) ((port)->membase + (reg))
154*4882a593Smuzhiyun #define portaddrl(port, reg) \
155*4882a593Smuzhiyun ((unsigned long *)(unsigned long)((port)->membase + (reg)))
156*4882a593Smuzhiyun
rd_reg(struct uart_port * port,u32 reg)157*4882a593Smuzhiyun static u32 rd_reg(struct uart_port *port, u32 reg)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun switch (port->iotype) {
160*4882a593Smuzhiyun case UPIO_MEM:
161*4882a593Smuzhiyun return readb_relaxed(portaddr(port, reg));
162*4882a593Smuzhiyun case UPIO_MEM32:
163*4882a593Smuzhiyun return readl_relaxed(portaddr(port, reg));
164*4882a593Smuzhiyun default:
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define rd_regl(port, reg) (readl_relaxed(portaddr(port, reg)))
171*4882a593Smuzhiyun
wr_reg(struct uart_port * port,u32 reg,u32 val)172*4882a593Smuzhiyun static void wr_reg(struct uart_port *port, u32 reg, u32 val)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun switch (port->iotype) {
175*4882a593Smuzhiyun case UPIO_MEM:
176*4882a593Smuzhiyun writeb_relaxed(val, portaddr(port, reg));
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case UPIO_MEM32:
179*4882a593Smuzhiyun writel_relaxed(val, portaddr(port, reg));
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define wr_regl(port, reg, val) writel_relaxed(val, portaddr(port, reg))
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Byte-order aware bit setting/clearing functions. */
187*4882a593Smuzhiyun
s3c24xx_set_bit(struct uart_port * port,int idx,unsigned int reg)188*4882a593Smuzhiyun static inline void s3c24xx_set_bit(struct uart_port *port, int idx,
189*4882a593Smuzhiyun unsigned int reg)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun unsigned long flags;
192*4882a593Smuzhiyun u32 val;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun local_irq_save(flags);
195*4882a593Smuzhiyun val = rd_regl(port, reg);
196*4882a593Smuzhiyun val |= (1 << idx);
197*4882a593Smuzhiyun wr_regl(port, reg, val);
198*4882a593Smuzhiyun local_irq_restore(flags);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
s3c24xx_clear_bit(struct uart_port * port,int idx,unsigned int reg)201*4882a593Smuzhiyun static inline void s3c24xx_clear_bit(struct uart_port *port, int idx,
202*4882a593Smuzhiyun unsigned int reg)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun unsigned long flags;
205*4882a593Smuzhiyun u32 val;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun local_irq_save(flags);
208*4882a593Smuzhiyun val = rd_regl(port, reg);
209*4882a593Smuzhiyun val &= ~(1 << idx);
210*4882a593Smuzhiyun wr_regl(port, reg, val);
211*4882a593Smuzhiyun local_irq_restore(flags);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
to_ourport(struct uart_port * port)214*4882a593Smuzhiyun static inline struct s3c24xx_uart_port *to_ourport(struct uart_port *port)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun return container_of(port, struct s3c24xx_uart_port, port);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* translate a port to the device name */
220*4882a593Smuzhiyun
s3c24xx_serial_portname(struct uart_port * port)221*4882a593Smuzhiyun static inline const char *s3c24xx_serial_portname(struct uart_port *port)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun return to_platform_device(port->dev)->name;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
s3c24xx_serial_txempty_nofifo(struct uart_port * port)226*4882a593Smuzhiyun static int s3c24xx_serial_txempty_nofifo(struct uart_port *port)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun return rd_regl(port, S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXE;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * s3c64xx and later SoC's include the interrupt mask and status registers in
233*4882a593Smuzhiyun * the controller itself, unlike the s3c24xx SoC's which have these registers
234*4882a593Smuzhiyun * in the interrupt controller. Check if the port type is s3c64xx or higher.
235*4882a593Smuzhiyun */
s3c24xx_serial_has_interrupt_mask(struct uart_port * port)236*4882a593Smuzhiyun static int s3c24xx_serial_has_interrupt_mask(struct uart_port *port)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return to_ourport(port)->info->type == PORT_S3C6400;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
s3c24xx_serial_rx_enable(struct uart_port * port)241*4882a593Smuzhiyun static void s3c24xx_serial_rx_enable(struct uart_port *port)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
244*4882a593Smuzhiyun unsigned long flags;
245*4882a593Smuzhiyun unsigned int ucon, ufcon;
246*4882a593Smuzhiyun int count = 10000;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun while (--count && !s3c24xx_serial_txempty_nofifo(port))
251*4882a593Smuzhiyun udelay(100);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun ufcon = rd_regl(port, S3C2410_UFCON);
254*4882a593Smuzhiyun ufcon |= S3C2410_UFCON_RESETRX;
255*4882a593Smuzhiyun wr_regl(port, S3C2410_UFCON, ufcon);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
258*4882a593Smuzhiyun ucon |= S3C2410_UCON_RXIRQMODE;
259*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun ourport->rx_enabled = 1;
262*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
s3c24xx_serial_rx_disable(struct uart_port * port)265*4882a593Smuzhiyun static void s3c24xx_serial_rx_disable(struct uart_port *port)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
268*4882a593Smuzhiyun unsigned long flags;
269*4882a593Smuzhiyun unsigned int ucon;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
274*4882a593Smuzhiyun ucon &= ~S3C2410_UCON_RXIRQMODE;
275*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ourport->rx_enabled = 0;
278*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
s3c24xx_serial_stop_tx(struct uart_port * port)281*4882a593Smuzhiyun static void s3c24xx_serial_stop_tx(struct uart_port *port)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
284*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
285*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
286*4882a593Smuzhiyun struct dma_tx_state state;
287*4882a593Smuzhiyun int count;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (!ourport->tx_enabled)
290*4882a593Smuzhiyun return;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port))
293*4882a593Smuzhiyun s3c24xx_set_bit(port, S3C64XX_UINTM_TXD, S3C64XX_UINTM);
294*4882a593Smuzhiyun else
295*4882a593Smuzhiyun disable_irq_nosync(ourport->tx_irq);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (dma && dma->tx_chan && ourport->tx_in_progress == S3C24XX_TX_DMA) {
298*4882a593Smuzhiyun dmaengine_pause(dma->tx_chan);
299*4882a593Smuzhiyun dmaengine_tx_status(dma->tx_chan, dma->tx_cookie, &state);
300*4882a593Smuzhiyun dmaengine_terminate_all(dma->tx_chan);
301*4882a593Smuzhiyun dma_sync_single_for_cpu(ourport->port.dev,
302*4882a593Smuzhiyun dma->tx_transfer_addr, dma->tx_size, DMA_TO_DEVICE);
303*4882a593Smuzhiyun async_tx_ack(dma->tx_desc);
304*4882a593Smuzhiyun count = dma->tx_bytes_requested - state.residue;
305*4882a593Smuzhiyun xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
306*4882a593Smuzhiyun port->icount.tx += count;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun ourport->tx_enabled = 0;
310*4882a593Smuzhiyun ourport->tx_in_progress = 0;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (port->flags & UPF_CONS_FLOW)
313*4882a593Smuzhiyun s3c24xx_serial_rx_enable(port);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ourport->tx_mode = 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static void s3c24xx_serial_start_next_tx(struct s3c24xx_uart_port *ourport);
319*4882a593Smuzhiyun
s3c24xx_serial_tx_dma_complete(void * args)320*4882a593Smuzhiyun static void s3c24xx_serial_tx_dma_complete(void *args)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = args;
323*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
324*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
325*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
326*4882a593Smuzhiyun struct dma_tx_state state;
327*4882a593Smuzhiyun unsigned long flags;
328*4882a593Smuzhiyun int count;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun dmaengine_tx_status(dma->tx_chan, dma->tx_cookie, &state);
331*4882a593Smuzhiyun count = dma->tx_bytes_requested - state.residue;
332*4882a593Smuzhiyun async_tx_ack(dma->tx_desc);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun dma_sync_single_for_cpu(ourport->port.dev, dma->tx_transfer_addr,
335*4882a593Smuzhiyun dma->tx_size, DMA_TO_DEVICE);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
340*4882a593Smuzhiyun port->icount.tx += count;
341*4882a593Smuzhiyun ourport->tx_in_progress = 0;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
344*4882a593Smuzhiyun uart_write_wakeup(port);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun s3c24xx_serial_start_next_tx(ourport);
347*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
enable_tx_dma(struct s3c24xx_uart_port * ourport)350*4882a593Smuzhiyun static void enable_tx_dma(struct s3c24xx_uart_port *ourport)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
353*4882a593Smuzhiyun u32 ucon;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Mask Tx interrupt */
356*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port))
357*4882a593Smuzhiyun s3c24xx_set_bit(port, S3C64XX_UINTM_TXD, S3C64XX_UINTM);
358*4882a593Smuzhiyun else
359*4882a593Smuzhiyun disable_irq_nosync(ourport->tx_irq);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Enable tx dma mode */
362*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
363*4882a593Smuzhiyun ucon &= ~(S3C64XX_UCON_TXBURST_MASK | S3C64XX_UCON_TXMODE_MASK);
364*4882a593Smuzhiyun ucon |= S3C64XX_UCON_TXBURST_1;
365*4882a593Smuzhiyun ucon |= S3C64XX_UCON_TXMODE_DMA;
366*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ourport->tx_mode = S3C24XX_TX_DMA;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
enable_tx_pio(struct s3c24xx_uart_port * ourport)371*4882a593Smuzhiyun static void enable_tx_pio(struct s3c24xx_uart_port *ourport)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
374*4882a593Smuzhiyun u32 ucon, ufcon;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Set ufcon txtrig */
377*4882a593Smuzhiyun ourport->tx_in_progress = S3C24XX_TX_PIO;
378*4882a593Smuzhiyun ufcon = rd_regl(port, S3C2410_UFCON);
379*4882a593Smuzhiyun wr_regl(port, S3C2410_UFCON, ufcon);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Enable tx pio mode */
382*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
383*4882a593Smuzhiyun ucon &= ~(S3C64XX_UCON_TXMODE_MASK);
384*4882a593Smuzhiyun ucon |= S3C64XX_UCON_TXMODE_CPU;
385*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* Unmask Tx interrupt */
388*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port))
389*4882a593Smuzhiyun s3c24xx_clear_bit(port, S3C64XX_UINTM_TXD,
390*4882a593Smuzhiyun S3C64XX_UINTM);
391*4882a593Smuzhiyun else
392*4882a593Smuzhiyun enable_irq(ourport->tx_irq);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ourport->tx_mode = S3C24XX_TX_PIO;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
s3c24xx_serial_start_tx_pio(struct s3c24xx_uart_port * ourport)397*4882a593Smuzhiyun static void s3c24xx_serial_start_tx_pio(struct s3c24xx_uart_port *ourport)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun if (ourport->tx_mode != S3C24XX_TX_PIO)
400*4882a593Smuzhiyun enable_tx_pio(ourport);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
s3c24xx_serial_start_tx_dma(struct s3c24xx_uart_port * ourport,unsigned int count)403*4882a593Smuzhiyun static int s3c24xx_serial_start_tx_dma(struct s3c24xx_uart_port *ourport,
404*4882a593Smuzhiyun unsigned int count)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
407*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
408*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (ourport->tx_mode != S3C24XX_TX_DMA)
411*4882a593Smuzhiyun enable_tx_dma(ourport);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun dma->tx_size = count & ~(dma_get_cache_alignment() - 1);
414*4882a593Smuzhiyun dma->tx_transfer_addr = dma->tx_addr + xmit->tail;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun dma_sync_single_for_device(ourport->port.dev, dma->tx_transfer_addr,
417*4882a593Smuzhiyun dma->tx_size, DMA_TO_DEVICE);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun dma->tx_desc = dmaengine_prep_slave_single(dma->tx_chan,
420*4882a593Smuzhiyun dma->tx_transfer_addr, dma->tx_size,
421*4882a593Smuzhiyun DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
422*4882a593Smuzhiyun if (!dma->tx_desc) {
423*4882a593Smuzhiyun dev_err(ourport->port.dev, "Unable to get desc for Tx\n");
424*4882a593Smuzhiyun return -EIO;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun dma->tx_desc->callback = s3c24xx_serial_tx_dma_complete;
428*4882a593Smuzhiyun dma->tx_desc->callback_param = ourport;
429*4882a593Smuzhiyun dma->tx_bytes_requested = dma->tx_size;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun ourport->tx_in_progress = S3C24XX_TX_DMA;
432*4882a593Smuzhiyun dma->tx_cookie = dmaengine_submit(dma->tx_desc);
433*4882a593Smuzhiyun dma_async_issue_pending(dma->tx_chan);
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
s3c24xx_serial_start_next_tx(struct s3c24xx_uart_port * ourport)437*4882a593Smuzhiyun static void s3c24xx_serial_start_next_tx(struct s3c24xx_uart_port *ourport)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
440*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
441*4882a593Smuzhiyun unsigned long count;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Get data size up to the end of buffer */
444*4882a593Smuzhiyun count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (!count) {
447*4882a593Smuzhiyun s3c24xx_serial_stop_tx(port);
448*4882a593Smuzhiyun return;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (!ourport->dma || !ourport->dma->tx_chan ||
452*4882a593Smuzhiyun count < ourport->min_dma_size ||
453*4882a593Smuzhiyun xmit->tail & (dma_get_cache_alignment() - 1))
454*4882a593Smuzhiyun s3c24xx_serial_start_tx_pio(ourport);
455*4882a593Smuzhiyun else
456*4882a593Smuzhiyun s3c24xx_serial_start_tx_dma(ourport, count);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
s3c24xx_serial_start_tx(struct uart_port * port)459*4882a593Smuzhiyun static void s3c24xx_serial_start_tx(struct uart_port *port)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
462*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (!ourport->tx_enabled) {
465*4882a593Smuzhiyun if (port->flags & UPF_CONS_FLOW)
466*4882a593Smuzhiyun s3c24xx_serial_rx_disable(port);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun ourport->tx_enabled = 1;
469*4882a593Smuzhiyun if (!ourport->dma || !ourport->dma->tx_chan)
470*4882a593Smuzhiyun s3c24xx_serial_start_tx_pio(ourport);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (ourport->dma && ourport->dma->tx_chan) {
474*4882a593Smuzhiyun if (!uart_circ_empty(xmit) && !ourport->tx_in_progress)
475*4882a593Smuzhiyun s3c24xx_serial_start_next_tx(ourport);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
s3c24xx_uart_copy_rx_to_tty(struct s3c24xx_uart_port * ourport,struct tty_port * tty,int count)479*4882a593Smuzhiyun static void s3c24xx_uart_copy_rx_to_tty(struct s3c24xx_uart_port *ourport,
480*4882a593Smuzhiyun struct tty_port *tty, int count)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
483*4882a593Smuzhiyun int copied;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (!count)
486*4882a593Smuzhiyun return;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun dma_sync_single_for_cpu(ourport->port.dev, dma->rx_addr,
489*4882a593Smuzhiyun dma->rx_size, DMA_FROM_DEVICE);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun ourport->port.icount.rx += count;
492*4882a593Smuzhiyun if (!tty) {
493*4882a593Smuzhiyun dev_err(ourport->port.dev, "No tty port\n");
494*4882a593Smuzhiyun return;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun copied = tty_insert_flip_string(tty,
497*4882a593Smuzhiyun ((unsigned char *)(ourport->dma->rx_buf)), count);
498*4882a593Smuzhiyun if (copied != count) {
499*4882a593Smuzhiyun WARN_ON(1);
500*4882a593Smuzhiyun dev_err(ourport->port.dev, "RxData copy to tty layer failed\n");
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
s3c24xx_serial_stop_rx(struct uart_port * port)504*4882a593Smuzhiyun static void s3c24xx_serial_stop_rx(struct uart_port *port)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
507*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
508*4882a593Smuzhiyun struct tty_port *t = &port->state->port;
509*4882a593Smuzhiyun struct dma_tx_state state;
510*4882a593Smuzhiyun enum dma_status dma_status;
511*4882a593Smuzhiyun unsigned int received;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (ourport->rx_enabled) {
514*4882a593Smuzhiyun dev_dbg(port->dev, "stopping rx\n");
515*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port))
516*4882a593Smuzhiyun s3c24xx_set_bit(port, S3C64XX_UINTM_RXD,
517*4882a593Smuzhiyun S3C64XX_UINTM);
518*4882a593Smuzhiyun else
519*4882a593Smuzhiyun disable_irq_nosync(ourport->rx_irq);
520*4882a593Smuzhiyun ourport->rx_enabled = 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun if (dma && dma->rx_chan) {
523*4882a593Smuzhiyun dmaengine_pause(dma->tx_chan);
524*4882a593Smuzhiyun dma_status = dmaengine_tx_status(dma->rx_chan,
525*4882a593Smuzhiyun dma->rx_cookie, &state);
526*4882a593Smuzhiyun if (dma_status == DMA_IN_PROGRESS ||
527*4882a593Smuzhiyun dma_status == DMA_PAUSED) {
528*4882a593Smuzhiyun received = dma->rx_bytes_requested - state.residue;
529*4882a593Smuzhiyun dmaengine_terminate_all(dma->rx_chan);
530*4882a593Smuzhiyun s3c24xx_uart_copy_rx_to_tty(ourport, t, received);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static inline struct s3c24xx_uart_info
s3c24xx_port_to_info(struct uart_port * port)536*4882a593Smuzhiyun *s3c24xx_port_to_info(struct uart_port *port)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun return to_ourport(port)->info;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static inline struct s3c2410_uartcfg
s3c24xx_port_to_cfg(struct uart_port * port)542*4882a593Smuzhiyun *s3c24xx_port_to_cfg(struct uart_port *port)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (port->dev == NULL)
547*4882a593Smuzhiyun return NULL;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun ourport = container_of(port, struct s3c24xx_uart_port, port);
550*4882a593Smuzhiyun return ourport->cfg;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
s3c24xx_serial_rx_fifocnt(struct s3c24xx_uart_port * ourport,unsigned long ufstat)553*4882a593Smuzhiyun static int s3c24xx_serial_rx_fifocnt(struct s3c24xx_uart_port *ourport,
554*4882a593Smuzhiyun unsigned long ufstat)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun struct s3c24xx_uart_info *info = ourport->info;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (ufstat & info->rx_fifofull)
559*4882a593Smuzhiyun return ourport->port.fifosize;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun return (ufstat & info->rx_fifomask) >> info->rx_fifoshift;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static void s3c64xx_start_rx_dma(struct s3c24xx_uart_port *ourport);
s3c24xx_serial_rx_dma_complete(void * args)565*4882a593Smuzhiyun static void s3c24xx_serial_rx_dma_complete(void *args)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = args;
568*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
571*4882a593Smuzhiyun struct tty_port *t = &port->state->port;
572*4882a593Smuzhiyun struct tty_struct *tty = tty_port_tty_get(&ourport->port.state->port);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun struct dma_tx_state state;
575*4882a593Smuzhiyun unsigned long flags;
576*4882a593Smuzhiyun int received;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun dmaengine_tx_status(dma->rx_chan, dma->rx_cookie, &state);
579*4882a593Smuzhiyun received = dma->rx_bytes_requested - state.residue;
580*4882a593Smuzhiyun async_tx_ack(dma->rx_desc);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (received)
585*4882a593Smuzhiyun s3c24xx_uart_copy_rx_to_tty(ourport, t, received);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (tty) {
588*4882a593Smuzhiyun tty_flip_buffer_push(t);
589*4882a593Smuzhiyun tty_kref_put(tty);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun s3c64xx_start_rx_dma(ourport);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
s3c64xx_start_rx_dma(struct s3c24xx_uart_port * ourport)597*4882a593Smuzhiyun static void s3c64xx_start_rx_dma(struct s3c24xx_uart_port *ourport)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun dma_sync_single_for_device(ourport->port.dev, dma->rx_addr,
602*4882a593Smuzhiyun dma->rx_size, DMA_FROM_DEVICE);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun dma->rx_desc = dmaengine_prep_slave_single(dma->rx_chan,
605*4882a593Smuzhiyun dma->rx_addr, dma->rx_size, DMA_DEV_TO_MEM,
606*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
607*4882a593Smuzhiyun if (!dma->rx_desc) {
608*4882a593Smuzhiyun dev_err(ourport->port.dev, "Unable to get desc for Rx\n");
609*4882a593Smuzhiyun return;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun dma->rx_desc->callback = s3c24xx_serial_rx_dma_complete;
613*4882a593Smuzhiyun dma->rx_desc->callback_param = ourport;
614*4882a593Smuzhiyun dma->rx_bytes_requested = dma->rx_size;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun dma->rx_cookie = dmaengine_submit(dma->rx_desc);
617*4882a593Smuzhiyun dma_async_issue_pending(dma->rx_chan);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* ? - where has parity gone?? */
621*4882a593Smuzhiyun #define S3C2410_UERSTAT_PARITY (0x1000)
622*4882a593Smuzhiyun
enable_rx_dma(struct s3c24xx_uart_port * ourport)623*4882a593Smuzhiyun static void enable_rx_dma(struct s3c24xx_uart_port *ourport)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
626*4882a593Smuzhiyun unsigned int ucon;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* set Rx mode to DMA mode */
629*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
630*4882a593Smuzhiyun ucon &= ~(S3C64XX_UCON_RXBURST_MASK |
631*4882a593Smuzhiyun S3C64XX_UCON_TIMEOUT_MASK |
632*4882a593Smuzhiyun S3C64XX_UCON_EMPTYINT_EN |
633*4882a593Smuzhiyun S3C64XX_UCON_DMASUS_EN |
634*4882a593Smuzhiyun S3C64XX_UCON_TIMEOUT_EN |
635*4882a593Smuzhiyun S3C64XX_UCON_RXMODE_MASK);
636*4882a593Smuzhiyun ucon |= S3C64XX_UCON_RXBURST_1 |
637*4882a593Smuzhiyun 0xf << S3C64XX_UCON_TIMEOUT_SHIFT |
638*4882a593Smuzhiyun S3C64XX_UCON_EMPTYINT_EN |
639*4882a593Smuzhiyun S3C64XX_UCON_TIMEOUT_EN |
640*4882a593Smuzhiyun S3C64XX_UCON_RXMODE_DMA;
641*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun ourport->rx_mode = S3C24XX_RX_DMA;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
enable_rx_pio(struct s3c24xx_uart_port * ourport)646*4882a593Smuzhiyun static void enable_rx_pio(struct s3c24xx_uart_port *ourport)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
649*4882a593Smuzhiyun unsigned int ucon;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* set Rx mode to DMA mode */
652*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
653*4882a593Smuzhiyun ucon &= ~(S3C64XX_UCON_TIMEOUT_MASK |
654*4882a593Smuzhiyun S3C64XX_UCON_EMPTYINT_EN |
655*4882a593Smuzhiyun S3C64XX_UCON_DMASUS_EN |
656*4882a593Smuzhiyun S3C64XX_UCON_TIMEOUT_EN |
657*4882a593Smuzhiyun S3C64XX_UCON_RXMODE_MASK);
658*4882a593Smuzhiyun ucon |= 0xf << S3C64XX_UCON_TIMEOUT_SHIFT |
659*4882a593Smuzhiyun S3C64XX_UCON_TIMEOUT_EN |
660*4882a593Smuzhiyun S3C64XX_UCON_RXMODE_CPU;
661*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun ourport->rx_mode = S3C24XX_RX_PIO;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static void s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port *ourport);
667*4882a593Smuzhiyun
s3c24xx_serial_rx_chars_dma(void * dev_id)668*4882a593Smuzhiyun static irqreturn_t s3c24xx_serial_rx_chars_dma(void *dev_id)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun unsigned int utrstat, received;
671*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = dev_id;
672*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
673*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = ourport->dma;
674*4882a593Smuzhiyun struct tty_struct *tty = tty_port_tty_get(&ourport->port.state->port);
675*4882a593Smuzhiyun struct tty_port *t = &port->state->port;
676*4882a593Smuzhiyun unsigned long flags;
677*4882a593Smuzhiyun struct dma_tx_state state;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun utrstat = rd_regl(port, S3C2410_UTRSTAT);
680*4882a593Smuzhiyun rd_regl(port, S3C2410_UFSTAT);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (!(utrstat & S3C2410_UTRSTAT_TIMEOUT)) {
685*4882a593Smuzhiyun s3c64xx_start_rx_dma(ourport);
686*4882a593Smuzhiyun if (ourport->rx_mode == S3C24XX_RX_PIO)
687*4882a593Smuzhiyun enable_rx_dma(ourport);
688*4882a593Smuzhiyun goto finish;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (ourport->rx_mode == S3C24XX_RX_DMA) {
692*4882a593Smuzhiyun dmaengine_pause(dma->rx_chan);
693*4882a593Smuzhiyun dmaengine_tx_status(dma->rx_chan, dma->rx_cookie, &state);
694*4882a593Smuzhiyun dmaengine_terminate_all(dma->rx_chan);
695*4882a593Smuzhiyun received = dma->rx_bytes_requested - state.residue;
696*4882a593Smuzhiyun s3c24xx_uart_copy_rx_to_tty(ourport, t, received);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun enable_rx_pio(ourport);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun s3c24xx_serial_rx_drain_fifo(ourport);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (tty) {
704*4882a593Smuzhiyun tty_flip_buffer_push(t);
705*4882a593Smuzhiyun tty_kref_put(tty);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun wr_regl(port, S3C2410_UTRSTAT, S3C2410_UTRSTAT_TIMEOUT);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun finish:
711*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun return IRQ_HANDLED;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port * ourport)716*4882a593Smuzhiyun static void s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port *ourport)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
719*4882a593Smuzhiyun unsigned int ufcon, ch, flag, ufstat, uerstat;
720*4882a593Smuzhiyun unsigned int fifocnt = 0;
721*4882a593Smuzhiyun int max_count = port->fifosize;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun while (max_count-- > 0) {
724*4882a593Smuzhiyun /*
725*4882a593Smuzhiyun * Receive all characters known to be in FIFO
726*4882a593Smuzhiyun * before reading FIFO level again
727*4882a593Smuzhiyun */
728*4882a593Smuzhiyun if (fifocnt == 0) {
729*4882a593Smuzhiyun ufstat = rd_regl(port, S3C2410_UFSTAT);
730*4882a593Smuzhiyun fifocnt = s3c24xx_serial_rx_fifocnt(ourport, ufstat);
731*4882a593Smuzhiyun if (fifocnt == 0)
732*4882a593Smuzhiyun break;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun fifocnt--;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun uerstat = rd_regl(port, S3C2410_UERSTAT);
737*4882a593Smuzhiyun ch = rd_reg(port, S3C2410_URXH);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (port->flags & UPF_CONS_FLOW) {
740*4882a593Smuzhiyun int txe = s3c24xx_serial_txempty_nofifo(port);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (ourport->rx_enabled) {
743*4882a593Smuzhiyun if (!txe) {
744*4882a593Smuzhiyun ourport->rx_enabled = 0;
745*4882a593Smuzhiyun continue;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun } else {
748*4882a593Smuzhiyun if (txe) {
749*4882a593Smuzhiyun ufcon = rd_regl(port, S3C2410_UFCON);
750*4882a593Smuzhiyun ufcon |= S3C2410_UFCON_RESETRX;
751*4882a593Smuzhiyun wr_regl(port, S3C2410_UFCON, ufcon);
752*4882a593Smuzhiyun ourport->rx_enabled = 1;
753*4882a593Smuzhiyun return;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun continue;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* insert the character into the buffer */
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun flag = TTY_NORMAL;
762*4882a593Smuzhiyun port->icount.rx++;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (unlikely(uerstat & S3C2410_UERSTAT_ANY)) {
765*4882a593Smuzhiyun dev_dbg(port->dev,
766*4882a593Smuzhiyun "rxerr: port ch=0x%02x, rxs=0x%08x\n",
767*4882a593Smuzhiyun ch, uerstat);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* check for break */
770*4882a593Smuzhiyun if (uerstat & S3C2410_UERSTAT_BREAK) {
771*4882a593Smuzhiyun dev_dbg(port->dev, "break!\n");
772*4882a593Smuzhiyun port->icount.brk++;
773*4882a593Smuzhiyun if (uart_handle_break(port))
774*4882a593Smuzhiyun continue; /* Ignore character */
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (uerstat & S3C2410_UERSTAT_FRAME)
778*4882a593Smuzhiyun port->icount.frame++;
779*4882a593Smuzhiyun if (uerstat & S3C2410_UERSTAT_OVERRUN)
780*4882a593Smuzhiyun port->icount.overrun++;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun uerstat &= port->read_status_mask;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (uerstat & S3C2410_UERSTAT_BREAK)
785*4882a593Smuzhiyun flag = TTY_BREAK;
786*4882a593Smuzhiyun else if (uerstat & S3C2410_UERSTAT_PARITY)
787*4882a593Smuzhiyun flag = TTY_PARITY;
788*4882a593Smuzhiyun else if (uerstat & (S3C2410_UERSTAT_FRAME |
789*4882a593Smuzhiyun S3C2410_UERSTAT_OVERRUN))
790*4882a593Smuzhiyun flag = TTY_FRAME;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (uart_handle_sysrq_char(port, ch))
794*4882a593Smuzhiyun continue; /* Ignore character */
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun uart_insert_char(port, uerstat, S3C2410_UERSTAT_OVERRUN,
797*4882a593Smuzhiyun ch, flag);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun tty_flip_buffer_push(&port->state->port);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
s3c24xx_serial_rx_chars_pio(void * dev_id)803*4882a593Smuzhiyun static irqreturn_t s3c24xx_serial_rx_chars_pio(void *dev_id)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = dev_id;
806*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
807*4882a593Smuzhiyun unsigned long flags;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
810*4882a593Smuzhiyun s3c24xx_serial_rx_drain_fifo(ourport);
811*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun return IRQ_HANDLED;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
s3c24xx_serial_rx_chars(int irq,void * dev_id)816*4882a593Smuzhiyun static irqreturn_t s3c24xx_serial_rx_chars(int irq, void *dev_id)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = dev_id;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun if (ourport->dma && ourport->dma->rx_chan)
821*4882a593Smuzhiyun return s3c24xx_serial_rx_chars_dma(dev_id);
822*4882a593Smuzhiyun return s3c24xx_serial_rx_chars_pio(dev_id);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
s3c24xx_serial_tx_chars(int irq,void * id)825*4882a593Smuzhiyun static irqreturn_t s3c24xx_serial_tx_chars(int irq, void *id)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = id;
828*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
829*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
830*4882a593Smuzhiyun unsigned long flags;
831*4882a593Smuzhiyun int count, dma_count = 0;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (ourport->dma && ourport->dma->tx_chan &&
838*4882a593Smuzhiyun count >= ourport->min_dma_size) {
839*4882a593Smuzhiyun int align = dma_get_cache_alignment() -
840*4882a593Smuzhiyun (xmit->tail & (dma_get_cache_alignment() - 1));
841*4882a593Smuzhiyun if (count - align >= ourport->min_dma_size) {
842*4882a593Smuzhiyun dma_count = count - align;
843*4882a593Smuzhiyun count = align;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (port->x_char) {
848*4882a593Smuzhiyun wr_reg(port, S3C2410_UTXH, port->x_char);
849*4882a593Smuzhiyun port->icount.tx++;
850*4882a593Smuzhiyun port->x_char = 0;
851*4882a593Smuzhiyun goto out;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* if there isn't anything more to transmit, or the uart is now
855*4882a593Smuzhiyun * stopped, disable the uart and exit
856*4882a593Smuzhiyun */
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
859*4882a593Smuzhiyun s3c24xx_serial_stop_tx(port);
860*4882a593Smuzhiyun goto out;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* try and drain the buffer... */
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (count > port->fifosize) {
866*4882a593Smuzhiyun count = port->fifosize;
867*4882a593Smuzhiyun dma_count = 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun while (!uart_circ_empty(xmit) && count > 0) {
871*4882a593Smuzhiyun if (rd_regl(port, S3C2410_UFSTAT) & ourport->info->tx_fifofull)
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun wr_reg(port, S3C2410_UTXH, xmit->buf[xmit->tail]);
875*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
876*4882a593Smuzhiyun port->icount.tx++;
877*4882a593Smuzhiyun count--;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (!count && dma_count) {
881*4882a593Smuzhiyun s3c24xx_serial_start_tx_dma(ourport, dma_count);
882*4882a593Smuzhiyun goto out;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
886*4882a593Smuzhiyun uart_write_wakeup(port);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (uart_circ_empty(xmit))
889*4882a593Smuzhiyun s3c24xx_serial_stop_tx(port);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun out:
892*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
893*4882a593Smuzhiyun return IRQ_HANDLED;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* interrupt handler for s3c64xx and later SoC's.*/
s3c64xx_serial_handle_irq(int irq,void * id)897*4882a593Smuzhiyun static irqreturn_t s3c64xx_serial_handle_irq(int irq, void *id)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = id;
900*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
901*4882a593Smuzhiyun unsigned int pend = rd_regl(port, S3C64XX_UINTP);
902*4882a593Smuzhiyun irqreturn_t ret = IRQ_HANDLED;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (pend & S3C64XX_UINTM_RXD_MSK) {
905*4882a593Smuzhiyun ret = s3c24xx_serial_rx_chars(irq, id);
906*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTP, S3C64XX_UINTM_RXD_MSK);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun if (pend & S3C64XX_UINTM_TXD_MSK) {
909*4882a593Smuzhiyun ret = s3c24xx_serial_tx_chars(irq, id);
910*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTP, S3C64XX_UINTM_TXD_MSK);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun return ret;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
s3c24xx_serial_tx_empty(struct uart_port * port)915*4882a593Smuzhiyun static unsigned int s3c24xx_serial_tx_empty(struct uart_port *port)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
918*4882a593Smuzhiyun unsigned long ufstat = rd_regl(port, S3C2410_UFSTAT);
919*4882a593Smuzhiyun unsigned long ufcon = rd_regl(port, S3C2410_UFCON);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (ufcon & S3C2410_UFCON_FIFOMODE) {
922*4882a593Smuzhiyun if ((ufstat & info->tx_fifomask) != 0 ||
923*4882a593Smuzhiyun (ufstat & info->tx_fifofull))
924*4882a593Smuzhiyun return 0;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun return 1;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return s3c24xx_serial_txempty_nofifo(port);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* no modem control lines */
s3c24xx_serial_get_mctrl(struct uart_port * port)933*4882a593Smuzhiyun static unsigned int s3c24xx_serial_get_mctrl(struct uart_port *port)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun unsigned int umstat = rd_reg(port, S3C2410_UMSTAT);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (umstat & S3C2410_UMSTAT_CTS)
938*4882a593Smuzhiyun return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
939*4882a593Smuzhiyun else
940*4882a593Smuzhiyun return TIOCM_CAR | TIOCM_DSR;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
s3c24xx_serial_set_mctrl(struct uart_port * port,unsigned int mctrl)943*4882a593Smuzhiyun static void s3c24xx_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun unsigned int umcon = rd_regl(port, S3C2410_UMCON);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (mctrl & TIOCM_RTS)
948*4882a593Smuzhiyun umcon |= S3C2410_UMCOM_RTS_LOW;
949*4882a593Smuzhiyun else
950*4882a593Smuzhiyun umcon &= ~S3C2410_UMCOM_RTS_LOW;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun wr_regl(port, S3C2410_UMCON, umcon);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
s3c24xx_serial_break_ctl(struct uart_port * port,int break_state)955*4882a593Smuzhiyun static void s3c24xx_serial_break_ctl(struct uart_port *port, int break_state)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun unsigned long flags;
958*4882a593Smuzhiyun unsigned int ucon;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (break_state)
965*4882a593Smuzhiyun ucon |= S3C2410_UCON_SBREAK;
966*4882a593Smuzhiyun else
967*4882a593Smuzhiyun ucon &= ~S3C2410_UCON_SBREAK;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
s3c24xx_serial_request_dma(struct s3c24xx_uart_port * p)974*4882a593Smuzhiyun static int s3c24xx_serial_request_dma(struct s3c24xx_uart_port *p)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = p->dma;
977*4882a593Smuzhiyun struct dma_slave_caps dma_caps;
978*4882a593Smuzhiyun const char *reason = NULL;
979*4882a593Smuzhiyun int ret;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* Default slave configuration parameters */
982*4882a593Smuzhiyun dma->rx_conf.direction = DMA_DEV_TO_MEM;
983*4882a593Smuzhiyun dma->rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
984*4882a593Smuzhiyun dma->rx_conf.src_addr = p->port.mapbase + S3C2410_URXH;
985*4882a593Smuzhiyun dma->rx_conf.src_maxburst = 1;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun dma->tx_conf.direction = DMA_MEM_TO_DEV;
988*4882a593Smuzhiyun dma->tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
989*4882a593Smuzhiyun dma->tx_conf.dst_addr = p->port.mapbase + S3C2410_UTXH;
990*4882a593Smuzhiyun dma->tx_conf.dst_maxburst = 1;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun dma->rx_chan = dma_request_chan(p->port.dev, "rx");
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (IS_ERR(dma->rx_chan)) {
995*4882a593Smuzhiyun reason = "DMA RX channel request failed";
996*4882a593Smuzhiyun ret = PTR_ERR(dma->rx_chan);
997*4882a593Smuzhiyun goto err_warn;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun ret = dma_get_slave_caps(dma->rx_chan, &dma_caps);
1001*4882a593Smuzhiyun if (ret < 0 ||
1002*4882a593Smuzhiyun dma_caps.residue_granularity < DMA_RESIDUE_GRANULARITY_BURST) {
1003*4882a593Smuzhiyun reason = "insufficient DMA RX engine capabilities";
1004*4882a593Smuzhiyun ret = -EOPNOTSUPP;
1005*4882a593Smuzhiyun goto err_release_rx;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun dmaengine_slave_config(dma->rx_chan, &dma->rx_conf);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun dma->tx_chan = dma_request_chan(p->port.dev, "tx");
1011*4882a593Smuzhiyun if (IS_ERR(dma->tx_chan)) {
1012*4882a593Smuzhiyun reason = "DMA TX channel request failed";
1013*4882a593Smuzhiyun ret = PTR_ERR(dma->tx_chan);
1014*4882a593Smuzhiyun goto err_release_rx;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun ret = dma_get_slave_caps(dma->tx_chan, &dma_caps);
1018*4882a593Smuzhiyun if (ret < 0 ||
1019*4882a593Smuzhiyun dma_caps.residue_granularity < DMA_RESIDUE_GRANULARITY_BURST) {
1020*4882a593Smuzhiyun reason = "insufficient DMA TX engine capabilities";
1021*4882a593Smuzhiyun ret = -EOPNOTSUPP;
1022*4882a593Smuzhiyun goto err_release_tx;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun dmaengine_slave_config(dma->tx_chan, &dma->tx_conf);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* RX buffer */
1028*4882a593Smuzhiyun dma->rx_size = PAGE_SIZE;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun dma->rx_buf = kmalloc(dma->rx_size, GFP_KERNEL);
1031*4882a593Smuzhiyun if (!dma->rx_buf) {
1032*4882a593Smuzhiyun ret = -ENOMEM;
1033*4882a593Smuzhiyun goto err_release_tx;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun dma->rx_addr = dma_map_single(p->port.dev, dma->rx_buf,
1037*4882a593Smuzhiyun dma->rx_size, DMA_FROM_DEVICE);
1038*4882a593Smuzhiyun if (dma_mapping_error(p->port.dev, dma->rx_addr)) {
1039*4882a593Smuzhiyun reason = "DMA mapping error for RX buffer";
1040*4882a593Smuzhiyun ret = -EIO;
1041*4882a593Smuzhiyun goto err_free_rx;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* TX buffer */
1045*4882a593Smuzhiyun dma->tx_addr = dma_map_single(p->port.dev, p->port.state->xmit.buf,
1046*4882a593Smuzhiyun UART_XMIT_SIZE, DMA_TO_DEVICE);
1047*4882a593Smuzhiyun if (dma_mapping_error(p->port.dev, dma->tx_addr)) {
1048*4882a593Smuzhiyun reason = "DMA mapping error for TX buffer";
1049*4882a593Smuzhiyun ret = -EIO;
1050*4882a593Smuzhiyun goto err_unmap_rx;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun err_unmap_rx:
1056*4882a593Smuzhiyun dma_unmap_single(p->port.dev, dma->rx_addr, dma->rx_size,
1057*4882a593Smuzhiyun DMA_FROM_DEVICE);
1058*4882a593Smuzhiyun err_free_rx:
1059*4882a593Smuzhiyun kfree(dma->rx_buf);
1060*4882a593Smuzhiyun err_release_tx:
1061*4882a593Smuzhiyun dma_release_channel(dma->tx_chan);
1062*4882a593Smuzhiyun err_release_rx:
1063*4882a593Smuzhiyun dma_release_channel(dma->rx_chan);
1064*4882a593Smuzhiyun err_warn:
1065*4882a593Smuzhiyun if (reason)
1066*4882a593Smuzhiyun dev_warn(p->port.dev, "%s, DMA will not be used\n", reason);
1067*4882a593Smuzhiyun return ret;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
s3c24xx_serial_release_dma(struct s3c24xx_uart_port * p)1070*4882a593Smuzhiyun static void s3c24xx_serial_release_dma(struct s3c24xx_uart_port *p)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct s3c24xx_uart_dma *dma = p->dma;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (dma->rx_chan) {
1075*4882a593Smuzhiyun dmaengine_terminate_all(dma->rx_chan);
1076*4882a593Smuzhiyun dma_unmap_single(p->port.dev, dma->rx_addr,
1077*4882a593Smuzhiyun dma->rx_size, DMA_FROM_DEVICE);
1078*4882a593Smuzhiyun kfree(dma->rx_buf);
1079*4882a593Smuzhiyun dma_release_channel(dma->rx_chan);
1080*4882a593Smuzhiyun dma->rx_chan = NULL;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (dma->tx_chan) {
1084*4882a593Smuzhiyun dmaengine_terminate_all(dma->tx_chan);
1085*4882a593Smuzhiyun dma_unmap_single(p->port.dev, dma->tx_addr,
1086*4882a593Smuzhiyun UART_XMIT_SIZE, DMA_TO_DEVICE);
1087*4882a593Smuzhiyun dma_release_channel(dma->tx_chan);
1088*4882a593Smuzhiyun dma->tx_chan = NULL;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
s3c24xx_serial_shutdown(struct uart_port * port)1092*4882a593Smuzhiyun static void s3c24xx_serial_shutdown(struct uart_port *port)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (ourport->tx_claimed) {
1097*4882a593Smuzhiyun if (!s3c24xx_serial_has_interrupt_mask(port))
1098*4882a593Smuzhiyun free_irq(ourport->tx_irq, ourport);
1099*4882a593Smuzhiyun ourport->tx_enabled = 0;
1100*4882a593Smuzhiyun ourport->tx_claimed = 0;
1101*4882a593Smuzhiyun ourport->tx_mode = 0;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (ourport->rx_claimed) {
1105*4882a593Smuzhiyun if (!s3c24xx_serial_has_interrupt_mask(port))
1106*4882a593Smuzhiyun free_irq(ourport->rx_irq, ourport);
1107*4882a593Smuzhiyun ourport->rx_claimed = 0;
1108*4882a593Smuzhiyun ourport->rx_enabled = 0;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /* Clear pending interrupts and mask all interrupts */
1112*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port)) {
1113*4882a593Smuzhiyun free_irq(port->irq, ourport);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTP, 0xf);
1116*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTM, 0xf);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun if (ourport->dma)
1120*4882a593Smuzhiyun s3c24xx_serial_release_dma(ourport);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun ourport->tx_in_progress = 0;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
s3c24xx_serial_startup(struct uart_port * port)1125*4882a593Smuzhiyun static int s3c24xx_serial_startup(struct uart_port *port)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
1128*4882a593Smuzhiyun int ret;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun ourport->rx_enabled = 1;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun ret = request_irq(ourport->rx_irq, s3c24xx_serial_rx_chars, 0,
1133*4882a593Smuzhiyun s3c24xx_serial_portname(port), ourport);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (ret != 0) {
1136*4882a593Smuzhiyun dev_err(port->dev, "cannot get irq %d\n", ourport->rx_irq);
1137*4882a593Smuzhiyun return ret;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun ourport->rx_claimed = 1;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun dev_dbg(port->dev, "requesting tx irq...\n");
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun ourport->tx_enabled = 1;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun ret = request_irq(ourport->tx_irq, s3c24xx_serial_tx_chars, 0,
1147*4882a593Smuzhiyun s3c24xx_serial_portname(port), ourport);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (ret) {
1150*4882a593Smuzhiyun dev_err(port->dev, "cannot get irq %d\n", ourport->tx_irq);
1151*4882a593Smuzhiyun goto err;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun ourport->tx_claimed = 1;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* the port reset code should have done the correct
1157*4882a593Smuzhiyun * register setup for the port controls
1158*4882a593Smuzhiyun */
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun return ret;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun err:
1163*4882a593Smuzhiyun s3c24xx_serial_shutdown(port);
1164*4882a593Smuzhiyun return ret;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
s3c64xx_serial_startup(struct uart_port * port)1167*4882a593Smuzhiyun static int s3c64xx_serial_startup(struct uart_port *port)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
1170*4882a593Smuzhiyun unsigned long flags;
1171*4882a593Smuzhiyun unsigned int ufcon;
1172*4882a593Smuzhiyun int ret;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTM, 0xf);
1175*4882a593Smuzhiyun if (ourport->dma) {
1176*4882a593Smuzhiyun ret = s3c24xx_serial_request_dma(ourport);
1177*4882a593Smuzhiyun if (ret < 0) {
1178*4882a593Smuzhiyun devm_kfree(port->dev, ourport->dma);
1179*4882a593Smuzhiyun ourport->dma = NULL;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun ret = request_irq(port->irq, s3c64xx_serial_handle_irq, IRQF_SHARED,
1184*4882a593Smuzhiyun s3c24xx_serial_portname(port), ourport);
1185*4882a593Smuzhiyun if (ret) {
1186*4882a593Smuzhiyun dev_err(port->dev, "cannot get irq %d\n", port->irq);
1187*4882a593Smuzhiyun return ret;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* For compatibility with s3c24xx Soc's */
1191*4882a593Smuzhiyun ourport->rx_enabled = 1;
1192*4882a593Smuzhiyun ourport->rx_claimed = 1;
1193*4882a593Smuzhiyun ourport->tx_enabled = 0;
1194*4882a593Smuzhiyun ourport->tx_claimed = 1;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun ufcon = rd_regl(port, S3C2410_UFCON);
1199*4882a593Smuzhiyun ufcon |= S3C2410_UFCON_RESETRX | S5PV210_UFCON_RXTRIG8;
1200*4882a593Smuzhiyun if (!uart_console(port))
1201*4882a593Smuzhiyun ufcon |= S3C2410_UFCON_RESETTX;
1202*4882a593Smuzhiyun wr_regl(port, S3C2410_UFCON, ufcon);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun enable_rx_pio(ourport);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* Enable Rx Interrupt */
1209*4882a593Smuzhiyun s3c24xx_clear_bit(port, S3C64XX_UINTM_RXD, S3C64XX_UINTM);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun return ret;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /* power power management control */
1215*4882a593Smuzhiyun
s3c24xx_serial_pm(struct uart_port * port,unsigned int level,unsigned int old)1216*4882a593Smuzhiyun static void s3c24xx_serial_pm(struct uart_port *port, unsigned int level,
1217*4882a593Smuzhiyun unsigned int old)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
1220*4882a593Smuzhiyun int timeout = 10000;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun ourport->pm_level = level;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun switch (level) {
1225*4882a593Smuzhiyun case 3:
1226*4882a593Smuzhiyun while (--timeout && !s3c24xx_serial_txempty_nofifo(port))
1227*4882a593Smuzhiyun udelay(100);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk))
1230*4882a593Smuzhiyun clk_disable_unprepare(ourport->baudclk);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun clk_disable_unprepare(ourport->clk);
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun case 0:
1236*4882a593Smuzhiyun clk_prepare_enable(ourport->clk);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk))
1239*4882a593Smuzhiyun clk_prepare_enable(ourport->baudclk);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun default:
1243*4882a593Smuzhiyun dev_err(port->dev, "s3c24xx_serial: unknown pm %d\n", level);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* baud rate calculation
1248*4882a593Smuzhiyun *
1249*4882a593Smuzhiyun * The UARTs on the S3C2410/S3C2440 can take their clocks from a number
1250*4882a593Smuzhiyun * of different sources, including the peripheral clock ("pclk") and an
1251*4882a593Smuzhiyun * external clock ("uclk"). The S3C2440 also adds the core clock ("fclk")
1252*4882a593Smuzhiyun * with a programmable extra divisor.
1253*4882a593Smuzhiyun *
1254*4882a593Smuzhiyun * The following code goes through the clock sources, and calculates the
1255*4882a593Smuzhiyun * baud clocks (and the resultant actual baud rates) and then tries to
1256*4882a593Smuzhiyun * pick the closest one and select that.
1257*4882a593Smuzhiyun *
1258*4882a593Smuzhiyun */
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun #define MAX_CLK_NAME_LENGTH 15
1261*4882a593Smuzhiyun
s3c24xx_serial_getsource(struct uart_port * port)1262*4882a593Smuzhiyun static inline int s3c24xx_serial_getsource(struct uart_port *port)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1265*4882a593Smuzhiyun unsigned int ucon;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun if (info->num_clks == 1)
1268*4882a593Smuzhiyun return 0;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
1271*4882a593Smuzhiyun ucon &= info->clksel_mask;
1272*4882a593Smuzhiyun return ucon >> info->clksel_shift;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
s3c24xx_serial_setsource(struct uart_port * port,unsigned int clk_sel)1275*4882a593Smuzhiyun static void s3c24xx_serial_setsource(struct uart_port *port,
1276*4882a593Smuzhiyun unsigned int clk_sel)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1279*4882a593Smuzhiyun unsigned int ucon;
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun if (info->num_clks == 1)
1282*4882a593Smuzhiyun return;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
1285*4882a593Smuzhiyun if ((ucon & info->clksel_mask) >> info->clksel_shift == clk_sel)
1286*4882a593Smuzhiyun return;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun ucon &= ~info->clksel_mask;
1289*4882a593Smuzhiyun ucon |= clk_sel << info->clksel_shift;
1290*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
s3c24xx_serial_getclk(struct s3c24xx_uart_port * ourport,unsigned int req_baud,struct clk ** best_clk,unsigned int * clk_num)1293*4882a593Smuzhiyun static unsigned int s3c24xx_serial_getclk(struct s3c24xx_uart_port *ourport,
1294*4882a593Smuzhiyun unsigned int req_baud, struct clk **best_clk,
1295*4882a593Smuzhiyun unsigned int *clk_num)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun struct s3c24xx_uart_info *info = ourport->info;
1298*4882a593Smuzhiyun struct clk *clk;
1299*4882a593Smuzhiyun unsigned long rate;
1300*4882a593Smuzhiyun unsigned int cnt, baud, quot, best_quot = 0;
1301*4882a593Smuzhiyun char clkname[MAX_CLK_NAME_LENGTH];
1302*4882a593Smuzhiyun int calc_deviation, deviation = (1 << 30) - 1;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun for (cnt = 0; cnt < info->num_clks; cnt++) {
1305*4882a593Smuzhiyun /* Keep selected clock if provided */
1306*4882a593Smuzhiyun if (ourport->cfg->clk_sel &&
1307*4882a593Smuzhiyun !(ourport->cfg->clk_sel & (1 << cnt)))
1308*4882a593Smuzhiyun continue;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun sprintf(clkname, "clk_uart_baud%d", cnt);
1311*4882a593Smuzhiyun clk = clk_get(ourport->port.dev, clkname);
1312*4882a593Smuzhiyun if (IS_ERR(clk))
1313*4882a593Smuzhiyun continue;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun rate = clk_get_rate(clk);
1316*4882a593Smuzhiyun if (!rate)
1317*4882a593Smuzhiyun continue;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun if (ourport->info->has_divslot) {
1320*4882a593Smuzhiyun unsigned long div = rate / req_baud;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun /* The UDIVSLOT register on the newer UARTs allows us to
1323*4882a593Smuzhiyun * get a divisor adjustment of 1/16th on the baud clock.
1324*4882a593Smuzhiyun *
1325*4882a593Smuzhiyun * We don't keep the UDIVSLOT value (the 16ths we
1326*4882a593Smuzhiyun * calculated by not multiplying the baud by 16) as it
1327*4882a593Smuzhiyun * is easy enough to recalculate.
1328*4882a593Smuzhiyun */
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun quot = div / 16;
1331*4882a593Smuzhiyun baud = rate / div;
1332*4882a593Smuzhiyun } else {
1333*4882a593Smuzhiyun quot = (rate + (8 * req_baud)) / (16 * req_baud);
1334*4882a593Smuzhiyun baud = rate / (quot * 16);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun quot--;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun calc_deviation = req_baud - baud;
1339*4882a593Smuzhiyun if (calc_deviation < 0)
1340*4882a593Smuzhiyun calc_deviation = -calc_deviation;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if (calc_deviation < deviation) {
1343*4882a593Smuzhiyun *best_clk = clk;
1344*4882a593Smuzhiyun best_quot = quot;
1345*4882a593Smuzhiyun *clk_num = cnt;
1346*4882a593Smuzhiyun deviation = calc_deviation;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun return best_quot;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /* udivslot_table[]
1354*4882a593Smuzhiyun *
1355*4882a593Smuzhiyun * This table takes the fractional value of the baud divisor and gives
1356*4882a593Smuzhiyun * the recommended setting for the UDIVSLOT register.
1357*4882a593Smuzhiyun */
1358*4882a593Smuzhiyun static u16 udivslot_table[16] = {
1359*4882a593Smuzhiyun [0] = 0x0000,
1360*4882a593Smuzhiyun [1] = 0x0080,
1361*4882a593Smuzhiyun [2] = 0x0808,
1362*4882a593Smuzhiyun [3] = 0x0888,
1363*4882a593Smuzhiyun [4] = 0x2222,
1364*4882a593Smuzhiyun [5] = 0x4924,
1365*4882a593Smuzhiyun [6] = 0x4A52,
1366*4882a593Smuzhiyun [7] = 0x54AA,
1367*4882a593Smuzhiyun [8] = 0x5555,
1368*4882a593Smuzhiyun [9] = 0xD555,
1369*4882a593Smuzhiyun [10] = 0xD5D5,
1370*4882a593Smuzhiyun [11] = 0xDDD5,
1371*4882a593Smuzhiyun [12] = 0xDDDD,
1372*4882a593Smuzhiyun [13] = 0xDFDD,
1373*4882a593Smuzhiyun [14] = 0xDFDF,
1374*4882a593Smuzhiyun [15] = 0xFFDF,
1375*4882a593Smuzhiyun };
1376*4882a593Smuzhiyun
s3c24xx_serial_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)1377*4882a593Smuzhiyun static void s3c24xx_serial_set_termios(struct uart_port *port,
1378*4882a593Smuzhiyun struct ktermios *termios,
1379*4882a593Smuzhiyun struct ktermios *old)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun struct s3c2410_uartcfg *cfg = s3c24xx_port_to_cfg(port);
1382*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
1383*4882a593Smuzhiyun struct clk *clk = ERR_PTR(-EINVAL);
1384*4882a593Smuzhiyun unsigned long flags;
1385*4882a593Smuzhiyun unsigned int baud, quot, clk_sel = 0;
1386*4882a593Smuzhiyun unsigned int ulcon;
1387*4882a593Smuzhiyun unsigned int umcon;
1388*4882a593Smuzhiyun unsigned int udivslot = 0;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /*
1391*4882a593Smuzhiyun * We don't support modem control lines.
1392*4882a593Smuzhiyun */
1393*4882a593Smuzhiyun termios->c_cflag &= ~(HUPCL | CMSPAR);
1394*4882a593Smuzhiyun termios->c_cflag |= CLOCAL;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /*
1397*4882a593Smuzhiyun * Ask the core to calculate the divisor for us.
1398*4882a593Smuzhiyun */
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, 0, 3000000);
1401*4882a593Smuzhiyun quot = s3c24xx_serial_getclk(ourport, baud, &clk, &clk_sel);
1402*4882a593Smuzhiyun if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST)
1403*4882a593Smuzhiyun quot = port->custom_divisor;
1404*4882a593Smuzhiyun if (IS_ERR(clk))
1405*4882a593Smuzhiyun return;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /* check to see if we need to change clock source */
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun if (ourport->baudclk != clk) {
1410*4882a593Smuzhiyun clk_prepare_enable(clk);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun s3c24xx_serial_setsource(port, clk_sel);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk)) {
1415*4882a593Smuzhiyun clk_disable_unprepare(ourport->baudclk);
1416*4882a593Smuzhiyun ourport->baudclk = ERR_PTR(-EINVAL);
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun ourport->baudclk = clk;
1420*4882a593Smuzhiyun ourport->baudclk_rate = clk ? clk_get_rate(clk) : 0;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (ourport->info->has_divslot) {
1424*4882a593Smuzhiyun unsigned int div = ourport->baudclk_rate / baud;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (cfg->has_fracval) {
1427*4882a593Smuzhiyun udivslot = (div & 15);
1428*4882a593Smuzhiyun dev_dbg(port->dev, "fracval = %04x\n", udivslot);
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun udivslot = udivslot_table[div & 15];
1431*4882a593Smuzhiyun dev_dbg(port->dev, "udivslot = %04x (div %d)\n",
1432*4882a593Smuzhiyun udivslot, div & 15);
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun switch (termios->c_cflag & CSIZE) {
1437*4882a593Smuzhiyun case CS5:
1438*4882a593Smuzhiyun dev_dbg(port->dev, "config: 5bits/char\n");
1439*4882a593Smuzhiyun ulcon = S3C2410_LCON_CS5;
1440*4882a593Smuzhiyun break;
1441*4882a593Smuzhiyun case CS6:
1442*4882a593Smuzhiyun dev_dbg(port->dev, "config: 6bits/char\n");
1443*4882a593Smuzhiyun ulcon = S3C2410_LCON_CS6;
1444*4882a593Smuzhiyun break;
1445*4882a593Smuzhiyun case CS7:
1446*4882a593Smuzhiyun dev_dbg(port->dev, "config: 7bits/char\n");
1447*4882a593Smuzhiyun ulcon = S3C2410_LCON_CS7;
1448*4882a593Smuzhiyun break;
1449*4882a593Smuzhiyun case CS8:
1450*4882a593Smuzhiyun default:
1451*4882a593Smuzhiyun dev_dbg(port->dev, "config: 8bits/char\n");
1452*4882a593Smuzhiyun ulcon = S3C2410_LCON_CS8;
1453*4882a593Smuzhiyun break;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun /* preserve original lcon IR settings */
1457*4882a593Smuzhiyun ulcon |= (cfg->ulcon & S3C2410_LCON_IRM);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
1460*4882a593Smuzhiyun ulcon |= S3C2410_LCON_STOPB;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if (termios->c_cflag & PARENB) {
1463*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
1464*4882a593Smuzhiyun ulcon |= S3C2410_LCON_PODD;
1465*4882a593Smuzhiyun else
1466*4882a593Smuzhiyun ulcon |= S3C2410_LCON_PEVEN;
1467*4882a593Smuzhiyun } else {
1468*4882a593Smuzhiyun ulcon |= S3C2410_LCON_PNONE;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun dev_dbg(port->dev,
1474*4882a593Smuzhiyun "setting ulcon to %08x, brddiv to %d, udivslot %08x\n",
1475*4882a593Smuzhiyun ulcon, quot, udivslot);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun wr_regl(port, S3C2410_ULCON, ulcon);
1478*4882a593Smuzhiyun wr_regl(port, S3C2410_UBRDIV, quot);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun port->status &= ~UPSTAT_AUTOCTS;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun umcon = rd_regl(port, S3C2410_UMCON);
1483*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS) {
1484*4882a593Smuzhiyun umcon |= S3C2410_UMCOM_AFC;
1485*4882a593Smuzhiyun /* Disable RTS when RX FIFO contains 63 bytes */
1486*4882a593Smuzhiyun umcon &= ~S3C2412_UMCON_AFC_8;
1487*4882a593Smuzhiyun port->status = UPSTAT_AUTOCTS;
1488*4882a593Smuzhiyun } else {
1489*4882a593Smuzhiyun umcon &= ~S3C2410_UMCOM_AFC;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun wr_regl(port, S3C2410_UMCON, umcon);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun if (ourport->info->has_divslot)
1494*4882a593Smuzhiyun wr_regl(port, S3C2443_DIVSLOT, udivslot);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun dev_dbg(port->dev,
1497*4882a593Smuzhiyun "uart: ulcon = 0x%08x, ucon = 0x%08x, ufcon = 0x%08x\n",
1498*4882a593Smuzhiyun rd_regl(port, S3C2410_ULCON),
1499*4882a593Smuzhiyun rd_regl(port, S3C2410_UCON),
1500*4882a593Smuzhiyun rd_regl(port, S3C2410_UFCON));
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /*
1503*4882a593Smuzhiyun * Update the per-port timeout.
1504*4882a593Smuzhiyun */
1505*4882a593Smuzhiyun uart_update_timeout(port, termios->c_cflag, baud);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /*
1508*4882a593Smuzhiyun * Which character status flags are we interested in?
1509*4882a593Smuzhiyun */
1510*4882a593Smuzhiyun port->read_status_mask = S3C2410_UERSTAT_OVERRUN;
1511*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
1512*4882a593Smuzhiyun port->read_status_mask |= S3C2410_UERSTAT_FRAME |
1513*4882a593Smuzhiyun S3C2410_UERSTAT_PARITY;
1514*4882a593Smuzhiyun /*
1515*4882a593Smuzhiyun * Which character status flags should we ignore?
1516*4882a593Smuzhiyun */
1517*4882a593Smuzhiyun port->ignore_status_mask = 0;
1518*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
1519*4882a593Smuzhiyun port->ignore_status_mask |= S3C2410_UERSTAT_OVERRUN;
1520*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK && termios->c_iflag & IGNPAR)
1521*4882a593Smuzhiyun port->ignore_status_mask |= S3C2410_UERSTAT_FRAME;
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun /*
1524*4882a593Smuzhiyun * Ignore all characters if CREAD is not set.
1525*4882a593Smuzhiyun */
1526*4882a593Smuzhiyun if ((termios->c_cflag & CREAD) == 0)
1527*4882a593Smuzhiyun port->ignore_status_mask |= RXSTAT_DUMMY_READ;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
s3c24xx_serial_type(struct uart_port * port)1532*4882a593Smuzhiyun static const char *s3c24xx_serial_type(struct uart_port *port)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun switch (port->type) {
1535*4882a593Smuzhiyun case PORT_S3C2410:
1536*4882a593Smuzhiyun return "S3C2410";
1537*4882a593Smuzhiyun case PORT_S3C2440:
1538*4882a593Smuzhiyun return "S3C2440";
1539*4882a593Smuzhiyun case PORT_S3C2412:
1540*4882a593Smuzhiyun return "S3C2412";
1541*4882a593Smuzhiyun case PORT_S3C6400:
1542*4882a593Smuzhiyun return "S3C6400/10";
1543*4882a593Smuzhiyun default:
1544*4882a593Smuzhiyun return NULL;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun #define MAP_SIZE (0x100)
1549*4882a593Smuzhiyun
s3c24xx_serial_release_port(struct uart_port * port)1550*4882a593Smuzhiyun static void s3c24xx_serial_release_port(struct uart_port *port)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun release_mem_region(port->mapbase, MAP_SIZE);
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
s3c24xx_serial_request_port(struct uart_port * port)1555*4882a593Smuzhiyun static int s3c24xx_serial_request_port(struct uart_port *port)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun const char *name = s3c24xx_serial_portname(port);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun return request_mem_region(port->mapbase, MAP_SIZE, name) ? 0 : -EBUSY;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
s3c24xx_serial_config_port(struct uart_port * port,int flags)1562*4882a593Smuzhiyun static void s3c24xx_serial_config_port(struct uart_port *port, int flags)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE &&
1567*4882a593Smuzhiyun s3c24xx_serial_request_port(port) == 0)
1568*4882a593Smuzhiyun port->type = info->type;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /*
1572*4882a593Smuzhiyun * verify the new serial_struct (for TIOCSSERIAL).
1573*4882a593Smuzhiyun */
1574*4882a593Smuzhiyun static int
s3c24xx_serial_verify_port(struct uart_port * port,struct serial_struct * ser)1575*4882a593Smuzhiyun s3c24xx_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN && ser->type != info->type)
1580*4882a593Smuzhiyun return -EINVAL;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun return 0;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun static struct console s3c24xx_serial_console;
1588*4882a593Smuzhiyun
s3c24xx_serial_console_init(void)1589*4882a593Smuzhiyun static int __init s3c24xx_serial_console_init(void)
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun register_console(&s3c24xx_serial_console);
1592*4882a593Smuzhiyun return 0;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun console_initcall(s3c24xx_serial_console_init);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun #define S3C24XX_SERIAL_CONSOLE &s3c24xx_serial_console
1597*4882a593Smuzhiyun #else
1598*4882a593Smuzhiyun #define S3C24XX_SERIAL_CONSOLE NULL
1599*4882a593Smuzhiyun #endif
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun #if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_CONSOLE_POLL)
1602*4882a593Smuzhiyun static int s3c24xx_serial_get_poll_char(struct uart_port *port);
1603*4882a593Smuzhiyun static void s3c24xx_serial_put_poll_char(struct uart_port *port,
1604*4882a593Smuzhiyun unsigned char c);
1605*4882a593Smuzhiyun #endif
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun static struct uart_ops s3c24xx_serial_ops = {
1608*4882a593Smuzhiyun .pm = s3c24xx_serial_pm,
1609*4882a593Smuzhiyun .tx_empty = s3c24xx_serial_tx_empty,
1610*4882a593Smuzhiyun .get_mctrl = s3c24xx_serial_get_mctrl,
1611*4882a593Smuzhiyun .set_mctrl = s3c24xx_serial_set_mctrl,
1612*4882a593Smuzhiyun .stop_tx = s3c24xx_serial_stop_tx,
1613*4882a593Smuzhiyun .start_tx = s3c24xx_serial_start_tx,
1614*4882a593Smuzhiyun .stop_rx = s3c24xx_serial_stop_rx,
1615*4882a593Smuzhiyun .break_ctl = s3c24xx_serial_break_ctl,
1616*4882a593Smuzhiyun .startup = s3c24xx_serial_startup,
1617*4882a593Smuzhiyun .shutdown = s3c24xx_serial_shutdown,
1618*4882a593Smuzhiyun .set_termios = s3c24xx_serial_set_termios,
1619*4882a593Smuzhiyun .type = s3c24xx_serial_type,
1620*4882a593Smuzhiyun .release_port = s3c24xx_serial_release_port,
1621*4882a593Smuzhiyun .request_port = s3c24xx_serial_request_port,
1622*4882a593Smuzhiyun .config_port = s3c24xx_serial_config_port,
1623*4882a593Smuzhiyun .verify_port = s3c24xx_serial_verify_port,
1624*4882a593Smuzhiyun #if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_CONSOLE_POLL)
1625*4882a593Smuzhiyun .poll_get_char = s3c24xx_serial_get_poll_char,
1626*4882a593Smuzhiyun .poll_put_char = s3c24xx_serial_put_poll_char,
1627*4882a593Smuzhiyun #endif
1628*4882a593Smuzhiyun };
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun static struct uart_driver s3c24xx_uart_drv = {
1631*4882a593Smuzhiyun .owner = THIS_MODULE,
1632*4882a593Smuzhiyun .driver_name = "s3c2410_serial",
1633*4882a593Smuzhiyun .nr = CONFIG_SERIAL_SAMSUNG_UARTS,
1634*4882a593Smuzhiyun .cons = S3C24XX_SERIAL_CONSOLE,
1635*4882a593Smuzhiyun .dev_name = S3C24XX_SERIAL_NAME,
1636*4882a593Smuzhiyun .major = S3C24XX_SERIAL_MAJOR,
1637*4882a593Smuzhiyun .minor = S3C24XX_SERIAL_MINOR,
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun #define __PORT_LOCK_UNLOCKED(i) \
1641*4882a593Smuzhiyun __SPIN_LOCK_UNLOCKED(s3c24xx_serial_ports[i].port.lock)
1642*4882a593Smuzhiyun static struct s3c24xx_uart_port
1643*4882a593Smuzhiyun s3c24xx_serial_ports[CONFIG_SERIAL_SAMSUNG_UARTS] = {
1644*4882a593Smuzhiyun [0] = {
1645*4882a593Smuzhiyun .port = {
1646*4882a593Smuzhiyun .lock = __PORT_LOCK_UNLOCKED(0),
1647*4882a593Smuzhiyun .iotype = UPIO_MEM,
1648*4882a593Smuzhiyun .uartclk = 0,
1649*4882a593Smuzhiyun .fifosize = 16,
1650*4882a593Smuzhiyun .ops = &s3c24xx_serial_ops,
1651*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
1652*4882a593Smuzhiyun .line = 0,
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun },
1655*4882a593Smuzhiyun [1] = {
1656*4882a593Smuzhiyun .port = {
1657*4882a593Smuzhiyun .lock = __PORT_LOCK_UNLOCKED(1),
1658*4882a593Smuzhiyun .iotype = UPIO_MEM,
1659*4882a593Smuzhiyun .uartclk = 0,
1660*4882a593Smuzhiyun .fifosize = 16,
1661*4882a593Smuzhiyun .ops = &s3c24xx_serial_ops,
1662*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
1663*4882a593Smuzhiyun .line = 1,
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun },
1666*4882a593Smuzhiyun #if CONFIG_SERIAL_SAMSUNG_UARTS > 2
1667*4882a593Smuzhiyun [2] = {
1668*4882a593Smuzhiyun .port = {
1669*4882a593Smuzhiyun .lock = __PORT_LOCK_UNLOCKED(2),
1670*4882a593Smuzhiyun .iotype = UPIO_MEM,
1671*4882a593Smuzhiyun .uartclk = 0,
1672*4882a593Smuzhiyun .fifosize = 16,
1673*4882a593Smuzhiyun .ops = &s3c24xx_serial_ops,
1674*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
1675*4882a593Smuzhiyun .line = 2,
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun },
1678*4882a593Smuzhiyun #endif
1679*4882a593Smuzhiyun #if CONFIG_SERIAL_SAMSUNG_UARTS > 3
1680*4882a593Smuzhiyun [3] = {
1681*4882a593Smuzhiyun .port = {
1682*4882a593Smuzhiyun .lock = __PORT_LOCK_UNLOCKED(3),
1683*4882a593Smuzhiyun .iotype = UPIO_MEM,
1684*4882a593Smuzhiyun .uartclk = 0,
1685*4882a593Smuzhiyun .fifosize = 16,
1686*4882a593Smuzhiyun .ops = &s3c24xx_serial_ops,
1687*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
1688*4882a593Smuzhiyun .line = 3,
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun #endif
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun #undef __PORT_LOCK_UNLOCKED
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun /* s3c24xx_serial_resetport
1696*4882a593Smuzhiyun *
1697*4882a593Smuzhiyun * reset the fifos and other the settings.
1698*4882a593Smuzhiyun */
1699*4882a593Smuzhiyun
s3c24xx_serial_resetport(struct uart_port * port,struct s3c2410_uartcfg * cfg)1700*4882a593Smuzhiyun static void s3c24xx_serial_resetport(struct uart_port *port,
1701*4882a593Smuzhiyun struct s3c2410_uartcfg *cfg)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1704*4882a593Smuzhiyun unsigned long ucon = rd_regl(port, S3C2410_UCON);
1705*4882a593Smuzhiyun unsigned int ucon_mask;
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun ucon_mask = info->clksel_mask;
1708*4882a593Smuzhiyun if (info->type == PORT_S3C2440)
1709*4882a593Smuzhiyun ucon_mask |= S3C2440_UCON0_DIVMASK;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun ucon &= ucon_mask;
1712*4882a593Smuzhiyun wr_regl(port, S3C2410_UCON, ucon | cfg->ucon);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /* reset both fifos */
1715*4882a593Smuzhiyun wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH);
1716*4882a593Smuzhiyun wr_regl(port, S3C2410_UFCON, cfg->ufcon);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun /* some delay is required after fifo reset */
1719*4882a593Smuzhiyun udelay(1);
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun #ifdef CONFIG_ARM_S3C24XX_CPUFREQ
1723*4882a593Smuzhiyun
s3c24xx_serial_cpufreq_transition(struct notifier_block * nb,unsigned long val,void * data)1724*4882a593Smuzhiyun static int s3c24xx_serial_cpufreq_transition(struct notifier_block *nb,
1725*4882a593Smuzhiyun unsigned long val, void *data)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun struct s3c24xx_uart_port *port;
1728*4882a593Smuzhiyun struct uart_port *uport;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun port = container_of(nb, struct s3c24xx_uart_port, freq_transition);
1731*4882a593Smuzhiyun uport = &port->port;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /* check to see if port is enabled */
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun if (port->pm_level != 0)
1736*4882a593Smuzhiyun return 0;
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun /* try and work out if the baudrate is changing, we can detect
1739*4882a593Smuzhiyun * a change in rate, but we do not have support for detecting
1740*4882a593Smuzhiyun * a disturbance in the clock-rate over the change.
1741*4882a593Smuzhiyun */
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun if (IS_ERR(port->baudclk))
1744*4882a593Smuzhiyun goto exit;
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun if (port->baudclk_rate == clk_get_rate(port->baudclk))
1747*4882a593Smuzhiyun goto exit;
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (val == CPUFREQ_PRECHANGE) {
1750*4882a593Smuzhiyun /* we should really shut the port down whilst the
1751*4882a593Smuzhiyun * frequency change is in progress.
1752*4882a593Smuzhiyun */
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun } else if (val == CPUFREQ_POSTCHANGE) {
1755*4882a593Smuzhiyun struct ktermios *termios;
1756*4882a593Smuzhiyun struct tty_struct *tty;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun if (uport->state == NULL)
1759*4882a593Smuzhiyun goto exit;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun tty = uport->state->port.tty;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun if (tty == NULL)
1764*4882a593Smuzhiyun goto exit;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun termios = &tty->termios;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun if (termios == NULL) {
1769*4882a593Smuzhiyun dev_warn(uport->dev, "%s: no termios?\n", __func__);
1770*4882a593Smuzhiyun goto exit;
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun s3c24xx_serial_set_termios(uport, termios, NULL);
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun exit:
1777*4882a593Smuzhiyun return 0;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun static inline int
s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port * port)1781*4882a593Smuzhiyun s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port *port)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun port->freq_transition.notifier_call = s3c24xx_serial_cpufreq_transition;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun return cpufreq_register_notifier(&port->freq_transition,
1786*4882a593Smuzhiyun CPUFREQ_TRANSITION_NOTIFIER);
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun static inline void
s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port * port)1790*4882a593Smuzhiyun s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port *port)
1791*4882a593Smuzhiyun {
1792*4882a593Smuzhiyun cpufreq_unregister_notifier(&port->freq_transition,
1793*4882a593Smuzhiyun CPUFREQ_TRANSITION_NOTIFIER);
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun #else
1797*4882a593Smuzhiyun static inline int
s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port * port)1798*4882a593Smuzhiyun s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port *port)
1799*4882a593Smuzhiyun {
1800*4882a593Smuzhiyun return 0;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun static inline void
s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port * port)1804*4882a593Smuzhiyun s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port *port)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun #endif
1808*4882a593Smuzhiyun
s3c24xx_serial_enable_baudclk(struct s3c24xx_uart_port * ourport)1809*4882a593Smuzhiyun static int s3c24xx_serial_enable_baudclk(struct s3c24xx_uart_port *ourport)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun struct device *dev = ourport->port.dev;
1812*4882a593Smuzhiyun struct s3c24xx_uart_info *info = ourport->info;
1813*4882a593Smuzhiyun char clk_name[MAX_CLK_NAME_LENGTH];
1814*4882a593Smuzhiyun unsigned int clk_sel;
1815*4882a593Smuzhiyun struct clk *clk;
1816*4882a593Smuzhiyun int clk_num;
1817*4882a593Smuzhiyun int ret;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun clk_sel = ourport->cfg->clk_sel ? : info->def_clk_sel;
1820*4882a593Smuzhiyun for (clk_num = 0; clk_num < info->num_clks; clk_num++) {
1821*4882a593Smuzhiyun if (!(clk_sel & (1 << clk_num)))
1822*4882a593Smuzhiyun continue;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun sprintf(clk_name, "clk_uart_baud%d", clk_num);
1825*4882a593Smuzhiyun clk = clk_get(dev, clk_name);
1826*4882a593Smuzhiyun if (IS_ERR(clk))
1827*4882a593Smuzhiyun continue;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
1830*4882a593Smuzhiyun if (ret) {
1831*4882a593Smuzhiyun clk_put(clk);
1832*4882a593Smuzhiyun continue;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun ourport->baudclk = clk;
1836*4882a593Smuzhiyun ourport->baudclk_rate = clk_get_rate(clk);
1837*4882a593Smuzhiyun s3c24xx_serial_setsource(&ourport->port, clk_num);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun return 0;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun return -EINVAL;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun /* s3c24xx_serial_init_port
1846*4882a593Smuzhiyun *
1847*4882a593Smuzhiyun * initialise a single serial port from the platform device given
1848*4882a593Smuzhiyun */
1849*4882a593Smuzhiyun
s3c24xx_serial_init_port(struct s3c24xx_uart_port * ourport,struct platform_device * platdev)1850*4882a593Smuzhiyun static int s3c24xx_serial_init_port(struct s3c24xx_uart_port *ourport,
1851*4882a593Smuzhiyun struct platform_device *platdev)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun struct uart_port *port = &ourport->port;
1854*4882a593Smuzhiyun struct s3c2410_uartcfg *cfg = ourport->cfg;
1855*4882a593Smuzhiyun struct resource *res;
1856*4882a593Smuzhiyun int ret;
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun if (platdev == NULL)
1859*4882a593Smuzhiyun return -ENODEV;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun if (port->mapbase != 0)
1862*4882a593Smuzhiyun return -EINVAL;
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /* setup info for port */
1865*4882a593Smuzhiyun port->dev = &platdev->dev;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /* Startup sequence is different for s3c64xx and higher SoC's */
1868*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port))
1869*4882a593Smuzhiyun s3c24xx_serial_ops.startup = s3c64xx_serial_startup;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun port->uartclk = 1;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun if (cfg->uart_flags & UPF_CONS_FLOW) {
1874*4882a593Smuzhiyun dev_dbg(port->dev, "enabling flow control\n");
1875*4882a593Smuzhiyun port->flags |= UPF_CONS_FLOW;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun /* sort our the physical and virtual addresses for each UART */
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun res = platform_get_resource(platdev, IORESOURCE_MEM, 0);
1881*4882a593Smuzhiyun if (res == NULL) {
1882*4882a593Smuzhiyun dev_err(port->dev, "failed to find memory resource for uart\n");
1883*4882a593Smuzhiyun return -EINVAL;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun dev_dbg(port->dev, "resource %pR)\n", res);
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun port->membase = devm_ioremap(port->dev, res->start, resource_size(res));
1889*4882a593Smuzhiyun if (!port->membase) {
1890*4882a593Smuzhiyun dev_err(port->dev, "failed to remap controller address\n");
1891*4882a593Smuzhiyun return -EBUSY;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun port->mapbase = res->start;
1895*4882a593Smuzhiyun ret = platform_get_irq(platdev, 0);
1896*4882a593Smuzhiyun if (ret < 0) {
1897*4882a593Smuzhiyun port->irq = 0;
1898*4882a593Smuzhiyun } else {
1899*4882a593Smuzhiyun port->irq = ret;
1900*4882a593Smuzhiyun ourport->rx_irq = ret;
1901*4882a593Smuzhiyun ourport->tx_irq = ret + 1;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (!s3c24xx_serial_has_interrupt_mask(port)) {
1905*4882a593Smuzhiyun ret = platform_get_irq(platdev, 1);
1906*4882a593Smuzhiyun if (ret > 0)
1907*4882a593Smuzhiyun ourport->tx_irq = ret;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun /*
1910*4882a593Smuzhiyun * DMA is currently supported only on DT platforms, if DMA properties
1911*4882a593Smuzhiyun * are specified.
1912*4882a593Smuzhiyun */
1913*4882a593Smuzhiyun if (platdev->dev.of_node && of_find_property(platdev->dev.of_node,
1914*4882a593Smuzhiyun "dmas", NULL)) {
1915*4882a593Smuzhiyun ourport->dma = devm_kzalloc(port->dev,
1916*4882a593Smuzhiyun sizeof(*ourport->dma),
1917*4882a593Smuzhiyun GFP_KERNEL);
1918*4882a593Smuzhiyun if (!ourport->dma) {
1919*4882a593Smuzhiyun ret = -ENOMEM;
1920*4882a593Smuzhiyun goto err;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun ourport->clk = clk_get(&platdev->dev, "uart");
1925*4882a593Smuzhiyun if (IS_ERR(ourport->clk)) {
1926*4882a593Smuzhiyun pr_err("%s: Controller clock not found\n",
1927*4882a593Smuzhiyun dev_name(&platdev->dev));
1928*4882a593Smuzhiyun ret = PTR_ERR(ourport->clk);
1929*4882a593Smuzhiyun goto err;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun ret = clk_prepare_enable(ourport->clk);
1933*4882a593Smuzhiyun if (ret) {
1934*4882a593Smuzhiyun pr_err("uart: clock failed to prepare+enable: %d\n", ret);
1935*4882a593Smuzhiyun clk_put(ourport->clk);
1936*4882a593Smuzhiyun goto err;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun ret = s3c24xx_serial_enable_baudclk(ourport);
1940*4882a593Smuzhiyun if (ret)
1941*4882a593Smuzhiyun pr_warn("uart: failed to enable baudclk\n");
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /* Keep all interrupts masked and cleared */
1944*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port)) {
1945*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTM, 0xf);
1946*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTP, 0xf);
1947*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTSP, 0xf);
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun dev_dbg(port->dev, "port: map=%pa, mem=%p, irq=%d (%d,%d), clock=%u\n",
1951*4882a593Smuzhiyun &port->mapbase, port->membase, port->irq,
1952*4882a593Smuzhiyun ourport->rx_irq, ourport->tx_irq, port->uartclk);
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun /* reset the fifos (and setup the uart) */
1955*4882a593Smuzhiyun s3c24xx_serial_resetport(port, cfg);
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun return 0;
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun err:
1960*4882a593Smuzhiyun port->mapbase = 0;
1961*4882a593Smuzhiyun return ret;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun /* Device driver serial port probe */
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun #ifdef CONFIG_OF
1967*4882a593Smuzhiyun static const struct of_device_id s3c24xx_uart_dt_match[];
1968*4882a593Smuzhiyun #endif
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun static int probe_index;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun static inline struct s3c24xx_serial_drv_data *
s3c24xx_get_driver_data(struct platform_device * pdev)1973*4882a593Smuzhiyun s3c24xx_get_driver_data(struct platform_device *pdev)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun #ifdef CONFIG_OF
1976*4882a593Smuzhiyun if (pdev->dev.of_node) {
1977*4882a593Smuzhiyun const struct of_device_id *match;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun match = of_match_node(s3c24xx_uart_dt_match, pdev->dev.of_node);
1980*4882a593Smuzhiyun return (struct s3c24xx_serial_drv_data *)match->data;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun #endif
1983*4882a593Smuzhiyun return (struct s3c24xx_serial_drv_data *)
1984*4882a593Smuzhiyun platform_get_device_id(pdev)->driver_data;
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun
s3c24xx_serial_probe(struct platform_device * pdev)1987*4882a593Smuzhiyun static int s3c24xx_serial_probe(struct platform_device *pdev)
1988*4882a593Smuzhiyun {
1989*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1990*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport;
1991*4882a593Smuzhiyun int index = probe_index;
1992*4882a593Smuzhiyun int ret, prop = 0;
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun if (np) {
1995*4882a593Smuzhiyun ret = of_alias_get_id(np, "serial");
1996*4882a593Smuzhiyun if (ret >= 0)
1997*4882a593Smuzhiyun index = ret;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (index >= ARRAY_SIZE(s3c24xx_serial_ports)) {
2001*4882a593Smuzhiyun dev_err(&pdev->dev, "serial%d out of range\n", index);
2002*4882a593Smuzhiyun return -EINVAL;
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun ourport = &s3c24xx_serial_ports[index];
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun ourport->drv_data = s3c24xx_get_driver_data(pdev);
2007*4882a593Smuzhiyun if (!ourport->drv_data) {
2008*4882a593Smuzhiyun dev_err(&pdev->dev, "could not find driver data\n");
2009*4882a593Smuzhiyun return -ENODEV;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun ourport->baudclk = ERR_PTR(-EINVAL);
2013*4882a593Smuzhiyun ourport->info = ourport->drv_data->info;
2014*4882a593Smuzhiyun ourport->cfg = (dev_get_platdata(&pdev->dev)) ?
2015*4882a593Smuzhiyun dev_get_platdata(&pdev->dev) :
2016*4882a593Smuzhiyun ourport->drv_data->def_cfg;
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun if (np) {
2019*4882a593Smuzhiyun of_property_read_u32(np,
2020*4882a593Smuzhiyun "samsung,uart-fifosize", &ourport->port.fifosize);
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun if (of_property_read_u32(np, "reg-io-width", &prop) == 0) {
2023*4882a593Smuzhiyun switch (prop) {
2024*4882a593Smuzhiyun case 1:
2025*4882a593Smuzhiyun ourport->port.iotype = UPIO_MEM;
2026*4882a593Smuzhiyun break;
2027*4882a593Smuzhiyun case 4:
2028*4882a593Smuzhiyun ourport->port.iotype = UPIO_MEM32;
2029*4882a593Smuzhiyun break;
2030*4882a593Smuzhiyun default:
2031*4882a593Smuzhiyun dev_warn(&pdev->dev, "unsupported reg-io-width (%d)\n",
2032*4882a593Smuzhiyun prop);
2033*4882a593Smuzhiyun ret = -EINVAL;
2034*4882a593Smuzhiyun break;
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun if (ourport->drv_data->fifosize[index])
2040*4882a593Smuzhiyun ourport->port.fifosize = ourport->drv_data->fifosize[index];
2041*4882a593Smuzhiyun else if (ourport->info->fifosize)
2042*4882a593Smuzhiyun ourport->port.fifosize = ourport->info->fifosize;
2043*4882a593Smuzhiyun ourport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_SAMSUNG_CONSOLE);
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun /*
2046*4882a593Smuzhiyun * DMA transfers must be aligned at least to cache line size,
2047*4882a593Smuzhiyun * so find minimal transfer size suitable for DMA mode
2048*4882a593Smuzhiyun */
2049*4882a593Smuzhiyun ourport->min_dma_size = max_t(int, ourport->port.fifosize,
2050*4882a593Smuzhiyun dma_get_cache_alignment());
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s: initialising port %p...\n", __func__, ourport);
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun ret = s3c24xx_serial_init_port(ourport, pdev);
2055*4882a593Smuzhiyun if (ret < 0)
2056*4882a593Smuzhiyun return ret;
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun if (!s3c24xx_uart_drv.state) {
2059*4882a593Smuzhiyun ret = uart_register_driver(&s3c24xx_uart_drv);
2060*4882a593Smuzhiyun if (ret < 0) {
2061*4882a593Smuzhiyun pr_err("Failed to register Samsung UART driver\n");
2062*4882a593Smuzhiyun return ret;
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s: adding port\n", __func__);
2067*4882a593Smuzhiyun uart_add_one_port(&s3c24xx_uart_drv, &ourport->port);
2068*4882a593Smuzhiyun platform_set_drvdata(pdev, &ourport->port);
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun /*
2071*4882a593Smuzhiyun * Deactivate the clock enabled in s3c24xx_serial_init_port here,
2072*4882a593Smuzhiyun * so that a potential re-enablement through the pm-callback overlaps
2073*4882a593Smuzhiyun * and keeps the clock enabled in this case.
2074*4882a593Smuzhiyun */
2075*4882a593Smuzhiyun clk_disable_unprepare(ourport->clk);
2076*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk))
2077*4882a593Smuzhiyun clk_disable_unprepare(ourport->baudclk);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun ret = s3c24xx_serial_cpufreq_register(ourport);
2080*4882a593Smuzhiyun if (ret < 0)
2081*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add cpufreq notifier\n");
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun probe_index++;
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun return 0;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
s3c24xx_serial_remove(struct platform_device * dev)2088*4882a593Smuzhiyun static int s3c24xx_serial_remove(struct platform_device *dev)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun struct uart_port *port = s3c24xx_dev_to_port(&dev->dev);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun if (port) {
2093*4882a593Smuzhiyun s3c24xx_serial_cpufreq_deregister(to_ourport(port));
2094*4882a593Smuzhiyun uart_remove_one_port(&s3c24xx_uart_drv, port);
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun uart_unregister_driver(&s3c24xx_uart_drv);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun return 0;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun /* UART power management code */
2103*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
s3c24xx_serial_suspend(struct device * dev)2104*4882a593Smuzhiyun static int s3c24xx_serial_suspend(struct device *dev)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun struct uart_port *port = s3c24xx_dev_to_port(dev);
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun if (port)
2109*4882a593Smuzhiyun uart_suspend_port(&s3c24xx_uart_drv, port);
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun return 0;
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun
s3c24xx_serial_resume(struct device * dev)2114*4882a593Smuzhiyun static int s3c24xx_serial_resume(struct device *dev)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun struct uart_port *port = s3c24xx_dev_to_port(dev);
2117*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun if (port) {
2120*4882a593Smuzhiyun clk_prepare_enable(ourport->clk);
2121*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk))
2122*4882a593Smuzhiyun clk_prepare_enable(ourport->baudclk);
2123*4882a593Smuzhiyun s3c24xx_serial_resetport(port, s3c24xx_port_to_cfg(port));
2124*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk))
2125*4882a593Smuzhiyun clk_disable_unprepare(ourport->baudclk);
2126*4882a593Smuzhiyun clk_disable_unprepare(ourport->clk);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun uart_resume_port(&s3c24xx_uart_drv, port);
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun return 0;
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun
s3c24xx_serial_resume_noirq(struct device * dev)2134*4882a593Smuzhiyun static int s3c24xx_serial_resume_noirq(struct device *dev)
2135*4882a593Smuzhiyun {
2136*4882a593Smuzhiyun struct uart_port *port = s3c24xx_dev_to_port(dev);
2137*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun if (port) {
2140*4882a593Smuzhiyun /* restore IRQ mask */
2141*4882a593Smuzhiyun if (s3c24xx_serial_has_interrupt_mask(port)) {
2142*4882a593Smuzhiyun unsigned int uintm = 0xf;
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun if (ourport->tx_enabled)
2145*4882a593Smuzhiyun uintm &= ~S3C64XX_UINTM_TXD_MSK;
2146*4882a593Smuzhiyun if (ourport->rx_enabled)
2147*4882a593Smuzhiyun uintm &= ~S3C64XX_UINTM_RXD_MSK;
2148*4882a593Smuzhiyun clk_prepare_enable(ourport->clk);
2149*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk))
2150*4882a593Smuzhiyun clk_prepare_enable(ourport->baudclk);
2151*4882a593Smuzhiyun wr_regl(port, S3C64XX_UINTM, uintm);
2152*4882a593Smuzhiyun if (!IS_ERR(ourport->baudclk))
2153*4882a593Smuzhiyun clk_disable_unprepare(ourport->baudclk);
2154*4882a593Smuzhiyun clk_disable_unprepare(ourport->clk);
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun return 0;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun static const struct dev_pm_ops s3c24xx_serial_pm_ops = {
2162*4882a593Smuzhiyun .suspend = s3c24xx_serial_suspend,
2163*4882a593Smuzhiyun .resume = s3c24xx_serial_resume,
2164*4882a593Smuzhiyun .resume_noirq = s3c24xx_serial_resume_noirq,
2165*4882a593Smuzhiyun };
2166*4882a593Smuzhiyun #define SERIAL_SAMSUNG_PM_OPS (&s3c24xx_serial_pm_ops)
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun #else /* !CONFIG_PM_SLEEP */
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun #define SERIAL_SAMSUNG_PM_OPS NULL
2171*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun /* Console code */
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun static struct uart_port *cons_uart;
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun static int
s3c24xx_serial_console_txrdy(struct uart_port * port,unsigned int ufcon)2180*4882a593Smuzhiyun s3c24xx_serial_console_txrdy(struct uart_port *port, unsigned int ufcon)
2181*4882a593Smuzhiyun {
2182*4882a593Smuzhiyun struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
2183*4882a593Smuzhiyun unsigned long ufstat, utrstat;
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun if (ufcon & S3C2410_UFCON_FIFOMODE) {
2186*4882a593Smuzhiyun /* fifo mode - check amount of data in fifo registers... */
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun ufstat = rd_regl(port, S3C2410_UFSTAT);
2189*4882a593Smuzhiyun return (ufstat & info->tx_fifofull) ? 0 : 1;
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun /* in non-fifo mode, we go and use the tx buffer empty */
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun utrstat = rd_regl(port, S3C2410_UTRSTAT);
2195*4882a593Smuzhiyun return (utrstat & S3C2410_UTRSTAT_TXE) ? 1 : 0;
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun static bool
s3c24xx_port_configured(unsigned int ucon)2199*4882a593Smuzhiyun s3c24xx_port_configured(unsigned int ucon)
2200*4882a593Smuzhiyun {
2201*4882a593Smuzhiyun /* consider the serial port configured if the tx/rx mode set */
2202*4882a593Smuzhiyun return (ucon & 0xf) != 0;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
2206*4882a593Smuzhiyun /*
2207*4882a593Smuzhiyun * Console polling routines for writing and reading from the uart while
2208*4882a593Smuzhiyun * in an interrupt or debug context.
2209*4882a593Smuzhiyun */
2210*4882a593Smuzhiyun
s3c24xx_serial_get_poll_char(struct uart_port * port)2211*4882a593Smuzhiyun static int s3c24xx_serial_get_poll_char(struct uart_port *port)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun struct s3c24xx_uart_port *ourport = to_ourport(port);
2214*4882a593Smuzhiyun unsigned int ufstat;
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun ufstat = rd_regl(port, S3C2410_UFSTAT);
2217*4882a593Smuzhiyun if (s3c24xx_serial_rx_fifocnt(ourport, ufstat) == 0)
2218*4882a593Smuzhiyun return NO_POLL_CHAR;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun return rd_reg(port, S3C2410_URXH);
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
s3c24xx_serial_put_poll_char(struct uart_port * port,unsigned char c)2223*4882a593Smuzhiyun static void s3c24xx_serial_put_poll_char(struct uart_port *port,
2224*4882a593Smuzhiyun unsigned char c)
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun unsigned int ufcon = rd_regl(port, S3C2410_UFCON);
2227*4882a593Smuzhiyun unsigned int ucon = rd_regl(port, S3C2410_UCON);
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun /* not possible to xmit on unconfigured port */
2230*4882a593Smuzhiyun if (!s3c24xx_port_configured(ucon))
2231*4882a593Smuzhiyun return;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun while (!s3c24xx_serial_console_txrdy(port, ufcon))
2234*4882a593Smuzhiyun cpu_relax();
2235*4882a593Smuzhiyun wr_reg(port, S3C2410_UTXH, c);
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun #endif /* CONFIG_CONSOLE_POLL */
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun static void
s3c24xx_serial_console_putchar(struct uart_port * port,int ch)2241*4882a593Smuzhiyun s3c24xx_serial_console_putchar(struct uart_port *port, int ch)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun unsigned int ufcon = rd_regl(port, S3C2410_UFCON);
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun while (!s3c24xx_serial_console_txrdy(port, ufcon))
2246*4882a593Smuzhiyun cpu_relax();
2247*4882a593Smuzhiyun wr_reg(port, S3C2410_UTXH, ch);
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun static void
s3c24xx_serial_console_write(struct console * co,const char * s,unsigned int count)2251*4882a593Smuzhiyun s3c24xx_serial_console_write(struct console *co, const char *s,
2252*4882a593Smuzhiyun unsigned int count)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun unsigned int ucon = rd_regl(cons_uart, S3C2410_UCON);
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun /* not possible to xmit on unconfigured port */
2257*4882a593Smuzhiyun if (!s3c24xx_port_configured(ucon))
2258*4882a593Smuzhiyun return;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun uart_console_write(cons_uart, s, count, s3c24xx_serial_console_putchar);
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun static void __init
s3c24xx_serial_get_options(struct uart_port * port,int * baud,int * parity,int * bits)2264*4882a593Smuzhiyun s3c24xx_serial_get_options(struct uart_port *port, int *baud,
2265*4882a593Smuzhiyun int *parity, int *bits)
2266*4882a593Smuzhiyun {
2267*4882a593Smuzhiyun struct clk *clk;
2268*4882a593Smuzhiyun unsigned int ulcon;
2269*4882a593Smuzhiyun unsigned int ucon;
2270*4882a593Smuzhiyun unsigned int ubrdiv;
2271*4882a593Smuzhiyun unsigned long rate;
2272*4882a593Smuzhiyun unsigned int clk_sel;
2273*4882a593Smuzhiyun char clk_name[MAX_CLK_NAME_LENGTH];
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun ulcon = rd_regl(port, S3C2410_ULCON);
2276*4882a593Smuzhiyun ucon = rd_regl(port, S3C2410_UCON);
2277*4882a593Smuzhiyun ubrdiv = rd_regl(port, S3C2410_UBRDIV);
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun if (s3c24xx_port_configured(ucon)) {
2280*4882a593Smuzhiyun switch (ulcon & S3C2410_LCON_CSMASK) {
2281*4882a593Smuzhiyun case S3C2410_LCON_CS5:
2282*4882a593Smuzhiyun *bits = 5;
2283*4882a593Smuzhiyun break;
2284*4882a593Smuzhiyun case S3C2410_LCON_CS6:
2285*4882a593Smuzhiyun *bits = 6;
2286*4882a593Smuzhiyun break;
2287*4882a593Smuzhiyun case S3C2410_LCON_CS7:
2288*4882a593Smuzhiyun *bits = 7;
2289*4882a593Smuzhiyun break;
2290*4882a593Smuzhiyun case S3C2410_LCON_CS8:
2291*4882a593Smuzhiyun default:
2292*4882a593Smuzhiyun *bits = 8;
2293*4882a593Smuzhiyun break;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun switch (ulcon & S3C2410_LCON_PMASK) {
2297*4882a593Smuzhiyun case S3C2410_LCON_PEVEN:
2298*4882a593Smuzhiyun *parity = 'e';
2299*4882a593Smuzhiyun break;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun case S3C2410_LCON_PODD:
2302*4882a593Smuzhiyun *parity = 'o';
2303*4882a593Smuzhiyun break;
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun case S3C2410_LCON_PNONE:
2306*4882a593Smuzhiyun default:
2307*4882a593Smuzhiyun *parity = 'n';
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun /* now calculate the baud rate */
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun clk_sel = s3c24xx_serial_getsource(port);
2313*4882a593Smuzhiyun sprintf(clk_name, "clk_uart_baud%d", clk_sel);
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun clk = clk_get(port->dev, clk_name);
2316*4882a593Smuzhiyun if (!IS_ERR(clk))
2317*4882a593Smuzhiyun rate = clk_get_rate(clk);
2318*4882a593Smuzhiyun else
2319*4882a593Smuzhiyun rate = 1;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun *baud = rate / (16 * (ubrdiv + 1));
2322*4882a593Smuzhiyun dev_dbg(port->dev, "calculated baud %d\n", *baud);
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun static int __init
s3c24xx_serial_console_setup(struct console * co,char * options)2327*4882a593Smuzhiyun s3c24xx_serial_console_setup(struct console *co, char *options)
2328*4882a593Smuzhiyun {
2329*4882a593Smuzhiyun struct uart_port *port;
2330*4882a593Smuzhiyun int baud = 9600;
2331*4882a593Smuzhiyun int bits = 8;
2332*4882a593Smuzhiyun int parity = 'n';
2333*4882a593Smuzhiyun int flow = 'n';
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun /* is this a valid port */
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun if (co->index == -1 || co->index >= CONFIG_SERIAL_SAMSUNG_UARTS)
2338*4882a593Smuzhiyun co->index = 0;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun port = &s3c24xx_serial_ports[co->index].port;
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun /* is the port configured? */
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun if (port->mapbase == 0x0)
2345*4882a593Smuzhiyun return -ENODEV;
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun cons_uart = port;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun /*
2350*4882a593Smuzhiyun * Check whether an invalid uart number has been specified, and
2351*4882a593Smuzhiyun * if so, search for the first available port that does have
2352*4882a593Smuzhiyun * console support.
2353*4882a593Smuzhiyun */
2354*4882a593Smuzhiyun if (options)
2355*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
2356*4882a593Smuzhiyun else
2357*4882a593Smuzhiyun s3c24xx_serial_get_options(port, &baud, &parity, &bits);
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun dev_dbg(port->dev, "baud %d\n", baud);
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun return uart_set_options(port, co, baud, parity, bits, flow);
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun static struct console s3c24xx_serial_console = {
2365*4882a593Smuzhiyun .name = S3C24XX_SERIAL_NAME,
2366*4882a593Smuzhiyun .device = uart_console_device,
2367*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
2368*4882a593Smuzhiyun .index = -1,
2369*4882a593Smuzhiyun .write = s3c24xx_serial_console_write,
2370*4882a593Smuzhiyun .setup = s3c24xx_serial_console_setup,
2371*4882a593Smuzhiyun .data = &s3c24xx_uart_drv,
2372*4882a593Smuzhiyun };
2373*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_SAMSUNG_CONSOLE */
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun #ifdef CONFIG_CPU_S3C2410
2376*4882a593Smuzhiyun static struct s3c24xx_serial_drv_data s3c2410_serial_drv_data = {
2377*4882a593Smuzhiyun .info = &(struct s3c24xx_uart_info) {
2378*4882a593Smuzhiyun .name = "Samsung S3C2410 UART",
2379*4882a593Smuzhiyun .type = PORT_S3C2410,
2380*4882a593Smuzhiyun .fifosize = 16,
2381*4882a593Smuzhiyun .rx_fifomask = S3C2410_UFSTAT_RXMASK,
2382*4882a593Smuzhiyun .rx_fifoshift = S3C2410_UFSTAT_RXSHIFT,
2383*4882a593Smuzhiyun .rx_fifofull = S3C2410_UFSTAT_RXFULL,
2384*4882a593Smuzhiyun .tx_fifofull = S3C2410_UFSTAT_TXFULL,
2385*4882a593Smuzhiyun .tx_fifomask = S3C2410_UFSTAT_TXMASK,
2386*4882a593Smuzhiyun .tx_fifoshift = S3C2410_UFSTAT_TXSHIFT,
2387*4882a593Smuzhiyun .def_clk_sel = S3C2410_UCON_CLKSEL0,
2388*4882a593Smuzhiyun .num_clks = 2,
2389*4882a593Smuzhiyun .clksel_mask = S3C2410_UCON_CLKMASK,
2390*4882a593Smuzhiyun .clksel_shift = S3C2410_UCON_CLKSHIFT,
2391*4882a593Smuzhiyun },
2392*4882a593Smuzhiyun .def_cfg = &(struct s3c2410_uartcfg) {
2393*4882a593Smuzhiyun .ucon = S3C2410_UCON_DEFAULT,
2394*4882a593Smuzhiyun .ufcon = S3C2410_UFCON_DEFAULT,
2395*4882a593Smuzhiyun },
2396*4882a593Smuzhiyun };
2397*4882a593Smuzhiyun #define S3C2410_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2410_serial_drv_data)
2398*4882a593Smuzhiyun #else
2399*4882a593Smuzhiyun #define S3C2410_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2400*4882a593Smuzhiyun #endif
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun #ifdef CONFIG_CPU_S3C2412
2403*4882a593Smuzhiyun static struct s3c24xx_serial_drv_data s3c2412_serial_drv_data = {
2404*4882a593Smuzhiyun .info = &(struct s3c24xx_uart_info) {
2405*4882a593Smuzhiyun .name = "Samsung S3C2412 UART",
2406*4882a593Smuzhiyun .type = PORT_S3C2412,
2407*4882a593Smuzhiyun .fifosize = 64,
2408*4882a593Smuzhiyun .has_divslot = 1,
2409*4882a593Smuzhiyun .rx_fifomask = S3C2440_UFSTAT_RXMASK,
2410*4882a593Smuzhiyun .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
2411*4882a593Smuzhiyun .rx_fifofull = S3C2440_UFSTAT_RXFULL,
2412*4882a593Smuzhiyun .tx_fifofull = S3C2440_UFSTAT_TXFULL,
2413*4882a593Smuzhiyun .tx_fifomask = S3C2440_UFSTAT_TXMASK,
2414*4882a593Smuzhiyun .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
2415*4882a593Smuzhiyun .def_clk_sel = S3C2410_UCON_CLKSEL2,
2416*4882a593Smuzhiyun .num_clks = 4,
2417*4882a593Smuzhiyun .clksel_mask = S3C2412_UCON_CLKMASK,
2418*4882a593Smuzhiyun .clksel_shift = S3C2412_UCON_CLKSHIFT,
2419*4882a593Smuzhiyun },
2420*4882a593Smuzhiyun .def_cfg = &(struct s3c2410_uartcfg) {
2421*4882a593Smuzhiyun .ucon = S3C2410_UCON_DEFAULT,
2422*4882a593Smuzhiyun .ufcon = S3C2410_UFCON_DEFAULT,
2423*4882a593Smuzhiyun },
2424*4882a593Smuzhiyun };
2425*4882a593Smuzhiyun #define S3C2412_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2412_serial_drv_data)
2426*4882a593Smuzhiyun #else
2427*4882a593Smuzhiyun #define S3C2412_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2428*4882a593Smuzhiyun #endif
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun #if defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2416) || \
2431*4882a593Smuzhiyun defined(CONFIG_CPU_S3C2443) || defined(CONFIG_CPU_S3C2442)
2432*4882a593Smuzhiyun static struct s3c24xx_serial_drv_data s3c2440_serial_drv_data = {
2433*4882a593Smuzhiyun .info = &(struct s3c24xx_uart_info) {
2434*4882a593Smuzhiyun .name = "Samsung S3C2440 UART",
2435*4882a593Smuzhiyun .type = PORT_S3C2440,
2436*4882a593Smuzhiyun .fifosize = 64,
2437*4882a593Smuzhiyun .has_divslot = 1,
2438*4882a593Smuzhiyun .rx_fifomask = S3C2440_UFSTAT_RXMASK,
2439*4882a593Smuzhiyun .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
2440*4882a593Smuzhiyun .rx_fifofull = S3C2440_UFSTAT_RXFULL,
2441*4882a593Smuzhiyun .tx_fifofull = S3C2440_UFSTAT_TXFULL,
2442*4882a593Smuzhiyun .tx_fifomask = S3C2440_UFSTAT_TXMASK,
2443*4882a593Smuzhiyun .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
2444*4882a593Smuzhiyun .def_clk_sel = S3C2410_UCON_CLKSEL2,
2445*4882a593Smuzhiyun .num_clks = 4,
2446*4882a593Smuzhiyun .clksel_mask = S3C2412_UCON_CLKMASK,
2447*4882a593Smuzhiyun .clksel_shift = S3C2412_UCON_CLKSHIFT,
2448*4882a593Smuzhiyun },
2449*4882a593Smuzhiyun .def_cfg = &(struct s3c2410_uartcfg) {
2450*4882a593Smuzhiyun .ucon = S3C2410_UCON_DEFAULT,
2451*4882a593Smuzhiyun .ufcon = S3C2410_UFCON_DEFAULT,
2452*4882a593Smuzhiyun },
2453*4882a593Smuzhiyun };
2454*4882a593Smuzhiyun #define S3C2440_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2440_serial_drv_data)
2455*4882a593Smuzhiyun #else
2456*4882a593Smuzhiyun #define S3C2440_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2457*4882a593Smuzhiyun #endif
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun #if defined(CONFIG_CPU_S3C6400) || defined(CONFIG_CPU_S3C6410)
2460*4882a593Smuzhiyun static struct s3c24xx_serial_drv_data s3c6400_serial_drv_data = {
2461*4882a593Smuzhiyun .info = &(struct s3c24xx_uart_info) {
2462*4882a593Smuzhiyun .name = "Samsung S3C6400 UART",
2463*4882a593Smuzhiyun .type = PORT_S3C6400,
2464*4882a593Smuzhiyun .fifosize = 64,
2465*4882a593Smuzhiyun .has_divslot = 1,
2466*4882a593Smuzhiyun .rx_fifomask = S3C2440_UFSTAT_RXMASK,
2467*4882a593Smuzhiyun .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
2468*4882a593Smuzhiyun .rx_fifofull = S3C2440_UFSTAT_RXFULL,
2469*4882a593Smuzhiyun .tx_fifofull = S3C2440_UFSTAT_TXFULL,
2470*4882a593Smuzhiyun .tx_fifomask = S3C2440_UFSTAT_TXMASK,
2471*4882a593Smuzhiyun .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
2472*4882a593Smuzhiyun .def_clk_sel = S3C2410_UCON_CLKSEL2,
2473*4882a593Smuzhiyun .num_clks = 4,
2474*4882a593Smuzhiyun .clksel_mask = S3C6400_UCON_CLKMASK,
2475*4882a593Smuzhiyun .clksel_shift = S3C6400_UCON_CLKSHIFT,
2476*4882a593Smuzhiyun },
2477*4882a593Smuzhiyun .def_cfg = &(struct s3c2410_uartcfg) {
2478*4882a593Smuzhiyun .ucon = S3C2410_UCON_DEFAULT,
2479*4882a593Smuzhiyun .ufcon = S3C2410_UFCON_DEFAULT,
2480*4882a593Smuzhiyun },
2481*4882a593Smuzhiyun };
2482*4882a593Smuzhiyun #define S3C6400_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c6400_serial_drv_data)
2483*4882a593Smuzhiyun #else
2484*4882a593Smuzhiyun #define S3C6400_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2485*4882a593Smuzhiyun #endif
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun #ifdef CONFIG_CPU_S5PV210
2488*4882a593Smuzhiyun static struct s3c24xx_serial_drv_data s5pv210_serial_drv_data = {
2489*4882a593Smuzhiyun .info = &(struct s3c24xx_uart_info) {
2490*4882a593Smuzhiyun .name = "Samsung S5PV210 UART",
2491*4882a593Smuzhiyun .type = PORT_S3C6400,
2492*4882a593Smuzhiyun .has_divslot = 1,
2493*4882a593Smuzhiyun .rx_fifomask = S5PV210_UFSTAT_RXMASK,
2494*4882a593Smuzhiyun .rx_fifoshift = S5PV210_UFSTAT_RXSHIFT,
2495*4882a593Smuzhiyun .rx_fifofull = S5PV210_UFSTAT_RXFULL,
2496*4882a593Smuzhiyun .tx_fifofull = S5PV210_UFSTAT_TXFULL,
2497*4882a593Smuzhiyun .tx_fifomask = S5PV210_UFSTAT_TXMASK,
2498*4882a593Smuzhiyun .tx_fifoshift = S5PV210_UFSTAT_TXSHIFT,
2499*4882a593Smuzhiyun .def_clk_sel = S3C2410_UCON_CLKSEL0,
2500*4882a593Smuzhiyun .num_clks = 2,
2501*4882a593Smuzhiyun .clksel_mask = S5PV210_UCON_CLKMASK,
2502*4882a593Smuzhiyun .clksel_shift = S5PV210_UCON_CLKSHIFT,
2503*4882a593Smuzhiyun },
2504*4882a593Smuzhiyun .def_cfg = &(struct s3c2410_uartcfg) {
2505*4882a593Smuzhiyun .ucon = S5PV210_UCON_DEFAULT,
2506*4882a593Smuzhiyun .ufcon = S5PV210_UFCON_DEFAULT,
2507*4882a593Smuzhiyun },
2508*4882a593Smuzhiyun .fifosize = { 256, 64, 16, 16 },
2509*4882a593Smuzhiyun };
2510*4882a593Smuzhiyun #define S5PV210_SERIAL_DRV_DATA ((kernel_ulong_t)&s5pv210_serial_drv_data)
2511*4882a593Smuzhiyun #else
2512*4882a593Smuzhiyun #define S5PV210_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2513*4882a593Smuzhiyun #endif
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun #if defined(CONFIG_ARCH_EXYNOS)
2516*4882a593Smuzhiyun #define EXYNOS_COMMON_SERIAL_DRV_DATA \
2517*4882a593Smuzhiyun .info = &(struct s3c24xx_uart_info) { \
2518*4882a593Smuzhiyun .name = "Samsung Exynos UART", \
2519*4882a593Smuzhiyun .type = PORT_S3C6400, \
2520*4882a593Smuzhiyun .has_divslot = 1, \
2521*4882a593Smuzhiyun .rx_fifomask = S5PV210_UFSTAT_RXMASK, \
2522*4882a593Smuzhiyun .rx_fifoshift = S5PV210_UFSTAT_RXSHIFT, \
2523*4882a593Smuzhiyun .rx_fifofull = S5PV210_UFSTAT_RXFULL, \
2524*4882a593Smuzhiyun .tx_fifofull = S5PV210_UFSTAT_TXFULL, \
2525*4882a593Smuzhiyun .tx_fifomask = S5PV210_UFSTAT_TXMASK, \
2526*4882a593Smuzhiyun .tx_fifoshift = S5PV210_UFSTAT_TXSHIFT, \
2527*4882a593Smuzhiyun .def_clk_sel = S3C2410_UCON_CLKSEL0, \
2528*4882a593Smuzhiyun .num_clks = 1, \
2529*4882a593Smuzhiyun .clksel_mask = 0, \
2530*4882a593Smuzhiyun .clksel_shift = 0, \
2531*4882a593Smuzhiyun }, \
2532*4882a593Smuzhiyun .def_cfg = &(struct s3c2410_uartcfg) { \
2533*4882a593Smuzhiyun .ucon = S5PV210_UCON_DEFAULT, \
2534*4882a593Smuzhiyun .ufcon = S5PV210_UFCON_DEFAULT, \
2535*4882a593Smuzhiyun .has_fracval = 1, \
2536*4882a593Smuzhiyun } \
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun static struct s3c24xx_serial_drv_data exynos4210_serial_drv_data = {
2539*4882a593Smuzhiyun EXYNOS_COMMON_SERIAL_DRV_DATA,
2540*4882a593Smuzhiyun .fifosize = { 256, 64, 16, 16 },
2541*4882a593Smuzhiyun };
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun static struct s3c24xx_serial_drv_data exynos5433_serial_drv_data = {
2544*4882a593Smuzhiyun EXYNOS_COMMON_SERIAL_DRV_DATA,
2545*4882a593Smuzhiyun .fifosize = { 64, 256, 16, 256 },
2546*4882a593Smuzhiyun };
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun #define EXYNOS4210_SERIAL_DRV_DATA ((kernel_ulong_t)&exynos4210_serial_drv_data)
2549*4882a593Smuzhiyun #define EXYNOS5433_SERIAL_DRV_DATA ((kernel_ulong_t)&exynos5433_serial_drv_data)
2550*4882a593Smuzhiyun #else
2551*4882a593Smuzhiyun #define EXYNOS4210_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2552*4882a593Smuzhiyun #define EXYNOS5433_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2553*4882a593Smuzhiyun #endif
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun static const struct platform_device_id s3c24xx_serial_driver_ids[] = {
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun .name = "s3c2410-uart",
2558*4882a593Smuzhiyun .driver_data = S3C2410_SERIAL_DRV_DATA,
2559*4882a593Smuzhiyun }, {
2560*4882a593Smuzhiyun .name = "s3c2412-uart",
2561*4882a593Smuzhiyun .driver_data = S3C2412_SERIAL_DRV_DATA,
2562*4882a593Smuzhiyun }, {
2563*4882a593Smuzhiyun .name = "s3c2440-uart",
2564*4882a593Smuzhiyun .driver_data = S3C2440_SERIAL_DRV_DATA,
2565*4882a593Smuzhiyun }, {
2566*4882a593Smuzhiyun .name = "s3c6400-uart",
2567*4882a593Smuzhiyun .driver_data = S3C6400_SERIAL_DRV_DATA,
2568*4882a593Smuzhiyun }, {
2569*4882a593Smuzhiyun .name = "s5pv210-uart",
2570*4882a593Smuzhiyun .driver_data = S5PV210_SERIAL_DRV_DATA,
2571*4882a593Smuzhiyun }, {
2572*4882a593Smuzhiyun .name = "exynos4210-uart",
2573*4882a593Smuzhiyun .driver_data = EXYNOS4210_SERIAL_DRV_DATA,
2574*4882a593Smuzhiyun }, {
2575*4882a593Smuzhiyun .name = "exynos5433-uart",
2576*4882a593Smuzhiyun .driver_data = EXYNOS5433_SERIAL_DRV_DATA,
2577*4882a593Smuzhiyun },
2578*4882a593Smuzhiyun { },
2579*4882a593Smuzhiyun };
2580*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, s3c24xx_serial_driver_ids);
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun #ifdef CONFIG_OF
2583*4882a593Smuzhiyun static const struct of_device_id s3c24xx_uart_dt_match[] = {
2584*4882a593Smuzhiyun { .compatible = "samsung,s3c2410-uart",
2585*4882a593Smuzhiyun .data = (void *)S3C2410_SERIAL_DRV_DATA },
2586*4882a593Smuzhiyun { .compatible = "samsung,s3c2412-uart",
2587*4882a593Smuzhiyun .data = (void *)S3C2412_SERIAL_DRV_DATA },
2588*4882a593Smuzhiyun { .compatible = "samsung,s3c2440-uart",
2589*4882a593Smuzhiyun .data = (void *)S3C2440_SERIAL_DRV_DATA },
2590*4882a593Smuzhiyun { .compatible = "samsung,s3c6400-uart",
2591*4882a593Smuzhiyun .data = (void *)S3C6400_SERIAL_DRV_DATA },
2592*4882a593Smuzhiyun { .compatible = "samsung,s5pv210-uart",
2593*4882a593Smuzhiyun .data = (void *)S5PV210_SERIAL_DRV_DATA },
2594*4882a593Smuzhiyun { .compatible = "samsung,exynos4210-uart",
2595*4882a593Smuzhiyun .data = (void *)EXYNOS4210_SERIAL_DRV_DATA },
2596*4882a593Smuzhiyun { .compatible = "samsung,exynos5433-uart",
2597*4882a593Smuzhiyun .data = (void *)EXYNOS5433_SERIAL_DRV_DATA },
2598*4882a593Smuzhiyun {},
2599*4882a593Smuzhiyun };
2600*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, s3c24xx_uart_dt_match);
2601*4882a593Smuzhiyun #endif
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun static struct platform_driver samsung_serial_driver = {
2604*4882a593Smuzhiyun .probe = s3c24xx_serial_probe,
2605*4882a593Smuzhiyun .remove = s3c24xx_serial_remove,
2606*4882a593Smuzhiyun .id_table = s3c24xx_serial_driver_ids,
2607*4882a593Smuzhiyun .driver = {
2608*4882a593Smuzhiyun .name = "samsung-uart",
2609*4882a593Smuzhiyun .pm = SERIAL_SAMSUNG_PM_OPS,
2610*4882a593Smuzhiyun .of_match_table = of_match_ptr(s3c24xx_uart_dt_match),
2611*4882a593Smuzhiyun },
2612*4882a593Smuzhiyun };
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun module_platform_driver(samsung_serial_driver);
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE
2617*4882a593Smuzhiyun /*
2618*4882a593Smuzhiyun * Early console.
2619*4882a593Smuzhiyun */
2620*4882a593Smuzhiyun
wr_reg_barrier(struct uart_port * port,u32 reg,u32 val)2621*4882a593Smuzhiyun static void wr_reg_barrier(struct uart_port *port, u32 reg, u32 val)
2622*4882a593Smuzhiyun {
2623*4882a593Smuzhiyun switch (port->iotype) {
2624*4882a593Smuzhiyun case UPIO_MEM:
2625*4882a593Smuzhiyun writeb(val, portaddr(port, reg));
2626*4882a593Smuzhiyun break;
2627*4882a593Smuzhiyun case UPIO_MEM32:
2628*4882a593Smuzhiyun writel(val, portaddr(port, reg));
2629*4882a593Smuzhiyun break;
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun struct samsung_early_console_data {
2634*4882a593Smuzhiyun u32 txfull_mask;
2635*4882a593Smuzhiyun };
2636*4882a593Smuzhiyun
samsung_early_busyuart(struct uart_port * port)2637*4882a593Smuzhiyun static void samsung_early_busyuart(struct uart_port *port)
2638*4882a593Smuzhiyun {
2639*4882a593Smuzhiyun while (!(readl(port->membase + S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXFE))
2640*4882a593Smuzhiyun ;
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun
samsung_early_busyuart_fifo(struct uart_port * port)2643*4882a593Smuzhiyun static void samsung_early_busyuart_fifo(struct uart_port *port)
2644*4882a593Smuzhiyun {
2645*4882a593Smuzhiyun struct samsung_early_console_data *data = port->private_data;
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun while (readl(port->membase + S3C2410_UFSTAT) & data->txfull_mask)
2648*4882a593Smuzhiyun ;
2649*4882a593Smuzhiyun }
2650*4882a593Smuzhiyun
samsung_early_putc(struct uart_port * port,int c)2651*4882a593Smuzhiyun static void samsung_early_putc(struct uart_port *port, int c)
2652*4882a593Smuzhiyun {
2653*4882a593Smuzhiyun if (readl(port->membase + S3C2410_UFCON) & S3C2410_UFCON_FIFOMODE)
2654*4882a593Smuzhiyun samsung_early_busyuart_fifo(port);
2655*4882a593Smuzhiyun else
2656*4882a593Smuzhiyun samsung_early_busyuart(port);
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun wr_reg_barrier(port, S3C2410_UTXH, c);
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun
samsung_early_write(struct console * con,const char * s,unsigned int n)2661*4882a593Smuzhiyun static void samsung_early_write(struct console *con, const char *s,
2662*4882a593Smuzhiyun unsigned int n)
2663*4882a593Smuzhiyun {
2664*4882a593Smuzhiyun struct earlycon_device *dev = con->data;
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun uart_console_write(&dev->port, s, n, samsung_early_putc);
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
samsung_early_console_setup(struct earlycon_device * device,const char * opt)2669*4882a593Smuzhiyun static int __init samsung_early_console_setup(struct earlycon_device *device,
2670*4882a593Smuzhiyun const char *opt)
2671*4882a593Smuzhiyun {
2672*4882a593Smuzhiyun if (!device->port.membase)
2673*4882a593Smuzhiyun return -ENODEV;
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun device->con->write = samsung_early_write;
2676*4882a593Smuzhiyun return 0;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun /* S3C2410 */
2680*4882a593Smuzhiyun static struct samsung_early_console_data s3c2410_early_console_data = {
2681*4882a593Smuzhiyun .txfull_mask = S3C2410_UFSTAT_TXFULL,
2682*4882a593Smuzhiyun };
2683*4882a593Smuzhiyun
s3c2410_early_console_setup(struct earlycon_device * device,const char * opt)2684*4882a593Smuzhiyun static int __init s3c2410_early_console_setup(struct earlycon_device *device,
2685*4882a593Smuzhiyun const char *opt)
2686*4882a593Smuzhiyun {
2687*4882a593Smuzhiyun device->port.private_data = &s3c2410_early_console_data;
2688*4882a593Smuzhiyun return samsung_early_console_setup(device, opt);
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun OF_EARLYCON_DECLARE(s3c2410, "samsung,s3c2410-uart",
2692*4882a593Smuzhiyun s3c2410_early_console_setup);
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun /* S3C2412, S3C2440, S3C64xx */
2695*4882a593Smuzhiyun static struct samsung_early_console_data s3c2440_early_console_data = {
2696*4882a593Smuzhiyun .txfull_mask = S3C2440_UFSTAT_TXFULL,
2697*4882a593Smuzhiyun };
2698*4882a593Smuzhiyun
s3c2440_early_console_setup(struct earlycon_device * device,const char * opt)2699*4882a593Smuzhiyun static int __init s3c2440_early_console_setup(struct earlycon_device *device,
2700*4882a593Smuzhiyun const char *opt)
2701*4882a593Smuzhiyun {
2702*4882a593Smuzhiyun device->port.private_data = &s3c2440_early_console_data;
2703*4882a593Smuzhiyun return samsung_early_console_setup(device, opt);
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun OF_EARLYCON_DECLARE(s3c2412, "samsung,s3c2412-uart",
2707*4882a593Smuzhiyun s3c2440_early_console_setup);
2708*4882a593Smuzhiyun OF_EARLYCON_DECLARE(s3c2440, "samsung,s3c2440-uart",
2709*4882a593Smuzhiyun s3c2440_early_console_setup);
2710*4882a593Smuzhiyun OF_EARLYCON_DECLARE(s3c6400, "samsung,s3c6400-uart",
2711*4882a593Smuzhiyun s3c2440_early_console_setup);
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun /* S5PV210, Exynos */
2714*4882a593Smuzhiyun static struct samsung_early_console_data s5pv210_early_console_data = {
2715*4882a593Smuzhiyun .txfull_mask = S5PV210_UFSTAT_TXFULL,
2716*4882a593Smuzhiyun };
2717*4882a593Smuzhiyun
s5pv210_early_console_setup(struct earlycon_device * device,const char * opt)2718*4882a593Smuzhiyun static int __init s5pv210_early_console_setup(struct earlycon_device *device,
2719*4882a593Smuzhiyun const char *opt)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun device->port.private_data = &s5pv210_early_console_data;
2722*4882a593Smuzhiyun return samsung_early_console_setup(device, opt);
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun OF_EARLYCON_DECLARE(s5pv210, "samsung,s5pv210-uart",
2726*4882a593Smuzhiyun s5pv210_early_console_setup);
2727*4882a593Smuzhiyun OF_EARLYCON_DECLARE(exynos4210, "samsung,exynos4210-uart",
2728*4882a593Smuzhiyun s5pv210_early_console_setup);
2729*4882a593Smuzhiyun #endif
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun MODULE_ALIAS("platform:samsung-uart");
2732*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung SoC Serial port driver");
2733*4882a593Smuzhiyun MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
2734*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2735