1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2017-2018, The Linux foundation. All rights reserved.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/clk.h>
5*4882a593Smuzhiyun #include <linux/console.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/iopoll.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/pm_opp.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
16*4882a593Smuzhiyun #include <linux/qcom-geni-se.h>
17*4882a593Smuzhiyun #include <linux/serial.h>
18*4882a593Smuzhiyun #include <linux/serial_core.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/tty_flip.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* UART specific GENI registers */
24*4882a593Smuzhiyun #define SE_UART_LOOPBACK_CFG 0x22c
25*4882a593Smuzhiyun #define SE_UART_IO_MACRO_CTRL 0x240
26*4882a593Smuzhiyun #define SE_UART_TX_TRANS_CFG 0x25c
27*4882a593Smuzhiyun #define SE_UART_TX_WORD_LEN 0x268
28*4882a593Smuzhiyun #define SE_UART_TX_STOP_BIT_LEN 0x26c
29*4882a593Smuzhiyun #define SE_UART_TX_TRANS_LEN 0x270
30*4882a593Smuzhiyun #define SE_UART_RX_TRANS_CFG 0x280
31*4882a593Smuzhiyun #define SE_UART_RX_WORD_LEN 0x28c
32*4882a593Smuzhiyun #define SE_UART_RX_STALE_CNT 0x294
33*4882a593Smuzhiyun #define SE_UART_TX_PARITY_CFG 0x2a4
34*4882a593Smuzhiyun #define SE_UART_RX_PARITY_CFG 0x2a8
35*4882a593Smuzhiyun #define SE_UART_MANUAL_RFR 0x2ac
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* SE_UART_TRANS_CFG */
38*4882a593Smuzhiyun #define UART_TX_PAR_EN BIT(0)
39*4882a593Smuzhiyun #define UART_CTS_MASK BIT(1)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* SE_UART_TX_WORD_LEN */
42*4882a593Smuzhiyun #define TX_WORD_LEN_MSK GENMASK(9, 0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* SE_UART_TX_STOP_BIT_LEN */
45*4882a593Smuzhiyun #define TX_STOP_BIT_LEN_MSK GENMASK(23, 0)
46*4882a593Smuzhiyun #define TX_STOP_BIT_LEN_1 0
47*4882a593Smuzhiyun #define TX_STOP_BIT_LEN_1_5 1
48*4882a593Smuzhiyun #define TX_STOP_BIT_LEN_2 2
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* SE_UART_TX_TRANS_LEN */
51*4882a593Smuzhiyun #define TX_TRANS_LEN_MSK GENMASK(23, 0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* SE_UART_RX_TRANS_CFG */
54*4882a593Smuzhiyun #define UART_RX_INS_STATUS_BIT BIT(2)
55*4882a593Smuzhiyun #define UART_RX_PAR_EN BIT(3)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* SE_UART_RX_WORD_LEN */
58*4882a593Smuzhiyun #define RX_WORD_LEN_MASK GENMASK(9, 0)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* SE_UART_RX_STALE_CNT */
61*4882a593Smuzhiyun #define RX_STALE_CNT GENMASK(23, 0)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* SE_UART_TX_PARITY_CFG/RX_PARITY_CFG */
64*4882a593Smuzhiyun #define PAR_CALC_EN BIT(0)
65*4882a593Smuzhiyun #define PAR_MODE_MSK GENMASK(2, 1)
66*4882a593Smuzhiyun #define PAR_MODE_SHFT 1
67*4882a593Smuzhiyun #define PAR_EVEN 0x00
68*4882a593Smuzhiyun #define PAR_ODD 0x01
69*4882a593Smuzhiyun #define PAR_SPACE 0x10
70*4882a593Smuzhiyun #define PAR_MARK 0x11
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* SE_UART_MANUAL_RFR register fields */
73*4882a593Smuzhiyun #define UART_MANUAL_RFR_EN BIT(31)
74*4882a593Smuzhiyun #define UART_RFR_NOT_READY BIT(1)
75*4882a593Smuzhiyun #define UART_RFR_READY BIT(0)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* UART M_CMD OP codes */
78*4882a593Smuzhiyun #define UART_START_TX 0x1
79*4882a593Smuzhiyun #define UART_START_BREAK 0x4
80*4882a593Smuzhiyun #define UART_STOP_BREAK 0x5
81*4882a593Smuzhiyun /* UART S_CMD OP codes */
82*4882a593Smuzhiyun #define UART_START_READ 0x1
83*4882a593Smuzhiyun #define UART_PARAM 0x1
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define UART_OVERSAMPLING 32
86*4882a593Smuzhiyun #define STALE_TIMEOUT 16
87*4882a593Smuzhiyun #define DEFAULT_BITS_PER_CHAR 10
88*4882a593Smuzhiyun #define GENI_UART_CONS_PORTS 1
89*4882a593Smuzhiyun #define GENI_UART_PORTS 3
90*4882a593Smuzhiyun #define DEF_FIFO_DEPTH_WORDS 16
91*4882a593Smuzhiyun #define DEF_TX_WM 2
92*4882a593Smuzhiyun #define DEF_FIFO_WIDTH_BITS 32
93*4882a593Smuzhiyun #define UART_RX_WM 2
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* SE_UART_LOOPBACK_CFG */
96*4882a593Smuzhiyun #define RX_TX_SORTED BIT(0)
97*4882a593Smuzhiyun #define CTS_RTS_SORTED BIT(1)
98*4882a593Smuzhiyun #define RX_TX_CTS_RTS_SORTED (RX_TX_SORTED | CTS_RTS_SORTED)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* UART pin swap value */
101*4882a593Smuzhiyun #define DEFAULT_IO_MACRO_IO0_IO1_MASK GENMASK(3, 0)
102*4882a593Smuzhiyun #define IO_MACRO_IO0_SEL 0x3
103*4882a593Smuzhiyun #define DEFAULT_IO_MACRO_IO2_IO3_MASK GENMASK(15, 4)
104*4882a593Smuzhiyun #define IO_MACRO_IO2_IO3_SWAP 0x4640
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* We always configure 4 bytes per FIFO word */
107*4882a593Smuzhiyun #define BYTES_PER_FIFO_WORD 4
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct qcom_geni_private_data {
110*4882a593Smuzhiyun /* NOTE: earlycon port will have NULL here */
111*4882a593Smuzhiyun struct uart_driver *drv;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun u32 poll_cached_bytes;
114*4882a593Smuzhiyun unsigned int poll_cached_bytes_cnt;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun u32 write_cached_bytes;
117*4882a593Smuzhiyun unsigned int write_cached_bytes_cnt;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct qcom_geni_serial_port {
121*4882a593Smuzhiyun struct uart_port uport;
122*4882a593Smuzhiyun struct geni_se se;
123*4882a593Smuzhiyun const char *name;
124*4882a593Smuzhiyun u32 tx_fifo_depth;
125*4882a593Smuzhiyun u32 tx_fifo_width;
126*4882a593Smuzhiyun u32 rx_fifo_depth;
127*4882a593Smuzhiyun bool setup;
128*4882a593Smuzhiyun int (*handle_rx)(struct uart_port *uport, u32 bytes, bool drop);
129*4882a593Smuzhiyun unsigned int baud;
130*4882a593Smuzhiyun void *rx_fifo;
131*4882a593Smuzhiyun u32 loopback;
132*4882a593Smuzhiyun bool brk;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun unsigned int tx_remaining;
135*4882a593Smuzhiyun int wakeup_irq;
136*4882a593Smuzhiyun bool rx_tx_swap;
137*4882a593Smuzhiyun bool cts_rts_swap;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct qcom_geni_private_data private_data;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const struct uart_ops qcom_geni_console_pops;
143*4882a593Smuzhiyun static const struct uart_ops qcom_geni_uart_pops;
144*4882a593Smuzhiyun static struct uart_driver qcom_geni_console_driver;
145*4882a593Smuzhiyun static struct uart_driver qcom_geni_uart_driver;
146*4882a593Smuzhiyun static int handle_rx_console(struct uart_port *uport, u32 bytes, bool drop);
147*4882a593Smuzhiyun static int handle_rx_uart(struct uart_port *uport, u32 bytes, bool drop);
148*4882a593Smuzhiyun static unsigned int qcom_geni_serial_tx_empty(struct uart_port *port);
149*4882a593Smuzhiyun static void qcom_geni_serial_stop_rx(struct uart_port *uport);
150*4882a593Smuzhiyun static void qcom_geni_serial_handle_rx(struct uart_port *uport, bool drop);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const unsigned long root_freq[] = {7372800, 14745600, 19200000, 29491200,
153*4882a593Smuzhiyun 32000000, 48000000, 51200000, 64000000,
154*4882a593Smuzhiyun 80000000, 96000000, 100000000,
155*4882a593Smuzhiyun 102400000, 112000000, 120000000,
156*4882a593Smuzhiyun 128000000};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define to_dev_port(ptr, member) \
159*4882a593Smuzhiyun container_of(ptr, struct qcom_geni_serial_port, member)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct qcom_geni_serial_port qcom_geni_uart_ports[GENI_UART_PORTS] = {
162*4882a593Smuzhiyun [0] = {
163*4882a593Smuzhiyun .uport = {
164*4882a593Smuzhiyun .iotype = UPIO_MEM,
165*4882a593Smuzhiyun .ops = &qcom_geni_uart_pops,
166*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
167*4882a593Smuzhiyun .line = 0,
168*4882a593Smuzhiyun },
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun [1] = {
171*4882a593Smuzhiyun .uport = {
172*4882a593Smuzhiyun .iotype = UPIO_MEM,
173*4882a593Smuzhiyun .ops = &qcom_geni_uart_pops,
174*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
175*4882a593Smuzhiyun .line = 1,
176*4882a593Smuzhiyun },
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun [2] = {
179*4882a593Smuzhiyun .uport = {
180*4882a593Smuzhiyun .iotype = UPIO_MEM,
181*4882a593Smuzhiyun .ops = &qcom_geni_uart_pops,
182*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
183*4882a593Smuzhiyun .line = 2,
184*4882a593Smuzhiyun },
185*4882a593Smuzhiyun },
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static struct qcom_geni_serial_port qcom_geni_console_port = {
189*4882a593Smuzhiyun .uport = {
190*4882a593Smuzhiyun .iotype = UPIO_MEM,
191*4882a593Smuzhiyun .ops = &qcom_geni_console_pops,
192*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF,
193*4882a593Smuzhiyun .line = 0,
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
qcom_geni_serial_request_port(struct uart_port * uport)197*4882a593Smuzhiyun static int qcom_geni_serial_request_port(struct uart_port *uport)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(uport->dev);
200*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun uport->membase = devm_platform_ioremap_resource(pdev, 0);
203*4882a593Smuzhiyun if (IS_ERR(uport->membase))
204*4882a593Smuzhiyun return PTR_ERR(uport->membase);
205*4882a593Smuzhiyun port->se.base = uport->membase;
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
qcom_geni_serial_config_port(struct uart_port * uport,int cfg_flags)209*4882a593Smuzhiyun static void qcom_geni_serial_config_port(struct uart_port *uport, int cfg_flags)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun if (cfg_flags & UART_CONFIG_TYPE) {
212*4882a593Smuzhiyun uport->type = PORT_MSM;
213*4882a593Smuzhiyun qcom_geni_serial_request_port(uport);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
qcom_geni_serial_get_mctrl(struct uart_port * uport)217*4882a593Smuzhiyun static unsigned int qcom_geni_serial_get_mctrl(struct uart_port *uport)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun unsigned int mctrl = TIOCM_DSR | TIOCM_CAR;
220*4882a593Smuzhiyun u32 geni_ios;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (uart_console(uport)) {
223*4882a593Smuzhiyun mctrl |= TIOCM_CTS;
224*4882a593Smuzhiyun } else {
225*4882a593Smuzhiyun geni_ios = readl(uport->membase + SE_GENI_IOS);
226*4882a593Smuzhiyun if (!(geni_ios & IO2_DATA_IN))
227*4882a593Smuzhiyun mctrl |= TIOCM_CTS;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return mctrl;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
qcom_geni_serial_set_mctrl(struct uart_port * uport,unsigned int mctrl)233*4882a593Smuzhiyun static void qcom_geni_serial_set_mctrl(struct uart_port *uport,
234*4882a593Smuzhiyun unsigned int mctrl)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun u32 uart_manual_rfr = 0;
237*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (uart_console(uport))
240*4882a593Smuzhiyun return;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (mctrl & TIOCM_LOOP)
243*4882a593Smuzhiyun port->loopback = RX_TX_CTS_RTS_SORTED;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (!(mctrl & TIOCM_RTS) && !uport->suspended)
246*4882a593Smuzhiyun uart_manual_rfr = UART_MANUAL_RFR_EN | UART_RFR_NOT_READY;
247*4882a593Smuzhiyun writel(uart_manual_rfr, uport->membase + SE_UART_MANUAL_RFR);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
qcom_geni_serial_get_type(struct uart_port * uport)250*4882a593Smuzhiyun static const char *qcom_geni_serial_get_type(struct uart_port *uport)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun return "MSM";
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
get_port_from_line(int line,bool console)255*4882a593Smuzhiyun static struct qcom_geni_serial_port *get_port_from_line(int line, bool console)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct qcom_geni_serial_port *port;
258*4882a593Smuzhiyun int nr_ports = console ? GENI_UART_CONS_PORTS : GENI_UART_PORTS;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (line < 0 || line >= nr_ports)
261*4882a593Smuzhiyun return ERR_PTR(-ENXIO);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun port = console ? &qcom_geni_console_port : &qcom_geni_uart_ports[line];
264*4882a593Smuzhiyun return port;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
qcom_geni_serial_poll_bit(struct uart_port * uport,int offset,int field,bool set)267*4882a593Smuzhiyun static bool qcom_geni_serial_poll_bit(struct uart_port *uport,
268*4882a593Smuzhiyun int offset, int field, bool set)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun u32 reg;
271*4882a593Smuzhiyun struct qcom_geni_serial_port *port;
272*4882a593Smuzhiyun unsigned int baud;
273*4882a593Smuzhiyun unsigned int fifo_bits;
274*4882a593Smuzhiyun unsigned long timeout_us = 20000;
275*4882a593Smuzhiyun struct qcom_geni_private_data *private_data = uport->private_data;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (private_data->drv) {
278*4882a593Smuzhiyun port = to_dev_port(uport, uport);
279*4882a593Smuzhiyun baud = port->baud;
280*4882a593Smuzhiyun if (!baud)
281*4882a593Smuzhiyun baud = 115200;
282*4882a593Smuzhiyun fifo_bits = port->tx_fifo_depth * port->tx_fifo_width;
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * Total polling iterations based on FIFO worth of bytes to be
285*4882a593Smuzhiyun * sent at current baud. Add a little fluff to the wait.
286*4882a593Smuzhiyun */
287*4882a593Smuzhiyun timeout_us = ((fifo_bits * USEC_PER_SEC) / baud) + 500;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * Use custom implementation instead of readl_poll_atomic since ktimer
292*4882a593Smuzhiyun * is not ready at the time of early console.
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun timeout_us = DIV_ROUND_UP(timeout_us, 10) * 10;
295*4882a593Smuzhiyun while (timeout_us) {
296*4882a593Smuzhiyun reg = readl(uport->membase + offset);
297*4882a593Smuzhiyun if ((bool)(reg & field) == set)
298*4882a593Smuzhiyun return true;
299*4882a593Smuzhiyun udelay(10);
300*4882a593Smuzhiyun timeout_us -= 10;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun return false;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
qcom_geni_serial_setup_tx(struct uart_port * uport,u32 xmit_size)305*4882a593Smuzhiyun static void qcom_geni_serial_setup_tx(struct uart_port *uport, u32 xmit_size)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun u32 m_cmd;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun writel(xmit_size, uport->membase + SE_UART_TX_TRANS_LEN);
310*4882a593Smuzhiyun m_cmd = UART_START_TX << M_OPCODE_SHFT;
311*4882a593Smuzhiyun writel(m_cmd, uport->membase + SE_GENI_M_CMD0);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
qcom_geni_serial_poll_tx_done(struct uart_port * uport)314*4882a593Smuzhiyun static void qcom_geni_serial_poll_tx_done(struct uart_port *uport)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun int done;
317*4882a593Smuzhiyun u32 irq_clear = M_CMD_DONE_EN;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun done = qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
320*4882a593Smuzhiyun M_CMD_DONE_EN, true);
321*4882a593Smuzhiyun if (!done) {
322*4882a593Smuzhiyun writel(M_GENI_CMD_ABORT, uport->membase +
323*4882a593Smuzhiyun SE_GENI_M_CMD_CTRL_REG);
324*4882a593Smuzhiyun irq_clear |= M_CMD_ABORT_EN;
325*4882a593Smuzhiyun qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
326*4882a593Smuzhiyun M_CMD_ABORT_EN, true);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun writel(irq_clear, uport->membase + SE_GENI_M_IRQ_CLEAR);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
qcom_geni_serial_abort_rx(struct uart_port * uport)331*4882a593Smuzhiyun static void qcom_geni_serial_abort_rx(struct uart_port *uport)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun u32 irq_clear = S_CMD_DONE_EN | S_CMD_ABORT_EN;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun writel(S_GENI_CMD_ABORT, uport->membase + SE_GENI_S_CMD_CTRL_REG);
336*4882a593Smuzhiyun qcom_geni_serial_poll_bit(uport, SE_GENI_S_CMD_CTRL_REG,
337*4882a593Smuzhiyun S_GENI_CMD_ABORT, false);
338*4882a593Smuzhiyun writel(irq_clear, uport->membase + SE_GENI_S_IRQ_CLEAR);
339*4882a593Smuzhiyun writel(FORCE_DEFAULT, uport->membase + GENI_FORCE_DEFAULT_REG);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
343*4882a593Smuzhiyun
qcom_geni_serial_get_char(struct uart_port * uport)344*4882a593Smuzhiyun static int qcom_geni_serial_get_char(struct uart_port *uport)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct qcom_geni_private_data *private_data = uport->private_data;
347*4882a593Smuzhiyun u32 status;
348*4882a593Smuzhiyun u32 word_cnt;
349*4882a593Smuzhiyun int ret;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (!private_data->poll_cached_bytes_cnt) {
352*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_M_IRQ_STATUS);
353*4882a593Smuzhiyun writel(status, uport->membase + SE_GENI_M_IRQ_CLEAR);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_S_IRQ_STATUS);
356*4882a593Smuzhiyun writel(status, uport->membase + SE_GENI_S_IRQ_CLEAR);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_RX_FIFO_STATUS);
359*4882a593Smuzhiyun word_cnt = status & RX_FIFO_WC_MSK;
360*4882a593Smuzhiyun if (!word_cnt)
361*4882a593Smuzhiyun return NO_POLL_CHAR;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (word_cnt == 1 && (status & RX_LAST))
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun * NOTE: If RX_LAST_BYTE_VALID is 0 it needs to be
366*4882a593Smuzhiyun * treated as if it was BYTES_PER_FIFO_WORD.
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun private_data->poll_cached_bytes_cnt =
369*4882a593Smuzhiyun (status & RX_LAST_BYTE_VALID_MSK) >>
370*4882a593Smuzhiyun RX_LAST_BYTE_VALID_SHFT;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (private_data->poll_cached_bytes_cnt == 0)
373*4882a593Smuzhiyun private_data->poll_cached_bytes_cnt = BYTES_PER_FIFO_WORD;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun private_data->poll_cached_bytes =
376*4882a593Smuzhiyun readl(uport->membase + SE_GENI_RX_FIFOn);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun private_data->poll_cached_bytes_cnt--;
380*4882a593Smuzhiyun ret = private_data->poll_cached_bytes & 0xff;
381*4882a593Smuzhiyun private_data->poll_cached_bytes >>= 8;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return ret;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
qcom_geni_serial_poll_put_char(struct uart_port * uport,unsigned char c)386*4882a593Smuzhiyun static void qcom_geni_serial_poll_put_char(struct uart_port *uport,
387*4882a593Smuzhiyun unsigned char c)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun writel(DEF_TX_WM, uport->membase + SE_GENI_TX_WATERMARK_REG);
390*4882a593Smuzhiyun qcom_geni_serial_setup_tx(uport, 1);
391*4882a593Smuzhiyun WARN_ON(!qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
392*4882a593Smuzhiyun M_TX_FIFO_WATERMARK_EN, true));
393*4882a593Smuzhiyun writel(c, uport->membase + SE_GENI_TX_FIFOn);
394*4882a593Smuzhiyun writel(M_TX_FIFO_WATERMARK_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
395*4882a593Smuzhiyun qcom_geni_serial_poll_tx_done(uport);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun #endif
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_QCOM_GENI_CONSOLE
qcom_geni_serial_wr_char(struct uart_port * uport,int ch)400*4882a593Smuzhiyun static void qcom_geni_serial_wr_char(struct uart_port *uport, int ch)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct qcom_geni_private_data *private_data = uport->private_data;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun private_data->write_cached_bytes =
405*4882a593Smuzhiyun (private_data->write_cached_bytes >> 8) | (ch << 24);
406*4882a593Smuzhiyun private_data->write_cached_bytes_cnt++;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (private_data->write_cached_bytes_cnt == BYTES_PER_FIFO_WORD) {
409*4882a593Smuzhiyun writel(private_data->write_cached_bytes,
410*4882a593Smuzhiyun uport->membase + SE_GENI_TX_FIFOn);
411*4882a593Smuzhiyun private_data->write_cached_bytes_cnt = 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static void
__qcom_geni_serial_console_write(struct uart_port * uport,const char * s,unsigned int count)416*4882a593Smuzhiyun __qcom_geni_serial_console_write(struct uart_port *uport, const char *s,
417*4882a593Smuzhiyun unsigned int count)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct qcom_geni_private_data *private_data = uport->private_data;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun int i;
422*4882a593Smuzhiyun u32 bytes_to_send = count;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun for (i = 0; i < count; i++) {
425*4882a593Smuzhiyun /*
426*4882a593Smuzhiyun * uart_console_write() adds a carriage return for each newline.
427*4882a593Smuzhiyun * Account for additional bytes to be written.
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun if (s[i] == '\n')
430*4882a593Smuzhiyun bytes_to_send++;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun writel(DEF_TX_WM, uport->membase + SE_GENI_TX_WATERMARK_REG);
434*4882a593Smuzhiyun qcom_geni_serial_setup_tx(uport, bytes_to_send);
435*4882a593Smuzhiyun for (i = 0; i < count; ) {
436*4882a593Smuzhiyun size_t chars_to_write = 0;
437*4882a593Smuzhiyun size_t avail = DEF_FIFO_DEPTH_WORDS - DEF_TX_WM;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * If the WM bit never set, then the Tx state machine is not
441*4882a593Smuzhiyun * in a valid state, so break, cancel/abort any existing
442*4882a593Smuzhiyun * command. Unfortunately the current data being written is
443*4882a593Smuzhiyun * lost.
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun if (!qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
446*4882a593Smuzhiyun M_TX_FIFO_WATERMARK_EN, true))
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun chars_to_write = min_t(size_t, count - i, avail / 2);
449*4882a593Smuzhiyun uart_console_write(uport, s + i, chars_to_write,
450*4882a593Smuzhiyun qcom_geni_serial_wr_char);
451*4882a593Smuzhiyun writel(M_TX_FIFO_WATERMARK_EN, uport->membase +
452*4882a593Smuzhiyun SE_GENI_M_IRQ_CLEAR);
453*4882a593Smuzhiyun i += chars_to_write;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (private_data->write_cached_bytes_cnt) {
457*4882a593Smuzhiyun private_data->write_cached_bytes >>= BITS_PER_BYTE *
458*4882a593Smuzhiyun (BYTES_PER_FIFO_WORD - private_data->write_cached_bytes_cnt);
459*4882a593Smuzhiyun writel(private_data->write_cached_bytes,
460*4882a593Smuzhiyun uport->membase + SE_GENI_TX_FIFOn);
461*4882a593Smuzhiyun private_data->write_cached_bytes_cnt = 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun qcom_geni_serial_poll_tx_done(uport);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
qcom_geni_serial_console_write(struct console * co,const char * s,unsigned int count)467*4882a593Smuzhiyun static void qcom_geni_serial_console_write(struct console *co, const char *s,
468*4882a593Smuzhiyun unsigned int count)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct uart_port *uport;
471*4882a593Smuzhiyun struct qcom_geni_serial_port *port;
472*4882a593Smuzhiyun bool locked = true;
473*4882a593Smuzhiyun unsigned long flags;
474*4882a593Smuzhiyun u32 geni_status;
475*4882a593Smuzhiyun u32 irq_en;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun WARN_ON(co->index < 0 || co->index >= GENI_UART_CONS_PORTS);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun port = get_port_from_line(co->index, true);
480*4882a593Smuzhiyun if (IS_ERR(port))
481*4882a593Smuzhiyun return;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun uport = &port->uport;
484*4882a593Smuzhiyun if (oops_in_progress)
485*4882a593Smuzhiyun locked = spin_trylock_irqsave(&uport->lock, flags);
486*4882a593Smuzhiyun else
487*4882a593Smuzhiyun spin_lock_irqsave(&uport->lock, flags);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun geni_status = readl(uport->membase + SE_GENI_STATUS);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Cancel the current write to log the fault */
492*4882a593Smuzhiyun if (!locked) {
493*4882a593Smuzhiyun geni_se_cancel_m_cmd(&port->se);
494*4882a593Smuzhiyun if (!qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
495*4882a593Smuzhiyun M_CMD_CANCEL_EN, true)) {
496*4882a593Smuzhiyun geni_se_abort_m_cmd(&port->se);
497*4882a593Smuzhiyun qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
498*4882a593Smuzhiyun M_CMD_ABORT_EN, true);
499*4882a593Smuzhiyun writel(M_CMD_ABORT_EN, uport->membase +
500*4882a593Smuzhiyun SE_GENI_M_IRQ_CLEAR);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun writel(M_CMD_CANCEL_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
503*4882a593Smuzhiyun } else if ((geni_status & M_GENI_CMD_ACTIVE) && !port->tx_remaining) {
504*4882a593Smuzhiyun /*
505*4882a593Smuzhiyun * It seems we can't interrupt existing transfers if all data
506*4882a593Smuzhiyun * has been sent, in which case we need to look for done first.
507*4882a593Smuzhiyun */
508*4882a593Smuzhiyun qcom_geni_serial_poll_tx_done(uport);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (uart_circ_chars_pending(&uport->state->xmit)) {
511*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
512*4882a593Smuzhiyun writel(irq_en | M_TX_FIFO_WATERMARK_EN,
513*4882a593Smuzhiyun uport->membase + SE_GENI_M_IRQ_EN);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun __qcom_geni_serial_console_write(uport, s, count);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (port->tx_remaining)
520*4882a593Smuzhiyun qcom_geni_serial_setup_tx(uport, port->tx_remaining);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (locked)
523*4882a593Smuzhiyun spin_unlock_irqrestore(&uport->lock, flags);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
handle_rx_console(struct uart_port * uport,u32 bytes,bool drop)526*4882a593Smuzhiyun static int handle_rx_console(struct uart_port *uport, u32 bytes, bool drop)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun u32 i;
529*4882a593Smuzhiyun unsigned char buf[sizeof(u32)];
530*4882a593Smuzhiyun struct tty_port *tport;
531*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun tport = &uport->state->port;
534*4882a593Smuzhiyun for (i = 0; i < bytes; ) {
535*4882a593Smuzhiyun int c;
536*4882a593Smuzhiyun int chunk = min_t(int, bytes - i, BYTES_PER_FIFO_WORD);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun ioread32_rep(uport->membase + SE_GENI_RX_FIFOn, buf, 1);
539*4882a593Smuzhiyun i += chunk;
540*4882a593Smuzhiyun if (drop)
541*4882a593Smuzhiyun continue;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun for (c = 0; c < chunk; c++) {
544*4882a593Smuzhiyun int sysrq;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun uport->icount.rx++;
547*4882a593Smuzhiyun if (port->brk && buf[c] == 0) {
548*4882a593Smuzhiyun port->brk = false;
549*4882a593Smuzhiyun if (uart_handle_break(uport))
550*4882a593Smuzhiyun continue;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun sysrq = uart_prepare_sysrq_char(uport, buf[c]);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (!sysrq)
556*4882a593Smuzhiyun tty_insert_flip_char(tport, buf[c], TTY_NORMAL);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun if (!drop)
560*4882a593Smuzhiyun tty_flip_buffer_push(tport);
561*4882a593Smuzhiyun return 0;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun #else
handle_rx_console(struct uart_port * uport,u32 bytes,bool drop)564*4882a593Smuzhiyun static int handle_rx_console(struct uart_port *uport, u32 bytes, bool drop)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun return -EPERM;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_QCOM_GENI_CONSOLE */
570*4882a593Smuzhiyun
handle_rx_uart(struct uart_port * uport,u32 bytes,bool drop)571*4882a593Smuzhiyun static int handle_rx_uart(struct uart_port *uport, u32 bytes, bool drop)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct tty_port *tport;
574*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
575*4882a593Smuzhiyun u32 num_bytes_pw = port->tx_fifo_width / BITS_PER_BYTE;
576*4882a593Smuzhiyun u32 words = ALIGN(bytes, num_bytes_pw) / num_bytes_pw;
577*4882a593Smuzhiyun int ret;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun tport = &uport->state->port;
580*4882a593Smuzhiyun ioread32_rep(uport->membase + SE_GENI_RX_FIFOn, port->rx_fifo, words);
581*4882a593Smuzhiyun if (drop)
582*4882a593Smuzhiyun return 0;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun ret = tty_insert_flip_string(tport, port->rx_fifo, bytes);
585*4882a593Smuzhiyun if (ret != bytes) {
586*4882a593Smuzhiyun dev_err(uport->dev, "%s:Unable to push data ret %d_bytes %d\n",
587*4882a593Smuzhiyun __func__, ret, bytes);
588*4882a593Smuzhiyun WARN_ON_ONCE(1);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun uport->icount.rx += ret;
591*4882a593Smuzhiyun tty_flip_buffer_push(tport);
592*4882a593Smuzhiyun return ret;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
qcom_geni_serial_start_tx(struct uart_port * uport)595*4882a593Smuzhiyun static void qcom_geni_serial_start_tx(struct uart_port *uport)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun u32 irq_en;
598*4882a593Smuzhiyun u32 status;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_STATUS);
601*4882a593Smuzhiyun if (status & M_GENI_CMD_ACTIVE)
602*4882a593Smuzhiyun return;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (!qcom_geni_serial_tx_empty(uport))
605*4882a593Smuzhiyun return;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
608*4882a593Smuzhiyun irq_en |= M_TX_FIFO_WATERMARK_EN | M_CMD_DONE_EN;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun writel(DEF_TX_WM, uport->membase + SE_GENI_TX_WATERMARK_REG);
611*4882a593Smuzhiyun writel(irq_en, uport->membase + SE_GENI_M_IRQ_EN);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
qcom_geni_serial_stop_tx(struct uart_port * uport)614*4882a593Smuzhiyun static void qcom_geni_serial_stop_tx(struct uart_port *uport)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun u32 irq_en;
617*4882a593Smuzhiyun u32 status;
618*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
621*4882a593Smuzhiyun irq_en &= ~(M_CMD_DONE_EN | M_TX_FIFO_WATERMARK_EN);
622*4882a593Smuzhiyun writel(0, uport->membase + SE_GENI_TX_WATERMARK_REG);
623*4882a593Smuzhiyun writel(irq_en, uport->membase + SE_GENI_M_IRQ_EN);
624*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_STATUS);
625*4882a593Smuzhiyun /* Possible stop tx is called multiple times. */
626*4882a593Smuzhiyun if (!(status & M_GENI_CMD_ACTIVE))
627*4882a593Smuzhiyun return;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun geni_se_cancel_m_cmd(&port->se);
630*4882a593Smuzhiyun if (!qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
631*4882a593Smuzhiyun M_CMD_CANCEL_EN, true)) {
632*4882a593Smuzhiyun geni_se_abort_m_cmd(&port->se);
633*4882a593Smuzhiyun qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
634*4882a593Smuzhiyun M_CMD_ABORT_EN, true);
635*4882a593Smuzhiyun writel(M_CMD_ABORT_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun writel(M_CMD_CANCEL_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
qcom_geni_serial_start_rx(struct uart_port * uport)640*4882a593Smuzhiyun static void qcom_geni_serial_start_rx(struct uart_port *uport)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun u32 irq_en;
643*4882a593Smuzhiyun u32 status;
644*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_STATUS);
647*4882a593Smuzhiyun if (status & S_GENI_CMD_ACTIVE)
648*4882a593Smuzhiyun qcom_geni_serial_stop_rx(uport);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun geni_se_setup_s_cmd(&port->se, UART_START_READ, 0);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_S_IRQ_EN);
653*4882a593Smuzhiyun irq_en |= S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN;
654*4882a593Smuzhiyun writel(irq_en, uport->membase + SE_GENI_S_IRQ_EN);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
657*4882a593Smuzhiyun irq_en |= M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN;
658*4882a593Smuzhiyun writel(irq_en, uport->membase + SE_GENI_M_IRQ_EN);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
qcom_geni_serial_stop_rx(struct uart_port * uport)661*4882a593Smuzhiyun static void qcom_geni_serial_stop_rx(struct uart_port *uport)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun u32 irq_en;
664*4882a593Smuzhiyun u32 status;
665*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
666*4882a593Smuzhiyun u32 s_irq_status;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_S_IRQ_EN);
669*4882a593Smuzhiyun irq_en &= ~(S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN);
670*4882a593Smuzhiyun writel(irq_en, uport->membase + SE_GENI_S_IRQ_EN);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
673*4882a593Smuzhiyun irq_en &= ~(M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN);
674*4882a593Smuzhiyun writel(irq_en, uport->membase + SE_GENI_M_IRQ_EN);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_STATUS);
677*4882a593Smuzhiyun /* Possible stop rx is called multiple times. */
678*4882a593Smuzhiyun if (!(status & S_GENI_CMD_ACTIVE))
679*4882a593Smuzhiyun return;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun geni_se_cancel_s_cmd(&port->se);
682*4882a593Smuzhiyun qcom_geni_serial_poll_bit(uport, SE_GENI_S_IRQ_STATUS,
683*4882a593Smuzhiyun S_CMD_CANCEL_EN, true);
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun * If timeout occurs secondary engine remains active
686*4882a593Smuzhiyun * and Abort sequence is executed.
687*4882a593Smuzhiyun */
688*4882a593Smuzhiyun s_irq_status = readl(uport->membase + SE_GENI_S_IRQ_STATUS);
689*4882a593Smuzhiyun /* Flush the Rx buffer */
690*4882a593Smuzhiyun if (s_irq_status & S_RX_FIFO_LAST_EN)
691*4882a593Smuzhiyun qcom_geni_serial_handle_rx(uport, true);
692*4882a593Smuzhiyun writel(s_irq_status, uport->membase + SE_GENI_S_IRQ_CLEAR);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_STATUS);
695*4882a593Smuzhiyun if (status & S_GENI_CMD_ACTIVE)
696*4882a593Smuzhiyun qcom_geni_serial_abort_rx(uport);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
qcom_geni_serial_handle_rx(struct uart_port * uport,bool drop)699*4882a593Smuzhiyun static void qcom_geni_serial_handle_rx(struct uart_port *uport, bool drop)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun u32 status;
702*4882a593Smuzhiyun u32 word_cnt;
703*4882a593Smuzhiyun u32 last_word_byte_cnt;
704*4882a593Smuzhiyun u32 last_word_partial;
705*4882a593Smuzhiyun u32 total_bytes;
706*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_RX_FIFO_STATUS);
709*4882a593Smuzhiyun word_cnt = status & RX_FIFO_WC_MSK;
710*4882a593Smuzhiyun last_word_partial = status & RX_LAST;
711*4882a593Smuzhiyun last_word_byte_cnt = (status & RX_LAST_BYTE_VALID_MSK) >>
712*4882a593Smuzhiyun RX_LAST_BYTE_VALID_SHFT;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (!word_cnt)
715*4882a593Smuzhiyun return;
716*4882a593Smuzhiyun total_bytes = BYTES_PER_FIFO_WORD * (word_cnt - 1);
717*4882a593Smuzhiyun if (last_word_partial && last_word_byte_cnt)
718*4882a593Smuzhiyun total_bytes += last_word_byte_cnt;
719*4882a593Smuzhiyun else
720*4882a593Smuzhiyun total_bytes += BYTES_PER_FIFO_WORD;
721*4882a593Smuzhiyun port->handle_rx(uport, total_bytes, drop);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
qcom_geni_serial_handle_tx(struct uart_port * uport,bool done,bool active)724*4882a593Smuzhiyun static void qcom_geni_serial_handle_tx(struct uart_port *uport, bool done,
725*4882a593Smuzhiyun bool active)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
728*4882a593Smuzhiyun struct circ_buf *xmit = &uport->state->xmit;
729*4882a593Smuzhiyun size_t avail;
730*4882a593Smuzhiyun size_t remaining;
731*4882a593Smuzhiyun size_t pending;
732*4882a593Smuzhiyun int i;
733*4882a593Smuzhiyun u32 status;
734*4882a593Smuzhiyun u32 irq_en;
735*4882a593Smuzhiyun unsigned int chunk;
736*4882a593Smuzhiyun int tail;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun status = readl(uport->membase + SE_GENI_TX_FIFO_STATUS);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Complete the current tx command before taking newly added data */
741*4882a593Smuzhiyun if (active)
742*4882a593Smuzhiyun pending = port->tx_remaining;
743*4882a593Smuzhiyun else
744*4882a593Smuzhiyun pending = uart_circ_chars_pending(xmit);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* All data has been transmitted and acknowledged as received */
747*4882a593Smuzhiyun if (!pending && !status && done) {
748*4882a593Smuzhiyun qcom_geni_serial_stop_tx(uport);
749*4882a593Smuzhiyun goto out_write_wakeup;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun avail = port->tx_fifo_depth - (status & TX_FIFO_WC);
753*4882a593Smuzhiyun avail *= BYTES_PER_FIFO_WORD;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun tail = xmit->tail;
756*4882a593Smuzhiyun chunk = min(avail, pending);
757*4882a593Smuzhiyun if (!chunk)
758*4882a593Smuzhiyun goto out_write_wakeup;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (!port->tx_remaining) {
761*4882a593Smuzhiyun qcom_geni_serial_setup_tx(uport, pending);
762*4882a593Smuzhiyun port->tx_remaining = pending;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
765*4882a593Smuzhiyun if (!(irq_en & M_TX_FIFO_WATERMARK_EN))
766*4882a593Smuzhiyun writel(irq_en | M_TX_FIFO_WATERMARK_EN,
767*4882a593Smuzhiyun uport->membase + SE_GENI_M_IRQ_EN);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun remaining = chunk;
771*4882a593Smuzhiyun for (i = 0; i < chunk; ) {
772*4882a593Smuzhiyun unsigned int tx_bytes;
773*4882a593Smuzhiyun u8 buf[sizeof(u32)];
774*4882a593Smuzhiyun int c;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun memset(buf, 0, sizeof(buf));
777*4882a593Smuzhiyun tx_bytes = min_t(size_t, remaining, BYTES_PER_FIFO_WORD);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun for (c = 0; c < tx_bytes ; c++) {
780*4882a593Smuzhiyun buf[c] = xmit->buf[tail++];
781*4882a593Smuzhiyun tail &= UART_XMIT_SIZE - 1;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun iowrite32_rep(uport->membase + SE_GENI_TX_FIFOn, buf, 1);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun i += tx_bytes;
787*4882a593Smuzhiyun uport->icount.tx += tx_bytes;
788*4882a593Smuzhiyun remaining -= tx_bytes;
789*4882a593Smuzhiyun port->tx_remaining -= tx_bytes;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun xmit->tail = tail;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /*
795*4882a593Smuzhiyun * The tx fifo watermark is level triggered and latched. Though we had
796*4882a593Smuzhiyun * cleared it in qcom_geni_serial_isr it will have already reasserted
797*4882a593Smuzhiyun * so we must clear it again here after our writes.
798*4882a593Smuzhiyun */
799*4882a593Smuzhiyun writel(M_TX_FIFO_WATERMARK_EN,
800*4882a593Smuzhiyun uport->membase + SE_GENI_M_IRQ_CLEAR);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun out_write_wakeup:
803*4882a593Smuzhiyun if (!port->tx_remaining) {
804*4882a593Smuzhiyun irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
805*4882a593Smuzhiyun if (irq_en & M_TX_FIFO_WATERMARK_EN)
806*4882a593Smuzhiyun writel(irq_en & ~M_TX_FIFO_WATERMARK_EN,
807*4882a593Smuzhiyun uport->membase + SE_GENI_M_IRQ_EN);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
811*4882a593Smuzhiyun uart_write_wakeup(uport);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
qcom_geni_serial_isr(int isr,void * dev)814*4882a593Smuzhiyun static irqreturn_t qcom_geni_serial_isr(int isr, void *dev)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun u32 m_irq_en;
817*4882a593Smuzhiyun u32 m_irq_status;
818*4882a593Smuzhiyun u32 s_irq_status;
819*4882a593Smuzhiyun u32 geni_status;
820*4882a593Smuzhiyun struct uart_port *uport = dev;
821*4882a593Smuzhiyun unsigned long flags;
822*4882a593Smuzhiyun bool drop_rx = false;
823*4882a593Smuzhiyun struct tty_port *tport = &uport->state->port;
824*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun if (uport->suspended)
827*4882a593Smuzhiyun return IRQ_NONE;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun spin_lock_irqsave(&uport->lock, flags);
830*4882a593Smuzhiyun m_irq_status = readl(uport->membase + SE_GENI_M_IRQ_STATUS);
831*4882a593Smuzhiyun s_irq_status = readl(uport->membase + SE_GENI_S_IRQ_STATUS);
832*4882a593Smuzhiyun geni_status = readl(uport->membase + SE_GENI_STATUS);
833*4882a593Smuzhiyun m_irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
834*4882a593Smuzhiyun writel(m_irq_status, uport->membase + SE_GENI_M_IRQ_CLEAR);
835*4882a593Smuzhiyun writel(s_irq_status, uport->membase + SE_GENI_S_IRQ_CLEAR);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (WARN_ON(m_irq_status & M_ILLEGAL_CMD_EN))
838*4882a593Smuzhiyun goto out_unlock;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (s_irq_status & S_RX_FIFO_WR_ERR_EN) {
841*4882a593Smuzhiyun uport->icount.overrun++;
842*4882a593Smuzhiyun tty_insert_flip_char(tport, 0, TTY_OVERRUN);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (m_irq_status & m_irq_en & (M_TX_FIFO_WATERMARK_EN | M_CMD_DONE_EN))
846*4882a593Smuzhiyun qcom_geni_serial_handle_tx(uport, m_irq_status & M_CMD_DONE_EN,
847*4882a593Smuzhiyun geni_status & M_GENI_CMD_ACTIVE);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (s_irq_status & S_GP_IRQ_0_EN || s_irq_status & S_GP_IRQ_1_EN) {
850*4882a593Smuzhiyun if (s_irq_status & S_GP_IRQ_0_EN)
851*4882a593Smuzhiyun uport->icount.parity++;
852*4882a593Smuzhiyun drop_rx = true;
853*4882a593Smuzhiyun } else if (s_irq_status & S_GP_IRQ_2_EN ||
854*4882a593Smuzhiyun s_irq_status & S_GP_IRQ_3_EN) {
855*4882a593Smuzhiyun uport->icount.brk++;
856*4882a593Smuzhiyun port->brk = true;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (s_irq_status & S_RX_FIFO_WATERMARK_EN ||
860*4882a593Smuzhiyun s_irq_status & S_RX_FIFO_LAST_EN)
861*4882a593Smuzhiyun qcom_geni_serial_handle_rx(uport, drop_rx);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun out_unlock:
864*4882a593Smuzhiyun uart_unlock_and_check_sysrq(uport, flags);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun return IRQ_HANDLED;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
get_tx_fifo_size(struct qcom_geni_serial_port * port)869*4882a593Smuzhiyun static void get_tx_fifo_size(struct qcom_geni_serial_port *port)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct uart_port *uport;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun uport = &port->uport;
874*4882a593Smuzhiyun port->tx_fifo_depth = geni_se_get_tx_fifo_depth(&port->se);
875*4882a593Smuzhiyun port->tx_fifo_width = geni_se_get_tx_fifo_width(&port->se);
876*4882a593Smuzhiyun port->rx_fifo_depth = geni_se_get_rx_fifo_depth(&port->se);
877*4882a593Smuzhiyun uport->fifosize =
878*4882a593Smuzhiyun (port->tx_fifo_depth * port->tx_fifo_width) / BITS_PER_BYTE;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun
qcom_geni_serial_shutdown(struct uart_port * uport)882*4882a593Smuzhiyun static void qcom_geni_serial_shutdown(struct uart_port *uport)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun disable_irq(uport->irq);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
qcom_geni_serial_port_setup(struct uart_port * uport)887*4882a593Smuzhiyun static int qcom_geni_serial_port_setup(struct uart_port *uport)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
890*4882a593Smuzhiyun u32 rxstale = DEFAULT_BITS_PER_CHAR * STALE_TIMEOUT;
891*4882a593Smuzhiyun u32 proto;
892*4882a593Smuzhiyun u32 pin_swap;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun proto = geni_se_read_proto(&port->se);
895*4882a593Smuzhiyun if (proto != GENI_SE_UART) {
896*4882a593Smuzhiyun dev_err(uport->dev, "Invalid FW loaded, proto: %d\n", proto);
897*4882a593Smuzhiyun return -ENXIO;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun qcom_geni_serial_stop_rx(uport);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun get_tx_fifo_size(port);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun writel(rxstale, uport->membase + SE_UART_RX_STALE_CNT);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun pin_swap = readl(uport->membase + SE_UART_IO_MACRO_CTRL);
907*4882a593Smuzhiyun if (port->rx_tx_swap) {
908*4882a593Smuzhiyun pin_swap &= ~DEFAULT_IO_MACRO_IO2_IO3_MASK;
909*4882a593Smuzhiyun pin_swap |= IO_MACRO_IO2_IO3_SWAP;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun if (port->cts_rts_swap) {
912*4882a593Smuzhiyun pin_swap &= ~DEFAULT_IO_MACRO_IO0_IO1_MASK;
913*4882a593Smuzhiyun pin_swap |= IO_MACRO_IO0_SEL;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun /* Configure this register if RX-TX, CTS-RTS pins are swapped */
916*4882a593Smuzhiyun if (port->rx_tx_swap || port->cts_rts_swap)
917*4882a593Smuzhiyun writel(pin_swap, uport->membase + SE_UART_IO_MACRO_CTRL);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /*
920*4882a593Smuzhiyun * Make an unconditional cancel on the main sequencer to reset
921*4882a593Smuzhiyun * it else we could end up in data loss scenarios.
922*4882a593Smuzhiyun */
923*4882a593Smuzhiyun if (uart_console(uport))
924*4882a593Smuzhiyun qcom_geni_serial_poll_tx_done(uport);
925*4882a593Smuzhiyun geni_se_config_packing(&port->se, BITS_PER_BYTE, BYTES_PER_FIFO_WORD,
926*4882a593Smuzhiyun false, true, true);
927*4882a593Smuzhiyun geni_se_init(&port->se, UART_RX_WM, port->rx_fifo_depth - 2);
928*4882a593Smuzhiyun geni_se_select_mode(&port->se, GENI_SE_FIFO);
929*4882a593Smuzhiyun port->setup = true;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
qcom_geni_serial_startup(struct uart_port * uport)934*4882a593Smuzhiyun static int qcom_geni_serial_startup(struct uart_port *uport)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun int ret;
937*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (!port->setup) {
940*4882a593Smuzhiyun ret = qcom_geni_serial_port_setup(uport);
941*4882a593Smuzhiyun if (ret)
942*4882a593Smuzhiyun return ret;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun enable_irq(uport->irq);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
get_clk_cfg(unsigned long clk_freq)949*4882a593Smuzhiyun static unsigned long get_clk_cfg(unsigned long clk_freq)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun int i;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(root_freq); i++) {
954*4882a593Smuzhiyun if (!(root_freq[i] % clk_freq))
955*4882a593Smuzhiyun return root_freq[i];
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun return 0;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
get_clk_div_rate(unsigned int baud,unsigned int sampling_rate,unsigned int * clk_div)960*4882a593Smuzhiyun static unsigned long get_clk_div_rate(unsigned int baud,
961*4882a593Smuzhiyun unsigned int sampling_rate, unsigned int *clk_div)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun unsigned long ser_clk;
964*4882a593Smuzhiyun unsigned long desired_clk;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun desired_clk = baud * sampling_rate;
967*4882a593Smuzhiyun ser_clk = get_clk_cfg(desired_clk);
968*4882a593Smuzhiyun if (!ser_clk) {
969*4882a593Smuzhiyun pr_err("%s: Can't find matching DFS entry for baud %d\n",
970*4882a593Smuzhiyun __func__, baud);
971*4882a593Smuzhiyun return ser_clk;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun *clk_div = ser_clk / desired_clk;
975*4882a593Smuzhiyun return ser_clk;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
qcom_geni_serial_set_termios(struct uart_port * uport,struct ktermios * termios,struct ktermios * old)978*4882a593Smuzhiyun static void qcom_geni_serial_set_termios(struct uart_port *uport,
979*4882a593Smuzhiyun struct ktermios *termios, struct ktermios *old)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun unsigned int baud;
982*4882a593Smuzhiyun u32 bits_per_char;
983*4882a593Smuzhiyun u32 tx_trans_cfg;
984*4882a593Smuzhiyun u32 tx_parity_cfg;
985*4882a593Smuzhiyun u32 rx_trans_cfg;
986*4882a593Smuzhiyun u32 rx_parity_cfg;
987*4882a593Smuzhiyun u32 stop_bit_len;
988*4882a593Smuzhiyun unsigned int clk_div;
989*4882a593Smuzhiyun u32 ser_clk_cfg;
990*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
991*4882a593Smuzhiyun unsigned long clk_rate;
992*4882a593Smuzhiyun u32 ver, sampling_rate;
993*4882a593Smuzhiyun unsigned int avg_bw_core;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun qcom_geni_serial_stop_rx(uport);
996*4882a593Smuzhiyun /* baud rate */
997*4882a593Smuzhiyun baud = uart_get_baud_rate(uport, termios, old, 300, 4000000);
998*4882a593Smuzhiyun port->baud = baud;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun sampling_rate = UART_OVERSAMPLING;
1001*4882a593Smuzhiyun /* Sampling rate is halved for IP versions >= 2.5 */
1002*4882a593Smuzhiyun ver = geni_se_get_qup_hw_version(&port->se);
1003*4882a593Smuzhiyun if (ver >= QUP_SE_VERSION_2_5)
1004*4882a593Smuzhiyun sampling_rate /= 2;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun clk_rate = get_clk_div_rate(baud, sampling_rate, &clk_div);
1007*4882a593Smuzhiyun if (!clk_rate)
1008*4882a593Smuzhiyun goto out_restart_rx;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun uport->uartclk = clk_rate;
1011*4882a593Smuzhiyun dev_pm_opp_set_rate(uport->dev, clk_rate);
1012*4882a593Smuzhiyun ser_clk_cfg = SER_CLK_EN;
1013*4882a593Smuzhiyun ser_clk_cfg |= clk_div << CLK_DIV_SHFT;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /*
1016*4882a593Smuzhiyun * Bump up BW vote on CPU and CORE path as driver supports FIFO mode
1017*4882a593Smuzhiyun * only.
1018*4882a593Smuzhiyun */
1019*4882a593Smuzhiyun avg_bw_core = (baud > 115200) ? Bps_to_icc(CORE_2X_50_MHZ)
1020*4882a593Smuzhiyun : GENI_DEFAULT_BW;
1021*4882a593Smuzhiyun port->se.icc_paths[GENI_TO_CORE].avg_bw = avg_bw_core;
1022*4882a593Smuzhiyun port->se.icc_paths[CPU_TO_GENI].avg_bw = Bps_to_icc(baud);
1023*4882a593Smuzhiyun geni_icc_set_bw(&port->se);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /* parity */
1026*4882a593Smuzhiyun tx_trans_cfg = readl(uport->membase + SE_UART_TX_TRANS_CFG);
1027*4882a593Smuzhiyun tx_parity_cfg = readl(uport->membase + SE_UART_TX_PARITY_CFG);
1028*4882a593Smuzhiyun rx_trans_cfg = readl(uport->membase + SE_UART_RX_TRANS_CFG);
1029*4882a593Smuzhiyun rx_parity_cfg = readl(uport->membase + SE_UART_RX_PARITY_CFG);
1030*4882a593Smuzhiyun if (termios->c_cflag & PARENB) {
1031*4882a593Smuzhiyun tx_trans_cfg |= UART_TX_PAR_EN;
1032*4882a593Smuzhiyun rx_trans_cfg |= UART_RX_PAR_EN;
1033*4882a593Smuzhiyun tx_parity_cfg |= PAR_CALC_EN;
1034*4882a593Smuzhiyun rx_parity_cfg |= PAR_CALC_EN;
1035*4882a593Smuzhiyun if (termios->c_cflag & PARODD) {
1036*4882a593Smuzhiyun tx_parity_cfg |= PAR_ODD;
1037*4882a593Smuzhiyun rx_parity_cfg |= PAR_ODD;
1038*4882a593Smuzhiyun } else if (termios->c_cflag & CMSPAR) {
1039*4882a593Smuzhiyun tx_parity_cfg |= PAR_SPACE;
1040*4882a593Smuzhiyun rx_parity_cfg |= PAR_SPACE;
1041*4882a593Smuzhiyun } else {
1042*4882a593Smuzhiyun tx_parity_cfg |= PAR_EVEN;
1043*4882a593Smuzhiyun rx_parity_cfg |= PAR_EVEN;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun } else {
1046*4882a593Smuzhiyun tx_trans_cfg &= ~UART_TX_PAR_EN;
1047*4882a593Smuzhiyun rx_trans_cfg &= ~UART_RX_PAR_EN;
1048*4882a593Smuzhiyun tx_parity_cfg &= ~PAR_CALC_EN;
1049*4882a593Smuzhiyun rx_parity_cfg &= ~PAR_CALC_EN;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* bits per char */
1053*4882a593Smuzhiyun switch (termios->c_cflag & CSIZE) {
1054*4882a593Smuzhiyun case CS5:
1055*4882a593Smuzhiyun bits_per_char = 5;
1056*4882a593Smuzhiyun break;
1057*4882a593Smuzhiyun case CS6:
1058*4882a593Smuzhiyun bits_per_char = 6;
1059*4882a593Smuzhiyun break;
1060*4882a593Smuzhiyun case CS7:
1061*4882a593Smuzhiyun bits_per_char = 7;
1062*4882a593Smuzhiyun break;
1063*4882a593Smuzhiyun case CS8:
1064*4882a593Smuzhiyun default:
1065*4882a593Smuzhiyun bits_per_char = 8;
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* stop bits */
1070*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
1071*4882a593Smuzhiyun stop_bit_len = TX_STOP_BIT_LEN_2;
1072*4882a593Smuzhiyun else
1073*4882a593Smuzhiyun stop_bit_len = TX_STOP_BIT_LEN_1;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /* flow control, clear the CTS_MASK bit if using flow control. */
1076*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS)
1077*4882a593Smuzhiyun tx_trans_cfg &= ~UART_CTS_MASK;
1078*4882a593Smuzhiyun else
1079*4882a593Smuzhiyun tx_trans_cfg |= UART_CTS_MASK;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (baud)
1082*4882a593Smuzhiyun uart_update_timeout(uport, termios->c_cflag, baud);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun if (!uart_console(uport))
1085*4882a593Smuzhiyun writel(port->loopback,
1086*4882a593Smuzhiyun uport->membase + SE_UART_LOOPBACK_CFG);
1087*4882a593Smuzhiyun writel(tx_trans_cfg, uport->membase + SE_UART_TX_TRANS_CFG);
1088*4882a593Smuzhiyun writel(tx_parity_cfg, uport->membase + SE_UART_TX_PARITY_CFG);
1089*4882a593Smuzhiyun writel(rx_trans_cfg, uport->membase + SE_UART_RX_TRANS_CFG);
1090*4882a593Smuzhiyun writel(rx_parity_cfg, uport->membase + SE_UART_RX_PARITY_CFG);
1091*4882a593Smuzhiyun writel(bits_per_char, uport->membase + SE_UART_TX_WORD_LEN);
1092*4882a593Smuzhiyun writel(bits_per_char, uport->membase + SE_UART_RX_WORD_LEN);
1093*4882a593Smuzhiyun writel(stop_bit_len, uport->membase + SE_UART_TX_STOP_BIT_LEN);
1094*4882a593Smuzhiyun writel(ser_clk_cfg, uport->membase + GENI_SER_M_CLK_CFG);
1095*4882a593Smuzhiyun writel(ser_clk_cfg, uport->membase + GENI_SER_S_CLK_CFG);
1096*4882a593Smuzhiyun out_restart_rx:
1097*4882a593Smuzhiyun qcom_geni_serial_start_rx(uport);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
qcom_geni_serial_tx_empty(struct uart_port * uport)1100*4882a593Smuzhiyun static unsigned int qcom_geni_serial_tx_empty(struct uart_port *uport)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun return !readl(uport->membase + SE_GENI_TX_FIFO_STATUS);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_QCOM_GENI_CONSOLE
qcom_geni_console_setup(struct console * co,char * options)1106*4882a593Smuzhiyun static int qcom_geni_console_setup(struct console *co, char *options)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun struct uart_port *uport;
1109*4882a593Smuzhiyun struct qcom_geni_serial_port *port;
1110*4882a593Smuzhiyun int baud = 115200;
1111*4882a593Smuzhiyun int bits = 8;
1112*4882a593Smuzhiyun int parity = 'n';
1113*4882a593Smuzhiyun int flow = 'n';
1114*4882a593Smuzhiyun int ret;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (co->index >= GENI_UART_CONS_PORTS || co->index < 0)
1117*4882a593Smuzhiyun return -ENXIO;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun port = get_port_from_line(co->index, true);
1120*4882a593Smuzhiyun if (IS_ERR(port)) {
1121*4882a593Smuzhiyun pr_err("Invalid line %d\n", co->index);
1122*4882a593Smuzhiyun return PTR_ERR(port);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun uport = &port->uport;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun if (unlikely(!uport->membase))
1128*4882a593Smuzhiyun return -ENXIO;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun if (!port->setup) {
1131*4882a593Smuzhiyun ret = qcom_geni_serial_port_setup(uport);
1132*4882a593Smuzhiyun if (ret)
1133*4882a593Smuzhiyun return ret;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (options)
1137*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun return uart_set_options(uport, co, baud, parity, bits, flow);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
qcom_geni_serial_earlycon_write(struct console * con,const char * s,unsigned int n)1142*4882a593Smuzhiyun static void qcom_geni_serial_earlycon_write(struct console *con,
1143*4882a593Smuzhiyun const char *s, unsigned int n)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun struct earlycon_device *dev = con->data;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun __qcom_geni_serial_console_write(&dev->port, s, n);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
qcom_geni_serial_earlycon_read(struct console * con,char * s,unsigned int n)1151*4882a593Smuzhiyun static int qcom_geni_serial_earlycon_read(struct console *con,
1152*4882a593Smuzhiyun char *s, unsigned int n)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun struct earlycon_device *dev = con->data;
1155*4882a593Smuzhiyun struct uart_port *uport = &dev->port;
1156*4882a593Smuzhiyun int num_read = 0;
1157*4882a593Smuzhiyun int ch;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun while (num_read < n) {
1160*4882a593Smuzhiyun ch = qcom_geni_serial_get_char(uport);
1161*4882a593Smuzhiyun if (ch == NO_POLL_CHAR)
1162*4882a593Smuzhiyun break;
1163*4882a593Smuzhiyun s[num_read++] = ch;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun return num_read;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
qcom_geni_serial_enable_early_read(struct geni_se * se,struct console * con)1169*4882a593Smuzhiyun static void __init qcom_geni_serial_enable_early_read(struct geni_se *se,
1170*4882a593Smuzhiyun struct console *con)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun geni_se_setup_s_cmd(se, UART_START_READ, 0);
1173*4882a593Smuzhiyun con->read = qcom_geni_serial_earlycon_read;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun #else
qcom_geni_serial_enable_early_read(struct geni_se * se,struct console * con)1176*4882a593Smuzhiyun static inline void qcom_geni_serial_enable_early_read(struct geni_se *se,
1177*4882a593Smuzhiyun struct console *con) { }
1178*4882a593Smuzhiyun #endif
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun static struct qcom_geni_private_data earlycon_private_data;
1181*4882a593Smuzhiyun
qcom_geni_serial_earlycon_setup(struct earlycon_device * dev,const char * opt)1182*4882a593Smuzhiyun static int __init qcom_geni_serial_earlycon_setup(struct earlycon_device *dev,
1183*4882a593Smuzhiyun const char *opt)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun struct uart_port *uport = &dev->port;
1186*4882a593Smuzhiyun u32 tx_trans_cfg;
1187*4882a593Smuzhiyun u32 tx_parity_cfg = 0; /* Disable Tx Parity */
1188*4882a593Smuzhiyun u32 rx_trans_cfg = 0;
1189*4882a593Smuzhiyun u32 rx_parity_cfg = 0; /* Disable Rx Parity */
1190*4882a593Smuzhiyun u32 stop_bit_len = 0; /* Default stop bit length - 1 bit */
1191*4882a593Smuzhiyun u32 bits_per_char;
1192*4882a593Smuzhiyun struct geni_se se;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (!uport->membase)
1195*4882a593Smuzhiyun return -EINVAL;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun uport->private_data = &earlycon_private_data;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun memset(&se, 0, sizeof(se));
1200*4882a593Smuzhiyun se.base = uport->membase;
1201*4882a593Smuzhiyun if (geni_se_read_proto(&se) != GENI_SE_UART)
1202*4882a593Smuzhiyun return -ENXIO;
1203*4882a593Smuzhiyun /*
1204*4882a593Smuzhiyun * Ignore Flow control.
1205*4882a593Smuzhiyun * n = 8.
1206*4882a593Smuzhiyun */
1207*4882a593Smuzhiyun tx_trans_cfg = UART_CTS_MASK;
1208*4882a593Smuzhiyun bits_per_char = BITS_PER_BYTE;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /*
1211*4882a593Smuzhiyun * Make an unconditional cancel on the main sequencer to reset
1212*4882a593Smuzhiyun * it else we could end up in data loss scenarios.
1213*4882a593Smuzhiyun */
1214*4882a593Smuzhiyun qcom_geni_serial_poll_tx_done(uport);
1215*4882a593Smuzhiyun qcom_geni_serial_abort_rx(uport);
1216*4882a593Smuzhiyun geni_se_config_packing(&se, BITS_PER_BYTE, BYTES_PER_FIFO_WORD,
1217*4882a593Smuzhiyun false, true, true);
1218*4882a593Smuzhiyun geni_se_init(&se, DEF_FIFO_DEPTH_WORDS / 2, DEF_FIFO_DEPTH_WORDS - 2);
1219*4882a593Smuzhiyun geni_se_select_mode(&se, GENI_SE_FIFO);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun writel(tx_trans_cfg, uport->membase + SE_UART_TX_TRANS_CFG);
1222*4882a593Smuzhiyun writel(tx_parity_cfg, uport->membase + SE_UART_TX_PARITY_CFG);
1223*4882a593Smuzhiyun writel(rx_trans_cfg, uport->membase + SE_UART_RX_TRANS_CFG);
1224*4882a593Smuzhiyun writel(rx_parity_cfg, uport->membase + SE_UART_RX_PARITY_CFG);
1225*4882a593Smuzhiyun writel(bits_per_char, uport->membase + SE_UART_TX_WORD_LEN);
1226*4882a593Smuzhiyun writel(bits_per_char, uport->membase + SE_UART_RX_WORD_LEN);
1227*4882a593Smuzhiyun writel(stop_bit_len, uport->membase + SE_UART_TX_STOP_BIT_LEN);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun dev->con->write = qcom_geni_serial_earlycon_write;
1230*4882a593Smuzhiyun dev->con->setup = NULL;
1231*4882a593Smuzhiyun qcom_geni_serial_enable_early_read(&se, dev->con);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun return 0;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun OF_EARLYCON_DECLARE(qcom_geni, "qcom,geni-debug-uart",
1236*4882a593Smuzhiyun qcom_geni_serial_earlycon_setup);
1237*4882a593Smuzhiyun
console_register(struct uart_driver * drv)1238*4882a593Smuzhiyun static int __init console_register(struct uart_driver *drv)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun return uart_register_driver(drv);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
console_unregister(struct uart_driver * drv)1243*4882a593Smuzhiyun static void console_unregister(struct uart_driver *drv)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun uart_unregister_driver(drv);
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun static struct console cons_ops = {
1249*4882a593Smuzhiyun .name = "ttyMSM",
1250*4882a593Smuzhiyun .write = qcom_geni_serial_console_write,
1251*4882a593Smuzhiyun .device = uart_console_device,
1252*4882a593Smuzhiyun .setup = qcom_geni_console_setup,
1253*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
1254*4882a593Smuzhiyun .index = -1,
1255*4882a593Smuzhiyun .data = &qcom_geni_console_driver,
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static struct uart_driver qcom_geni_console_driver = {
1259*4882a593Smuzhiyun .owner = THIS_MODULE,
1260*4882a593Smuzhiyun .driver_name = "qcom_geni_console",
1261*4882a593Smuzhiyun .dev_name = "ttyMSM",
1262*4882a593Smuzhiyun .nr = GENI_UART_CONS_PORTS,
1263*4882a593Smuzhiyun .cons = &cons_ops,
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun #else
console_register(struct uart_driver * drv)1266*4882a593Smuzhiyun static int console_register(struct uart_driver *drv)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun return 0;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
console_unregister(struct uart_driver * drv)1271*4882a593Smuzhiyun static void console_unregister(struct uart_driver *drv)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_QCOM_GENI_CONSOLE */
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static struct uart_driver qcom_geni_uart_driver = {
1277*4882a593Smuzhiyun .owner = THIS_MODULE,
1278*4882a593Smuzhiyun .driver_name = "qcom_geni_uart",
1279*4882a593Smuzhiyun .dev_name = "ttyHS",
1280*4882a593Smuzhiyun .nr = GENI_UART_PORTS,
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun
qcom_geni_serial_pm(struct uart_port * uport,unsigned int new_state,unsigned int old_state)1283*4882a593Smuzhiyun static void qcom_geni_serial_pm(struct uart_port *uport,
1284*4882a593Smuzhiyun unsigned int new_state, unsigned int old_state)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun struct qcom_geni_serial_port *port = to_dev_port(uport, uport);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* If we've never been called, treat it as off */
1289*4882a593Smuzhiyun if (old_state == UART_PM_STATE_UNDEFINED)
1290*4882a593Smuzhiyun old_state = UART_PM_STATE_OFF;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun if (new_state == UART_PM_STATE_ON && old_state == UART_PM_STATE_OFF) {
1293*4882a593Smuzhiyun geni_icc_enable(&port->se);
1294*4882a593Smuzhiyun geni_se_resources_on(&port->se);
1295*4882a593Smuzhiyun } else if (new_state == UART_PM_STATE_OFF &&
1296*4882a593Smuzhiyun old_state == UART_PM_STATE_ON) {
1297*4882a593Smuzhiyun geni_se_resources_off(&port->se);
1298*4882a593Smuzhiyun geni_icc_disable(&port->se);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun static const struct uart_ops qcom_geni_console_pops = {
1303*4882a593Smuzhiyun .tx_empty = qcom_geni_serial_tx_empty,
1304*4882a593Smuzhiyun .stop_tx = qcom_geni_serial_stop_tx,
1305*4882a593Smuzhiyun .start_tx = qcom_geni_serial_start_tx,
1306*4882a593Smuzhiyun .stop_rx = qcom_geni_serial_stop_rx,
1307*4882a593Smuzhiyun .set_termios = qcom_geni_serial_set_termios,
1308*4882a593Smuzhiyun .startup = qcom_geni_serial_startup,
1309*4882a593Smuzhiyun .request_port = qcom_geni_serial_request_port,
1310*4882a593Smuzhiyun .config_port = qcom_geni_serial_config_port,
1311*4882a593Smuzhiyun .shutdown = qcom_geni_serial_shutdown,
1312*4882a593Smuzhiyun .type = qcom_geni_serial_get_type,
1313*4882a593Smuzhiyun .set_mctrl = qcom_geni_serial_set_mctrl,
1314*4882a593Smuzhiyun .get_mctrl = qcom_geni_serial_get_mctrl,
1315*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
1316*4882a593Smuzhiyun .poll_get_char = qcom_geni_serial_get_char,
1317*4882a593Smuzhiyun .poll_put_char = qcom_geni_serial_poll_put_char,
1318*4882a593Smuzhiyun #endif
1319*4882a593Smuzhiyun .pm = qcom_geni_serial_pm,
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun static const struct uart_ops qcom_geni_uart_pops = {
1323*4882a593Smuzhiyun .tx_empty = qcom_geni_serial_tx_empty,
1324*4882a593Smuzhiyun .stop_tx = qcom_geni_serial_stop_tx,
1325*4882a593Smuzhiyun .start_tx = qcom_geni_serial_start_tx,
1326*4882a593Smuzhiyun .stop_rx = qcom_geni_serial_stop_rx,
1327*4882a593Smuzhiyun .set_termios = qcom_geni_serial_set_termios,
1328*4882a593Smuzhiyun .startup = qcom_geni_serial_startup,
1329*4882a593Smuzhiyun .request_port = qcom_geni_serial_request_port,
1330*4882a593Smuzhiyun .config_port = qcom_geni_serial_config_port,
1331*4882a593Smuzhiyun .shutdown = qcom_geni_serial_shutdown,
1332*4882a593Smuzhiyun .type = qcom_geni_serial_get_type,
1333*4882a593Smuzhiyun .set_mctrl = qcom_geni_serial_set_mctrl,
1334*4882a593Smuzhiyun .get_mctrl = qcom_geni_serial_get_mctrl,
1335*4882a593Smuzhiyun .pm = qcom_geni_serial_pm,
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun
qcom_geni_serial_probe(struct platform_device * pdev)1338*4882a593Smuzhiyun static int qcom_geni_serial_probe(struct platform_device *pdev)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun int ret = 0;
1341*4882a593Smuzhiyun int line = -1;
1342*4882a593Smuzhiyun struct qcom_geni_serial_port *port;
1343*4882a593Smuzhiyun struct uart_port *uport;
1344*4882a593Smuzhiyun struct resource *res;
1345*4882a593Smuzhiyun int irq;
1346*4882a593Smuzhiyun bool console = false;
1347*4882a593Smuzhiyun struct uart_driver *drv;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun if (of_device_is_compatible(pdev->dev.of_node, "qcom,geni-debug-uart"))
1350*4882a593Smuzhiyun console = true;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun if (console) {
1353*4882a593Smuzhiyun drv = &qcom_geni_console_driver;
1354*4882a593Smuzhiyun line = of_alias_get_id(pdev->dev.of_node, "serial");
1355*4882a593Smuzhiyun } else {
1356*4882a593Smuzhiyun drv = &qcom_geni_uart_driver;
1357*4882a593Smuzhiyun line = of_alias_get_id(pdev->dev.of_node, "hsuart");
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun port = get_port_from_line(line, console);
1361*4882a593Smuzhiyun if (IS_ERR(port)) {
1362*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid line %d\n", line);
1363*4882a593Smuzhiyun return PTR_ERR(port);
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun uport = &port->uport;
1367*4882a593Smuzhiyun /* Don't allow 2 drivers to access the same port */
1368*4882a593Smuzhiyun if (uport->private_data)
1369*4882a593Smuzhiyun return -ENODEV;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun uport->dev = &pdev->dev;
1372*4882a593Smuzhiyun port->se.dev = &pdev->dev;
1373*4882a593Smuzhiyun port->se.wrapper = dev_get_drvdata(pdev->dev.parent);
1374*4882a593Smuzhiyun port->se.clk = devm_clk_get(&pdev->dev, "se");
1375*4882a593Smuzhiyun if (IS_ERR(port->se.clk)) {
1376*4882a593Smuzhiyun ret = PTR_ERR(port->se.clk);
1377*4882a593Smuzhiyun dev_err(&pdev->dev, "Err getting SE Core clk %d\n", ret);
1378*4882a593Smuzhiyun return ret;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1382*4882a593Smuzhiyun if (!res)
1383*4882a593Smuzhiyun return -EINVAL;
1384*4882a593Smuzhiyun uport->mapbase = res->start;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun port->tx_fifo_depth = DEF_FIFO_DEPTH_WORDS;
1387*4882a593Smuzhiyun port->rx_fifo_depth = DEF_FIFO_DEPTH_WORDS;
1388*4882a593Smuzhiyun port->tx_fifo_width = DEF_FIFO_WIDTH_BITS;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun if (!console) {
1391*4882a593Smuzhiyun port->rx_fifo = devm_kcalloc(uport->dev,
1392*4882a593Smuzhiyun port->rx_fifo_depth, sizeof(u32), GFP_KERNEL);
1393*4882a593Smuzhiyun if (!port->rx_fifo)
1394*4882a593Smuzhiyun return -ENOMEM;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun ret = geni_icc_get(&port->se, NULL);
1398*4882a593Smuzhiyun if (ret)
1399*4882a593Smuzhiyun return ret;
1400*4882a593Smuzhiyun port->se.icc_paths[GENI_TO_CORE].avg_bw = GENI_DEFAULT_BW;
1401*4882a593Smuzhiyun port->se.icc_paths[CPU_TO_GENI].avg_bw = GENI_DEFAULT_BW;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /* Set BW for register access */
1404*4882a593Smuzhiyun ret = geni_icc_set_bw(&port->se);
1405*4882a593Smuzhiyun if (ret)
1406*4882a593Smuzhiyun return ret;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun port->name = devm_kasprintf(uport->dev, GFP_KERNEL,
1409*4882a593Smuzhiyun "qcom_geni_serial_%s%d",
1410*4882a593Smuzhiyun uart_console(uport) ? "console" : "uart", uport->line);
1411*4882a593Smuzhiyun if (!port->name)
1412*4882a593Smuzhiyun return -ENOMEM;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1415*4882a593Smuzhiyun if (irq < 0)
1416*4882a593Smuzhiyun return irq;
1417*4882a593Smuzhiyun uport->irq = irq;
1418*4882a593Smuzhiyun uport->has_sysrq = IS_ENABLED(CONFIG_SERIAL_QCOM_GENI_CONSOLE);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun if (!console)
1421*4882a593Smuzhiyun port->wakeup_irq = platform_get_irq_optional(pdev, 1);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (of_property_read_bool(pdev->dev.of_node, "rx-tx-swap"))
1424*4882a593Smuzhiyun port->rx_tx_swap = true;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (of_property_read_bool(pdev->dev.of_node, "cts-rts-swap"))
1427*4882a593Smuzhiyun port->cts_rts_swap = true;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun port->se.opp_table = dev_pm_opp_set_clkname(&pdev->dev, "se");
1430*4882a593Smuzhiyun if (IS_ERR(port->se.opp_table))
1431*4882a593Smuzhiyun return PTR_ERR(port->se.opp_table);
1432*4882a593Smuzhiyun /* OPP table is optional */
1433*4882a593Smuzhiyun ret = dev_pm_opp_of_add_table(&pdev->dev);
1434*4882a593Smuzhiyun if (ret && ret != -ENODEV) {
1435*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid OPP table in device tree\n");
1436*4882a593Smuzhiyun goto put_clkname;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun port->private_data.drv = drv;
1440*4882a593Smuzhiyun uport->private_data = &port->private_data;
1441*4882a593Smuzhiyun platform_set_drvdata(pdev, port);
1442*4882a593Smuzhiyun port->handle_rx = console ? handle_rx_console : handle_rx_uart;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun ret = uart_add_one_port(drv, uport);
1445*4882a593Smuzhiyun if (ret)
1446*4882a593Smuzhiyun goto err;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun irq_set_status_flags(uport->irq, IRQ_NOAUTOEN);
1449*4882a593Smuzhiyun ret = devm_request_irq(uport->dev, uport->irq, qcom_geni_serial_isr,
1450*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, port->name, uport);
1451*4882a593Smuzhiyun if (ret) {
1452*4882a593Smuzhiyun dev_err(uport->dev, "Failed to get IRQ ret %d\n", ret);
1453*4882a593Smuzhiyun uart_remove_one_port(drv, uport);
1454*4882a593Smuzhiyun goto err;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /*
1458*4882a593Smuzhiyun * Set pm_runtime status as ACTIVE so that wakeup_irq gets
1459*4882a593Smuzhiyun * enabled/disabled from dev_pm_arm_wake_irq during system
1460*4882a593Smuzhiyun * suspend/resume respectively.
1461*4882a593Smuzhiyun */
1462*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun if (port->wakeup_irq > 0) {
1465*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, true);
1466*4882a593Smuzhiyun ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
1467*4882a593Smuzhiyun port->wakeup_irq);
1468*4882a593Smuzhiyun if (ret) {
1469*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, false);
1470*4882a593Smuzhiyun uart_remove_one_port(drv, uport);
1471*4882a593Smuzhiyun goto err;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun return 0;
1476*4882a593Smuzhiyun err:
1477*4882a593Smuzhiyun dev_pm_opp_of_remove_table(&pdev->dev);
1478*4882a593Smuzhiyun put_clkname:
1479*4882a593Smuzhiyun dev_pm_opp_put_clkname(port->se.opp_table);
1480*4882a593Smuzhiyun return ret;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
qcom_geni_serial_remove(struct platform_device * pdev)1483*4882a593Smuzhiyun static int qcom_geni_serial_remove(struct platform_device *pdev)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun struct qcom_geni_serial_port *port = platform_get_drvdata(pdev);
1486*4882a593Smuzhiyun struct uart_driver *drv = port->private_data.drv;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun dev_pm_opp_of_remove_table(&pdev->dev);
1489*4882a593Smuzhiyun dev_pm_opp_put_clkname(port->se.opp_table);
1490*4882a593Smuzhiyun dev_pm_clear_wake_irq(&pdev->dev);
1491*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, false);
1492*4882a593Smuzhiyun uart_remove_one_port(drv, &port->uport);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun return 0;
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
qcom_geni_serial_sys_suspend(struct device * dev)1497*4882a593Smuzhiyun static int __maybe_unused qcom_geni_serial_sys_suspend(struct device *dev)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun struct qcom_geni_serial_port *port = dev_get_drvdata(dev);
1500*4882a593Smuzhiyun struct uart_port *uport = &port->uport;
1501*4882a593Smuzhiyun struct qcom_geni_private_data *private_data = uport->private_data;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /*
1504*4882a593Smuzhiyun * This is done so we can hit the lowest possible state in suspend
1505*4882a593Smuzhiyun * even with no_console_suspend
1506*4882a593Smuzhiyun */
1507*4882a593Smuzhiyun if (uart_console(uport)) {
1508*4882a593Smuzhiyun geni_icc_set_tag(&port->se, 0x3);
1509*4882a593Smuzhiyun geni_icc_set_bw(&port->se);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun return uart_suspend_port(private_data->drv, uport);
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
qcom_geni_serial_sys_resume(struct device * dev)1514*4882a593Smuzhiyun static int __maybe_unused qcom_geni_serial_sys_resume(struct device *dev)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun int ret;
1517*4882a593Smuzhiyun struct qcom_geni_serial_port *port = dev_get_drvdata(dev);
1518*4882a593Smuzhiyun struct uart_port *uport = &port->uport;
1519*4882a593Smuzhiyun struct qcom_geni_private_data *private_data = uport->private_data;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun ret = uart_resume_port(private_data->drv, uport);
1522*4882a593Smuzhiyun if (uart_console(uport)) {
1523*4882a593Smuzhiyun geni_icc_set_tag(&port->se, 0x7);
1524*4882a593Smuzhiyun geni_icc_set_bw(&port->se);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun return ret;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun static const struct dev_pm_ops qcom_geni_serial_pm_ops = {
1530*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(qcom_geni_serial_sys_suspend,
1531*4882a593Smuzhiyun qcom_geni_serial_sys_resume)
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun static const struct of_device_id qcom_geni_serial_match_table[] = {
1535*4882a593Smuzhiyun { .compatible = "qcom,geni-debug-uart", },
1536*4882a593Smuzhiyun { .compatible = "qcom,geni-uart", },
1537*4882a593Smuzhiyun {}
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_geni_serial_match_table);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun static struct platform_driver qcom_geni_serial_platform_driver = {
1542*4882a593Smuzhiyun .remove = qcom_geni_serial_remove,
1543*4882a593Smuzhiyun .probe = qcom_geni_serial_probe,
1544*4882a593Smuzhiyun .driver = {
1545*4882a593Smuzhiyun .name = "qcom_geni_serial",
1546*4882a593Smuzhiyun .of_match_table = qcom_geni_serial_match_table,
1547*4882a593Smuzhiyun .pm = &qcom_geni_serial_pm_ops,
1548*4882a593Smuzhiyun },
1549*4882a593Smuzhiyun };
1550*4882a593Smuzhiyun
qcom_geni_serial_init(void)1551*4882a593Smuzhiyun static int __init qcom_geni_serial_init(void)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun int ret;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun ret = console_register(&qcom_geni_console_driver);
1556*4882a593Smuzhiyun if (ret)
1557*4882a593Smuzhiyun return ret;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun ret = uart_register_driver(&qcom_geni_uart_driver);
1560*4882a593Smuzhiyun if (ret) {
1561*4882a593Smuzhiyun console_unregister(&qcom_geni_console_driver);
1562*4882a593Smuzhiyun return ret;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun ret = platform_driver_register(&qcom_geni_serial_platform_driver);
1566*4882a593Smuzhiyun if (ret) {
1567*4882a593Smuzhiyun console_unregister(&qcom_geni_console_driver);
1568*4882a593Smuzhiyun uart_unregister_driver(&qcom_geni_uart_driver);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun return ret;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun module_init(qcom_geni_serial_init);
1573*4882a593Smuzhiyun
qcom_geni_serial_exit(void)1574*4882a593Smuzhiyun static void __exit qcom_geni_serial_exit(void)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun platform_driver_unregister(&qcom_geni_serial_platform_driver);
1577*4882a593Smuzhiyun console_unregister(&qcom_geni_console_driver);
1578*4882a593Smuzhiyun uart_unregister_driver(&qcom_geni_uart_driver);
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun module_exit(qcom_geni_serial_exit);
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun MODULE_DESCRIPTION("Serial driver for GENI based QUP cores");
1583*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1584